lcd.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "global.h"
  19. #include "lcdtbl.h"
  20. #define viafb_compact_res(x, y) (((x)<<16)|(y))
  21. static struct _lcd_scaling_factor lcd_scaling_factor = {
  22. /* LCD Horizontal Scaling Factor Register */
  23. {LCD_HOR_SCALING_FACTOR_REG_NUM,
  24. {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
  25. /* LCD Vertical Scaling Factor Register */
  26. {LCD_VER_SCALING_FACTOR_REG_NUM,
  27. {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
  28. };
  29. static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
  30. /* LCD Horizontal Scaling Factor Register */
  31. {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
  32. /* LCD Vertical Scaling Factor Register */
  33. {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
  34. };
  35. static int check_lvds_chip(int device_id_subaddr, int device_id);
  36. static bool lvds_identify_integratedlvds(void);
  37. static void fp_id_to_vindex(int panel_id);
  38. static int lvds_register_read(int index);
  39. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  40. int panel_vres);
  41. static void via_pitch_alignment_patch_lcd(
  42. struct lvds_setting_information *plvds_setting_info,
  43. struct lvds_chip_information
  44. *plvds_chip_info);
  45. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  46. *plvds_setting_info,
  47. struct lvds_chip_information *plvds_chip_info);
  48. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  49. *plvds_setting_info,
  50. struct lvds_chip_information *plvds_chip_info);
  51. static void lcd_patch_skew(struct lvds_setting_information
  52. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
  53. static void integrated_lvds_disable(struct lvds_setting_information
  54. *plvds_setting_info,
  55. struct lvds_chip_information *plvds_chip_info);
  56. static void integrated_lvds_enable(struct lvds_setting_information
  57. *plvds_setting_info,
  58. struct lvds_chip_information *plvds_chip_info);
  59. static void lcd_powersequence_off(void);
  60. static void lcd_powersequence_on(void);
  61. static void fill_lcd_format(void);
  62. static void check_diport_of_integrated_lvds(
  63. struct lvds_chip_information *plvds_chip_info,
  64. struct lvds_setting_information
  65. *plvds_setting_info);
  66. static struct display_timing lcd_centering_timging(struct display_timing
  67. mode_crt_reg,
  68. struct display_timing panel_crt_reg);
  69. static void viafb_load_scaling_factor_for_p4m900(int set_hres,
  70. int set_vres, int panel_hres, int panel_vres);
  71. static int check_lvds_chip(int device_id_subaddr, int device_id)
  72. {
  73. if (lvds_register_read(device_id_subaddr) == device_id)
  74. return OK;
  75. else
  76. return FAIL;
  77. }
  78. void viafb_init_lcd_size(void)
  79. {
  80. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
  81. DEBUG_MSG(KERN_INFO
  82. "viaparinfo->lvds_setting_info->get_lcd_size_method %d\n",
  83. viaparinfo->lvds_setting_info->get_lcd_size_method);
  84. switch (viaparinfo->lvds_setting_info->get_lcd_size_method) {
  85. case GET_LCD_SIZE_BY_SYSTEM_BIOS:
  86. break;
  87. case GET_LCD_SZIE_BY_HW_STRAPPING:
  88. break;
  89. case GET_LCD_SIZE_BY_VGA_BIOS:
  90. DEBUG_MSG(KERN_INFO "Get LCD Size method by VGA BIOS !!\n");
  91. fp_id_to_vindex(viafb_lcd_panel_id);
  92. DEBUG_MSG(KERN_INFO "LCD Panel_ID = %d\n",
  93. viaparinfo->lvds_setting_info->lcd_panel_id);
  94. break;
  95. case GET_LCD_SIZE_BY_USER_SETTING:
  96. DEBUG_MSG(KERN_INFO "Get LCD Size method by user setting !!\n");
  97. fp_id_to_vindex(viafb_lcd_panel_id);
  98. DEBUG_MSG(KERN_INFO "LCD Panel_ID = %d\n",
  99. viaparinfo->lvds_setting_info->lcd_panel_id);
  100. break;
  101. default:
  102. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size fail\n");
  103. viaparinfo->lvds_setting_info->lcd_panel_id =
  104. LCD_PANEL_ID1_800X600;
  105. fp_id_to_vindex(LCD_PANEL_ID1_800X600);
  106. }
  107. viaparinfo->lvds_setting_info2->lcd_panel_id =
  108. viaparinfo->lvds_setting_info->lcd_panel_id;
  109. viaparinfo->lvds_setting_info2->lcd_panel_hres =
  110. viaparinfo->lvds_setting_info->lcd_panel_hres;
  111. viaparinfo->lvds_setting_info2->lcd_panel_vres =
  112. viaparinfo->lvds_setting_info->lcd_panel_vres;
  113. viaparinfo->lvds_setting_info2->device_lcd_dualedge =
  114. viaparinfo->lvds_setting_info->device_lcd_dualedge;
  115. viaparinfo->lvds_setting_info2->LCDDithering =
  116. viaparinfo->lvds_setting_info->LCDDithering;
  117. }
  118. static bool lvds_identify_integratedlvds(void)
  119. {
  120. if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
  121. /* Two dual channel LCD (Internal LVDS + External LVDS): */
  122. /* If we have an external LVDS, such as VT1636, we should
  123. have its chip ID already. */
  124. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  125. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  126. INTEGRATED_LVDS;
  127. DEBUG_MSG(KERN_INFO "Support two dual channel LVDS!\
  128. (Internal LVDS + External LVDS)\n");
  129. } else {
  130. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  131. INTEGRATED_LVDS;
  132. DEBUG_MSG(KERN_INFO "Not found external LVDS,\
  133. so can't support two dual channel LVDS!\n");
  134. }
  135. } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
  136. /* Two single channel LCD (Internal LVDS + Internal LVDS): */
  137. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  138. INTEGRATED_LVDS;
  139. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  140. INTEGRATED_LVDS;
  141. DEBUG_MSG(KERN_INFO "Support two single channel LVDS!\
  142. (Internal LVDS + Internal LVDS)\n");
  143. } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
  144. /* If we have found external LVDS, just use it,
  145. otherwise, we will use internal LVDS as default. */
  146. if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  147. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  148. INTEGRATED_LVDS;
  149. DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
  150. }
  151. } else {
  152. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  153. NON_LVDS_TRANSMITTER;
  154. DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
  155. return false;
  156. }
  157. return true;
  158. }
  159. int viafb_lvds_trasmitter_identify(void)
  160. {
  161. viaparinfo->shared->i2c_stuff.i2c_port = I2CPORTINDEX;
  162. if (viafb_lvds_identify_vt1636()) {
  163. viaparinfo->chip_info->lvds_chip_info.i2c_port = I2CPORTINDEX;
  164. DEBUG_MSG(KERN_INFO
  165. "Found VIA VT1636 LVDS on port i2c 0x31 \n");
  166. } else {
  167. viaparinfo->shared->i2c_stuff.i2c_port = GPIOPORTINDEX;
  168. if (viafb_lvds_identify_vt1636()) {
  169. viaparinfo->chip_info->lvds_chip_info.i2c_port =
  170. GPIOPORTINDEX;
  171. DEBUG_MSG(KERN_INFO
  172. "Found VIA VT1636 LVDS on port gpio 0x2c \n");
  173. }
  174. }
  175. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  176. lvds_identify_integratedlvds();
  177. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  178. return true;
  179. /* Check for VT1631: */
  180. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
  181. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  182. VT1631_LVDS_I2C_ADDR;
  183. if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID) != FAIL) {
  184. DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
  185. DEBUG_MSG(KERN_INFO "\n %2d",
  186. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  187. DEBUG_MSG(KERN_INFO "\n %2d",
  188. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  189. return OK;
  190. }
  191. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  192. NON_LVDS_TRANSMITTER;
  193. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  194. VT1631_LVDS_I2C_ADDR;
  195. return FAIL;
  196. }
  197. static void fp_id_to_vindex(int panel_id)
  198. {
  199. DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
  200. if (panel_id > LCD_PANEL_ID_MAXIMUM)
  201. viafb_lcd_panel_id = panel_id =
  202. viafb_read_reg(VIACR, CR3F) & 0x0F;
  203. switch (panel_id) {
  204. case 0x0:
  205. viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
  206. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  207. viaparinfo->lvds_setting_info->lcd_panel_id =
  208. LCD_PANEL_ID0_640X480;
  209. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  210. viaparinfo->lvds_setting_info->LCDDithering = 1;
  211. break;
  212. case 0x1:
  213. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  214. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  215. viaparinfo->lvds_setting_info->lcd_panel_id =
  216. LCD_PANEL_ID1_800X600;
  217. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  218. viaparinfo->lvds_setting_info->LCDDithering = 1;
  219. break;
  220. case 0x2:
  221. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  222. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  223. viaparinfo->lvds_setting_info->lcd_panel_id =
  224. LCD_PANEL_ID2_1024X768;
  225. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  226. viaparinfo->lvds_setting_info->LCDDithering = 1;
  227. break;
  228. case 0x3:
  229. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  230. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  231. viaparinfo->lvds_setting_info->lcd_panel_id =
  232. LCD_PANEL_ID3_1280X768;
  233. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  234. viaparinfo->lvds_setting_info->LCDDithering = 1;
  235. break;
  236. case 0x4:
  237. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  238. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  239. viaparinfo->lvds_setting_info->lcd_panel_id =
  240. LCD_PANEL_ID4_1280X1024;
  241. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  242. viaparinfo->lvds_setting_info->LCDDithering = 1;
  243. break;
  244. case 0x5:
  245. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  246. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  247. viaparinfo->lvds_setting_info->lcd_panel_id =
  248. LCD_PANEL_ID5_1400X1050;
  249. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  250. viaparinfo->lvds_setting_info->LCDDithering = 1;
  251. break;
  252. case 0x6:
  253. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  254. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  255. viaparinfo->lvds_setting_info->lcd_panel_id =
  256. LCD_PANEL_ID6_1600X1200;
  257. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  258. viaparinfo->lvds_setting_info->LCDDithering = 1;
  259. break;
  260. case 0x8:
  261. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  262. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  263. viaparinfo->lvds_setting_info->lcd_panel_id =
  264. LCD_PANEL_IDA_800X480;
  265. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  266. viaparinfo->lvds_setting_info->LCDDithering = 1;
  267. break;
  268. case 0x9:
  269. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  270. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  271. viaparinfo->lvds_setting_info->lcd_panel_id =
  272. LCD_PANEL_ID2_1024X768;
  273. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  274. viaparinfo->lvds_setting_info->LCDDithering = 1;
  275. break;
  276. case 0xA:
  277. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  278. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  279. viaparinfo->lvds_setting_info->lcd_panel_id =
  280. LCD_PANEL_ID2_1024X768;
  281. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  282. viaparinfo->lvds_setting_info->LCDDithering = 0;
  283. break;
  284. case 0xB:
  285. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  286. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  287. viaparinfo->lvds_setting_info->lcd_panel_id =
  288. LCD_PANEL_ID2_1024X768;
  289. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  290. viaparinfo->lvds_setting_info->LCDDithering = 0;
  291. break;
  292. case 0xC:
  293. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  294. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  295. viaparinfo->lvds_setting_info->lcd_panel_id =
  296. LCD_PANEL_ID3_1280X768;
  297. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  298. viaparinfo->lvds_setting_info->LCDDithering = 0;
  299. break;
  300. case 0xD:
  301. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  302. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  303. viaparinfo->lvds_setting_info->lcd_panel_id =
  304. LCD_PANEL_ID4_1280X1024;
  305. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  306. viaparinfo->lvds_setting_info->LCDDithering = 0;
  307. break;
  308. case 0xE:
  309. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  310. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  311. viaparinfo->lvds_setting_info->lcd_panel_id =
  312. LCD_PANEL_ID5_1400X1050;
  313. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  314. viaparinfo->lvds_setting_info->LCDDithering = 0;
  315. break;
  316. case 0xF:
  317. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  318. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  319. viaparinfo->lvds_setting_info->lcd_panel_id =
  320. LCD_PANEL_ID6_1600X1200;
  321. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  322. viaparinfo->lvds_setting_info->LCDDithering = 0;
  323. break;
  324. case 0x10:
  325. viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
  326. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  327. viaparinfo->lvds_setting_info->lcd_panel_id =
  328. LCD_PANEL_ID7_1366X768;
  329. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  330. viaparinfo->lvds_setting_info->LCDDithering = 0;
  331. break;
  332. case 0x11:
  333. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  334. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  335. viaparinfo->lvds_setting_info->lcd_panel_id =
  336. LCD_PANEL_ID8_1024X600;
  337. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  338. viaparinfo->lvds_setting_info->LCDDithering = 1;
  339. break;
  340. case 0x12:
  341. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  342. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  343. viaparinfo->lvds_setting_info->lcd_panel_id =
  344. LCD_PANEL_ID3_1280X768;
  345. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  346. viaparinfo->lvds_setting_info->LCDDithering = 1;
  347. break;
  348. case 0x13:
  349. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  350. viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
  351. viaparinfo->lvds_setting_info->lcd_panel_id =
  352. LCD_PANEL_ID9_1280X800;
  353. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  354. viaparinfo->lvds_setting_info->LCDDithering = 1;
  355. break;
  356. case 0x14:
  357. viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
  358. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  359. viaparinfo->lvds_setting_info->lcd_panel_id =
  360. LCD_PANEL_IDB_1360X768;
  361. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  362. viaparinfo->lvds_setting_info->LCDDithering = 0;
  363. break;
  364. case 0x15:
  365. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  366. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  367. viaparinfo->lvds_setting_info->lcd_panel_id =
  368. LCD_PANEL_ID3_1280X768;
  369. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  370. viaparinfo->lvds_setting_info->LCDDithering = 0;
  371. break;
  372. case 0x16:
  373. viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
  374. viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
  375. viaparinfo->lvds_setting_info->lcd_panel_id =
  376. LCD_PANEL_IDC_480X640;
  377. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  378. viaparinfo->lvds_setting_info->LCDDithering = 1;
  379. break;
  380. default:
  381. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  382. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  383. viaparinfo->lvds_setting_info->lcd_panel_id =
  384. LCD_PANEL_ID1_800X600;
  385. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  386. viaparinfo->lvds_setting_info->LCDDithering = 1;
  387. }
  388. }
  389. static int lvds_register_read(int index)
  390. {
  391. u8 data;
  392. viaparinfo->shared->i2c_stuff.i2c_port = GPIOPORTINDEX;
  393. viafb_i2c_readbyte((u8) viaparinfo->chip_info->
  394. lvds_chip_info.lvds_chip_slave_addr,
  395. (u8) index, &data);
  396. return data;
  397. }
  398. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  399. int panel_vres)
  400. {
  401. int reg_value = 0;
  402. int viafb_load_reg_num;
  403. struct io_register *reg = NULL;
  404. DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
  405. /* LCD Scaling Enable */
  406. viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
  407. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  408. viafb_load_scaling_factor_for_p4m900(set_hres, set_vres,
  409. panel_hres, panel_vres);
  410. return;
  411. }
  412. /* Check if expansion for horizontal */
  413. if (set_hres != panel_hres) {
  414. /* Load Horizontal Scaling Factor */
  415. switch (viaparinfo->chip_info->gfx_chip_name) {
  416. case UNICHROME_CLE266:
  417. case UNICHROME_K400:
  418. reg_value =
  419. CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  420. viafb_load_reg_num =
  421. lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
  422. reg_num;
  423. reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
  424. viafb_load_reg(reg_value,
  425. viafb_load_reg_num, reg, VIACR);
  426. break;
  427. case UNICHROME_K800:
  428. case UNICHROME_PM800:
  429. case UNICHROME_CN700:
  430. case UNICHROME_CX700:
  431. case UNICHROME_K8M890:
  432. case UNICHROME_P4M890:
  433. reg_value =
  434. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  435. /* Horizontal scaling enabled */
  436. viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
  437. viafb_load_reg_num =
  438. lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
  439. reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
  440. viafb_load_reg(reg_value,
  441. viafb_load_reg_num, reg, VIACR);
  442. break;
  443. }
  444. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
  445. } else {
  446. /* Horizontal scaling disabled */
  447. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
  448. }
  449. /* Check if expansion for vertical */
  450. if (set_vres != panel_vres) {
  451. /* Load Vertical Scaling Factor */
  452. switch (viaparinfo->chip_info->gfx_chip_name) {
  453. case UNICHROME_CLE266:
  454. case UNICHROME_K400:
  455. reg_value =
  456. CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  457. viafb_load_reg_num =
  458. lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
  459. reg_num;
  460. reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
  461. viafb_load_reg(reg_value,
  462. viafb_load_reg_num, reg, VIACR);
  463. break;
  464. case UNICHROME_K800:
  465. case UNICHROME_PM800:
  466. case UNICHROME_CN700:
  467. case UNICHROME_CX700:
  468. case UNICHROME_K8M890:
  469. case UNICHROME_P4M890:
  470. reg_value =
  471. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  472. /* Vertical scaling enabled */
  473. viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
  474. viafb_load_reg_num =
  475. lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
  476. reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
  477. viafb_load_reg(reg_value,
  478. viafb_load_reg_num, reg, VIACR);
  479. break;
  480. }
  481. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
  482. } else {
  483. /* Vertical scaling disabled */
  484. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
  485. }
  486. }
  487. static void via_pitch_alignment_patch_lcd(
  488. struct lvds_setting_information *plvds_setting_info,
  489. struct lvds_chip_information
  490. *plvds_chip_info)
  491. {
  492. unsigned char cr13, cr35, cr65, cr66, cr67;
  493. unsigned long dwScreenPitch = 0;
  494. unsigned long dwPitch;
  495. dwPitch = plvds_setting_info->h_active * (plvds_setting_info->bpp >> 3);
  496. if (dwPitch & 0x1F) {
  497. dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
  498. if (plvds_setting_info->iga_path == IGA2) {
  499. if (plvds_setting_info->bpp > 8) {
  500. cr66 = (unsigned char)(dwScreenPitch & 0xFF);
  501. viafb_write_reg(CR66, VIACR, cr66);
  502. cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
  503. cr67 |=
  504. (unsigned
  505. char)((dwScreenPitch & 0x300) >> 8);
  506. viafb_write_reg(CR67, VIACR, cr67);
  507. }
  508. /* Fetch Count */
  509. cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
  510. cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
  511. viafb_write_reg(CR67, VIACR, cr67);
  512. cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
  513. cr65 += 2;
  514. viafb_write_reg(CR65, VIACR, cr65);
  515. } else {
  516. if (plvds_setting_info->bpp > 8) {
  517. cr13 = (unsigned char)(dwScreenPitch & 0xFF);
  518. viafb_write_reg(CR13, VIACR, cr13);
  519. cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
  520. cr35 |=
  521. (unsigned
  522. char)((dwScreenPitch & 0x700) >> 3);
  523. viafb_write_reg(CR35, VIACR, cr35);
  524. }
  525. }
  526. }
  527. }
  528. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  529. *plvds_setting_info,
  530. struct lvds_chip_information *plvds_chip_info)
  531. {
  532. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  533. switch (viaparinfo->chip_info->gfx_chip_name) {
  534. case UNICHROME_P4M900:
  535. viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
  536. plvds_chip_info);
  537. break;
  538. case UNICHROME_P4M890:
  539. viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
  540. plvds_chip_info);
  541. break;
  542. }
  543. }
  544. }
  545. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  546. *plvds_setting_info,
  547. struct lvds_chip_information *plvds_chip_info)
  548. {
  549. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  550. switch (viaparinfo->chip_info->gfx_chip_name) {
  551. case UNICHROME_CX700:
  552. viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
  553. plvds_chip_info);
  554. break;
  555. }
  556. }
  557. }
  558. static void lcd_patch_skew(struct lvds_setting_information
  559. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
  560. {
  561. DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
  562. switch (plvds_chip_info->output_interface) {
  563. case INTERFACE_DVP0:
  564. lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
  565. break;
  566. case INTERFACE_DVP1:
  567. lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
  568. break;
  569. case INTERFACE_DFP_LOW:
  570. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  571. viafb_write_reg_mask(CR99, VIACR, 0x08,
  572. BIT0 + BIT1 + BIT2 + BIT3);
  573. }
  574. break;
  575. }
  576. }
  577. /* LCD Set Mode */
  578. void viafb_lcd_set_mode(struct crt_mode_table *mode_crt_table,
  579. struct lvds_setting_information *plvds_setting_info,
  580. struct lvds_chip_information *plvds_chip_info)
  581. {
  582. int set_iga = plvds_setting_info->iga_path;
  583. int mode_bpp = plvds_setting_info->bpp;
  584. int set_hres = plvds_setting_info->h_active;
  585. int set_vres = plvds_setting_info->v_active;
  586. int panel_hres = plvds_setting_info->lcd_panel_hres;
  587. int panel_vres = plvds_setting_info->lcd_panel_vres;
  588. u32 pll_D_N;
  589. struct display_timing mode_crt_reg, panel_crt_reg;
  590. struct crt_mode_table *panel_crt_table = NULL;
  591. struct VideoModeTable *vmode_tbl = viafb_get_mode(panel_hres,
  592. panel_vres);
  593. DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
  594. /* Get mode table */
  595. mode_crt_reg = mode_crt_table->crtc;
  596. /* Get panel table Pointer */
  597. panel_crt_table = vmode_tbl->crtc;
  598. panel_crt_reg = panel_crt_table->crtc;
  599. DEBUG_MSG(KERN_INFO "bellow viafb_lcd_set_mode!!\n");
  600. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
  601. viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
  602. plvds_setting_info->vclk = panel_crt_table->clk;
  603. if (set_iga == IGA1) {
  604. /* IGA1 doesn't have LCD scaling, so set it as centering. */
  605. viafb_load_crtc_timing(lcd_centering_timging
  606. (mode_crt_reg, panel_crt_reg), IGA1);
  607. } else {
  608. /* Expansion */
  609. if ((plvds_setting_info->display_method ==
  610. LCD_EXPANDSION) & ((set_hres != panel_hres)
  611. || (set_vres != panel_vres))) {
  612. /* expansion timing IGA2 loaded panel set timing*/
  613. viafb_load_crtc_timing(panel_crt_reg, IGA2);
  614. DEBUG_MSG(KERN_INFO "viafb_load_crtc_timing!!\n");
  615. load_lcd_scaling(set_hres, set_vres, panel_hres,
  616. panel_vres);
  617. DEBUG_MSG(KERN_INFO "load_lcd_scaling!!\n");
  618. } else { /* Centering */
  619. /* centering timing IGA2 always loaded panel
  620. and mode releative timing */
  621. viafb_load_crtc_timing(lcd_centering_timging
  622. (mode_crt_reg, panel_crt_reg), IGA2);
  623. viafb_write_reg_mask(CR79, VIACR, 0x00,
  624. BIT0 + BIT1 + BIT2);
  625. /* LCD scaling disabled */
  626. }
  627. }
  628. /* Fetch count for IGA2 only */
  629. viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
  630. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  631. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  632. viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
  633. fill_lcd_format();
  634. pll_D_N = viafb_get_clk_value(panel_crt_table[0].clk);
  635. DEBUG_MSG(KERN_INFO "PLL=0x%x", pll_D_N);
  636. viafb_set_vclock(pll_D_N, set_iga);
  637. viafb_set_output_path(DEVICE_LCD, set_iga,
  638. plvds_chip_info->output_interface);
  639. lcd_patch_skew(plvds_setting_info, plvds_chip_info);
  640. /* If K8M800, enable LCD Prefetch Mode. */
  641. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  642. || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
  643. viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
  644. /* Patch for non 32bit alignment mode */
  645. via_pitch_alignment_patch_lcd(plvds_setting_info, plvds_chip_info);
  646. }
  647. static void integrated_lvds_disable(struct lvds_setting_information
  648. *plvds_setting_info,
  649. struct lvds_chip_information *plvds_chip_info)
  650. {
  651. bool turn_off_first_powersequence = false;
  652. bool turn_off_second_powersequence = false;
  653. if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
  654. turn_off_first_powersequence = true;
  655. if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
  656. turn_off_first_powersequence = true;
  657. if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
  658. turn_off_second_powersequence = true;
  659. if (turn_off_second_powersequence) {
  660. /* Use second power sequence control: */
  661. /* Turn off power sequence. */
  662. viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
  663. /* Turn off back light. */
  664. viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
  665. }
  666. if (turn_off_first_powersequence) {
  667. /* Use first power sequence control: */
  668. /* Turn off power sequence. */
  669. viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
  670. /* Turn off back light. */
  671. viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
  672. }
  673. /* Turn DFP High/Low Pad off. */
  674. viafb_write_reg_mask(SR2A, VIASR, 0, BIT0 + BIT1 + BIT2 + BIT3);
  675. /* Power off LVDS channel. */
  676. switch (plvds_chip_info->output_interface) {
  677. case INTERFACE_LVDS0:
  678. {
  679. viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
  680. break;
  681. }
  682. case INTERFACE_LVDS1:
  683. {
  684. viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
  685. break;
  686. }
  687. case INTERFACE_LVDS0LVDS1:
  688. {
  689. viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
  690. break;
  691. }
  692. }
  693. }
  694. static void integrated_lvds_enable(struct lvds_setting_information
  695. *plvds_setting_info,
  696. struct lvds_chip_information *plvds_chip_info)
  697. {
  698. DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
  699. plvds_chip_info->output_interface);
  700. if (plvds_setting_info->lcd_mode == LCD_SPWG)
  701. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
  702. else
  703. viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
  704. switch (plvds_chip_info->output_interface) {
  705. case INTERFACE_LVDS0LVDS1:
  706. case INTERFACE_LVDS0:
  707. /* Use first power sequence control: */
  708. /* Use hardware control power sequence. */
  709. viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
  710. /* Turn on back light. */
  711. viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
  712. /* Turn on hardware power sequence. */
  713. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  714. break;
  715. case INTERFACE_LVDS1:
  716. /* Use second power sequence control: */
  717. /* Use hardware control power sequence. */
  718. viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
  719. /* Turn on back light. */
  720. viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
  721. /* Turn on hardware power sequence. */
  722. viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
  723. break;
  724. }
  725. /* Turn DFP High/Low pad on. */
  726. viafb_write_reg_mask(SR2A, VIASR, 0x0F, BIT0 + BIT1 + BIT2 + BIT3);
  727. /* Power on LVDS channel. */
  728. switch (plvds_chip_info->output_interface) {
  729. case INTERFACE_LVDS0:
  730. {
  731. viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
  732. break;
  733. }
  734. case INTERFACE_LVDS1:
  735. {
  736. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
  737. break;
  738. }
  739. case INTERFACE_LVDS0LVDS1:
  740. {
  741. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
  742. break;
  743. }
  744. }
  745. }
  746. void viafb_lcd_disable(void)
  747. {
  748. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  749. lcd_powersequence_off();
  750. /* DI1 pad off */
  751. viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
  752. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  753. if (viafb_LCD2_ON
  754. && (INTEGRATED_LVDS ==
  755. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  756. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  757. &viaparinfo->chip_info->lvds_chip_info2);
  758. if (INTEGRATED_LVDS ==
  759. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  760. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  761. &viaparinfo->chip_info->lvds_chip_info);
  762. if (VT1636_LVDS == viaparinfo->chip_info->
  763. lvds_chip_info.lvds_chip_name)
  764. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  765. &viaparinfo->chip_info->lvds_chip_info);
  766. } else if (VT1636_LVDS ==
  767. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  768. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  769. &viaparinfo->chip_info->lvds_chip_info);
  770. } else {
  771. /* DFP-HL pad off */
  772. viafb_write_reg_mask(SR2A, VIASR, 0x00, 0x0F);
  773. /* Backlight off */
  774. viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
  775. /* 24 bit DI data paht off */
  776. viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
  777. /* Simultaneout disabled */
  778. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  779. }
  780. /* Disable expansion bit */
  781. viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
  782. /* CRT path set to IGA1 */
  783. viafb_write_reg_mask(SR16, VIASR, 0x00, 0x40);
  784. /* Simultaneout disabled */
  785. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  786. /* IGA2 path disabled */
  787. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  788. }
  789. void viafb_lcd_enable(void)
  790. {
  791. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  792. /* DI1 pad on */
  793. viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
  794. lcd_powersequence_on();
  795. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  796. if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
  797. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  798. integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
  799. &viaparinfo->chip_info->lvds_chip_info2);
  800. if (INTEGRATED_LVDS ==
  801. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  802. integrated_lvds_enable(viaparinfo->lvds_setting_info,
  803. &viaparinfo->chip_info->lvds_chip_info);
  804. if (VT1636_LVDS == viaparinfo->chip_info->
  805. lvds_chip_info.lvds_chip_name)
  806. viafb_enable_lvds_vt1636(viaparinfo->
  807. lvds_setting_info, &viaparinfo->chip_info->
  808. lvds_chip_info);
  809. } else if (VT1636_LVDS ==
  810. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  811. viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
  812. &viaparinfo->chip_info->lvds_chip_info);
  813. } else {
  814. /* DFP-HL pad on */
  815. viafb_write_reg_mask(SR2A, VIASR, 0x0F, 0x0F);
  816. /* Backlight on */
  817. viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
  818. /* 24 bit DI data paht on */
  819. viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
  820. /* Set data source selection bit by iga path */
  821. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  822. /* DFP-H set to IGA1 */
  823. viafb_write_reg_mask(CR97, VIACR, 0x00, 0x10);
  824. /* DFP-L set to IGA1 */
  825. viafb_write_reg_mask(CR99, VIACR, 0x00, 0x10);
  826. } else {
  827. /* DFP-H set to IGA2 */
  828. viafb_write_reg_mask(CR97, VIACR, 0x10, 0x10);
  829. /* DFP-L set to IGA2 */
  830. viafb_write_reg_mask(CR99, VIACR, 0x10, 0x10);
  831. }
  832. /* LCD enabled */
  833. viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
  834. }
  835. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  836. /* CRT path set to IGA2 */
  837. viafb_write_reg_mask(SR16, VIASR, 0x40, 0x40);
  838. /* IGA2 path disabled */
  839. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  840. /* IGA2 path enabled */
  841. } else { /* IGA2 */
  842. viafb_write_reg_mask(CR6A, VIACR, 0x80, 0x80);
  843. }
  844. }
  845. static void lcd_powersequence_off(void)
  846. {
  847. int i, mask, data;
  848. /* Software control power sequence */
  849. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  850. for (i = 0; i < 3; i++) {
  851. mask = PowerSequenceOff[0][i];
  852. data = PowerSequenceOff[1][i] & mask;
  853. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  854. udelay(PowerSequenceOff[2][i]);
  855. }
  856. /* Disable LCD */
  857. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
  858. }
  859. static void lcd_powersequence_on(void)
  860. {
  861. int i, mask, data;
  862. /* Software control power sequence */
  863. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  864. /* Enable LCD */
  865. viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
  866. for (i = 0; i < 3; i++) {
  867. mask = PowerSequenceOn[0][i];
  868. data = PowerSequenceOn[1][i] & mask;
  869. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  870. udelay(PowerSequenceOn[2][i]);
  871. }
  872. udelay(1);
  873. }
  874. static void fill_lcd_format(void)
  875. {
  876. u8 bdithering = 0, bdual = 0;
  877. if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
  878. bdual = BIT4;
  879. if (viaparinfo->lvds_setting_info->LCDDithering)
  880. bdithering = BIT0;
  881. /* Dual & Dithering */
  882. viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
  883. }
  884. static void check_diport_of_integrated_lvds(
  885. struct lvds_chip_information *plvds_chip_info,
  886. struct lvds_setting_information
  887. *plvds_setting_info)
  888. {
  889. /* Determine LCD DI Port by hardware layout. */
  890. switch (viafb_display_hardware_layout) {
  891. case HW_LAYOUT_LCD_ONLY:
  892. {
  893. if (plvds_setting_info->device_lcd_dualedge) {
  894. plvds_chip_info->output_interface =
  895. INTERFACE_LVDS0LVDS1;
  896. } else {
  897. plvds_chip_info->output_interface =
  898. INTERFACE_LVDS0;
  899. }
  900. break;
  901. }
  902. case HW_LAYOUT_DVI_ONLY:
  903. {
  904. plvds_chip_info->output_interface = INTERFACE_NONE;
  905. break;
  906. }
  907. case HW_LAYOUT_LCD1_LCD2:
  908. case HW_LAYOUT_LCD_EXTERNAL_LCD2:
  909. {
  910. plvds_chip_info->output_interface =
  911. INTERFACE_LVDS0LVDS1;
  912. break;
  913. }
  914. case HW_LAYOUT_LCD_DVI:
  915. {
  916. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  917. break;
  918. }
  919. default:
  920. {
  921. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  922. break;
  923. }
  924. }
  925. DEBUG_MSG(KERN_INFO
  926. "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
  927. viafb_display_hardware_layout,
  928. plvds_chip_info->output_interface);
  929. }
  930. void viafb_init_lvds_output_interface(struct lvds_chip_information
  931. *plvds_chip_info,
  932. struct lvds_setting_information
  933. *plvds_setting_info)
  934. {
  935. if (INTERFACE_NONE != plvds_chip_info->output_interface) {
  936. /*Do nothing, lcd port is specified by module parameter */
  937. return;
  938. }
  939. switch (plvds_chip_info->lvds_chip_name) {
  940. case VT1636_LVDS:
  941. switch (viaparinfo->chip_info->gfx_chip_name) {
  942. case UNICHROME_CX700:
  943. plvds_chip_info->output_interface = INTERFACE_DVP1;
  944. break;
  945. case UNICHROME_CN700:
  946. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  947. break;
  948. default:
  949. plvds_chip_info->output_interface = INTERFACE_DVP0;
  950. break;
  951. }
  952. break;
  953. case INTEGRATED_LVDS:
  954. check_diport_of_integrated_lvds(plvds_chip_info,
  955. plvds_setting_info);
  956. break;
  957. default:
  958. switch (viaparinfo->chip_info->gfx_chip_name) {
  959. case UNICHROME_K8M890:
  960. case UNICHROME_P4M900:
  961. case UNICHROME_P4M890:
  962. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  963. break;
  964. default:
  965. plvds_chip_info->output_interface = INTERFACE_DFP;
  966. break;
  967. }
  968. break;
  969. }
  970. }
  971. static struct display_timing lcd_centering_timging(struct display_timing
  972. mode_crt_reg,
  973. struct display_timing panel_crt_reg)
  974. {
  975. struct display_timing crt_reg;
  976. crt_reg.hor_total = panel_crt_reg.hor_total;
  977. crt_reg.hor_addr = mode_crt_reg.hor_addr;
  978. crt_reg.hor_blank_start =
  979. (panel_crt_reg.hor_addr - mode_crt_reg.hor_addr) / 2 +
  980. crt_reg.hor_addr;
  981. crt_reg.hor_blank_end = panel_crt_reg.hor_blank_end;
  982. crt_reg.hor_sync_start =
  983. (panel_crt_reg.hor_sync_start -
  984. panel_crt_reg.hor_blank_start) + crt_reg.hor_blank_start;
  985. crt_reg.hor_sync_end = panel_crt_reg.hor_sync_end;
  986. crt_reg.ver_total = panel_crt_reg.ver_total;
  987. crt_reg.ver_addr = mode_crt_reg.ver_addr;
  988. crt_reg.ver_blank_start =
  989. (panel_crt_reg.ver_addr - mode_crt_reg.ver_addr) / 2 +
  990. crt_reg.ver_addr;
  991. crt_reg.ver_blank_end = panel_crt_reg.ver_blank_end;
  992. crt_reg.ver_sync_start =
  993. (panel_crt_reg.ver_sync_start -
  994. panel_crt_reg.ver_blank_start) + crt_reg.ver_blank_start;
  995. crt_reg.ver_sync_end = panel_crt_reg.ver_sync_end;
  996. return crt_reg;
  997. }
  998. bool viafb_lcd_get_mobile_state(bool *mobile)
  999. {
  1000. unsigned char *romptr, *tableptr;
  1001. u8 core_base;
  1002. unsigned char *biosptr;
  1003. /* Rom address */
  1004. u32 romaddr = 0x000C0000;
  1005. u16 start_pattern = 0;
  1006. biosptr = ioremap(romaddr, 0x10000);
  1007. memcpy(&start_pattern, biosptr, 2);
  1008. /* Compare pattern */
  1009. if (start_pattern == 0xAA55) {
  1010. /* Get the start of Table */
  1011. /* 0x1B means BIOS offset position */
  1012. romptr = biosptr + 0x1B;
  1013. tableptr = biosptr + *((u16 *) romptr);
  1014. /* Get the start of biosver structure */
  1015. /* 18 means BIOS version position. */
  1016. romptr = tableptr + 18;
  1017. romptr = biosptr + *((u16 *) romptr);
  1018. /* The offset should be 44, but the
  1019. actual image is less three char. */
  1020. /* pRom += 44; */
  1021. romptr += 41;
  1022. core_base = *romptr++;
  1023. if (core_base & 0x8)
  1024. *mobile = false;
  1025. else
  1026. *mobile = true;
  1027. /* release memory */
  1028. iounmap(biosptr);
  1029. return true;
  1030. } else {
  1031. iounmap(biosptr);
  1032. return false;
  1033. }
  1034. }
  1035. static void viafb_load_scaling_factor_for_p4m900(int set_hres,
  1036. int set_vres, int panel_hres, int panel_vres)
  1037. {
  1038. int h_scaling_factor;
  1039. int v_scaling_factor;
  1040. u8 cra2 = 0;
  1041. u8 cr77 = 0;
  1042. u8 cr78 = 0;
  1043. u8 cr79 = 0;
  1044. u8 cr9f = 0;
  1045. /* Check if expansion for horizontal */
  1046. if (set_hres < panel_hres) {
  1047. /* Load Horizontal Scaling Factor */
  1048. /* For VIA_K8M800 or later chipsets. */
  1049. h_scaling_factor =
  1050. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  1051. /* HSCaleFactor[1:0] at CR9F[1:0] */
  1052. cr9f = h_scaling_factor & 0x0003;
  1053. /* HSCaleFactor[9:2] at CR77[7:0] */
  1054. cr77 = (h_scaling_factor & 0x03FC) >> 2;
  1055. /* HSCaleFactor[11:10] at CR79[5:4] */
  1056. cr79 = (h_scaling_factor & 0x0C00) >> 10;
  1057. cr79 <<= 4;
  1058. /* Horizontal scaling enabled */
  1059. cra2 = 0xC0;
  1060. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d\n",
  1061. h_scaling_factor);
  1062. } else {
  1063. /* Horizontal scaling disabled */
  1064. cra2 = 0x00;
  1065. }
  1066. /* Check if expansion for vertical */
  1067. if (set_vres < panel_vres) {
  1068. /* Load Vertical Scaling Factor */
  1069. /* For VIA_K8M800 or later chipsets. */
  1070. v_scaling_factor =
  1071. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  1072. /* Vertical scaling enabled */
  1073. cra2 |= 0x08;
  1074. /* VSCaleFactor[0] at CR79[3] */
  1075. cr79 |= ((v_scaling_factor & 0x0001) << 3);
  1076. /* VSCaleFactor[8:1] at CR78[7:0] */
  1077. cr78 |= (v_scaling_factor & 0x01FE) >> 1;
  1078. /* VSCaleFactor[10:9] at CR79[7:6] */
  1079. cr79 |= ((v_scaling_factor & 0x0600) >> 9) << 6;
  1080. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d\n",
  1081. v_scaling_factor);
  1082. } else {
  1083. /* Vertical scaling disabled */
  1084. cra2 |= 0x00;
  1085. }
  1086. viafb_write_reg_mask(CRA2, VIACR, cra2, BIT3 + BIT6 + BIT7);
  1087. viafb_write_reg_mask(CR77, VIACR, cr77, 0xFF);
  1088. viafb_write_reg_mask(CR78, VIACR, cr78, 0xFF);
  1089. viafb_write_reg_mask(CR79, VIACR, cr79, 0xF8);
  1090. viafb_write_reg_mask(CR9F, VIACR, cr9f, BIT0 + BIT1);
  1091. }