hw.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "global.h"
  19. static struct pll_map pll_value[] = {
  20. {CLK_25_175M, CLE266_PLL_25_175M, K800_PLL_25_175M,
  21. CX700_25_175M, VX855_25_175M},
  22. {CLK_29_581M, CLE266_PLL_29_581M, K800_PLL_29_581M,
  23. CX700_29_581M, VX855_29_581M},
  24. {CLK_26_880M, CLE266_PLL_26_880M, K800_PLL_26_880M,
  25. CX700_26_880M, VX855_26_880M},
  26. {CLK_31_490M, CLE266_PLL_31_490M, K800_PLL_31_490M,
  27. CX700_31_490M, VX855_31_490M},
  28. {CLK_31_500M, CLE266_PLL_31_500M, K800_PLL_31_500M,
  29. CX700_31_500M, VX855_31_500M},
  30. {CLK_31_728M, CLE266_PLL_31_728M, K800_PLL_31_728M,
  31. CX700_31_728M, VX855_31_728M},
  32. {CLK_32_668M, CLE266_PLL_32_668M, K800_PLL_32_668M,
  33. CX700_32_668M, VX855_32_668M},
  34. {CLK_36_000M, CLE266_PLL_36_000M, K800_PLL_36_000M,
  35. CX700_36_000M, VX855_36_000M},
  36. {CLK_40_000M, CLE266_PLL_40_000M, K800_PLL_40_000M,
  37. CX700_40_000M, VX855_40_000M},
  38. {CLK_41_291M, CLE266_PLL_41_291M, K800_PLL_41_291M,
  39. CX700_41_291M, VX855_41_291M},
  40. {CLK_43_163M, CLE266_PLL_43_163M, K800_PLL_43_163M,
  41. CX700_43_163M, VX855_43_163M},
  42. {CLK_45_250M, CLE266_PLL_45_250M, K800_PLL_45_250M,
  43. CX700_45_250M, VX855_45_250M},
  44. {CLK_46_000M, CLE266_PLL_46_000M, K800_PLL_46_000M,
  45. CX700_46_000M, VX855_46_000M},
  46. {CLK_46_996M, CLE266_PLL_46_996M, K800_PLL_46_996M,
  47. CX700_46_996M, VX855_46_996M},
  48. {CLK_48_000M, CLE266_PLL_48_000M, K800_PLL_48_000M,
  49. CX700_48_000M, VX855_48_000M},
  50. {CLK_48_875M, CLE266_PLL_48_875M, K800_PLL_48_875M,
  51. CX700_48_875M, VX855_48_875M},
  52. {CLK_49_500M, CLE266_PLL_49_500M, K800_PLL_49_500M,
  53. CX700_49_500M, VX855_49_500M},
  54. {CLK_52_406M, CLE266_PLL_52_406M, K800_PLL_52_406M,
  55. CX700_52_406M, VX855_52_406M},
  56. {CLK_52_977M, CLE266_PLL_52_977M, K800_PLL_52_977M,
  57. CX700_52_977M, VX855_52_977M},
  58. {CLK_56_250M, CLE266_PLL_56_250M, K800_PLL_56_250M,
  59. CX700_56_250M, VX855_56_250M},
  60. {CLK_60_466M, CLE266_PLL_60_466M, K800_PLL_60_466M,
  61. CX700_60_466M, VX855_60_466M},
  62. {CLK_61_500M, CLE266_PLL_61_500M, K800_PLL_61_500M,
  63. CX700_61_500M, VX855_61_500M},
  64. {CLK_65_000M, CLE266_PLL_65_000M, K800_PLL_65_000M,
  65. CX700_65_000M, VX855_65_000M},
  66. {CLK_65_178M, CLE266_PLL_65_178M, K800_PLL_65_178M,
  67. CX700_65_178M, VX855_65_178M},
  68. {CLK_66_750M, CLE266_PLL_66_750M, K800_PLL_66_750M,
  69. CX700_66_750M, VX855_66_750M},
  70. {CLK_68_179M, CLE266_PLL_68_179M, K800_PLL_68_179M,
  71. CX700_68_179M, VX855_68_179M},
  72. {CLK_69_924M, CLE266_PLL_69_924M, K800_PLL_69_924M,
  73. CX700_69_924M, VX855_69_924M},
  74. {CLK_70_159M, CLE266_PLL_70_159M, K800_PLL_70_159M,
  75. CX700_70_159M, VX855_70_159M},
  76. {CLK_72_000M, CLE266_PLL_72_000M, K800_PLL_72_000M,
  77. CX700_72_000M, VX855_72_000M},
  78. {CLK_78_750M, CLE266_PLL_78_750M, K800_PLL_78_750M,
  79. CX700_78_750M, VX855_78_750M},
  80. {CLK_80_136M, CLE266_PLL_80_136M, K800_PLL_80_136M,
  81. CX700_80_136M, VX855_80_136M},
  82. {CLK_83_375M, CLE266_PLL_83_375M, K800_PLL_83_375M,
  83. CX700_83_375M, VX855_83_375M},
  84. {CLK_83_950M, CLE266_PLL_83_950M, K800_PLL_83_950M,
  85. CX700_83_950M, VX855_83_950M},
  86. {CLK_84_750M, CLE266_PLL_84_750M, K800_PLL_84_750M,
  87. CX700_84_750M, VX855_84_750M},
  88. {CLK_85_860M, CLE266_PLL_85_860M, K800_PLL_85_860M,
  89. CX700_85_860M, VX855_85_860M},
  90. {CLK_88_750M, CLE266_PLL_88_750M, K800_PLL_88_750M,
  91. CX700_88_750M, VX855_88_750M},
  92. {CLK_94_500M, CLE266_PLL_94_500M, K800_PLL_94_500M,
  93. CX700_94_500M, VX855_94_500M},
  94. {CLK_97_750M, CLE266_PLL_97_750M, K800_PLL_97_750M,
  95. CX700_97_750M, VX855_97_750M},
  96. {CLK_101_000M, CLE266_PLL_101_000M, K800_PLL_101_000M,
  97. CX700_101_000M, VX855_101_000M},
  98. {CLK_106_500M, CLE266_PLL_106_500M, K800_PLL_106_500M,
  99. CX700_106_500M, VX855_106_500M},
  100. {CLK_108_000M, CLE266_PLL_108_000M, K800_PLL_108_000M,
  101. CX700_108_000M, VX855_108_000M},
  102. {CLK_113_309M, CLE266_PLL_113_309M, K800_PLL_113_309M,
  103. CX700_113_309M, VX855_113_309M},
  104. {CLK_118_840M, CLE266_PLL_118_840M, K800_PLL_118_840M,
  105. CX700_118_840M, VX855_118_840M},
  106. {CLK_119_000M, CLE266_PLL_119_000M, K800_PLL_119_000M,
  107. CX700_119_000M, VX855_119_000M},
  108. {CLK_121_750M, CLE266_PLL_121_750M, K800_PLL_121_750M,
  109. CX700_121_750M, 0},
  110. {CLK_125_104M, CLE266_PLL_125_104M, K800_PLL_125_104M,
  111. CX700_125_104M, 0},
  112. {CLK_133_308M, CLE266_PLL_133_308M, K800_PLL_133_308M,
  113. CX700_133_308M, 0},
  114. {CLK_135_000M, CLE266_PLL_135_000M, K800_PLL_135_000M,
  115. CX700_135_000M, VX855_135_000M},
  116. {CLK_136_700M, CLE266_PLL_136_700M, K800_PLL_136_700M,
  117. CX700_136_700M, VX855_136_700M},
  118. {CLK_138_400M, CLE266_PLL_138_400M, K800_PLL_138_400M,
  119. CX700_138_400M, VX855_138_400M},
  120. {CLK_146_760M, CLE266_PLL_146_760M, K800_PLL_146_760M,
  121. CX700_146_760M, VX855_146_760M},
  122. {CLK_153_920M, CLE266_PLL_153_920M, K800_PLL_153_920M,
  123. CX700_153_920M, VX855_153_920M},
  124. {CLK_156_000M, CLE266_PLL_156_000M, K800_PLL_156_000M,
  125. CX700_156_000M, VX855_156_000M},
  126. {CLK_157_500M, CLE266_PLL_157_500M, K800_PLL_157_500M,
  127. CX700_157_500M, VX855_157_500M},
  128. {CLK_162_000M, CLE266_PLL_162_000M, K800_PLL_162_000M,
  129. CX700_162_000M, VX855_162_000M},
  130. {CLK_187_000M, CLE266_PLL_187_000M, K800_PLL_187_000M,
  131. CX700_187_000M, VX855_187_000M},
  132. {CLK_193_295M, CLE266_PLL_193_295M, K800_PLL_193_295M,
  133. CX700_193_295M, VX855_193_295M},
  134. {CLK_202_500M, CLE266_PLL_202_500M, K800_PLL_202_500M,
  135. CX700_202_500M, VX855_202_500M},
  136. {CLK_204_000M, CLE266_PLL_204_000M, K800_PLL_204_000M,
  137. CX700_204_000M, VX855_204_000M},
  138. {CLK_218_500M, CLE266_PLL_218_500M, K800_PLL_218_500M,
  139. CX700_218_500M, VX855_218_500M},
  140. {CLK_234_000M, CLE266_PLL_234_000M, K800_PLL_234_000M,
  141. CX700_234_000M, VX855_234_000M},
  142. {CLK_267_250M, CLE266_PLL_267_250M, K800_PLL_267_250M,
  143. CX700_267_250M, VX855_267_250M},
  144. {CLK_297_500M, CLE266_PLL_297_500M, K800_PLL_297_500M,
  145. CX700_297_500M, VX855_297_500M},
  146. {CLK_74_481M, CLE266_PLL_74_481M, K800_PLL_74_481M,
  147. CX700_74_481M, VX855_74_481M},
  148. {CLK_172_798M, CLE266_PLL_172_798M, K800_PLL_172_798M,
  149. CX700_172_798M, VX855_172_798M},
  150. {CLK_122_614M, CLE266_PLL_122_614M, K800_PLL_122_614M,
  151. CX700_122_614M, VX855_122_614M},
  152. {CLK_74_270M, CLE266_PLL_74_270M, K800_PLL_74_270M,
  153. CX700_74_270M, 0},
  154. {CLK_148_500M, CLE266_PLL_148_500M, K800_PLL_148_500M,
  155. CX700_148_500M, VX855_148_500M}
  156. };
  157. static struct fifo_depth_select display_fifo_depth_reg = {
  158. /* IGA1 FIFO Depth_Select */
  159. {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
  160. /* IGA2 FIFO Depth_Select */
  161. {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
  162. {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
  163. };
  164. static struct fifo_threshold_select fifo_threshold_select_reg = {
  165. /* IGA1 FIFO Threshold Select */
  166. {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
  167. /* IGA2 FIFO Threshold Select */
  168. {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
  169. };
  170. static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
  171. /* IGA1 FIFO High Threshold Select */
  172. {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
  173. /* IGA2 FIFO High Threshold Select */
  174. {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
  175. };
  176. static struct display_queue_expire_num display_queue_expire_num_reg = {
  177. /* IGA1 Display Queue Expire Num */
  178. {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
  179. /* IGA2 Display Queue Expire Num */
  180. {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
  181. };
  182. /* Definition Fetch Count Registers*/
  183. static struct fetch_count fetch_count_reg = {
  184. /* IGA1 Fetch Count Register */
  185. {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
  186. /* IGA2 Fetch Count Register */
  187. {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
  188. };
  189. static struct iga1_crtc_timing iga1_crtc_reg = {
  190. /* IGA1 Horizontal Total */
  191. {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
  192. /* IGA1 Horizontal Addressable Video */
  193. {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
  194. /* IGA1 Horizontal Blank Start */
  195. {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
  196. /* IGA1 Horizontal Blank End */
  197. {IGA1_HOR_BLANK_END_REG_NUM,
  198. {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
  199. /* IGA1 Horizontal Sync Start */
  200. {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
  201. /* IGA1 Horizontal Sync End */
  202. {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
  203. /* IGA1 Vertical Total */
  204. {IGA1_VER_TOTAL_REG_NUM,
  205. {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
  206. /* IGA1 Vertical Addressable Video */
  207. {IGA1_VER_ADDR_REG_NUM,
  208. {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
  209. /* IGA1 Vertical Blank Start */
  210. {IGA1_VER_BLANK_START_REG_NUM,
  211. {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
  212. /* IGA1 Vertical Blank End */
  213. {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
  214. /* IGA1 Vertical Sync Start */
  215. {IGA1_VER_SYNC_START_REG_NUM,
  216. {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
  217. /* IGA1 Vertical Sync End */
  218. {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
  219. };
  220. static struct iga2_crtc_timing iga2_crtc_reg = {
  221. /* IGA2 Horizontal Total */
  222. {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
  223. /* IGA2 Horizontal Addressable Video */
  224. {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
  225. /* IGA2 Horizontal Blank Start */
  226. {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
  227. /* IGA2 Horizontal Blank End */
  228. {IGA2_HOR_BLANK_END_REG_NUM,
  229. {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
  230. /* IGA2 Horizontal Sync Start */
  231. {IGA2_HOR_SYNC_START_REG_NUM,
  232. {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
  233. /* IGA2 Horizontal Sync End */
  234. {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
  235. /* IGA2 Vertical Total */
  236. {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
  237. /* IGA2 Vertical Addressable Video */
  238. {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
  239. /* IGA2 Vertical Blank Start */
  240. {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
  241. /* IGA2 Vertical Blank End */
  242. {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
  243. /* IGA2 Vertical Sync Start */
  244. {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
  245. /* IGA2 Vertical Sync End */
  246. {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
  247. };
  248. static struct rgbLUT palLUT_table[] = {
  249. /* {R,G,B} */
  250. /* Index 0x00~0x03 */
  251. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
  252. 0x2A,
  253. 0x2A},
  254. /* Index 0x04~0x07 */
  255. {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
  256. 0x2A,
  257. 0x2A},
  258. /* Index 0x08~0x0B */
  259. {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
  260. 0x3F,
  261. 0x3F},
  262. /* Index 0x0C~0x0F */
  263. {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
  264. 0x3F,
  265. 0x3F},
  266. /* Index 0x10~0x13 */
  267. {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
  268. 0x0B,
  269. 0x0B},
  270. /* Index 0x14~0x17 */
  271. {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
  272. 0x18,
  273. 0x18},
  274. /* Index 0x18~0x1B */
  275. {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
  276. 0x28,
  277. 0x28},
  278. /* Index 0x1C~0x1F */
  279. {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
  280. 0x3F,
  281. 0x3F},
  282. /* Index 0x20~0x23 */
  283. {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
  284. 0x00,
  285. 0x3F},
  286. /* Index 0x24~0x27 */
  287. {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
  288. 0x00,
  289. 0x10},
  290. /* Index 0x28~0x2B */
  291. {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
  292. 0x2F,
  293. 0x00},
  294. /* Index 0x2C~0x2F */
  295. {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
  296. 0x3F,
  297. 0x00},
  298. /* Index 0x30~0x33 */
  299. {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
  300. 0x3F,
  301. 0x2F},
  302. /* Index 0x34~0x37 */
  303. {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
  304. 0x10,
  305. 0x3F},
  306. /* Index 0x38~0x3B */
  307. {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
  308. 0x1F,
  309. 0x3F},
  310. /* Index 0x3C~0x3F */
  311. {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
  312. 0x1F,
  313. 0x27},
  314. /* Index 0x40~0x43 */
  315. {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
  316. 0x3F,
  317. 0x1F},
  318. /* Index 0x44~0x47 */
  319. {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
  320. 0x3F,
  321. 0x1F},
  322. /* Index 0x48~0x4B */
  323. {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
  324. 0x3F,
  325. 0x37},
  326. /* Index 0x4C~0x4F */
  327. {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
  328. 0x27,
  329. 0x3F},
  330. /* Index 0x50~0x53 */
  331. {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
  332. 0x2D,
  333. 0x3F},
  334. /* Index 0x54~0x57 */
  335. {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
  336. 0x2D,
  337. 0x31},
  338. /* Index 0x58~0x5B */
  339. {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
  340. 0x3A,
  341. 0x2D},
  342. /* Index 0x5C~0x5F */
  343. {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
  344. 0x3F,
  345. 0x2D},
  346. /* Index 0x60~0x63 */
  347. {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
  348. 0x3F,
  349. 0x3A},
  350. /* Index 0x64~0x67 */
  351. {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
  352. 0x31,
  353. 0x3F},
  354. /* Index 0x68~0x6B */
  355. {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
  356. 0x00,
  357. 0x1C},
  358. /* Index 0x6C~0x6F */
  359. {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
  360. 0x00,
  361. 0x07},
  362. /* Index 0x70~0x73 */
  363. {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
  364. 0x15,
  365. 0x00},
  366. /* Index 0x74~0x77 */
  367. {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
  368. 0x1C,
  369. 0x00},
  370. /* Index 0x78~0x7B */
  371. {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
  372. 0x1C,
  373. 0x15},
  374. /* Index 0x7C~0x7F */
  375. {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
  376. 0x07,
  377. 0x1C},
  378. /* Index 0x80~0x83 */
  379. {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
  380. 0x0E,
  381. 0x1C},
  382. /* Index 0x84~0x87 */
  383. {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
  384. 0x0E,
  385. 0x11},
  386. /* Index 0x88~0x8B */
  387. {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
  388. 0x18,
  389. 0x0E},
  390. /* Index 0x8C~0x8F */
  391. {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
  392. 0x1C,
  393. 0x0E},
  394. /* Index 0x90~0x93 */
  395. {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
  396. 0x1C,
  397. 0x18},
  398. /* Index 0x94~0x97 */
  399. {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
  400. 0x11,
  401. 0x1C},
  402. /* Index 0x98~0x9B */
  403. {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
  404. 0x14,
  405. 0x1C},
  406. /* Index 0x9C~0x9F */
  407. {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
  408. 0x14,
  409. 0x16},
  410. /* Index 0xA0~0xA3 */
  411. {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
  412. 0x1A,
  413. 0x14},
  414. /* Index 0xA4~0xA7 */
  415. {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
  416. 0x1C,
  417. 0x14},
  418. /* Index 0xA8~0xAB */
  419. {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
  420. 0x1C,
  421. 0x1A},
  422. /* Index 0xAC~0xAF */
  423. {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
  424. 0x16,
  425. 0x1C},
  426. /* Index 0xB0~0xB3 */
  427. {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
  428. 0x00,
  429. 0x10},
  430. /* Index 0xB4~0xB7 */
  431. {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
  432. 0x00,
  433. 0x04},
  434. /* Index 0xB8~0xBB */
  435. {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
  436. 0x0C,
  437. 0x00},
  438. /* Index 0xBC~0xBF */
  439. {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
  440. 0x10,
  441. 0x00},
  442. /* Index 0xC0~0xC3 */
  443. {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
  444. 0x10,
  445. 0x0C},
  446. /* Index 0xC4~0xC7 */
  447. {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
  448. 0x04,
  449. 0x10},
  450. /* Index 0xC8~0xCB */
  451. {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
  452. 0x08,
  453. 0x10},
  454. /* Index 0xCC~0xCF */
  455. {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
  456. 0x08,
  457. 0x0A},
  458. /* Index 0xD0~0xD3 */
  459. {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
  460. 0x0E,
  461. 0x08},
  462. /* Index 0xD4~0xD7 */
  463. {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
  464. 0x10,
  465. 0x08},
  466. /* Index 0xD8~0xDB */
  467. {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
  468. 0x10,
  469. 0x0E},
  470. /* Index 0xDC~0xDF */
  471. {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
  472. 0x0A,
  473. 0x10},
  474. /* Index 0xE0~0xE3 */
  475. {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
  476. 0x0B,
  477. 0x10},
  478. /* Index 0xE4~0xE7 */
  479. {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
  480. 0x0B,
  481. 0x0C},
  482. /* Index 0xE8~0xEB */
  483. {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
  484. 0x0F,
  485. 0x0B},
  486. /* Index 0xEC~0xEF */
  487. {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
  488. 0x10,
  489. 0x0B},
  490. /* Index 0xF0~0xF3 */
  491. {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
  492. 0x10,
  493. 0x0F},
  494. /* Index 0xF4~0xF7 */
  495. {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
  496. 0x0C,
  497. 0x10},
  498. /* Index 0xF8~0xFB */
  499. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  500. 0x00,
  501. 0x00},
  502. /* Index 0xFC~0xFF */
  503. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  504. 0x00,
  505. 0x00}
  506. };
  507. static void set_crt_output_path(int set_iga);
  508. static void dvi_patch_skew_dvp0(void);
  509. static void dvi_patch_skew_dvp1(void);
  510. static void dvi_patch_skew_dvp_low(void);
  511. static void set_dvi_output_path(int set_iga, int output_interface);
  512. static void set_lcd_output_path(int set_iga, int output_interface);
  513. static void load_fix_bit_crtc_reg(void);
  514. static void init_gfx_chip_info(struct pci_dev *pdev,
  515. const struct pci_device_id *pdi);
  516. static void init_tmds_chip_info(void);
  517. static void init_lvds_chip_info(void);
  518. static void device_screen_off(void);
  519. static void device_screen_on(void);
  520. static void set_display_channel(void);
  521. static void device_off(void);
  522. static void device_on(void);
  523. static void enable_second_display_channel(void);
  524. static void disable_second_display_channel(void);
  525. void viafb_write_reg(u8 index, u16 io_port, u8 data)
  526. {
  527. outb(index, io_port);
  528. outb(data, io_port + 1);
  529. /*DEBUG_MSG(KERN_INFO "\nIndex=%2d Value=%2d", index, data); */
  530. }
  531. u8 viafb_read_reg(int io_port, u8 index)
  532. {
  533. outb(index, io_port);
  534. return inb(io_port + 1);
  535. }
  536. void viafb_lock_crt(void)
  537. {
  538. viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
  539. }
  540. void viafb_unlock_crt(void)
  541. {
  542. viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
  543. viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
  544. }
  545. void viafb_write_reg_mask(u8 index, int io_port, u8 data, u8 mask)
  546. {
  547. u8 tmp;
  548. outb(index, io_port);
  549. tmp = inb(io_port + 1);
  550. outb((data & mask) | (tmp & (~mask)), io_port + 1);
  551. /*DEBUG_MSG(KERN_INFO "\nIndex=%2d Value=%2d", index, tmp); */
  552. }
  553. void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
  554. {
  555. outb(index, LUT_INDEX_WRITE);
  556. outb(r, LUT_DATA);
  557. outb(g, LUT_DATA);
  558. outb(b, LUT_DATA);
  559. }
  560. /*Set IGA path for each device*/
  561. void viafb_set_iga_path(void)
  562. {
  563. if (viafb_SAMM_ON == 1) {
  564. if (viafb_CRT_ON) {
  565. if (viafb_primary_dev == CRT_Device)
  566. viaparinfo->crt_setting_info->iga_path = IGA1;
  567. else
  568. viaparinfo->crt_setting_info->iga_path = IGA2;
  569. }
  570. if (viafb_DVI_ON) {
  571. if (viafb_primary_dev == DVI_Device)
  572. viaparinfo->tmds_setting_info->iga_path = IGA1;
  573. else
  574. viaparinfo->tmds_setting_info->iga_path = IGA2;
  575. }
  576. if (viafb_LCD_ON) {
  577. if (viafb_primary_dev == LCD_Device) {
  578. if (viafb_dual_fb &&
  579. (viaparinfo->chip_info->gfx_chip_name ==
  580. UNICHROME_CLE266)) {
  581. viaparinfo->
  582. lvds_setting_info->iga_path = IGA2;
  583. viaparinfo->
  584. crt_setting_info->iga_path = IGA1;
  585. viaparinfo->
  586. tmds_setting_info->iga_path = IGA1;
  587. } else
  588. viaparinfo->
  589. lvds_setting_info->iga_path = IGA1;
  590. } else {
  591. viaparinfo->lvds_setting_info->iga_path = IGA2;
  592. }
  593. }
  594. if (viafb_LCD2_ON) {
  595. if (LCD2_Device == viafb_primary_dev)
  596. viaparinfo->lvds_setting_info2->iga_path = IGA1;
  597. else
  598. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  599. }
  600. } else {
  601. viafb_SAMM_ON = 0;
  602. if (viafb_CRT_ON && viafb_LCD_ON) {
  603. viaparinfo->crt_setting_info->iga_path = IGA1;
  604. viaparinfo->lvds_setting_info->iga_path = IGA2;
  605. } else if (viafb_CRT_ON && viafb_DVI_ON) {
  606. viaparinfo->crt_setting_info->iga_path = IGA1;
  607. viaparinfo->tmds_setting_info->iga_path = IGA2;
  608. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  609. viaparinfo->tmds_setting_info->iga_path = IGA1;
  610. viaparinfo->lvds_setting_info->iga_path = IGA2;
  611. } else if (viafb_LCD_ON && viafb_LCD2_ON) {
  612. viaparinfo->lvds_setting_info->iga_path = IGA2;
  613. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  614. } else if (viafb_CRT_ON) {
  615. viaparinfo->crt_setting_info->iga_path = IGA1;
  616. } else if (viafb_LCD_ON) {
  617. viaparinfo->lvds_setting_info->iga_path = IGA2;
  618. } else if (viafb_DVI_ON) {
  619. viaparinfo->tmds_setting_info->iga_path = IGA1;
  620. }
  621. }
  622. }
  623. void viafb_set_primary_address(u32 addr)
  624. {
  625. DEBUG_MSG(KERN_DEBUG "viafb_set_primary_address(0x%08X)\n", addr);
  626. viafb_write_reg(CR0D, VIACR, addr & 0xFF);
  627. viafb_write_reg(CR0C, VIACR, (addr >> 8) & 0xFF);
  628. viafb_write_reg(CR34, VIACR, (addr >> 16) & 0xFF);
  629. viafb_write_reg_mask(CR48, VIACR, (addr >> 24) & 0x1F, 0x1F);
  630. }
  631. void viafb_set_secondary_address(u32 addr)
  632. {
  633. DEBUG_MSG(KERN_DEBUG "viafb_set_secondary_address(0x%08X)\n", addr);
  634. /* secondary display supports only quadword aligned memory */
  635. viafb_write_reg_mask(CR62, VIACR, (addr >> 2) & 0xFE, 0xFE);
  636. viafb_write_reg(CR63, VIACR, (addr >> 10) & 0xFF);
  637. viafb_write_reg(CR64, VIACR, (addr >> 18) & 0xFF);
  638. viafb_write_reg_mask(CRA3, VIACR, (addr >> 26) & 0x07, 0x07);
  639. }
  640. void viafb_set_primary_pitch(u32 pitch)
  641. {
  642. DEBUG_MSG(KERN_DEBUG "viafb_set_primary_pitch(0x%08X)\n", pitch);
  643. /* spec does not say that first adapter skips 3 bits but old
  644. * code did it and seems to be reasonable in analogy to 2nd adapter
  645. */
  646. pitch = pitch >> 3;
  647. viafb_write_reg(0x13, VIACR, pitch & 0xFF);
  648. viafb_write_reg_mask(0x35, VIACR, (pitch >> (8 - 5)) & 0xE0, 0xE0);
  649. }
  650. void viafb_set_secondary_pitch(u32 pitch)
  651. {
  652. DEBUG_MSG(KERN_DEBUG "viafb_set_secondary_pitch(0x%08X)\n", pitch);
  653. pitch = pitch >> 3;
  654. viafb_write_reg(0x66, VIACR, pitch & 0xFF);
  655. viafb_write_reg_mask(0x67, VIACR, (pitch >> 8) & 0x03, 0x03);
  656. viafb_write_reg_mask(0x71, VIACR, (pitch >> (10 - 7)) & 0x80, 0x80);
  657. }
  658. void viafb_set_primary_color_depth(u8 depth)
  659. {
  660. u8 value;
  661. DEBUG_MSG(KERN_DEBUG "viafb_set_primary_color_depth(%d)\n", depth);
  662. switch (depth) {
  663. case 6:
  664. value = 0x00;
  665. break;
  666. case 16:
  667. value = 0x14;
  668. break;
  669. case 24:
  670. value = 0x0C;
  671. break;
  672. default:
  673. printk(KERN_WARNING "viafb_set_primary_color_depth: "
  674. "Unsupported depth: %d\n", depth);
  675. return;
  676. }
  677. viafb_write_reg_mask(0x15, VIASR, value, 0x1C);
  678. }
  679. void viafb_set_secondary_color_depth(u8 depth)
  680. {
  681. u8 value;
  682. DEBUG_MSG(KERN_DEBUG "viafb_set_secondary_color_depth(%d)\n", depth);
  683. switch (depth) {
  684. case 6:
  685. value = 0x00;
  686. break;
  687. case 16:
  688. value = 0x40;
  689. break;
  690. case 24:
  691. value = 0xC0;
  692. break;
  693. default:
  694. printk(KERN_WARNING "viafb_set_secondary_color_depth: "
  695. "Unsupported depth: %d\n", depth);
  696. return;
  697. }
  698. viafb_write_reg_mask(0x67, VIACR, value, 0xC0);
  699. }
  700. void viafb_set_output_path(int device, int set_iga, int output_interface)
  701. {
  702. switch (device) {
  703. case DEVICE_CRT:
  704. set_crt_output_path(set_iga);
  705. break;
  706. case DEVICE_DVI:
  707. set_dvi_output_path(set_iga, output_interface);
  708. break;
  709. case DEVICE_LCD:
  710. set_lcd_output_path(set_iga, output_interface);
  711. break;
  712. }
  713. }
  714. static void set_crt_output_path(int set_iga)
  715. {
  716. viafb_write_reg_mask(CR36, VIACR, 0x00, BIT4 + BIT5);
  717. switch (set_iga) {
  718. case IGA1:
  719. viafb_write_reg_mask(SR16, VIASR, 0x00, BIT6);
  720. break;
  721. case IGA2:
  722. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  723. viafb_write_reg_mask(SR16, VIASR, 0x40, BIT6);
  724. break;
  725. }
  726. }
  727. static void dvi_patch_skew_dvp0(void)
  728. {
  729. /* Reset data driving first: */
  730. viafb_write_reg_mask(SR1B, VIASR, 0, BIT1);
  731. viafb_write_reg_mask(SR2A, VIASR, 0, BIT4);
  732. switch (viaparinfo->chip_info->gfx_chip_name) {
  733. case UNICHROME_P4M890:
  734. {
  735. if ((viaparinfo->tmds_setting_info->h_active == 1600) &&
  736. (viaparinfo->tmds_setting_info->v_active ==
  737. 1200))
  738. viafb_write_reg_mask(CR96, VIACR, 0x03,
  739. BIT0 + BIT1 + BIT2);
  740. else
  741. viafb_write_reg_mask(CR96, VIACR, 0x07,
  742. BIT0 + BIT1 + BIT2);
  743. break;
  744. }
  745. case UNICHROME_P4M900:
  746. {
  747. viafb_write_reg_mask(CR96, VIACR, 0x07,
  748. BIT0 + BIT1 + BIT2 + BIT3);
  749. viafb_write_reg_mask(SR1B, VIASR, 0x02, BIT1);
  750. viafb_write_reg_mask(SR2A, VIASR, 0x10, BIT4);
  751. break;
  752. }
  753. default:
  754. {
  755. break;
  756. }
  757. }
  758. }
  759. static void dvi_patch_skew_dvp1(void)
  760. {
  761. switch (viaparinfo->chip_info->gfx_chip_name) {
  762. case UNICHROME_CX700:
  763. {
  764. break;
  765. }
  766. default:
  767. {
  768. break;
  769. }
  770. }
  771. }
  772. static void dvi_patch_skew_dvp_low(void)
  773. {
  774. switch (viaparinfo->chip_info->gfx_chip_name) {
  775. case UNICHROME_K8M890:
  776. {
  777. viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1);
  778. break;
  779. }
  780. case UNICHROME_P4M900:
  781. {
  782. viafb_write_reg_mask(CR99, VIACR, 0x08,
  783. BIT0 + BIT1 + BIT2 + BIT3);
  784. break;
  785. }
  786. case UNICHROME_P4M890:
  787. {
  788. viafb_write_reg_mask(CR99, VIACR, 0x0F,
  789. BIT0 + BIT1 + BIT2 + BIT3);
  790. break;
  791. }
  792. default:
  793. {
  794. break;
  795. }
  796. }
  797. }
  798. static void set_dvi_output_path(int set_iga, int output_interface)
  799. {
  800. switch (output_interface) {
  801. case INTERFACE_DVP0:
  802. viafb_write_reg_mask(CR6B, VIACR, 0x01, BIT0);
  803. if (set_iga == IGA1) {
  804. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  805. viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 +
  806. BIT5 + BIT7);
  807. } else {
  808. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  809. viafb_write_reg_mask(CR6C, VIACR, 0xA1, BIT0 +
  810. BIT5 + BIT7);
  811. }
  812. viafb_write_reg_mask(SR1E, VIASR, 0xC0, BIT7 + BIT6);
  813. dvi_patch_skew_dvp0();
  814. break;
  815. case INTERFACE_DVP1:
  816. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  817. if (set_iga == IGA1)
  818. viafb_write_reg_mask(CR93, VIACR, 0x21,
  819. BIT0 + BIT5 + BIT7);
  820. else
  821. viafb_write_reg_mask(CR93, VIACR, 0xA1,
  822. BIT0 + BIT5 + BIT7);
  823. } else {
  824. if (set_iga == IGA1)
  825. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  826. else
  827. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  828. }
  829. viafb_write_reg_mask(SR1E, VIASR, 0x30, BIT4 + BIT5);
  830. dvi_patch_skew_dvp1();
  831. break;
  832. case INTERFACE_DFP_HIGH:
  833. if (viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266) {
  834. if (set_iga == IGA1) {
  835. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  836. viafb_write_reg_mask(CR97, VIACR, 0x03,
  837. BIT0 + BIT1 + BIT4);
  838. } else {
  839. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  840. viafb_write_reg_mask(CR97, VIACR, 0x13,
  841. BIT0 + BIT1 + BIT4);
  842. }
  843. }
  844. viafb_write_reg_mask(SR2A, VIASR, 0x0C, BIT2 + BIT3);
  845. break;
  846. case INTERFACE_DFP_LOW:
  847. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  848. break;
  849. if (set_iga == IGA1) {
  850. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  851. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  852. } else {
  853. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  854. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  855. }
  856. viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1);
  857. dvi_patch_skew_dvp_low();
  858. break;
  859. case INTERFACE_TMDS:
  860. if (set_iga == IGA1)
  861. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  862. else
  863. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  864. break;
  865. }
  866. if (set_iga == IGA2) {
  867. enable_second_display_channel();
  868. /* Disable LCD Scaling */
  869. viafb_write_reg_mask(CR79, VIACR, 0x00, BIT0);
  870. }
  871. }
  872. static void set_lcd_output_path(int set_iga, int output_interface)
  873. {
  874. DEBUG_MSG(KERN_INFO
  875. "set_lcd_output_path, iga:%d,out_interface:%d\n",
  876. set_iga, output_interface);
  877. switch (set_iga) {
  878. case IGA1:
  879. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  880. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  881. disable_second_display_channel();
  882. break;
  883. case IGA2:
  884. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  885. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  886. enable_second_display_channel();
  887. break;
  888. }
  889. switch (output_interface) {
  890. case INTERFACE_DVP0:
  891. if (set_iga == IGA1) {
  892. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  893. } else {
  894. viafb_write_reg(CR91, VIACR, 0x00);
  895. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  896. }
  897. break;
  898. case INTERFACE_DVP1:
  899. if (set_iga == IGA1)
  900. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  901. else {
  902. viafb_write_reg(CR91, VIACR, 0x00);
  903. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  904. }
  905. break;
  906. case INTERFACE_DFP_HIGH:
  907. if (set_iga == IGA1)
  908. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  909. else {
  910. viafb_write_reg(CR91, VIACR, 0x00);
  911. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  912. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  913. }
  914. break;
  915. case INTERFACE_DFP_LOW:
  916. if (set_iga == IGA1)
  917. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  918. else {
  919. viafb_write_reg(CR91, VIACR, 0x00);
  920. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  921. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  922. }
  923. break;
  924. case INTERFACE_DFP:
  925. if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
  926. || (UNICHROME_P4M890 ==
  927. viaparinfo->chip_info->gfx_chip_name))
  928. viafb_write_reg_mask(CR97, VIACR, 0x84,
  929. BIT7 + BIT2 + BIT1 + BIT0);
  930. if (set_iga == IGA1) {
  931. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  932. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  933. } else {
  934. viafb_write_reg(CR91, VIACR, 0x00);
  935. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  936. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  937. }
  938. break;
  939. case INTERFACE_LVDS0:
  940. case INTERFACE_LVDS0LVDS1:
  941. if (set_iga == IGA1)
  942. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  943. else
  944. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  945. break;
  946. case INTERFACE_LVDS1:
  947. if (set_iga == IGA1)
  948. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  949. else
  950. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  951. break;
  952. }
  953. }
  954. static void load_fix_bit_crtc_reg(void)
  955. {
  956. /* always set to 1 */
  957. viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
  958. /* line compare should set all bits = 1 (extend modes) */
  959. viafb_write_reg(CR18, VIACR, 0xff);
  960. /* line compare should set all bits = 1 (extend modes) */
  961. viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
  962. /* line compare should set all bits = 1 (extend modes) */
  963. viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
  964. /* line compare should set all bits = 1 (extend modes) */
  965. viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
  966. /* line compare should set all bits = 1 (extend modes) */
  967. viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
  968. /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
  969. /* extend mode always set to e3h */
  970. viafb_write_reg(CR17, VIACR, 0xe3);
  971. /* extend mode always set to 0h */
  972. viafb_write_reg(CR08, VIACR, 0x00);
  973. /* extend mode always set to 0h */
  974. viafb_write_reg(CR14, VIACR, 0x00);
  975. /* If K8M800, enable Prefetch Mode. */
  976. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  977. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
  978. viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
  979. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  980. && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
  981. viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
  982. }
  983. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  984. struct io_register *reg,
  985. int io_type)
  986. {
  987. int reg_mask;
  988. int bit_num = 0;
  989. int data;
  990. int i, j;
  991. int shift_next_reg;
  992. int start_index, end_index, cr_index;
  993. u16 get_bit;
  994. for (i = 0; i < viafb_load_reg_num; i++) {
  995. reg_mask = 0;
  996. data = 0;
  997. start_index = reg[i].start_bit;
  998. end_index = reg[i].end_bit;
  999. cr_index = reg[i].io_addr;
  1000. shift_next_reg = bit_num;
  1001. for (j = start_index; j <= end_index; j++) {
  1002. /*if (bit_num==8) timing_value = timing_value >>8; */
  1003. reg_mask = reg_mask | (BIT0 << j);
  1004. get_bit = (timing_value & (BIT0 << bit_num));
  1005. data =
  1006. data | ((get_bit >> shift_next_reg) << start_index);
  1007. bit_num++;
  1008. }
  1009. if (io_type == VIACR)
  1010. viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
  1011. else
  1012. viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
  1013. }
  1014. }
  1015. /* Write Registers */
  1016. void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
  1017. {
  1018. int i;
  1019. unsigned char RegTemp;
  1020. /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
  1021. for (i = 0; i < ItemNum; i++) {
  1022. outb(RegTable[i].index, RegTable[i].port);
  1023. RegTemp = inb(RegTable[i].port + 1);
  1024. RegTemp = (RegTemp & (~RegTable[i].mask)) | RegTable[i].value;
  1025. outb(RegTemp, RegTable[i].port + 1);
  1026. }
  1027. }
  1028. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
  1029. {
  1030. int reg_value;
  1031. int viafb_load_reg_num;
  1032. struct io_register *reg = NULL;
  1033. switch (set_iga) {
  1034. case IGA1:
  1035. reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1036. viafb_load_reg_num = fetch_count_reg.
  1037. iga1_fetch_count_reg.reg_num;
  1038. reg = fetch_count_reg.iga1_fetch_count_reg.reg;
  1039. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1040. break;
  1041. case IGA2:
  1042. reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1043. viafb_load_reg_num = fetch_count_reg.
  1044. iga2_fetch_count_reg.reg_num;
  1045. reg = fetch_count_reg.iga2_fetch_count_reg.reg;
  1046. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1047. break;
  1048. }
  1049. }
  1050. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
  1051. {
  1052. int reg_value;
  1053. int viafb_load_reg_num;
  1054. struct io_register *reg = NULL;
  1055. int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
  1056. 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
  1057. int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
  1058. 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
  1059. if (set_iga == IGA1) {
  1060. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1061. iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
  1062. iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
  1063. iga1_fifo_high_threshold =
  1064. K800_IGA1_FIFO_HIGH_THRESHOLD;
  1065. /* If resolution > 1280x1024, expire length = 64, else
  1066. expire length = 128 */
  1067. if ((hor_active > 1280) && (ver_active > 1024))
  1068. iga1_display_queue_expire_num = 16;
  1069. else
  1070. iga1_display_queue_expire_num =
  1071. K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1072. }
  1073. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1074. iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
  1075. iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
  1076. iga1_fifo_high_threshold =
  1077. P880_IGA1_FIFO_HIGH_THRESHOLD;
  1078. iga1_display_queue_expire_num =
  1079. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1080. /* If resolution > 1280x1024, expire length = 64, else
  1081. expire length = 128 */
  1082. if ((hor_active > 1280) && (ver_active > 1024))
  1083. iga1_display_queue_expire_num = 16;
  1084. else
  1085. iga1_display_queue_expire_num =
  1086. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1087. }
  1088. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1089. iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
  1090. iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
  1091. iga1_fifo_high_threshold =
  1092. CN700_IGA1_FIFO_HIGH_THRESHOLD;
  1093. /* If resolution > 1280x1024, expire length = 64,
  1094. else expire length = 128 */
  1095. if ((hor_active > 1280) && (ver_active > 1024))
  1096. iga1_display_queue_expire_num = 16;
  1097. else
  1098. iga1_display_queue_expire_num =
  1099. CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1100. }
  1101. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1102. iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
  1103. iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
  1104. iga1_fifo_high_threshold =
  1105. CX700_IGA1_FIFO_HIGH_THRESHOLD;
  1106. iga1_display_queue_expire_num =
  1107. CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1108. }
  1109. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1110. iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
  1111. iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
  1112. iga1_fifo_high_threshold =
  1113. K8M890_IGA1_FIFO_HIGH_THRESHOLD;
  1114. iga1_display_queue_expire_num =
  1115. K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1116. }
  1117. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1118. iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
  1119. iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
  1120. iga1_fifo_high_threshold =
  1121. P4M890_IGA1_FIFO_HIGH_THRESHOLD;
  1122. iga1_display_queue_expire_num =
  1123. P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1124. }
  1125. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1126. iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
  1127. iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
  1128. iga1_fifo_high_threshold =
  1129. P4M900_IGA1_FIFO_HIGH_THRESHOLD;
  1130. iga1_display_queue_expire_num =
  1131. P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1132. }
  1133. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1134. iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
  1135. iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
  1136. iga1_fifo_high_threshold =
  1137. VX800_IGA1_FIFO_HIGH_THRESHOLD;
  1138. iga1_display_queue_expire_num =
  1139. VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1140. }
  1141. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1142. iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
  1143. iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
  1144. iga1_fifo_high_threshold =
  1145. VX855_IGA1_FIFO_HIGH_THRESHOLD;
  1146. iga1_display_queue_expire_num =
  1147. VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1148. }
  1149. /* Set Display FIFO Depath Select */
  1150. reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
  1151. viafb_load_reg_num =
  1152. display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
  1153. reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
  1154. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1155. /* Set Display FIFO Threshold Select */
  1156. reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
  1157. viafb_load_reg_num =
  1158. fifo_threshold_select_reg.
  1159. iga1_fifo_threshold_select_reg.reg_num;
  1160. reg =
  1161. fifo_threshold_select_reg.
  1162. iga1_fifo_threshold_select_reg.reg;
  1163. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1164. /* Set FIFO High Threshold Select */
  1165. reg_value =
  1166. IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
  1167. viafb_load_reg_num =
  1168. fifo_high_threshold_select_reg.
  1169. iga1_fifo_high_threshold_select_reg.reg_num;
  1170. reg =
  1171. fifo_high_threshold_select_reg.
  1172. iga1_fifo_high_threshold_select_reg.reg;
  1173. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1174. /* Set Display Queue Expire Num */
  1175. reg_value =
  1176. IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1177. (iga1_display_queue_expire_num);
  1178. viafb_load_reg_num =
  1179. display_queue_expire_num_reg.
  1180. iga1_display_queue_expire_num_reg.reg_num;
  1181. reg =
  1182. display_queue_expire_num_reg.
  1183. iga1_display_queue_expire_num_reg.reg;
  1184. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1185. } else {
  1186. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1187. iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
  1188. iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
  1189. iga2_fifo_high_threshold =
  1190. K800_IGA2_FIFO_HIGH_THRESHOLD;
  1191. /* If resolution > 1280x1024, expire length = 64,
  1192. else expire length = 128 */
  1193. if ((hor_active > 1280) && (ver_active > 1024))
  1194. iga2_display_queue_expire_num = 16;
  1195. else
  1196. iga2_display_queue_expire_num =
  1197. K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1198. }
  1199. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1200. iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
  1201. iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
  1202. iga2_fifo_high_threshold =
  1203. P880_IGA2_FIFO_HIGH_THRESHOLD;
  1204. /* If resolution > 1280x1024, expire length = 64,
  1205. else expire length = 128 */
  1206. if ((hor_active > 1280) && (ver_active > 1024))
  1207. iga2_display_queue_expire_num = 16;
  1208. else
  1209. iga2_display_queue_expire_num =
  1210. P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1211. }
  1212. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1213. iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
  1214. iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
  1215. iga2_fifo_high_threshold =
  1216. CN700_IGA2_FIFO_HIGH_THRESHOLD;
  1217. /* If resolution > 1280x1024, expire length = 64,
  1218. else expire length = 128 */
  1219. if ((hor_active > 1280) && (ver_active > 1024))
  1220. iga2_display_queue_expire_num = 16;
  1221. else
  1222. iga2_display_queue_expire_num =
  1223. CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1224. }
  1225. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1226. iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
  1227. iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
  1228. iga2_fifo_high_threshold =
  1229. CX700_IGA2_FIFO_HIGH_THRESHOLD;
  1230. iga2_display_queue_expire_num =
  1231. CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1232. }
  1233. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1234. iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
  1235. iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
  1236. iga2_fifo_high_threshold =
  1237. K8M890_IGA2_FIFO_HIGH_THRESHOLD;
  1238. iga2_display_queue_expire_num =
  1239. K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1240. }
  1241. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1242. iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
  1243. iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
  1244. iga2_fifo_high_threshold =
  1245. P4M890_IGA2_FIFO_HIGH_THRESHOLD;
  1246. iga2_display_queue_expire_num =
  1247. P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1248. }
  1249. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1250. iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
  1251. iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
  1252. iga2_fifo_high_threshold =
  1253. P4M900_IGA2_FIFO_HIGH_THRESHOLD;
  1254. iga2_display_queue_expire_num =
  1255. P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1256. }
  1257. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1258. iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
  1259. iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
  1260. iga2_fifo_high_threshold =
  1261. VX800_IGA2_FIFO_HIGH_THRESHOLD;
  1262. iga2_display_queue_expire_num =
  1263. VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1264. }
  1265. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1266. iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
  1267. iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
  1268. iga2_fifo_high_threshold =
  1269. VX855_IGA2_FIFO_HIGH_THRESHOLD;
  1270. iga2_display_queue_expire_num =
  1271. VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1272. }
  1273. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1274. /* Set Display FIFO Depath Select */
  1275. reg_value =
  1276. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
  1277. - 1;
  1278. /* Patch LCD in IGA2 case */
  1279. viafb_load_reg_num =
  1280. display_fifo_depth_reg.
  1281. iga2_fifo_depth_select_reg.reg_num;
  1282. reg =
  1283. display_fifo_depth_reg.
  1284. iga2_fifo_depth_select_reg.reg;
  1285. viafb_load_reg(reg_value,
  1286. viafb_load_reg_num, reg, VIACR);
  1287. } else {
  1288. /* Set Display FIFO Depath Select */
  1289. reg_value =
  1290. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
  1291. viafb_load_reg_num =
  1292. display_fifo_depth_reg.
  1293. iga2_fifo_depth_select_reg.reg_num;
  1294. reg =
  1295. display_fifo_depth_reg.
  1296. iga2_fifo_depth_select_reg.reg;
  1297. viafb_load_reg(reg_value,
  1298. viafb_load_reg_num, reg, VIACR);
  1299. }
  1300. /* Set Display FIFO Threshold Select */
  1301. reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
  1302. viafb_load_reg_num =
  1303. fifo_threshold_select_reg.
  1304. iga2_fifo_threshold_select_reg.reg_num;
  1305. reg =
  1306. fifo_threshold_select_reg.
  1307. iga2_fifo_threshold_select_reg.reg;
  1308. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1309. /* Set FIFO High Threshold Select */
  1310. reg_value =
  1311. IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
  1312. viafb_load_reg_num =
  1313. fifo_high_threshold_select_reg.
  1314. iga2_fifo_high_threshold_select_reg.reg_num;
  1315. reg =
  1316. fifo_high_threshold_select_reg.
  1317. iga2_fifo_high_threshold_select_reg.reg;
  1318. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1319. /* Set Display Queue Expire Num */
  1320. reg_value =
  1321. IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1322. (iga2_display_queue_expire_num);
  1323. viafb_load_reg_num =
  1324. display_queue_expire_num_reg.
  1325. iga2_display_queue_expire_num_reg.reg_num;
  1326. reg =
  1327. display_queue_expire_num_reg.
  1328. iga2_display_queue_expire_num_reg.reg;
  1329. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1330. }
  1331. }
  1332. u32 viafb_get_clk_value(int clk)
  1333. {
  1334. int i;
  1335. for (i = 0; i < NUM_TOTAL_PLL_TABLE; i++) {
  1336. if (clk == pll_value[i].clk) {
  1337. switch (viaparinfo->chip_info->gfx_chip_name) {
  1338. case UNICHROME_CLE266:
  1339. case UNICHROME_K400:
  1340. return pll_value[i].cle266_pll;
  1341. case UNICHROME_K800:
  1342. case UNICHROME_PM800:
  1343. case UNICHROME_CN700:
  1344. return pll_value[i].k800_pll;
  1345. case UNICHROME_CX700:
  1346. case UNICHROME_K8M890:
  1347. case UNICHROME_P4M890:
  1348. case UNICHROME_P4M900:
  1349. case UNICHROME_VX800:
  1350. return pll_value[i].cx700_pll;
  1351. case UNICHROME_VX855:
  1352. return pll_value[i].vx855_pll;
  1353. }
  1354. }
  1355. }
  1356. DEBUG_MSG(KERN_INFO "Can't find match PLL value\n\n");
  1357. return 0;
  1358. }
  1359. /* Set VCLK*/
  1360. void viafb_set_vclock(u32 CLK, int set_iga)
  1361. {
  1362. unsigned char RegTemp;
  1363. /* H.W. Reset : ON */
  1364. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1365. if (set_iga == IGA1) {
  1366. /* Change D,N FOR VCLK */
  1367. switch (viaparinfo->chip_info->gfx_chip_name) {
  1368. case UNICHROME_CLE266:
  1369. case UNICHROME_K400:
  1370. viafb_write_reg(SR46, VIASR, CLK / 0x100);
  1371. viafb_write_reg(SR47, VIASR, CLK % 0x100);
  1372. break;
  1373. case UNICHROME_K800:
  1374. case UNICHROME_PM800:
  1375. case UNICHROME_CN700:
  1376. case UNICHROME_CX700:
  1377. case UNICHROME_K8M890:
  1378. case UNICHROME_P4M890:
  1379. case UNICHROME_P4M900:
  1380. case UNICHROME_VX800:
  1381. case UNICHROME_VX855:
  1382. viafb_write_reg(SR44, VIASR, CLK / 0x10000);
  1383. DEBUG_MSG(KERN_INFO "\nSR44=%x", CLK / 0x10000);
  1384. viafb_write_reg(SR45, VIASR, (CLK & 0xFFFF) / 0x100);
  1385. DEBUG_MSG(KERN_INFO "\nSR45=%x",
  1386. (CLK & 0xFFFF) / 0x100);
  1387. viafb_write_reg(SR46, VIASR, CLK % 0x100);
  1388. DEBUG_MSG(KERN_INFO "\nSR46=%x", CLK % 0x100);
  1389. break;
  1390. }
  1391. }
  1392. if (set_iga == IGA2) {
  1393. /* Change D,N FOR LCK */
  1394. switch (viaparinfo->chip_info->gfx_chip_name) {
  1395. case UNICHROME_CLE266:
  1396. case UNICHROME_K400:
  1397. viafb_write_reg(SR44, VIASR, CLK / 0x100);
  1398. viafb_write_reg(SR45, VIASR, CLK % 0x100);
  1399. break;
  1400. case UNICHROME_K800:
  1401. case UNICHROME_PM800:
  1402. case UNICHROME_CN700:
  1403. case UNICHROME_CX700:
  1404. case UNICHROME_K8M890:
  1405. case UNICHROME_P4M890:
  1406. case UNICHROME_P4M900:
  1407. case UNICHROME_VX800:
  1408. case UNICHROME_VX855:
  1409. viafb_write_reg(SR4A, VIASR, CLK / 0x10000);
  1410. viafb_write_reg(SR4B, VIASR, (CLK & 0xFFFF) / 0x100);
  1411. viafb_write_reg(SR4C, VIASR, CLK % 0x100);
  1412. break;
  1413. }
  1414. }
  1415. /* H.W. Reset : OFF */
  1416. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1417. /* Reset PLL */
  1418. if (set_iga == IGA1) {
  1419. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  1420. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  1421. }
  1422. if (set_iga == IGA2) {
  1423. viafb_write_reg_mask(SR40, VIASR, 0x01, BIT0);
  1424. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT0);
  1425. }
  1426. /* Fire! */
  1427. RegTemp = inb(VIARMisc);
  1428. outb(RegTemp | (BIT2 + BIT3), VIAWMisc);
  1429. }
  1430. void viafb_load_crtc_timing(struct display_timing device_timing,
  1431. int set_iga)
  1432. {
  1433. int i;
  1434. int viafb_load_reg_num = 0;
  1435. int reg_value = 0;
  1436. struct io_register *reg = NULL;
  1437. viafb_unlock_crt();
  1438. for (i = 0; i < 12; i++) {
  1439. if (set_iga == IGA1) {
  1440. switch (i) {
  1441. case H_TOTAL_INDEX:
  1442. reg_value =
  1443. IGA1_HOR_TOTAL_FORMULA(device_timing.
  1444. hor_total);
  1445. viafb_load_reg_num =
  1446. iga1_crtc_reg.hor_total.reg_num;
  1447. reg = iga1_crtc_reg.hor_total.reg;
  1448. break;
  1449. case H_ADDR_INDEX:
  1450. reg_value =
  1451. IGA1_HOR_ADDR_FORMULA(device_timing.
  1452. hor_addr);
  1453. viafb_load_reg_num =
  1454. iga1_crtc_reg.hor_addr.reg_num;
  1455. reg = iga1_crtc_reg.hor_addr.reg;
  1456. break;
  1457. case H_BLANK_START_INDEX:
  1458. reg_value =
  1459. IGA1_HOR_BLANK_START_FORMULA
  1460. (device_timing.hor_blank_start);
  1461. viafb_load_reg_num =
  1462. iga1_crtc_reg.hor_blank_start.reg_num;
  1463. reg = iga1_crtc_reg.hor_blank_start.reg;
  1464. break;
  1465. case H_BLANK_END_INDEX:
  1466. reg_value =
  1467. IGA1_HOR_BLANK_END_FORMULA
  1468. (device_timing.hor_blank_start,
  1469. device_timing.hor_blank_end);
  1470. viafb_load_reg_num =
  1471. iga1_crtc_reg.hor_blank_end.reg_num;
  1472. reg = iga1_crtc_reg.hor_blank_end.reg;
  1473. break;
  1474. case H_SYNC_START_INDEX:
  1475. reg_value =
  1476. IGA1_HOR_SYNC_START_FORMULA
  1477. (device_timing.hor_sync_start);
  1478. viafb_load_reg_num =
  1479. iga1_crtc_reg.hor_sync_start.reg_num;
  1480. reg = iga1_crtc_reg.hor_sync_start.reg;
  1481. break;
  1482. case H_SYNC_END_INDEX:
  1483. reg_value =
  1484. IGA1_HOR_SYNC_END_FORMULA
  1485. (device_timing.hor_sync_start,
  1486. device_timing.hor_sync_end);
  1487. viafb_load_reg_num =
  1488. iga1_crtc_reg.hor_sync_end.reg_num;
  1489. reg = iga1_crtc_reg.hor_sync_end.reg;
  1490. break;
  1491. case V_TOTAL_INDEX:
  1492. reg_value =
  1493. IGA1_VER_TOTAL_FORMULA(device_timing.
  1494. ver_total);
  1495. viafb_load_reg_num =
  1496. iga1_crtc_reg.ver_total.reg_num;
  1497. reg = iga1_crtc_reg.ver_total.reg;
  1498. break;
  1499. case V_ADDR_INDEX:
  1500. reg_value =
  1501. IGA1_VER_ADDR_FORMULA(device_timing.
  1502. ver_addr);
  1503. viafb_load_reg_num =
  1504. iga1_crtc_reg.ver_addr.reg_num;
  1505. reg = iga1_crtc_reg.ver_addr.reg;
  1506. break;
  1507. case V_BLANK_START_INDEX:
  1508. reg_value =
  1509. IGA1_VER_BLANK_START_FORMULA
  1510. (device_timing.ver_blank_start);
  1511. viafb_load_reg_num =
  1512. iga1_crtc_reg.ver_blank_start.reg_num;
  1513. reg = iga1_crtc_reg.ver_blank_start.reg;
  1514. break;
  1515. case V_BLANK_END_INDEX:
  1516. reg_value =
  1517. IGA1_VER_BLANK_END_FORMULA
  1518. (device_timing.ver_blank_start,
  1519. device_timing.ver_blank_end);
  1520. viafb_load_reg_num =
  1521. iga1_crtc_reg.ver_blank_end.reg_num;
  1522. reg = iga1_crtc_reg.ver_blank_end.reg;
  1523. break;
  1524. case V_SYNC_START_INDEX:
  1525. reg_value =
  1526. IGA1_VER_SYNC_START_FORMULA
  1527. (device_timing.ver_sync_start);
  1528. viafb_load_reg_num =
  1529. iga1_crtc_reg.ver_sync_start.reg_num;
  1530. reg = iga1_crtc_reg.ver_sync_start.reg;
  1531. break;
  1532. case V_SYNC_END_INDEX:
  1533. reg_value =
  1534. IGA1_VER_SYNC_END_FORMULA
  1535. (device_timing.ver_sync_start,
  1536. device_timing.ver_sync_end);
  1537. viafb_load_reg_num =
  1538. iga1_crtc_reg.ver_sync_end.reg_num;
  1539. reg = iga1_crtc_reg.ver_sync_end.reg;
  1540. break;
  1541. }
  1542. }
  1543. if (set_iga == IGA2) {
  1544. switch (i) {
  1545. case H_TOTAL_INDEX:
  1546. reg_value =
  1547. IGA2_HOR_TOTAL_FORMULA(device_timing.
  1548. hor_total);
  1549. viafb_load_reg_num =
  1550. iga2_crtc_reg.hor_total.reg_num;
  1551. reg = iga2_crtc_reg.hor_total.reg;
  1552. break;
  1553. case H_ADDR_INDEX:
  1554. reg_value =
  1555. IGA2_HOR_ADDR_FORMULA(device_timing.
  1556. hor_addr);
  1557. viafb_load_reg_num =
  1558. iga2_crtc_reg.hor_addr.reg_num;
  1559. reg = iga2_crtc_reg.hor_addr.reg;
  1560. break;
  1561. case H_BLANK_START_INDEX:
  1562. reg_value =
  1563. IGA2_HOR_BLANK_START_FORMULA
  1564. (device_timing.hor_blank_start);
  1565. viafb_load_reg_num =
  1566. iga2_crtc_reg.hor_blank_start.reg_num;
  1567. reg = iga2_crtc_reg.hor_blank_start.reg;
  1568. break;
  1569. case H_BLANK_END_INDEX:
  1570. reg_value =
  1571. IGA2_HOR_BLANK_END_FORMULA
  1572. (device_timing.hor_blank_start,
  1573. device_timing.hor_blank_end);
  1574. viafb_load_reg_num =
  1575. iga2_crtc_reg.hor_blank_end.reg_num;
  1576. reg = iga2_crtc_reg.hor_blank_end.reg;
  1577. break;
  1578. case H_SYNC_START_INDEX:
  1579. reg_value =
  1580. IGA2_HOR_SYNC_START_FORMULA
  1581. (device_timing.hor_sync_start);
  1582. if (UNICHROME_CN700 <=
  1583. viaparinfo->chip_info->gfx_chip_name)
  1584. viafb_load_reg_num =
  1585. iga2_crtc_reg.hor_sync_start.
  1586. reg_num;
  1587. else
  1588. viafb_load_reg_num = 3;
  1589. reg = iga2_crtc_reg.hor_sync_start.reg;
  1590. break;
  1591. case H_SYNC_END_INDEX:
  1592. reg_value =
  1593. IGA2_HOR_SYNC_END_FORMULA
  1594. (device_timing.hor_sync_start,
  1595. device_timing.hor_sync_end);
  1596. viafb_load_reg_num =
  1597. iga2_crtc_reg.hor_sync_end.reg_num;
  1598. reg = iga2_crtc_reg.hor_sync_end.reg;
  1599. break;
  1600. case V_TOTAL_INDEX:
  1601. reg_value =
  1602. IGA2_VER_TOTAL_FORMULA(device_timing.
  1603. ver_total);
  1604. viafb_load_reg_num =
  1605. iga2_crtc_reg.ver_total.reg_num;
  1606. reg = iga2_crtc_reg.ver_total.reg;
  1607. break;
  1608. case V_ADDR_INDEX:
  1609. reg_value =
  1610. IGA2_VER_ADDR_FORMULA(device_timing.
  1611. ver_addr);
  1612. viafb_load_reg_num =
  1613. iga2_crtc_reg.ver_addr.reg_num;
  1614. reg = iga2_crtc_reg.ver_addr.reg;
  1615. break;
  1616. case V_BLANK_START_INDEX:
  1617. reg_value =
  1618. IGA2_VER_BLANK_START_FORMULA
  1619. (device_timing.ver_blank_start);
  1620. viafb_load_reg_num =
  1621. iga2_crtc_reg.ver_blank_start.reg_num;
  1622. reg = iga2_crtc_reg.ver_blank_start.reg;
  1623. break;
  1624. case V_BLANK_END_INDEX:
  1625. reg_value =
  1626. IGA2_VER_BLANK_END_FORMULA
  1627. (device_timing.ver_blank_start,
  1628. device_timing.ver_blank_end);
  1629. viafb_load_reg_num =
  1630. iga2_crtc_reg.ver_blank_end.reg_num;
  1631. reg = iga2_crtc_reg.ver_blank_end.reg;
  1632. break;
  1633. case V_SYNC_START_INDEX:
  1634. reg_value =
  1635. IGA2_VER_SYNC_START_FORMULA
  1636. (device_timing.ver_sync_start);
  1637. viafb_load_reg_num =
  1638. iga2_crtc_reg.ver_sync_start.reg_num;
  1639. reg = iga2_crtc_reg.ver_sync_start.reg;
  1640. break;
  1641. case V_SYNC_END_INDEX:
  1642. reg_value =
  1643. IGA2_VER_SYNC_END_FORMULA
  1644. (device_timing.ver_sync_start,
  1645. device_timing.ver_sync_end);
  1646. viafb_load_reg_num =
  1647. iga2_crtc_reg.ver_sync_end.reg_num;
  1648. reg = iga2_crtc_reg.ver_sync_end.reg;
  1649. break;
  1650. }
  1651. }
  1652. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1653. }
  1654. viafb_lock_crt();
  1655. }
  1656. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  1657. struct VideoModeTable *video_mode, int bpp_byte, int set_iga)
  1658. {
  1659. struct display_timing crt_reg;
  1660. int i;
  1661. int index = 0;
  1662. int h_addr, v_addr;
  1663. u32 pll_D_N;
  1664. for (i = 0; i < video_mode->mode_array; i++) {
  1665. index = i;
  1666. if (crt_table[i].refresh_rate == viaparinfo->
  1667. crt_setting_info->refresh_rate)
  1668. break;
  1669. }
  1670. crt_reg = crt_table[index].crtc;
  1671. /* Mode 640x480 has border, but LCD/DFP didn't have border. */
  1672. /* So we would delete border. */
  1673. if ((viafb_LCD_ON | viafb_DVI_ON)
  1674. && video_mode->crtc[0].crtc.hor_addr == 640
  1675. && video_mode->crtc[0].crtc.ver_addr == 480
  1676. && viaparinfo->crt_setting_info->refresh_rate == 60) {
  1677. /* The border is 8 pixels. */
  1678. crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
  1679. /* Blanking time should add left and right borders. */
  1680. crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
  1681. }
  1682. h_addr = crt_reg.hor_addr;
  1683. v_addr = crt_reg.ver_addr;
  1684. /* update polarity for CRT timing */
  1685. if (crt_table[index].h_sync_polarity == NEGATIVE) {
  1686. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1687. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) |
  1688. (BIT6 + BIT7), VIAWMisc);
  1689. else
  1690. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) | (BIT6),
  1691. VIAWMisc);
  1692. } else {
  1693. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1694. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) | (BIT7),
  1695. VIAWMisc);
  1696. else
  1697. outb((inb(VIARMisc) & (~(BIT6 + BIT7))), VIAWMisc);
  1698. }
  1699. if (set_iga == IGA1) {
  1700. viafb_unlock_crt();
  1701. viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
  1702. viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
  1703. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1704. }
  1705. switch (set_iga) {
  1706. case IGA1:
  1707. viafb_load_crtc_timing(crt_reg, IGA1);
  1708. break;
  1709. case IGA2:
  1710. viafb_load_crtc_timing(crt_reg, IGA2);
  1711. break;
  1712. }
  1713. load_fix_bit_crtc_reg();
  1714. viafb_lock_crt();
  1715. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1716. viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
  1717. /* load FIFO */
  1718. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  1719. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  1720. viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
  1721. pll_D_N = viafb_get_clk_value(crt_table[index].clk);
  1722. DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
  1723. viafb_set_vclock(pll_D_N, set_iga);
  1724. }
  1725. void viafb_init_chip_info(struct pci_dev *pdev,
  1726. const struct pci_device_id *pdi)
  1727. {
  1728. init_gfx_chip_info(pdev, pdi);
  1729. init_tmds_chip_info();
  1730. init_lvds_chip_info();
  1731. viaparinfo->crt_setting_info->iga_path = IGA1;
  1732. viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
  1733. /*Set IGA path for each device */
  1734. viafb_set_iga_path();
  1735. viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
  1736. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1737. GET_LCD_SIZE_BY_USER_SETTING;
  1738. viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
  1739. viaparinfo->lvds_setting_info2->display_method =
  1740. viaparinfo->lvds_setting_info->display_method;
  1741. viaparinfo->lvds_setting_info2->lcd_mode =
  1742. viaparinfo->lvds_setting_info->lcd_mode;
  1743. }
  1744. void viafb_update_device_setting(int hres, int vres,
  1745. int bpp, int vmode_refresh, int flag)
  1746. {
  1747. if (flag == 0) {
  1748. viaparinfo->crt_setting_info->h_active = hres;
  1749. viaparinfo->crt_setting_info->v_active = vres;
  1750. viaparinfo->crt_setting_info->bpp = bpp;
  1751. viaparinfo->crt_setting_info->refresh_rate =
  1752. vmode_refresh;
  1753. viaparinfo->tmds_setting_info->h_active = hres;
  1754. viaparinfo->tmds_setting_info->v_active = vres;
  1755. viaparinfo->lvds_setting_info->h_active = hres;
  1756. viaparinfo->lvds_setting_info->v_active = vres;
  1757. viaparinfo->lvds_setting_info->bpp = bpp;
  1758. viaparinfo->lvds_setting_info->refresh_rate =
  1759. vmode_refresh;
  1760. viaparinfo->lvds_setting_info2->h_active = hres;
  1761. viaparinfo->lvds_setting_info2->v_active = vres;
  1762. viaparinfo->lvds_setting_info2->bpp = bpp;
  1763. viaparinfo->lvds_setting_info2->refresh_rate =
  1764. vmode_refresh;
  1765. } else {
  1766. if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
  1767. viaparinfo->tmds_setting_info->h_active = hres;
  1768. viaparinfo->tmds_setting_info->v_active = vres;
  1769. }
  1770. if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
  1771. viaparinfo->lvds_setting_info->h_active = hres;
  1772. viaparinfo->lvds_setting_info->v_active = vres;
  1773. viaparinfo->lvds_setting_info->bpp = bpp;
  1774. viaparinfo->lvds_setting_info->refresh_rate =
  1775. vmode_refresh;
  1776. }
  1777. if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
  1778. viaparinfo->lvds_setting_info2->h_active = hres;
  1779. viaparinfo->lvds_setting_info2->v_active = vres;
  1780. viaparinfo->lvds_setting_info2->bpp = bpp;
  1781. viaparinfo->lvds_setting_info2->refresh_rate =
  1782. vmode_refresh;
  1783. }
  1784. }
  1785. }
  1786. static void init_gfx_chip_info(struct pci_dev *pdev,
  1787. const struct pci_device_id *pdi)
  1788. {
  1789. u8 tmp;
  1790. viaparinfo->chip_info->gfx_chip_name = pdi->driver_data;
  1791. /* Check revision of CLE266 Chip */
  1792. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1793. /* CR4F only define in CLE266.CX chip */
  1794. tmp = viafb_read_reg(VIACR, CR4F);
  1795. viafb_write_reg(CR4F, VIACR, 0x55);
  1796. if (viafb_read_reg(VIACR, CR4F) != 0x55)
  1797. viaparinfo->chip_info->gfx_chip_revision =
  1798. CLE266_REVISION_AX;
  1799. else
  1800. viaparinfo->chip_info->gfx_chip_revision =
  1801. CLE266_REVISION_CX;
  1802. /* restore orignal CR4F value */
  1803. viafb_write_reg(CR4F, VIACR, tmp);
  1804. }
  1805. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1806. tmp = viafb_read_reg(VIASR, SR43);
  1807. DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
  1808. if (tmp & 0x02) {
  1809. viaparinfo->chip_info->gfx_chip_revision =
  1810. CX700_REVISION_700M2;
  1811. } else if (tmp & 0x40) {
  1812. viaparinfo->chip_info->gfx_chip_revision =
  1813. CX700_REVISION_700M;
  1814. } else {
  1815. viaparinfo->chip_info->gfx_chip_revision =
  1816. CX700_REVISION_700;
  1817. }
  1818. }
  1819. }
  1820. static void init_tmds_chip_info(void)
  1821. {
  1822. viafb_tmds_trasmitter_identify();
  1823. if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
  1824. output_interface) {
  1825. switch (viaparinfo->chip_info->gfx_chip_name) {
  1826. case UNICHROME_CX700:
  1827. {
  1828. /* we should check support by hardware layout.*/
  1829. if ((viafb_display_hardware_layout ==
  1830. HW_LAYOUT_DVI_ONLY)
  1831. || (viafb_display_hardware_layout ==
  1832. HW_LAYOUT_LCD_DVI)) {
  1833. viaparinfo->chip_info->tmds_chip_info.
  1834. output_interface = INTERFACE_TMDS;
  1835. } else {
  1836. viaparinfo->chip_info->tmds_chip_info.
  1837. output_interface =
  1838. INTERFACE_NONE;
  1839. }
  1840. break;
  1841. }
  1842. case UNICHROME_K8M890:
  1843. case UNICHROME_P4M900:
  1844. case UNICHROME_P4M890:
  1845. /* TMDS on PCIE, we set DFPLOW as default. */
  1846. viaparinfo->chip_info->tmds_chip_info.output_interface =
  1847. INTERFACE_DFP_LOW;
  1848. break;
  1849. default:
  1850. {
  1851. /* set DVP1 default for DVI */
  1852. viaparinfo->chip_info->tmds_chip_info
  1853. .output_interface = INTERFACE_DVP1;
  1854. }
  1855. }
  1856. }
  1857. DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
  1858. viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
  1859. viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
  1860. &viaparinfo->shared->tmds_setting_info);
  1861. }
  1862. static void init_lvds_chip_info(void)
  1863. {
  1864. if (viafb_lcd_panel_id > LCD_PANEL_ID_MAXIMUM)
  1865. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1866. GET_LCD_SIZE_BY_VGA_BIOS;
  1867. else
  1868. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1869. GET_LCD_SIZE_BY_USER_SETTING;
  1870. viafb_lvds_trasmitter_identify();
  1871. viafb_init_lcd_size();
  1872. viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
  1873. viaparinfo->lvds_setting_info);
  1874. if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
  1875. viafb_init_lvds_output_interface(&viaparinfo->chip_info->
  1876. lvds_chip_info2, viaparinfo->lvds_setting_info2);
  1877. }
  1878. /*If CX700,two singel LCD, we need to reassign
  1879. LCD interface to different LVDS port */
  1880. if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
  1881. && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
  1882. if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
  1883. lvds_chip_name) && (INTEGRATED_LVDS ==
  1884. viaparinfo->chip_info->
  1885. lvds_chip_info2.lvds_chip_name)) {
  1886. viaparinfo->chip_info->lvds_chip_info.output_interface =
  1887. INTERFACE_LVDS0;
  1888. viaparinfo->chip_info->lvds_chip_info2.
  1889. output_interface =
  1890. INTERFACE_LVDS1;
  1891. }
  1892. }
  1893. DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
  1894. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  1895. DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
  1896. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1897. DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
  1898. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1899. }
  1900. void viafb_init_dac(int set_iga)
  1901. {
  1902. int i;
  1903. u8 tmp;
  1904. if (set_iga == IGA1) {
  1905. /* access Primary Display's LUT */
  1906. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1907. /* turn off LCK */
  1908. viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
  1909. for (i = 0; i < 256; i++) {
  1910. write_dac_reg(i, palLUT_table[i].red,
  1911. palLUT_table[i].green,
  1912. palLUT_table[i].blue);
  1913. }
  1914. /* turn on LCK */
  1915. viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
  1916. } else {
  1917. tmp = viafb_read_reg(VIACR, CR6A);
  1918. /* access Secondary Display's LUT */
  1919. viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
  1920. viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
  1921. for (i = 0; i < 256; i++) {
  1922. write_dac_reg(i, palLUT_table[i].red,
  1923. palLUT_table[i].green,
  1924. palLUT_table[i].blue);
  1925. }
  1926. /* set IGA1 DAC for default */
  1927. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1928. viafb_write_reg(CR6A, VIACR, tmp);
  1929. }
  1930. }
  1931. static void device_screen_off(void)
  1932. {
  1933. /* turn off CRT screen (IGA1) */
  1934. viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
  1935. }
  1936. static void device_screen_on(void)
  1937. {
  1938. /* turn on CRT screen (IGA1) */
  1939. viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
  1940. }
  1941. static void set_display_channel(void)
  1942. {
  1943. /*If viafb_LCD2_ON, on cx700, internal lvds's information
  1944. is keeped on lvds_setting_info2 */
  1945. if (viafb_LCD2_ON &&
  1946. viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
  1947. /* For dual channel LCD: */
  1948. /* Set to Dual LVDS channel. */
  1949. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1950. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  1951. /* For LCD+DFP: */
  1952. /* Set to LVDS1 + TMDS channel. */
  1953. viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
  1954. } else if (viafb_DVI_ON) {
  1955. /* Set to single TMDS channel. */
  1956. viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
  1957. } else if (viafb_LCD_ON) {
  1958. if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
  1959. /* For dual channel LCD: */
  1960. /* Set to Dual LVDS channel. */
  1961. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1962. } else {
  1963. /* Set to LVDS0 + LVDS1 channel. */
  1964. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
  1965. }
  1966. }
  1967. }
  1968. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  1969. struct VideoModeTable *vmode_tbl1, int video_bpp1)
  1970. {
  1971. int i, j;
  1972. int port;
  1973. u8 value, index, mask;
  1974. struct crt_mode_table *crt_timing;
  1975. struct crt_mode_table *crt_timing1 = NULL;
  1976. device_screen_off();
  1977. crt_timing = vmode_tbl->crtc;
  1978. if (viafb_SAMM_ON == 1) {
  1979. crt_timing1 = vmode_tbl1->crtc;
  1980. }
  1981. inb(VIAStatus);
  1982. outb(0x00, VIAAR);
  1983. /* Write Common Setting for Video Mode */
  1984. switch (viaparinfo->chip_info->gfx_chip_name) {
  1985. case UNICHROME_CLE266:
  1986. viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
  1987. break;
  1988. case UNICHROME_K400:
  1989. viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
  1990. break;
  1991. case UNICHROME_K800:
  1992. case UNICHROME_PM800:
  1993. viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
  1994. break;
  1995. case UNICHROME_CN700:
  1996. case UNICHROME_K8M890:
  1997. case UNICHROME_P4M890:
  1998. case UNICHROME_P4M900:
  1999. viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
  2000. break;
  2001. case UNICHROME_CX700:
  2002. case UNICHROME_VX800:
  2003. viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
  2004. break;
  2005. case UNICHROME_VX855:
  2006. viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
  2007. break;
  2008. }
  2009. device_off();
  2010. /* Fill VPIT Parameters */
  2011. /* Write Misc Register */
  2012. outb(VPIT.Misc, VIAWMisc);
  2013. /* Write Sequencer */
  2014. for (i = 1; i <= StdSR; i++) {
  2015. outb(i, VIASR);
  2016. outb(VPIT.SR[i - 1], VIASR + 1);
  2017. }
  2018. viafb_write_reg_mask(0x15, VIASR, viafbinfo->fix.visual
  2019. == FB_VISUAL_PSEUDOCOLOR ? 0x22 : 0xA2, 0xA2);
  2020. viafb_set_iga_path();
  2021. /* Write CRTC */
  2022. viafb_fill_crtc_timing(crt_timing, vmode_tbl, video_bpp / 8, IGA1);
  2023. /* Write Graphic Controller */
  2024. for (i = 0; i < StdGR; i++) {
  2025. outb(i, VIAGR);
  2026. outb(VPIT.GR[i], VIAGR + 1);
  2027. }
  2028. /* Write Attribute Controller */
  2029. for (i = 0; i < StdAR; i++) {
  2030. inb(VIAStatus);
  2031. outb(i, VIAAR);
  2032. outb(VPIT.AR[i], VIAAR);
  2033. }
  2034. inb(VIAStatus);
  2035. outb(0x20, VIAAR);
  2036. /* Update Patch Register */
  2037. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
  2038. || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
  2039. && vmode_tbl->crtc[0].crtc.hor_addr == 1024
  2040. && vmode_tbl->crtc[0].crtc.ver_addr == 768) {
  2041. for (j = 0; j < res_patch_table[0].table_length; j++) {
  2042. index = res_patch_table[0].io_reg_table[j].index;
  2043. port = res_patch_table[0].io_reg_table[j].port;
  2044. value = res_patch_table[0].io_reg_table[j].value;
  2045. mask = res_patch_table[0].io_reg_table[j].mask;
  2046. viafb_write_reg_mask(index, port, value, mask);
  2047. }
  2048. }
  2049. viafb_set_primary_pitch(viafbinfo->fix.line_length);
  2050. viafb_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
  2051. : viafbinfo->fix.line_length);
  2052. viafb_set_primary_color_depth(viaparinfo->depth);
  2053. viafb_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth
  2054. : viaparinfo->depth);
  2055. /* Update Refresh Rate Setting */
  2056. /* Clear On Screen */
  2057. /* CRT set mode */
  2058. if (viafb_CRT_ON) {
  2059. if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
  2060. IGA2)) {
  2061. viafb_fill_crtc_timing(crt_timing1, vmode_tbl1,
  2062. video_bpp1 / 8,
  2063. viaparinfo->crt_setting_info->iga_path);
  2064. } else {
  2065. viafb_fill_crtc_timing(crt_timing, vmode_tbl,
  2066. video_bpp / 8,
  2067. viaparinfo->crt_setting_info->iga_path);
  2068. }
  2069. set_crt_output_path(viaparinfo->crt_setting_info->iga_path);
  2070. /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
  2071. to 8 alignment (1368),there is several pixels (2 pixels)
  2072. on right side of screen. */
  2073. if (vmode_tbl->crtc[0].crtc.hor_addr % 8) {
  2074. viafb_unlock_crt();
  2075. viafb_write_reg(CR02, VIACR,
  2076. viafb_read_reg(VIACR, CR02) - 1);
  2077. viafb_lock_crt();
  2078. }
  2079. }
  2080. if (viafb_DVI_ON) {
  2081. if (viafb_SAMM_ON &&
  2082. (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
  2083. viafb_dvi_set_mode(viafb_get_mode
  2084. (viaparinfo->tmds_setting_info->h_active,
  2085. viaparinfo->tmds_setting_info->
  2086. v_active),
  2087. video_bpp1, viaparinfo->
  2088. tmds_setting_info->iga_path);
  2089. } else {
  2090. viafb_dvi_set_mode(viafb_get_mode
  2091. (viaparinfo->tmds_setting_info->h_active,
  2092. viaparinfo->
  2093. tmds_setting_info->v_active),
  2094. video_bpp, viaparinfo->
  2095. tmds_setting_info->iga_path);
  2096. }
  2097. }
  2098. if (viafb_LCD_ON) {
  2099. if (viafb_SAMM_ON &&
  2100. (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
  2101. viaparinfo->lvds_setting_info->bpp = video_bpp1;
  2102. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2103. lvds_setting_info,
  2104. &viaparinfo->chip_info->lvds_chip_info);
  2105. } else {
  2106. /* IGA1 doesn't have LCD scaling, so set it center. */
  2107. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  2108. viaparinfo->lvds_setting_info->display_method =
  2109. LCD_CENTERING;
  2110. }
  2111. viaparinfo->lvds_setting_info->bpp = video_bpp;
  2112. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2113. lvds_setting_info,
  2114. &viaparinfo->chip_info->lvds_chip_info);
  2115. }
  2116. }
  2117. if (viafb_LCD2_ON) {
  2118. if (viafb_SAMM_ON &&
  2119. (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
  2120. viaparinfo->lvds_setting_info2->bpp = video_bpp1;
  2121. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2122. lvds_setting_info2,
  2123. &viaparinfo->chip_info->lvds_chip_info2);
  2124. } else {
  2125. /* IGA1 doesn't have LCD scaling, so set it center. */
  2126. if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
  2127. viaparinfo->lvds_setting_info2->display_method =
  2128. LCD_CENTERING;
  2129. }
  2130. viaparinfo->lvds_setting_info2->bpp = video_bpp;
  2131. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2132. lvds_setting_info2,
  2133. &viaparinfo->chip_info->lvds_chip_info2);
  2134. }
  2135. }
  2136. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  2137. && (viafb_LCD_ON || viafb_DVI_ON))
  2138. set_display_channel();
  2139. /* If set mode normally, save resolution information for hot-plug . */
  2140. if (!viafb_hotplug) {
  2141. viafb_hotplug_Xres = vmode_tbl->crtc[0].crtc.hor_addr;
  2142. viafb_hotplug_Yres = vmode_tbl->crtc[0].crtc.ver_addr;
  2143. viafb_hotplug_bpp = video_bpp;
  2144. viafb_hotplug_refresh = viafb_refresh;
  2145. if (viafb_DVI_ON)
  2146. viafb_DeviceStatus = DVI_Device;
  2147. else
  2148. viafb_DeviceStatus = CRT_Device;
  2149. }
  2150. device_on();
  2151. if (viafb_SAMM_ON == 1)
  2152. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  2153. device_screen_on();
  2154. return 1;
  2155. }
  2156. int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
  2157. {
  2158. int i;
  2159. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2160. if ((hres == res_map_refresh_tbl[i].hres)
  2161. && (vres == res_map_refresh_tbl[i].vres)
  2162. && (vmode_refresh == res_map_refresh_tbl[i].vmode_refresh))
  2163. return res_map_refresh_tbl[i].pixclock;
  2164. }
  2165. return RES_640X480_60HZ_PIXCLOCK;
  2166. }
  2167. int viafb_get_refresh(int hres, int vres, u32 long_refresh)
  2168. {
  2169. #define REFRESH_TOLERANCE 3
  2170. int i, nearest = -1, diff = REFRESH_TOLERANCE;
  2171. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2172. if ((hres == res_map_refresh_tbl[i].hres)
  2173. && (vres == res_map_refresh_tbl[i].vres)
  2174. && (diff > (abs(long_refresh -
  2175. res_map_refresh_tbl[i].vmode_refresh)))) {
  2176. diff = abs(long_refresh - res_map_refresh_tbl[i].
  2177. vmode_refresh);
  2178. nearest = i;
  2179. }
  2180. }
  2181. #undef REFRESH_TOLERANCE
  2182. if (nearest > 0)
  2183. return res_map_refresh_tbl[nearest].vmode_refresh;
  2184. return 60;
  2185. }
  2186. static void device_off(void)
  2187. {
  2188. viafb_crt_disable();
  2189. viafb_dvi_disable();
  2190. viafb_lcd_disable();
  2191. }
  2192. static void device_on(void)
  2193. {
  2194. if (viafb_CRT_ON == 1)
  2195. viafb_crt_enable();
  2196. if (viafb_DVI_ON == 1)
  2197. viafb_dvi_enable();
  2198. if (viafb_LCD_ON == 1)
  2199. viafb_lcd_enable();
  2200. }
  2201. void viafb_crt_disable(void)
  2202. {
  2203. viafb_write_reg_mask(CR36, VIACR, BIT5 + BIT4, BIT5 + BIT4);
  2204. }
  2205. void viafb_crt_enable(void)
  2206. {
  2207. viafb_write_reg_mask(CR36, VIACR, 0x0, BIT5 + BIT4);
  2208. }
  2209. static void enable_second_display_channel(void)
  2210. {
  2211. /* to enable second display channel. */
  2212. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2213. viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
  2214. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2215. }
  2216. static void disable_second_display_channel(void)
  2217. {
  2218. /* to disable second display channel. */
  2219. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2220. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
  2221. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2222. }
  2223. int viafb_get_fb_size_from_pci(void)
  2224. {
  2225. unsigned long configid, deviceid, FBSize = 0;
  2226. int VideoMemSize;
  2227. int DeviceFound = false;
  2228. for (configid = 0x80000000; configid < 0x80010800; configid += 0x100) {
  2229. outl(configid, (unsigned long)0xCF8);
  2230. deviceid = (inl((unsigned long)0xCFC) >> 16) & 0xffff;
  2231. switch (deviceid) {
  2232. case CLE266:
  2233. case KM400:
  2234. outl(configid + 0xE0, (unsigned long)0xCF8);
  2235. FBSize = inl((unsigned long)0xCFC);
  2236. DeviceFound = true; /* Found device id */
  2237. break;
  2238. case CN400_FUNCTION3:
  2239. case CN700_FUNCTION3:
  2240. case CX700_FUNCTION3:
  2241. case KM800_FUNCTION3:
  2242. case KM890_FUNCTION3:
  2243. case P4M890_FUNCTION3:
  2244. case P4M900_FUNCTION3:
  2245. case VX800_FUNCTION3:
  2246. case VX855_FUNCTION3:
  2247. /*case CN750_FUNCTION3: */
  2248. outl(configid + 0xA0, (unsigned long)0xCF8);
  2249. FBSize = inl((unsigned long)0xCFC);
  2250. DeviceFound = true; /* Found device id */
  2251. break;
  2252. default:
  2253. break;
  2254. }
  2255. if (DeviceFound)
  2256. break;
  2257. }
  2258. DEBUG_MSG(KERN_INFO "Device ID = %lx\n", deviceid);
  2259. FBSize = FBSize & 0x00007000;
  2260. DEBUG_MSG(KERN_INFO "FB Size = %x\n", FBSize);
  2261. if (viaparinfo->chip_info->gfx_chip_name < UNICHROME_CX700) {
  2262. switch (FBSize) {
  2263. case 0x00004000:
  2264. VideoMemSize = (16 << 20); /*16M */
  2265. break;
  2266. case 0x00005000:
  2267. VideoMemSize = (32 << 20); /*32M */
  2268. break;
  2269. case 0x00006000:
  2270. VideoMemSize = (64 << 20); /*64M */
  2271. break;
  2272. default:
  2273. VideoMemSize = (32 << 20); /*32M */
  2274. break;
  2275. }
  2276. } else {
  2277. switch (FBSize) {
  2278. case 0x00001000:
  2279. VideoMemSize = (8 << 20); /*8M */
  2280. break;
  2281. case 0x00002000:
  2282. VideoMemSize = (16 << 20); /*16M */
  2283. break;
  2284. case 0x00003000:
  2285. VideoMemSize = (32 << 20); /*32M */
  2286. break;
  2287. case 0x00004000:
  2288. VideoMemSize = (64 << 20); /*64M */
  2289. break;
  2290. case 0x00005000:
  2291. VideoMemSize = (128 << 20); /*128M */
  2292. break;
  2293. case 0x00006000:
  2294. VideoMemSize = (256 << 20); /*256M */
  2295. break;
  2296. case 0x00007000: /* Only on VX855/875 */
  2297. VideoMemSize = (512 << 20); /*512M */
  2298. break;
  2299. default:
  2300. VideoMemSize = (32 << 20); /*32M */
  2301. break;
  2302. }
  2303. }
  2304. return VideoMemSize;
  2305. }
  2306. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  2307. *p_gfx_dpa_setting)
  2308. {
  2309. switch (output_interface) {
  2310. case INTERFACE_DVP0:
  2311. {
  2312. /* DVP0 Clock Polarity and Adjust: */
  2313. viafb_write_reg_mask(CR96, VIACR,
  2314. p_gfx_dpa_setting->DVP0, 0x0F);
  2315. /* DVP0 Clock and Data Pads Driving: */
  2316. viafb_write_reg_mask(SR1E, VIASR,
  2317. p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
  2318. viafb_write_reg_mask(SR2A, VIASR,
  2319. p_gfx_dpa_setting->DVP0ClockDri_S1,
  2320. BIT4);
  2321. viafb_write_reg_mask(SR1B, VIASR,
  2322. p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
  2323. viafb_write_reg_mask(SR2A, VIASR,
  2324. p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
  2325. break;
  2326. }
  2327. case INTERFACE_DVP1:
  2328. {
  2329. /* DVP1 Clock Polarity and Adjust: */
  2330. viafb_write_reg_mask(CR9B, VIACR,
  2331. p_gfx_dpa_setting->DVP1, 0x0F);
  2332. /* DVP1 Clock and Data Pads Driving: */
  2333. viafb_write_reg_mask(SR65, VIASR,
  2334. p_gfx_dpa_setting->DVP1Driving, 0x0F);
  2335. break;
  2336. }
  2337. case INTERFACE_DFP_HIGH:
  2338. {
  2339. viafb_write_reg_mask(CR97, VIACR,
  2340. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2341. break;
  2342. }
  2343. case INTERFACE_DFP_LOW:
  2344. {
  2345. viafb_write_reg_mask(CR99, VIACR,
  2346. p_gfx_dpa_setting->DFPLow, 0x0F);
  2347. break;
  2348. }
  2349. case INTERFACE_DFP:
  2350. {
  2351. viafb_write_reg_mask(CR97, VIACR,
  2352. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2353. viafb_write_reg_mask(CR99, VIACR,
  2354. p_gfx_dpa_setting->DFPLow, 0x0F);
  2355. break;
  2356. }
  2357. }
  2358. }
  2359. /*According var's xres, yres fill var's other timing information*/
  2360. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  2361. struct VideoModeTable *vmode_tbl)
  2362. {
  2363. struct crt_mode_table *crt_timing = NULL;
  2364. struct display_timing crt_reg;
  2365. int i = 0, index = 0;
  2366. crt_timing = vmode_tbl->crtc;
  2367. for (i = 0; i < vmode_tbl->mode_array; i++) {
  2368. index = i;
  2369. if (crt_timing[i].refresh_rate == refresh)
  2370. break;
  2371. }
  2372. crt_reg = crt_timing[index].crtc;
  2373. switch (var->bits_per_pixel) {
  2374. case 8:
  2375. var->red.offset = 0;
  2376. var->green.offset = 0;
  2377. var->blue.offset = 0;
  2378. var->red.length = 6;
  2379. var->green.length = 6;
  2380. var->blue.length = 6;
  2381. break;
  2382. case 16:
  2383. var->red.offset = 11;
  2384. var->green.offset = 5;
  2385. var->blue.offset = 0;
  2386. var->red.length = 5;
  2387. var->green.length = 6;
  2388. var->blue.length = 5;
  2389. break;
  2390. case 32:
  2391. var->red.offset = 16;
  2392. var->green.offset = 8;
  2393. var->blue.offset = 0;
  2394. var->red.length = 8;
  2395. var->green.length = 8;
  2396. var->blue.length = 8;
  2397. break;
  2398. default:
  2399. /* never happed, put here to keep consistent */
  2400. break;
  2401. }
  2402. var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
  2403. var->left_margin =
  2404. crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
  2405. var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
  2406. var->hsync_len = crt_reg.hor_sync_end;
  2407. var->upper_margin =
  2408. crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
  2409. var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
  2410. var->vsync_len = crt_reg.ver_sync_end;
  2411. }