imx53.dtsi 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. tzic: tz-interrupt-controller@0fffc000 {
  29. compatible = "fsl,imx53-tzic", "fsl,tzic";
  30. interrupt-controller;
  31. #interrupt-cells = <1>;
  32. reg = <0x0fffc000 0x4000>;
  33. };
  34. clocks {
  35. #address-cells = <1>;
  36. #size-cells = <0>;
  37. ckil {
  38. compatible = "fsl,imx-ckil", "fixed-clock";
  39. clock-frequency = <32768>;
  40. };
  41. ckih1 {
  42. compatible = "fsl,imx-ckih1", "fixed-clock";
  43. clock-frequency = <22579200>;
  44. };
  45. ckih2 {
  46. compatible = "fsl,imx-ckih2", "fixed-clock";
  47. clock-frequency = <0>;
  48. };
  49. osc {
  50. compatible = "fsl,imx-osc", "fixed-clock";
  51. clock-frequency = <24000000>;
  52. };
  53. };
  54. soc {
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. compatible = "simple-bus";
  58. interrupt-parent = <&tzic>;
  59. ranges;
  60. aips@50000000 { /* AIPS1 */
  61. compatible = "fsl,aips-bus", "simple-bus";
  62. #address-cells = <1>;
  63. #size-cells = <1>;
  64. reg = <0x50000000 0x10000000>;
  65. ranges;
  66. spba@50000000 {
  67. compatible = "fsl,spba-bus", "simple-bus";
  68. #address-cells = <1>;
  69. #size-cells = <1>;
  70. reg = <0x50000000 0x40000>;
  71. ranges;
  72. esdhc@50004000 { /* ESDHC1 */
  73. compatible = "fsl,imx53-esdhc";
  74. reg = <0x50004000 0x4000>;
  75. interrupts = <1>;
  76. status = "disabled";
  77. };
  78. esdhc@50008000 { /* ESDHC2 */
  79. compatible = "fsl,imx53-esdhc";
  80. reg = <0x50008000 0x4000>;
  81. interrupts = <2>;
  82. status = "disabled";
  83. };
  84. uart3: serial@5000c000 {
  85. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  86. reg = <0x5000c000 0x4000>;
  87. interrupts = <33>;
  88. status = "disabled";
  89. };
  90. ecspi@50010000 { /* ECSPI1 */
  91. #address-cells = <1>;
  92. #size-cells = <0>;
  93. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  94. reg = <0x50010000 0x4000>;
  95. interrupts = <36>;
  96. status = "disabled";
  97. };
  98. ssi2: ssi@50014000 {
  99. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  100. reg = <0x50014000 0x4000>;
  101. interrupts = <30>;
  102. fsl,fifo-depth = <15>;
  103. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  104. status = "disabled";
  105. };
  106. esdhc@50020000 { /* ESDHC3 */
  107. compatible = "fsl,imx53-esdhc";
  108. reg = <0x50020000 0x4000>;
  109. interrupts = <3>;
  110. status = "disabled";
  111. };
  112. esdhc@50024000 { /* ESDHC4 */
  113. compatible = "fsl,imx53-esdhc";
  114. reg = <0x50024000 0x4000>;
  115. interrupts = <4>;
  116. status = "disabled";
  117. };
  118. };
  119. usb@53f80000 {
  120. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  121. reg = <0x53f80000 0x0200>;
  122. interrupts = <18>;
  123. status = "disabled";
  124. };
  125. usb@53f80200 {
  126. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  127. reg = <0x53f80200 0x0200>;
  128. interrupts = <14>;
  129. status = "disabled";
  130. };
  131. usb@53f80400 {
  132. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  133. reg = <0x53f80400 0x0200>;
  134. interrupts = <16>;
  135. status = "disabled";
  136. };
  137. usb@53f80600 {
  138. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  139. reg = <0x53f80600 0x0200>;
  140. interrupts = <17>;
  141. status = "disabled";
  142. };
  143. gpio1: gpio@53f84000 {
  144. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  145. reg = <0x53f84000 0x4000>;
  146. interrupts = <50 51>;
  147. gpio-controller;
  148. #gpio-cells = <2>;
  149. interrupt-controller;
  150. #interrupt-cells = <2>;
  151. };
  152. gpio2: gpio@53f88000 {
  153. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  154. reg = <0x53f88000 0x4000>;
  155. interrupts = <52 53>;
  156. gpio-controller;
  157. #gpio-cells = <2>;
  158. interrupt-controller;
  159. #interrupt-cells = <2>;
  160. };
  161. gpio3: gpio@53f8c000 {
  162. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  163. reg = <0x53f8c000 0x4000>;
  164. interrupts = <54 55>;
  165. gpio-controller;
  166. #gpio-cells = <2>;
  167. interrupt-controller;
  168. #interrupt-cells = <2>;
  169. };
  170. gpio4: gpio@53f90000 {
  171. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  172. reg = <0x53f90000 0x4000>;
  173. interrupts = <56 57>;
  174. gpio-controller;
  175. #gpio-cells = <2>;
  176. interrupt-controller;
  177. #interrupt-cells = <2>;
  178. };
  179. wdog@53f98000 { /* WDOG1 */
  180. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  181. reg = <0x53f98000 0x4000>;
  182. interrupts = <58>;
  183. };
  184. wdog@53f9c000 { /* WDOG2 */
  185. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  186. reg = <0x53f9c000 0x4000>;
  187. interrupts = <59>;
  188. status = "disabled";
  189. };
  190. iomuxc@53fa8000 {
  191. compatible = "fsl,imx53-iomuxc";
  192. reg = <0x53fa8000 0x4000>;
  193. audmux {
  194. pinctrl_audmux_1: audmuxgrp-1 {
  195. fsl,pins = <
  196. 10 0x80000000 /* MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC */
  197. 17 0x80000000 /* MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD */
  198. 23 0x80000000 /* MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS */
  199. 30 0x80000000 /* MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD */
  200. >;
  201. };
  202. };
  203. fec {
  204. pinctrl_fec_1: fecgrp-1 {
  205. fsl,pins = <
  206. 820 0x80000000 /* MX53_PAD_FEC_MDC__FEC_MDC */
  207. 779 0x80000000 /* MX53_PAD_FEC_MDIO__FEC_MDIO */
  208. 786 0x80000000 /* MX53_PAD_FEC_REF_CLK__FEC_TX_CLK */
  209. 791 0x80000000 /* MX53_PAD_FEC_RX_ER__FEC_RX_ER */
  210. 796 0x80000000 /* MX53_PAD_FEC_CRS_DV__FEC_RX_DV */
  211. 799 0x80000000 /* MX53_PAD_FEC_RXD1__FEC_RDATA_1 */
  212. 804 0x80000000 /* MX53_PAD_FEC_RXD0__FEC_RDATA_0 */
  213. 808 0x80000000 /* MX53_PAD_FEC_TX_EN__FEC_TX_EN */
  214. 811 0x80000000 /* MX53_PAD_FEC_TXD1__FEC_TDATA_1 */
  215. 816 0x80000000 /* MX53_PAD_FEC_TXD0__FEC_TDATA_0 */
  216. >;
  217. };
  218. };
  219. esdhc1 {
  220. pinctrl_esdhc1_1: esdhc1grp-1 {
  221. fsl,pins = <
  222. 995 0x1d5 /* MX53_PAD_SD1_DATA0__ESDHC1_DAT0 */
  223. 1000 0x1d5 /* MX53_PAD_SD1_DATA1__ESDHC1_DAT1 */
  224. 1010 0x1d5 /* MX53_PAD_SD1_DATA2__ESDHC1_DAT2 */
  225. 1024 0x1d5 /* MX53_PAD_SD1_DATA3__ESDHC1_DAT3 */
  226. 1005 0x1d5 /* MX53_PAD_SD1_CMD__ESDHC1_CMD */
  227. 1018 0x1d5 /* MX53_PAD_SD1_CLK__ESDHC1_CLK */
  228. >;
  229. };
  230. pinctrl_esdhc1_2: esdhc1grp-2 {
  231. fsl,pins = <
  232. 995 0x1d5 /* MX53_PAD_SD1_DATA0__ESDHC1_DAT0 */
  233. 1000 0x1d5 /* MX53_PAD_SD1_DATA1__ESDHC1_DAT1 */
  234. 1010 0x1d5 /* MX53_PAD_SD1_DATA2__ESDHC1_DAT2 */
  235. 1024 0x1d5 /* MX53_PAD_SD1_DATA3__ESDHC1_DAT3 */
  236. 941 0x1d5 /* MX53_PAD_PATA_DATA8__ESDHC1_DAT4 */
  237. 948 0x1d5 /* MX53_PAD_PATA_DATA9__ESDHC1_DAT5 */
  238. 955 0x1d5 /* MX53_PAD_PATA_DATA10__ESDHC1_DAT6 */
  239. 962 0x1d5 /* MX53_PAD_PATA_DATA11__ESDHC1_DAT7 */
  240. 1005 0x1d5 /* MX53_PAD_SD1_CMD__ESDHC1_CMD */
  241. 1018 0x1d5 /* MX53_PAD_SD1_CLK__ESDHC1_CLK */
  242. >;
  243. };
  244. };
  245. esdhc3 {
  246. pinctrl_esdhc3_1: esdhc3grp-1 {
  247. fsl,pins = <
  248. 943 0x1d5 /* MX53_PAD_PATA_DATA8__ESDHC3_DAT0 */
  249. 950 0x1d5 /* MX53_PAD_PATA_DATA9__ESDHC3_DAT1 */
  250. 957 0x1d5 /* MX53_PAD_PATA_DATA10__ESDHC3_DAT2 */
  251. 964 0x1d5 /* MX53_PAD_PATA_DATA11__ESDHC3_DAT3 */
  252. 893 0x1d5 /* MX53_PAD_PATA_DATA0__ESDHC3_DAT4 */
  253. 900 0x1d5 /* MX53_PAD_PATA_DATA1__ESDHC3_DAT5 */
  254. 906 0x1d5 /* MX53_PAD_PATA_DATA2__ESDHC3_DAT6 */
  255. 912 0x1d5 /* MX53_PAD_PATA_DATA3__ESDHC3_DAT7 */
  256. 857 0x1d5 /* MX53_PAD_PATA_RESET_B__ESDHC3_CMD */
  257. 863 0x1d5 /* MX53_PAD_PATA_IORDY__ESDHC3_CLK */
  258. >;
  259. };
  260. };
  261. i2c1 {
  262. pinctrl_i2c1_1: i2c1grp-1 {
  263. fsl,pins = <
  264. 333 0xc0000000 /* MX53_PAD_CSI0_DAT8__I2C1_SDA */
  265. 341 0xc0000000 /* MX53_PAD_CSI0_DAT9__I2C1_SCL */
  266. >;
  267. };
  268. };
  269. i2c2 {
  270. pinctrl_i2c2_1: i2c2grp-1 {
  271. fsl,pins = <
  272. 61 0xc0000000 /* MX53_PAD_KEY_ROW3__I2C2_SDA */
  273. 53 0xc0000000 /* MX53_PAD_KEY_COL3__I2C2_SCL */
  274. >;
  275. };
  276. };
  277. uart1 {
  278. pinctrl_uart1_1: uart1grp-1 {
  279. fsl,pins = <
  280. 346 0x1c5 /* MX53_PAD_CSI0_DAT10__UART1_TXD_MUX */
  281. 354 0x1c5 /* MX53_PAD_CSI0_DAT11__UART1_RXD_MUX */
  282. >;
  283. };
  284. pinctrl_uart1_2: uart1grp-2 {
  285. fsl,pins = <
  286. 828 0x1c5 /* MX53_PAD_PATA_DIOW__UART1_TXD_MUX */
  287. 832 0x1c5 /* MX53_PAD_PATA_DMACK__UART1_RXD_MUX */
  288. >;
  289. };
  290. };
  291. };
  292. uart1: serial@53fbc000 {
  293. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  294. reg = <0x53fbc000 0x4000>;
  295. interrupts = <31>;
  296. status = "disabled";
  297. };
  298. uart2: serial@53fc0000 {
  299. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  300. reg = <0x53fc0000 0x4000>;
  301. interrupts = <32>;
  302. status = "disabled";
  303. };
  304. can1: can@53fc8000 {
  305. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  306. reg = <0x53fc8000 0x4000>;
  307. interrupts = <82>;
  308. status = "disabled";
  309. };
  310. can2: can@53fcc000 {
  311. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  312. reg = <0x53fcc000 0x4000>;
  313. interrupts = <83>;
  314. status = "disabled";
  315. };
  316. gpio5: gpio@53fdc000 {
  317. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  318. reg = <0x53fdc000 0x4000>;
  319. interrupts = <103 104>;
  320. gpio-controller;
  321. #gpio-cells = <2>;
  322. interrupt-controller;
  323. #interrupt-cells = <2>;
  324. };
  325. gpio6: gpio@53fe0000 {
  326. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  327. reg = <0x53fe0000 0x4000>;
  328. interrupts = <105 106>;
  329. gpio-controller;
  330. #gpio-cells = <2>;
  331. interrupt-controller;
  332. #interrupt-cells = <2>;
  333. };
  334. gpio7: gpio@53fe4000 {
  335. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  336. reg = <0x53fe4000 0x4000>;
  337. interrupts = <107 108>;
  338. gpio-controller;
  339. #gpio-cells = <2>;
  340. interrupt-controller;
  341. #interrupt-cells = <2>;
  342. };
  343. i2c@53fec000 { /* I2C3 */
  344. #address-cells = <1>;
  345. #size-cells = <0>;
  346. compatible = "fsl,imx53-i2c", "fsl,imx1-i2c";
  347. reg = <0x53fec000 0x4000>;
  348. interrupts = <64>;
  349. status = "disabled";
  350. };
  351. uart4: serial@53ff0000 {
  352. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  353. reg = <0x53ff0000 0x4000>;
  354. interrupts = <13>;
  355. status = "disabled";
  356. };
  357. };
  358. aips@60000000 { /* AIPS2 */
  359. compatible = "fsl,aips-bus", "simple-bus";
  360. #address-cells = <1>;
  361. #size-cells = <1>;
  362. reg = <0x60000000 0x10000000>;
  363. ranges;
  364. uart5: serial@63f90000 {
  365. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  366. reg = <0x63f90000 0x4000>;
  367. interrupts = <86>;
  368. status = "disabled";
  369. };
  370. ecspi@63fac000 { /* ECSPI2 */
  371. #address-cells = <1>;
  372. #size-cells = <0>;
  373. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  374. reg = <0x63fac000 0x4000>;
  375. interrupts = <37>;
  376. status = "disabled";
  377. };
  378. sdma@63fb0000 {
  379. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  380. reg = <0x63fb0000 0x4000>;
  381. interrupts = <6>;
  382. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
  383. };
  384. cspi@63fc0000 {
  385. #address-cells = <1>;
  386. #size-cells = <0>;
  387. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  388. reg = <0x63fc0000 0x4000>;
  389. interrupts = <38>;
  390. status = "disabled";
  391. };
  392. i2c@63fc4000 { /* I2C2 */
  393. #address-cells = <1>;
  394. #size-cells = <0>;
  395. compatible = "fsl,imx53-i2c", "fsl,imx1-i2c";
  396. reg = <0x63fc4000 0x4000>;
  397. interrupts = <63>;
  398. status = "disabled";
  399. };
  400. i2c@63fc8000 { /* I2C1 */
  401. #address-cells = <1>;
  402. #size-cells = <0>;
  403. compatible = "fsl,imx53-i2c", "fsl,imx1-i2c";
  404. reg = <0x63fc8000 0x4000>;
  405. interrupts = <62>;
  406. status = "disabled";
  407. };
  408. ssi1: ssi@63fcc000 {
  409. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  410. reg = <0x63fcc000 0x4000>;
  411. interrupts = <29>;
  412. fsl,fifo-depth = <15>;
  413. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  414. status = "disabled";
  415. };
  416. audmux@63fd0000 {
  417. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  418. reg = <0x63fd0000 0x4000>;
  419. status = "disabled";
  420. };
  421. ssi3: ssi@63fe8000 {
  422. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  423. reg = <0x63fe8000 0x4000>;
  424. interrupts = <96>;
  425. fsl,fifo-depth = <15>;
  426. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  427. status = "disabled";
  428. };
  429. ethernet@63fec000 {
  430. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  431. reg = <0x63fec000 0x4000>;
  432. interrupts = <87>;
  433. status = "disabled";
  434. };
  435. };
  436. };
  437. };