talitos.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/aes.h>
  41. #include <crypto/des.h>
  42. #include <crypto/sha.h>
  43. #include <crypto/aead.h>
  44. #include <crypto/authenc.h>
  45. #include <crypto/skcipher.h>
  46. #include <crypto/scatterwalk.h>
  47. #include "talitos.h"
  48. #define TALITOS_TIMEOUT 100000
  49. #define TALITOS_MAX_DATA_LEN 65535
  50. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  51. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  52. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  53. /* descriptor pointer entry */
  54. struct talitos_ptr {
  55. __be16 len; /* length */
  56. u8 j_extent; /* jump to sg link table and/or extent */
  57. u8 eptr; /* extended address */
  58. __be32 ptr; /* address */
  59. };
  60. /* descriptor */
  61. struct talitos_desc {
  62. __be32 hdr; /* header high bits */
  63. __be32 hdr_lo; /* header low bits */
  64. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  65. };
  66. /**
  67. * talitos_request - descriptor submission request
  68. * @desc: descriptor pointer (kernel virtual)
  69. * @dma_desc: descriptor's physical bus address
  70. * @callback: whom to call when descriptor processing is done
  71. * @context: caller context (optional)
  72. */
  73. struct talitos_request {
  74. struct talitos_desc *desc;
  75. dma_addr_t dma_desc;
  76. void (*callback) (struct device *dev, struct talitos_desc *desc,
  77. void *context, int error);
  78. void *context;
  79. };
  80. /* per-channel fifo management */
  81. struct talitos_channel {
  82. /* request fifo */
  83. struct talitos_request *fifo;
  84. /* number of requests pending in channel h/w fifo */
  85. atomic_t submit_count ____cacheline_aligned;
  86. /* request submission (head) lock */
  87. spinlock_t head_lock ____cacheline_aligned;
  88. /* index to next free descriptor request */
  89. int head;
  90. /* request release (tail) lock */
  91. spinlock_t tail_lock ____cacheline_aligned;
  92. /* index to next in-progress/done descriptor request */
  93. int tail;
  94. };
  95. struct talitos_private {
  96. struct device *dev;
  97. struct of_device *ofdev;
  98. void __iomem *reg;
  99. int irq;
  100. /* SEC version geometry (from device tree node) */
  101. unsigned int num_channels;
  102. unsigned int chfifo_len;
  103. unsigned int exec_units;
  104. unsigned int desc_types;
  105. /* SEC Compatibility info */
  106. unsigned long features;
  107. /*
  108. * length of the request fifo
  109. * fifo_len is chfifo_len rounded up to next power of 2
  110. * so we can use bitwise ops to wrap
  111. */
  112. unsigned int fifo_len;
  113. struct talitos_channel *chan;
  114. /* next channel to be assigned next incoming descriptor */
  115. atomic_t last_chan ____cacheline_aligned;
  116. /* request callback tasklet */
  117. struct tasklet_struct done_task;
  118. /* list of registered algorithms */
  119. struct list_head alg_list;
  120. /* hwrng device */
  121. struct hwrng rng;
  122. };
  123. /* .features flag */
  124. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  125. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  126. /*
  127. * map virtual single (contiguous) pointer to h/w descriptor pointer
  128. */
  129. static void map_single_talitos_ptr(struct device *dev,
  130. struct talitos_ptr *talitos_ptr,
  131. unsigned short len, void *data,
  132. unsigned char extent,
  133. enum dma_data_direction dir)
  134. {
  135. talitos_ptr->len = cpu_to_be16(len);
  136. talitos_ptr->ptr = cpu_to_be32(dma_map_single(dev, data, len, dir));
  137. talitos_ptr->j_extent = extent;
  138. }
  139. /*
  140. * unmap bus single (contiguous) h/w descriptor pointer
  141. */
  142. static void unmap_single_talitos_ptr(struct device *dev,
  143. struct talitos_ptr *talitos_ptr,
  144. enum dma_data_direction dir)
  145. {
  146. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  147. be16_to_cpu(talitos_ptr->len), dir);
  148. }
  149. static int reset_channel(struct device *dev, int ch)
  150. {
  151. struct talitos_private *priv = dev_get_drvdata(dev);
  152. unsigned int timeout = TALITOS_TIMEOUT;
  153. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  154. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  155. && --timeout)
  156. cpu_relax();
  157. if (timeout == 0) {
  158. dev_err(dev, "failed to reset channel %d\n", ch);
  159. return -EIO;
  160. }
  161. /* set done writeback and IRQ */
  162. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_CDWE |
  163. TALITOS_CCCR_LO_CDIE);
  164. /* and ICCR writeback, if available */
  165. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  166. setbits32(priv->reg + TALITOS_CCCR_LO(ch),
  167. TALITOS_CCCR_LO_IWSE);
  168. return 0;
  169. }
  170. static int reset_device(struct device *dev)
  171. {
  172. struct talitos_private *priv = dev_get_drvdata(dev);
  173. unsigned int timeout = TALITOS_TIMEOUT;
  174. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  175. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  176. && --timeout)
  177. cpu_relax();
  178. if (timeout == 0) {
  179. dev_err(dev, "failed to reset device\n");
  180. return -EIO;
  181. }
  182. return 0;
  183. }
  184. /*
  185. * Reset and initialize the device
  186. */
  187. static int init_device(struct device *dev)
  188. {
  189. struct talitos_private *priv = dev_get_drvdata(dev);
  190. int ch, err;
  191. /*
  192. * Master reset
  193. * errata documentation: warning: certain SEC interrupts
  194. * are not fully cleared by writing the MCR:SWR bit,
  195. * set bit twice to completely reset
  196. */
  197. err = reset_device(dev);
  198. if (err)
  199. return err;
  200. err = reset_device(dev);
  201. if (err)
  202. return err;
  203. /* reset channels */
  204. for (ch = 0; ch < priv->num_channels; ch++) {
  205. err = reset_channel(dev, ch);
  206. if (err)
  207. return err;
  208. }
  209. /* enable channel done and error interrupts */
  210. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  211. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  212. /* disable integrity check error interrupts (use writeback instead) */
  213. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  214. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  215. TALITOS_MDEUICR_LO_ICE);
  216. return 0;
  217. }
  218. /**
  219. * talitos_submit - submits a descriptor to the device for processing
  220. * @dev: the SEC device to be used
  221. * @desc: the descriptor to be processed by the device
  222. * @callback: whom to call when processing is complete
  223. * @context: a handle for use by caller (optional)
  224. *
  225. * desc must contain valid dma-mapped (bus physical) address pointers.
  226. * callback must check err and feedback in descriptor header
  227. * for device processing status.
  228. */
  229. static int talitos_submit(struct device *dev, struct talitos_desc *desc,
  230. void (*callback)(struct device *dev,
  231. struct talitos_desc *desc,
  232. void *context, int error),
  233. void *context)
  234. {
  235. struct talitos_private *priv = dev_get_drvdata(dev);
  236. struct talitos_request *request;
  237. unsigned long flags, ch;
  238. int head;
  239. /* select done notification */
  240. desc->hdr |= DESC_HDR_DONE_NOTIFY;
  241. /* emulate SEC's round-robin channel fifo polling scheme */
  242. ch = atomic_inc_return(&priv->last_chan) & (priv->num_channels - 1);
  243. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  244. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  245. /* h/w fifo is full */
  246. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  247. return -EAGAIN;
  248. }
  249. head = priv->chan[ch].head;
  250. request = &priv->chan[ch].fifo[head];
  251. /* map descriptor and save caller data */
  252. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  253. DMA_BIDIRECTIONAL);
  254. request->callback = callback;
  255. request->context = context;
  256. /* increment fifo head */
  257. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  258. smp_wmb();
  259. request->desc = desc;
  260. /* GO! */
  261. wmb();
  262. out_be32(priv->reg + TALITOS_FF_LO(ch), request->dma_desc);
  263. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  264. return -EINPROGRESS;
  265. }
  266. /*
  267. * process what was done, notify callback of error if not
  268. */
  269. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  270. {
  271. struct talitos_private *priv = dev_get_drvdata(dev);
  272. struct talitos_request *request, saved_req;
  273. unsigned long flags;
  274. int tail, status;
  275. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  276. tail = priv->chan[ch].tail;
  277. while (priv->chan[ch].fifo[tail].desc) {
  278. request = &priv->chan[ch].fifo[tail];
  279. /* descriptors with their done bits set don't get the error */
  280. rmb();
  281. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  282. status = 0;
  283. else
  284. if (!error)
  285. break;
  286. else
  287. status = error;
  288. dma_unmap_single(dev, request->dma_desc,
  289. sizeof(struct talitos_desc),
  290. DMA_BIDIRECTIONAL);
  291. /* copy entries so we can call callback outside lock */
  292. saved_req.desc = request->desc;
  293. saved_req.callback = request->callback;
  294. saved_req.context = request->context;
  295. /* release request entry in fifo */
  296. smp_wmb();
  297. request->desc = NULL;
  298. /* increment fifo tail */
  299. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  300. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  301. atomic_dec(&priv->chan[ch].submit_count);
  302. saved_req.callback(dev, saved_req.desc, saved_req.context,
  303. status);
  304. /* channel may resume processing in single desc error case */
  305. if (error && !reset_ch && status == error)
  306. return;
  307. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  308. tail = priv->chan[ch].tail;
  309. }
  310. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  311. }
  312. /*
  313. * process completed requests for channels that have done status
  314. */
  315. static void talitos_done(unsigned long data)
  316. {
  317. struct device *dev = (struct device *)data;
  318. struct talitos_private *priv = dev_get_drvdata(dev);
  319. int ch;
  320. for (ch = 0; ch < priv->num_channels; ch++)
  321. flush_channel(dev, ch, 0, 0);
  322. /* At this point, all completed channels have been processed.
  323. * Unmask done interrupts for channels completed later on.
  324. */
  325. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  326. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  327. }
  328. /*
  329. * locate current (offending) descriptor
  330. */
  331. static struct talitos_desc *current_desc(struct device *dev, int ch)
  332. {
  333. struct talitos_private *priv = dev_get_drvdata(dev);
  334. int tail = priv->chan[ch].tail;
  335. dma_addr_t cur_desc;
  336. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  337. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  338. tail = (tail + 1) & (priv->fifo_len - 1);
  339. if (tail == priv->chan[ch].tail) {
  340. dev_err(dev, "couldn't locate current descriptor\n");
  341. return NULL;
  342. }
  343. }
  344. return priv->chan[ch].fifo[tail].desc;
  345. }
  346. /*
  347. * user diagnostics; report root cause of error based on execution unit status
  348. */
  349. static void report_eu_error(struct device *dev, int ch,
  350. struct talitos_desc *desc)
  351. {
  352. struct talitos_private *priv = dev_get_drvdata(dev);
  353. int i;
  354. switch (desc->hdr & DESC_HDR_SEL0_MASK) {
  355. case DESC_HDR_SEL0_AFEU:
  356. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  357. in_be32(priv->reg + TALITOS_AFEUISR),
  358. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  359. break;
  360. case DESC_HDR_SEL0_DEU:
  361. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  362. in_be32(priv->reg + TALITOS_DEUISR),
  363. in_be32(priv->reg + TALITOS_DEUISR_LO));
  364. break;
  365. case DESC_HDR_SEL0_MDEUA:
  366. case DESC_HDR_SEL0_MDEUB:
  367. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  368. in_be32(priv->reg + TALITOS_MDEUISR),
  369. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  370. break;
  371. case DESC_HDR_SEL0_RNG:
  372. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  373. in_be32(priv->reg + TALITOS_RNGUISR),
  374. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  375. break;
  376. case DESC_HDR_SEL0_PKEU:
  377. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  378. in_be32(priv->reg + TALITOS_PKEUISR),
  379. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  380. break;
  381. case DESC_HDR_SEL0_AESU:
  382. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  383. in_be32(priv->reg + TALITOS_AESUISR),
  384. in_be32(priv->reg + TALITOS_AESUISR_LO));
  385. break;
  386. case DESC_HDR_SEL0_CRCU:
  387. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  388. in_be32(priv->reg + TALITOS_CRCUISR),
  389. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  390. break;
  391. case DESC_HDR_SEL0_KEU:
  392. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  393. in_be32(priv->reg + TALITOS_KEUISR),
  394. in_be32(priv->reg + TALITOS_KEUISR_LO));
  395. break;
  396. }
  397. switch (desc->hdr & DESC_HDR_SEL1_MASK) {
  398. case DESC_HDR_SEL1_MDEUA:
  399. case DESC_HDR_SEL1_MDEUB:
  400. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  401. in_be32(priv->reg + TALITOS_MDEUISR),
  402. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  403. break;
  404. case DESC_HDR_SEL1_CRCU:
  405. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  406. in_be32(priv->reg + TALITOS_CRCUISR),
  407. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  408. break;
  409. }
  410. for (i = 0; i < 8; i++)
  411. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  412. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  413. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  414. }
  415. /*
  416. * recover from error interrupts
  417. */
  418. static void talitos_error(unsigned long data, u32 isr, u32 isr_lo)
  419. {
  420. struct device *dev = (struct device *)data;
  421. struct talitos_private *priv = dev_get_drvdata(dev);
  422. unsigned int timeout = TALITOS_TIMEOUT;
  423. int ch, error, reset_dev = 0, reset_ch = 0;
  424. u32 v, v_lo;
  425. for (ch = 0; ch < priv->num_channels; ch++) {
  426. /* skip channels without errors */
  427. if (!(isr & (1 << (ch * 2 + 1))))
  428. continue;
  429. error = -EINVAL;
  430. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  431. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  432. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  433. dev_err(dev, "double fetch fifo overflow error\n");
  434. error = -EAGAIN;
  435. reset_ch = 1;
  436. }
  437. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  438. /* h/w dropped descriptor */
  439. dev_err(dev, "single fetch fifo overflow error\n");
  440. error = -EAGAIN;
  441. }
  442. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  443. dev_err(dev, "master data transfer error\n");
  444. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  445. dev_err(dev, "s/g data length zero error\n");
  446. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  447. dev_err(dev, "fetch pointer zero error\n");
  448. if (v_lo & TALITOS_CCPSR_LO_IDH)
  449. dev_err(dev, "illegal descriptor header error\n");
  450. if (v_lo & TALITOS_CCPSR_LO_IEU)
  451. dev_err(dev, "invalid execution unit error\n");
  452. if (v_lo & TALITOS_CCPSR_LO_EU)
  453. report_eu_error(dev, ch, current_desc(dev, ch));
  454. if (v_lo & TALITOS_CCPSR_LO_GB)
  455. dev_err(dev, "gather boundary error\n");
  456. if (v_lo & TALITOS_CCPSR_LO_GRL)
  457. dev_err(dev, "gather return/length error\n");
  458. if (v_lo & TALITOS_CCPSR_LO_SB)
  459. dev_err(dev, "scatter boundary error\n");
  460. if (v_lo & TALITOS_CCPSR_LO_SRL)
  461. dev_err(dev, "scatter return/length error\n");
  462. flush_channel(dev, ch, error, reset_ch);
  463. if (reset_ch) {
  464. reset_channel(dev, ch);
  465. } else {
  466. setbits32(priv->reg + TALITOS_CCCR(ch),
  467. TALITOS_CCCR_CONT);
  468. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  469. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  470. TALITOS_CCCR_CONT) && --timeout)
  471. cpu_relax();
  472. if (timeout == 0) {
  473. dev_err(dev, "failed to restart channel %d\n",
  474. ch);
  475. reset_dev = 1;
  476. }
  477. }
  478. }
  479. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  480. dev_err(dev, "done overflow, internal time out, or rngu error: "
  481. "ISR 0x%08x_%08x\n", isr, isr_lo);
  482. /* purge request queues */
  483. for (ch = 0; ch < priv->num_channels; ch++)
  484. flush_channel(dev, ch, -EIO, 1);
  485. /* reset and reinitialize the device */
  486. init_device(dev);
  487. }
  488. }
  489. static irqreturn_t talitos_interrupt(int irq, void *data)
  490. {
  491. struct device *dev = data;
  492. struct talitos_private *priv = dev_get_drvdata(dev);
  493. u32 isr, isr_lo;
  494. isr = in_be32(priv->reg + TALITOS_ISR);
  495. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  496. /* Acknowledge interrupt */
  497. out_be32(priv->reg + TALITOS_ICR, isr);
  498. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  499. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo))
  500. talitos_error((unsigned long)data, isr, isr_lo);
  501. else
  502. if (likely(isr & TALITOS_ISR_CHDONE)) {
  503. /* mask further done interrupts. */
  504. clrbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_DONE);
  505. /* done_task will unmask done interrupts at exit */
  506. tasklet_schedule(&priv->done_task);
  507. }
  508. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  509. }
  510. /*
  511. * hwrng
  512. */
  513. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  514. {
  515. struct device *dev = (struct device *)rng->priv;
  516. struct talitos_private *priv = dev_get_drvdata(dev);
  517. u32 ofl;
  518. int i;
  519. for (i = 0; i < 20; i++) {
  520. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  521. TALITOS_RNGUSR_LO_OFL;
  522. if (ofl || !wait)
  523. break;
  524. udelay(10);
  525. }
  526. return !!ofl;
  527. }
  528. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  529. {
  530. struct device *dev = (struct device *)rng->priv;
  531. struct talitos_private *priv = dev_get_drvdata(dev);
  532. /* rng fifo requires 64-bit accesses */
  533. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  534. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  535. return sizeof(u32);
  536. }
  537. static int talitos_rng_init(struct hwrng *rng)
  538. {
  539. struct device *dev = (struct device *)rng->priv;
  540. struct talitos_private *priv = dev_get_drvdata(dev);
  541. unsigned int timeout = TALITOS_TIMEOUT;
  542. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  543. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  544. && --timeout)
  545. cpu_relax();
  546. if (timeout == 0) {
  547. dev_err(dev, "failed to reset rng hw\n");
  548. return -ENODEV;
  549. }
  550. /* start generating */
  551. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  552. return 0;
  553. }
  554. static int talitos_register_rng(struct device *dev)
  555. {
  556. struct talitos_private *priv = dev_get_drvdata(dev);
  557. priv->rng.name = dev_driver_string(dev),
  558. priv->rng.init = talitos_rng_init,
  559. priv->rng.data_present = talitos_rng_data_present,
  560. priv->rng.data_read = talitos_rng_data_read,
  561. priv->rng.priv = (unsigned long)dev;
  562. return hwrng_register(&priv->rng);
  563. }
  564. static void talitos_unregister_rng(struct device *dev)
  565. {
  566. struct talitos_private *priv = dev_get_drvdata(dev);
  567. hwrng_unregister(&priv->rng);
  568. }
  569. /*
  570. * crypto alg
  571. */
  572. #define TALITOS_CRA_PRIORITY 3000
  573. #define TALITOS_MAX_KEY_SIZE 64
  574. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  575. #define MD5_DIGEST_SIZE 16
  576. struct talitos_ctx {
  577. struct device *dev;
  578. __be32 desc_hdr_template;
  579. u8 key[TALITOS_MAX_KEY_SIZE];
  580. u8 iv[TALITOS_MAX_IV_LENGTH];
  581. unsigned int keylen;
  582. unsigned int enckeylen;
  583. unsigned int authkeylen;
  584. unsigned int authsize;
  585. };
  586. static int aead_setauthsize(struct crypto_aead *authenc,
  587. unsigned int authsize)
  588. {
  589. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  590. ctx->authsize = authsize;
  591. return 0;
  592. }
  593. static int aead_setkey(struct crypto_aead *authenc,
  594. const u8 *key, unsigned int keylen)
  595. {
  596. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  597. struct rtattr *rta = (void *)key;
  598. struct crypto_authenc_key_param *param;
  599. unsigned int authkeylen;
  600. unsigned int enckeylen;
  601. if (!RTA_OK(rta, keylen))
  602. goto badkey;
  603. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  604. goto badkey;
  605. if (RTA_PAYLOAD(rta) < sizeof(*param))
  606. goto badkey;
  607. param = RTA_DATA(rta);
  608. enckeylen = be32_to_cpu(param->enckeylen);
  609. key += RTA_ALIGN(rta->rta_len);
  610. keylen -= RTA_ALIGN(rta->rta_len);
  611. if (keylen < enckeylen)
  612. goto badkey;
  613. authkeylen = keylen - enckeylen;
  614. if (keylen > TALITOS_MAX_KEY_SIZE)
  615. goto badkey;
  616. memcpy(&ctx->key, key, keylen);
  617. ctx->keylen = keylen;
  618. ctx->enckeylen = enckeylen;
  619. ctx->authkeylen = authkeylen;
  620. return 0;
  621. badkey:
  622. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  623. return -EINVAL;
  624. }
  625. /*
  626. * talitos_edesc - s/w-extended descriptor
  627. * @src_nents: number of segments in input scatterlist
  628. * @dst_nents: number of segments in output scatterlist
  629. * @dma_len: length of dma mapped link_tbl space
  630. * @dma_link_tbl: bus physical address of link_tbl
  631. * @desc: h/w descriptor
  632. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  633. *
  634. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  635. * is greater than 1, an integrity check value is concatenated to the end
  636. * of link_tbl data
  637. */
  638. struct talitos_edesc {
  639. int src_nents;
  640. int dst_nents;
  641. int src_is_chained;
  642. int dst_is_chained;
  643. int dma_len;
  644. dma_addr_t dma_link_tbl;
  645. struct talitos_desc desc;
  646. struct talitos_ptr link_tbl[0];
  647. };
  648. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  649. unsigned int nents, enum dma_data_direction dir,
  650. int chained)
  651. {
  652. if (unlikely(chained))
  653. while (sg) {
  654. dma_map_sg(dev, sg, 1, dir);
  655. sg = scatterwalk_sg_next(sg);
  656. }
  657. else
  658. dma_map_sg(dev, sg, nents, dir);
  659. return nents;
  660. }
  661. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  662. enum dma_data_direction dir)
  663. {
  664. while (sg) {
  665. dma_unmap_sg(dev, sg, 1, dir);
  666. sg = scatterwalk_sg_next(sg);
  667. }
  668. }
  669. static void talitos_sg_unmap(struct device *dev,
  670. struct talitos_edesc *edesc,
  671. struct scatterlist *src,
  672. struct scatterlist *dst)
  673. {
  674. unsigned int src_nents = edesc->src_nents ? : 1;
  675. unsigned int dst_nents = edesc->dst_nents ? : 1;
  676. if (src != dst) {
  677. if (edesc->src_is_chained)
  678. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  679. else
  680. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  681. if (edesc->dst_is_chained)
  682. talitos_unmap_sg_chain(dev, dst, DMA_FROM_DEVICE);
  683. else
  684. dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
  685. } else
  686. if (edesc->src_is_chained)
  687. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  688. else
  689. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  690. }
  691. static void ipsec_esp_unmap(struct device *dev,
  692. struct talitos_edesc *edesc,
  693. struct aead_request *areq)
  694. {
  695. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  696. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  697. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  698. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  699. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  700. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  701. if (edesc->dma_len)
  702. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  703. DMA_BIDIRECTIONAL);
  704. }
  705. /*
  706. * ipsec_esp descriptor callbacks
  707. */
  708. static void ipsec_esp_encrypt_done(struct device *dev,
  709. struct talitos_desc *desc, void *context,
  710. int err)
  711. {
  712. struct aead_request *areq = context;
  713. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  714. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  715. struct talitos_edesc *edesc;
  716. struct scatterlist *sg;
  717. void *icvdata;
  718. edesc = container_of(desc, struct talitos_edesc, desc);
  719. ipsec_esp_unmap(dev, edesc, areq);
  720. /* copy the generated ICV to dst */
  721. if (edesc->dma_len) {
  722. icvdata = &edesc->link_tbl[edesc->src_nents +
  723. edesc->dst_nents + 2];
  724. sg = sg_last(areq->dst, edesc->dst_nents);
  725. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  726. icvdata, ctx->authsize);
  727. }
  728. kfree(edesc);
  729. aead_request_complete(areq, err);
  730. }
  731. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  732. struct talitos_desc *desc,
  733. void *context, int err)
  734. {
  735. struct aead_request *req = context;
  736. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  737. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  738. struct talitos_edesc *edesc;
  739. struct scatterlist *sg;
  740. void *icvdata;
  741. edesc = container_of(desc, struct talitos_edesc, desc);
  742. ipsec_esp_unmap(dev, edesc, req);
  743. if (!err) {
  744. /* auth check */
  745. if (edesc->dma_len)
  746. icvdata = &edesc->link_tbl[edesc->src_nents +
  747. edesc->dst_nents + 2];
  748. else
  749. icvdata = &edesc->link_tbl[0];
  750. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  751. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  752. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  753. }
  754. kfree(edesc);
  755. aead_request_complete(req, err);
  756. }
  757. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  758. struct talitos_desc *desc,
  759. void *context, int err)
  760. {
  761. struct aead_request *req = context;
  762. struct talitos_edesc *edesc;
  763. edesc = container_of(desc, struct talitos_edesc, desc);
  764. ipsec_esp_unmap(dev, edesc, req);
  765. /* check ICV auth status */
  766. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  767. DESC_HDR_LO_ICCR1_PASS))
  768. err = -EBADMSG;
  769. kfree(edesc);
  770. aead_request_complete(req, err);
  771. }
  772. /*
  773. * convert scatterlist to SEC h/w link table format
  774. * stop at cryptlen bytes
  775. */
  776. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  777. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  778. {
  779. int n_sg = sg_count;
  780. while (n_sg--) {
  781. link_tbl_ptr->ptr = cpu_to_be32(sg_dma_address(sg));
  782. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  783. link_tbl_ptr->j_extent = 0;
  784. link_tbl_ptr++;
  785. cryptlen -= sg_dma_len(sg);
  786. sg = scatterwalk_sg_next(sg);
  787. }
  788. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  789. link_tbl_ptr--;
  790. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  791. /* Empty this entry, and move to previous one */
  792. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  793. link_tbl_ptr->len = 0;
  794. sg_count--;
  795. link_tbl_ptr--;
  796. }
  797. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  798. + cryptlen);
  799. /* tag end of link table */
  800. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  801. return sg_count;
  802. }
  803. /*
  804. * fill in and submit ipsec_esp descriptor
  805. */
  806. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  807. u8 *giv, u64 seq,
  808. void (*callback) (struct device *dev,
  809. struct talitos_desc *desc,
  810. void *context, int error))
  811. {
  812. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  813. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  814. struct device *dev = ctx->dev;
  815. struct talitos_desc *desc = &edesc->desc;
  816. unsigned int cryptlen = areq->cryptlen;
  817. unsigned int authsize = ctx->authsize;
  818. unsigned int ivsize = crypto_aead_ivsize(aead);
  819. int sg_count, ret;
  820. int sg_link_tbl_len;
  821. /* hmac key */
  822. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  823. 0, DMA_TO_DEVICE);
  824. /* hmac data */
  825. map_single_talitos_ptr(dev, &desc->ptr[1], areq->assoclen + ivsize,
  826. sg_virt(areq->assoc), 0, DMA_TO_DEVICE);
  827. /* cipher iv */
  828. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  829. DMA_TO_DEVICE);
  830. /* cipher key */
  831. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  832. (char *)&ctx->key + ctx->authkeylen, 0,
  833. DMA_TO_DEVICE);
  834. /*
  835. * cipher in
  836. * map and adjust cipher len to aead request cryptlen.
  837. * extent is bytes of HMAC postpended to ciphertext,
  838. * typically 12 for ipsec
  839. */
  840. desc->ptr[4].len = cpu_to_be16(cryptlen);
  841. desc->ptr[4].j_extent = authsize;
  842. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  843. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  844. : DMA_TO_DEVICE,
  845. edesc->src_is_chained);
  846. if (sg_count == 1) {
  847. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->src));
  848. } else {
  849. sg_link_tbl_len = cryptlen;
  850. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  851. sg_link_tbl_len = cryptlen + authsize;
  852. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  853. &edesc->link_tbl[0]);
  854. if (sg_count > 1) {
  855. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  856. desc->ptr[4].ptr = cpu_to_be32(edesc->dma_link_tbl);
  857. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  858. edesc->dma_len,
  859. DMA_BIDIRECTIONAL);
  860. } else {
  861. /* Only one segment now, so no link tbl needed */
  862. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->
  863. src));
  864. }
  865. }
  866. /* cipher out */
  867. desc->ptr[5].len = cpu_to_be16(cryptlen);
  868. desc->ptr[5].j_extent = authsize;
  869. if (areq->src != areq->dst)
  870. sg_count = talitos_map_sg(dev, areq->dst,
  871. edesc->dst_nents ? : 1,
  872. DMA_FROM_DEVICE,
  873. edesc->dst_is_chained);
  874. if (sg_count == 1) {
  875. desc->ptr[5].ptr = cpu_to_be32(sg_dma_address(areq->dst));
  876. } else {
  877. struct talitos_ptr *link_tbl_ptr =
  878. &edesc->link_tbl[edesc->src_nents + 1];
  879. desc->ptr[5].ptr = cpu_to_be32((struct talitos_ptr *)
  880. edesc->dma_link_tbl +
  881. edesc->src_nents + 1);
  882. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  883. link_tbl_ptr);
  884. /* Add an entry to the link table for ICV data */
  885. link_tbl_ptr += sg_count - 1;
  886. link_tbl_ptr->j_extent = 0;
  887. sg_count++;
  888. link_tbl_ptr++;
  889. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  890. link_tbl_ptr->len = cpu_to_be16(authsize);
  891. /* icv data follows link tables */
  892. link_tbl_ptr->ptr = cpu_to_be32((struct talitos_ptr *)
  893. edesc->dma_link_tbl +
  894. edesc->src_nents +
  895. edesc->dst_nents + 2);
  896. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  897. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  898. edesc->dma_len, DMA_BIDIRECTIONAL);
  899. }
  900. /* iv out */
  901. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  902. DMA_FROM_DEVICE);
  903. ret = talitos_submit(dev, desc, callback, areq);
  904. if (ret != -EINPROGRESS) {
  905. ipsec_esp_unmap(dev, edesc, areq);
  906. kfree(edesc);
  907. }
  908. return ret;
  909. }
  910. /*
  911. * derive number of elements in scatterlist
  912. */
  913. static int sg_count(struct scatterlist *sg_list, int nbytes, int *chained)
  914. {
  915. struct scatterlist *sg = sg_list;
  916. int sg_nents = 0;
  917. *chained = 0;
  918. while (nbytes > 0) {
  919. sg_nents++;
  920. nbytes -= sg->length;
  921. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  922. *chained = 1;
  923. sg = scatterwalk_sg_next(sg);
  924. }
  925. return sg_nents;
  926. }
  927. /*
  928. * allocate and map the extended descriptor
  929. */
  930. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  931. struct scatterlist *src,
  932. struct scatterlist *dst,
  933. unsigned int cryptlen,
  934. unsigned int authsize,
  935. int icv_stashing,
  936. u32 cryptoflags)
  937. {
  938. struct talitos_edesc *edesc;
  939. int src_nents, dst_nents, alloc_len, dma_len;
  940. int src_chained, dst_chained = 0;
  941. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  942. GFP_ATOMIC;
  943. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  944. dev_err(dev, "length exceeds h/w max limit\n");
  945. return ERR_PTR(-EINVAL);
  946. }
  947. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  948. src_nents = (src_nents == 1) ? 0 : src_nents;
  949. if (dst == src) {
  950. dst_nents = src_nents;
  951. } else {
  952. dst_nents = sg_count(dst, cryptlen + authsize, &dst_chained);
  953. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  954. }
  955. /*
  956. * allocate space for base edesc plus the link tables,
  957. * allowing for two separate entries for ICV and generated ICV (+ 2),
  958. * and the ICV data itself
  959. */
  960. alloc_len = sizeof(struct talitos_edesc);
  961. if (src_nents || dst_nents) {
  962. dma_len = (src_nents + dst_nents + 2) *
  963. sizeof(struct talitos_ptr) + authsize;
  964. alloc_len += dma_len;
  965. } else {
  966. dma_len = 0;
  967. alloc_len += icv_stashing ? authsize : 0;
  968. }
  969. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  970. if (!edesc) {
  971. dev_err(dev, "could not allocate edescriptor\n");
  972. return ERR_PTR(-ENOMEM);
  973. }
  974. edesc->src_nents = src_nents;
  975. edesc->dst_nents = dst_nents;
  976. edesc->src_is_chained = src_chained;
  977. edesc->dst_is_chained = dst_chained;
  978. edesc->dma_len = dma_len;
  979. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  980. edesc->dma_len, DMA_BIDIRECTIONAL);
  981. return edesc;
  982. }
  983. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  984. int icv_stashing)
  985. {
  986. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  987. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  988. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  989. areq->cryptlen, ctx->authsize, icv_stashing,
  990. areq->base.flags);
  991. }
  992. static int aead_encrypt(struct aead_request *req)
  993. {
  994. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  995. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  996. struct talitos_edesc *edesc;
  997. /* allocate extended descriptor */
  998. edesc = aead_edesc_alloc(req, 0);
  999. if (IS_ERR(edesc))
  1000. return PTR_ERR(edesc);
  1001. /* set encrypt */
  1002. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1003. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1004. }
  1005. static int aead_decrypt(struct aead_request *req)
  1006. {
  1007. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1008. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1009. unsigned int authsize = ctx->authsize;
  1010. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1011. struct talitos_edesc *edesc;
  1012. struct scatterlist *sg;
  1013. void *icvdata;
  1014. req->cryptlen -= authsize;
  1015. /* allocate extended descriptor */
  1016. edesc = aead_edesc_alloc(req, 1);
  1017. if (IS_ERR(edesc))
  1018. return PTR_ERR(edesc);
  1019. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1020. ((!edesc->src_nents && !edesc->dst_nents) ||
  1021. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1022. /* decrypt and check the ICV */
  1023. edesc->desc.hdr = ctx->desc_hdr_template |
  1024. DESC_HDR_DIR_INBOUND |
  1025. DESC_HDR_MODE1_MDEU_CICV;
  1026. /* reset integrity check result bits */
  1027. edesc->desc.hdr_lo = 0;
  1028. return ipsec_esp(edesc, req, NULL, 0,
  1029. ipsec_esp_decrypt_hwauth_done);
  1030. }
  1031. /* Have to check the ICV with software */
  1032. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1033. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1034. if (edesc->dma_len)
  1035. icvdata = &edesc->link_tbl[edesc->src_nents +
  1036. edesc->dst_nents + 2];
  1037. else
  1038. icvdata = &edesc->link_tbl[0];
  1039. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1040. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1041. ctx->authsize);
  1042. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1043. }
  1044. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1045. {
  1046. struct aead_request *areq = &req->areq;
  1047. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1048. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1049. struct talitos_edesc *edesc;
  1050. /* allocate extended descriptor */
  1051. edesc = aead_edesc_alloc(areq, 0);
  1052. if (IS_ERR(edesc))
  1053. return PTR_ERR(edesc);
  1054. /* set encrypt */
  1055. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1056. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1057. /* avoid consecutive packets going out with same IV */
  1058. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1059. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1060. ipsec_esp_encrypt_done);
  1061. }
  1062. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1063. const u8 *key, unsigned int keylen)
  1064. {
  1065. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1066. struct ablkcipher_alg *alg = crypto_ablkcipher_alg(cipher);
  1067. if (keylen > TALITOS_MAX_KEY_SIZE)
  1068. goto badkey;
  1069. if (keylen < alg->min_keysize || keylen > alg->max_keysize)
  1070. goto badkey;
  1071. memcpy(&ctx->key, key, keylen);
  1072. ctx->keylen = keylen;
  1073. return 0;
  1074. badkey:
  1075. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1076. return -EINVAL;
  1077. }
  1078. static void common_nonsnoop_unmap(struct device *dev,
  1079. struct talitos_edesc *edesc,
  1080. struct ablkcipher_request *areq)
  1081. {
  1082. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1083. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1084. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1085. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1086. if (edesc->dma_len)
  1087. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1088. DMA_BIDIRECTIONAL);
  1089. }
  1090. static void ablkcipher_done(struct device *dev,
  1091. struct talitos_desc *desc, void *context,
  1092. int err)
  1093. {
  1094. struct ablkcipher_request *areq = context;
  1095. struct talitos_edesc *edesc;
  1096. edesc = container_of(desc, struct talitos_edesc, desc);
  1097. common_nonsnoop_unmap(dev, edesc, areq);
  1098. kfree(edesc);
  1099. areq->base.complete(&areq->base, err);
  1100. }
  1101. static int common_nonsnoop(struct talitos_edesc *edesc,
  1102. struct ablkcipher_request *areq,
  1103. u8 *giv,
  1104. void (*callback) (struct device *dev,
  1105. struct talitos_desc *desc,
  1106. void *context, int error))
  1107. {
  1108. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1109. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1110. struct device *dev = ctx->dev;
  1111. struct talitos_desc *desc = &edesc->desc;
  1112. unsigned int cryptlen = areq->nbytes;
  1113. unsigned int ivsize;
  1114. int sg_count, ret;
  1115. /* first DWORD empty */
  1116. desc->ptr[0].len = 0;
  1117. desc->ptr[0].ptr = 0;
  1118. desc->ptr[0].j_extent = 0;
  1119. /* cipher iv */
  1120. ivsize = crypto_ablkcipher_ivsize(cipher);
  1121. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, giv ?: areq->info, 0,
  1122. DMA_TO_DEVICE);
  1123. /* cipher key */
  1124. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1125. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1126. /*
  1127. * cipher in
  1128. */
  1129. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1130. desc->ptr[3].j_extent = 0;
  1131. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1132. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1133. : DMA_TO_DEVICE,
  1134. edesc->src_is_chained);
  1135. if (sg_count == 1) {
  1136. desc->ptr[3].ptr = cpu_to_be32(sg_dma_address(areq->src));
  1137. } else {
  1138. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1139. &edesc->link_tbl[0]);
  1140. if (sg_count > 1) {
  1141. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1142. desc->ptr[3].ptr = cpu_to_be32(edesc->dma_link_tbl);
  1143. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1144. edesc->dma_len,
  1145. DMA_BIDIRECTIONAL);
  1146. } else {
  1147. /* Only one segment now, so no link tbl needed */
  1148. desc->ptr[3].ptr = cpu_to_be32(sg_dma_address(areq->
  1149. src));
  1150. }
  1151. }
  1152. /* cipher out */
  1153. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1154. desc->ptr[4].j_extent = 0;
  1155. if (areq->src != areq->dst)
  1156. sg_count = talitos_map_sg(dev, areq->dst,
  1157. edesc->dst_nents ? : 1,
  1158. DMA_FROM_DEVICE,
  1159. edesc->dst_is_chained);
  1160. if (sg_count == 1) {
  1161. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->dst));
  1162. } else {
  1163. struct talitos_ptr *link_tbl_ptr =
  1164. &edesc->link_tbl[edesc->src_nents + 1];
  1165. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1166. desc->ptr[4].ptr = cpu_to_be32((struct talitos_ptr *)
  1167. edesc->dma_link_tbl +
  1168. edesc->src_nents + 1);
  1169. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1170. link_tbl_ptr);
  1171. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1172. edesc->dma_len, DMA_BIDIRECTIONAL);
  1173. }
  1174. /* iv out */
  1175. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1176. DMA_FROM_DEVICE);
  1177. /* last DWORD empty */
  1178. desc->ptr[6].len = 0;
  1179. desc->ptr[6].ptr = 0;
  1180. desc->ptr[6].j_extent = 0;
  1181. ret = talitos_submit(dev, desc, callback, areq);
  1182. if (ret != -EINPROGRESS) {
  1183. common_nonsnoop_unmap(dev, edesc, areq);
  1184. kfree(edesc);
  1185. }
  1186. return ret;
  1187. }
  1188. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1189. areq)
  1190. {
  1191. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1192. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1193. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, areq->nbytes,
  1194. 0, 0, areq->base.flags);
  1195. }
  1196. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1197. {
  1198. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1199. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1200. struct talitos_edesc *edesc;
  1201. /* allocate extended descriptor */
  1202. edesc = ablkcipher_edesc_alloc(areq);
  1203. if (IS_ERR(edesc))
  1204. return PTR_ERR(edesc);
  1205. /* set encrypt */
  1206. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1207. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1208. }
  1209. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1210. {
  1211. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1212. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1213. struct talitos_edesc *edesc;
  1214. /* allocate extended descriptor */
  1215. edesc = ablkcipher_edesc_alloc(areq);
  1216. if (IS_ERR(edesc))
  1217. return PTR_ERR(edesc);
  1218. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1219. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1220. }
  1221. struct talitos_alg_template {
  1222. struct crypto_alg alg;
  1223. __be32 desc_hdr_template;
  1224. };
  1225. static struct talitos_alg_template driver_algs[] = {
  1226. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1227. {
  1228. .alg = {
  1229. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1230. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1231. .cra_blocksize = AES_BLOCK_SIZE,
  1232. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1233. .cra_type = &crypto_aead_type,
  1234. .cra_aead = {
  1235. .setkey = aead_setkey,
  1236. .setauthsize = aead_setauthsize,
  1237. .encrypt = aead_encrypt,
  1238. .decrypt = aead_decrypt,
  1239. .givencrypt = aead_givencrypt,
  1240. .geniv = "<built-in>",
  1241. .ivsize = AES_BLOCK_SIZE,
  1242. .maxauthsize = SHA1_DIGEST_SIZE,
  1243. }
  1244. },
  1245. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1246. DESC_HDR_SEL0_AESU |
  1247. DESC_HDR_MODE0_AESU_CBC |
  1248. DESC_HDR_SEL1_MDEUA |
  1249. DESC_HDR_MODE1_MDEU_INIT |
  1250. DESC_HDR_MODE1_MDEU_PAD |
  1251. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1252. },
  1253. {
  1254. .alg = {
  1255. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1256. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1257. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1258. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1259. .cra_type = &crypto_aead_type,
  1260. .cra_aead = {
  1261. .setkey = aead_setkey,
  1262. .setauthsize = aead_setauthsize,
  1263. .encrypt = aead_encrypt,
  1264. .decrypt = aead_decrypt,
  1265. .givencrypt = aead_givencrypt,
  1266. .geniv = "<built-in>",
  1267. .ivsize = DES3_EDE_BLOCK_SIZE,
  1268. .maxauthsize = SHA1_DIGEST_SIZE,
  1269. }
  1270. },
  1271. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1272. DESC_HDR_SEL0_DEU |
  1273. DESC_HDR_MODE0_DEU_CBC |
  1274. DESC_HDR_MODE0_DEU_3DES |
  1275. DESC_HDR_SEL1_MDEUA |
  1276. DESC_HDR_MODE1_MDEU_INIT |
  1277. DESC_HDR_MODE1_MDEU_PAD |
  1278. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1279. },
  1280. {
  1281. .alg = {
  1282. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1283. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1284. .cra_blocksize = AES_BLOCK_SIZE,
  1285. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1286. .cra_type = &crypto_aead_type,
  1287. .cra_aead = {
  1288. .setkey = aead_setkey,
  1289. .setauthsize = aead_setauthsize,
  1290. .encrypt = aead_encrypt,
  1291. .decrypt = aead_decrypt,
  1292. .givencrypt = aead_givencrypt,
  1293. .geniv = "<built-in>",
  1294. .ivsize = AES_BLOCK_SIZE,
  1295. .maxauthsize = SHA256_DIGEST_SIZE,
  1296. }
  1297. },
  1298. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1299. DESC_HDR_SEL0_AESU |
  1300. DESC_HDR_MODE0_AESU_CBC |
  1301. DESC_HDR_SEL1_MDEUA |
  1302. DESC_HDR_MODE1_MDEU_INIT |
  1303. DESC_HDR_MODE1_MDEU_PAD |
  1304. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1305. },
  1306. {
  1307. .alg = {
  1308. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1309. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1310. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1311. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1312. .cra_type = &crypto_aead_type,
  1313. .cra_aead = {
  1314. .setkey = aead_setkey,
  1315. .setauthsize = aead_setauthsize,
  1316. .encrypt = aead_encrypt,
  1317. .decrypt = aead_decrypt,
  1318. .givencrypt = aead_givencrypt,
  1319. .geniv = "<built-in>",
  1320. .ivsize = DES3_EDE_BLOCK_SIZE,
  1321. .maxauthsize = SHA256_DIGEST_SIZE,
  1322. }
  1323. },
  1324. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1325. DESC_HDR_SEL0_DEU |
  1326. DESC_HDR_MODE0_DEU_CBC |
  1327. DESC_HDR_MODE0_DEU_3DES |
  1328. DESC_HDR_SEL1_MDEUA |
  1329. DESC_HDR_MODE1_MDEU_INIT |
  1330. DESC_HDR_MODE1_MDEU_PAD |
  1331. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1332. },
  1333. {
  1334. .alg = {
  1335. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1336. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1337. .cra_blocksize = AES_BLOCK_SIZE,
  1338. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1339. .cra_type = &crypto_aead_type,
  1340. .cra_aead = {
  1341. .setkey = aead_setkey,
  1342. .setauthsize = aead_setauthsize,
  1343. .encrypt = aead_encrypt,
  1344. .decrypt = aead_decrypt,
  1345. .givencrypt = aead_givencrypt,
  1346. .geniv = "<built-in>",
  1347. .ivsize = AES_BLOCK_SIZE,
  1348. .maxauthsize = MD5_DIGEST_SIZE,
  1349. }
  1350. },
  1351. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1352. DESC_HDR_SEL0_AESU |
  1353. DESC_HDR_MODE0_AESU_CBC |
  1354. DESC_HDR_SEL1_MDEUA |
  1355. DESC_HDR_MODE1_MDEU_INIT |
  1356. DESC_HDR_MODE1_MDEU_PAD |
  1357. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1358. },
  1359. {
  1360. .alg = {
  1361. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1362. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1363. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1364. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1365. .cra_type = &crypto_aead_type,
  1366. .cra_aead = {
  1367. .setkey = aead_setkey,
  1368. .setauthsize = aead_setauthsize,
  1369. .encrypt = aead_encrypt,
  1370. .decrypt = aead_decrypt,
  1371. .givencrypt = aead_givencrypt,
  1372. .geniv = "<built-in>",
  1373. .ivsize = DES3_EDE_BLOCK_SIZE,
  1374. .maxauthsize = MD5_DIGEST_SIZE,
  1375. }
  1376. },
  1377. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1378. DESC_HDR_SEL0_DEU |
  1379. DESC_HDR_MODE0_DEU_CBC |
  1380. DESC_HDR_MODE0_DEU_3DES |
  1381. DESC_HDR_SEL1_MDEUA |
  1382. DESC_HDR_MODE1_MDEU_INIT |
  1383. DESC_HDR_MODE1_MDEU_PAD |
  1384. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1385. },
  1386. /* ABLKCIPHER algorithms. */
  1387. {
  1388. .alg = {
  1389. .cra_name = "cbc(aes)",
  1390. .cra_driver_name = "cbc-aes-talitos",
  1391. .cra_blocksize = AES_BLOCK_SIZE,
  1392. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1393. CRYPTO_ALG_ASYNC,
  1394. .cra_type = &crypto_ablkcipher_type,
  1395. .cra_ablkcipher = {
  1396. .setkey = ablkcipher_setkey,
  1397. .encrypt = ablkcipher_encrypt,
  1398. .decrypt = ablkcipher_decrypt,
  1399. .geniv = "eseqiv",
  1400. .min_keysize = AES_MIN_KEY_SIZE,
  1401. .max_keysize = AES_MAX_KEY_SIZE,
  1402. .ivsize = AES_BLOCK_SIZE,
  1403. }
  1404. },
  1405. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1406. DESC_HDR_SEL0_AESU |
  1407. DESC_HDR_MODE0_AESU_CBC,
  1408. },
  1409. {
  1410. .alg = {
  1411. .cra_name = "cbc(des3_ede)",
  1412. .cra_driver_name = "cbc-3des-talitos",
  1413. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1414. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1415. CRYPTO_ALG_ASYNC,
  1416. .cra_type = &crypto_ablkcipher_type,
  1417. .cra_ablkcipher = {
  1418. .setkey = ablkcipher_setkey,
  1419. .encrypt = ablkcipher_encrypt,
  1420. .decrypt = ablkcipher_decrypt,
  1421. .geniv = "eseqiv",
  1422. .min_keysize = DES3_EDE_KEY_SIZE,
  1423. .max_keysize = DES3_EDE_KEY_SIZE,
  1424. .ivsize = DES3_EDE_BLOCK_SIZE,
  1425. }
  1426. },
  1427. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1428. DESC_HDR_SEL0_DEU |
  1429. DESC_HDR_MODE0_DEU_CBC |
  1430. DESC_HDR_MODE0_DEU_3DES,
  1431. }
  1432. };
  1433. struct talitos_crypto_alg {
  1434. struct list_head entry;
  1435. struct device *dev;
  1436. __be32 desc_hdr_template;
  1437. struct crypto_alg crypto_alg;
  1438. };
  1439. static int talitos_cra_init(struct crypto_tfm *tfm)
  1440. {
  1441. struct crypto_alg *alg = tfm->__crt_alg;
  1442. struct talitos_crypto_alg *talitos_alg;
  1443. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1444. talitos_alg = container_of(alg, struct talitos_crypto_alg, crypto_alg);
  1445. /* update context with ptr to dev */
  1446. ctx->dev = talitos_alg->dev;
  1447. /* copy descriptor header template value */
  1448. ctx->desc_hdr_template = talitos_alg->desc_hdr_template;
  1449. /* random first IV */
  1450. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  1451. return 0;
  1452. }
  1453. /*
  1454. * given the alg's descriptor header template, determine whether descriptor
  1455. * type and primary/secondary execution units required match the hw
  1456. * capabilities description provided in the device tree node.
  1457. */
  1458. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  1459. {
  1460. struct talitos_private *priv = dev_get_drvdata(dev);
  1461. int ret;
  1462. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  1463. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  1464. if (SECONDARY_EU(desc_hdr_template))
  1465. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  1466. & priv->exec_units);
  1467. return ret;
  1468. }
  1469. static int talitos_remove(struct of_device *ofdev)
  1470. {
  1471. struct device *dev = &ofdev->dev;
  1472. struct talitos_private *priv = dev_get_drvdata(dev);
  1473. struct talitos_crypto_alg *t_alg, *n;
  1474. int i;
  1475. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  1476. crypto_unregister_alg(&t_alg->crypto_alg);
  1477. list_del(&t_alg->entry);
  1478. kfree(t_alg);
  1479. }
  1480. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  1481. talitos_unregister_rng(dev);
  1482. for (i = 0; i < priv->num_channels; i++)
  1483. if (priv->chan[i].fifo)
  1484. kfree(priv->chan[i].fifo);
  1485. kfree(priv->chan);
  1486. if (priv->irq != NO_IRQ) {
  1487. free_irq(priv->irq, dev);
  1488. irq_dispose_mapping(priv->irq);
  1489. }
  1490. tasklet_kill(&priv->done_task);
  1491. iounmap(priv->reg);
  1492. dev_set_drvdata(dev, NULL);
  1493. kfree(priv);
  1494. return 0;
  1495. }
  1496. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  1497. struct talitos_alg_template
  1498. *template)
  1499. {
  1500. struct talitos_crypto_alg *t_alg;
  1501. struct crypto_alg *alg;
  1502. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  1503. if (!t_alg)
  1504. return ERR_PTR(-ENOMEM);
  1505. alg = &t_alg->crypto_alg;
  1506. *alg = template->alg;
  1507. alg->cra_module = THIS_MODULE;
  1508. alg->cra_init = talitos_cra_init;
  1509. alg->cra_priority = TALITOS_CRA_PRIORITY;
  1510. alg->cra_alignmask = 0;
  1511. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  1512. t_alg->desc_hdr_template = template->desc_hdr_template;
  1513. t_alg->dev = dev;
  1514. return t_alg;
  1515. }
  1516. static int talitos_probe(struct of_device *ofdev,
  1517. const struct of_device_id *match)
  1518. {
  1519. struct device *dev = &ofdev->dev;
  1520. struct device_node *np = ofdev->node;
  1521. struct talitos_private *priv;
  1522. const unsigned int *prop;
  1523. int i, err;
  1524. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  1525. if (!priv)
  1526. return -ENOMEM;
  1527. dev_set_drvdata(dev, priv);
  1528. priv->ofdev = ofdev;
  1529. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  1530. INIT_LIST_HEAD(&priv->alg_list);
  1531. priv->irq = irq_of_parse_and_map(np, 0);
  1532. if (priv->irq == NO_IRQ) {
  1533. dev_err(dev, "failed to map irq\n");
  1534. err = -EINVAL;
  1535. goto err_out;
  1536. }
  1537. /* get the irq line */
  1538. err = request_irq(priv->irq, talitos_interrupt, 0,
  1539. dev_driver_string(dev), dev);
  1540. if (err) {
  1541. dev_err(dev, "failed to request irq %d\n", priv->irq);
  1542. irq_dispose_mapping(priv->irq);
  1543. priv->irq = NO_IRQ;
  1544. goto err_out;
  1545. }
  1546. priv->reg = of_iomap(np, 0);
  1547. if (!priv->reg) {
  1548. dev_err(dev, "failed to of_iomap\n");
  1549. err = -ENOMEM;
  1550. goto err_out;
  1551. }
  1552. /* get SEC version capabilities from device tree */
  1553. prop = of_get_property(np, "fsl,num-channels", NULL);
  1554. if (prop)
  1555. priv->num_channels = *prop;
  1556. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  1557. if (prop)
  1558. priv->chfifo_len = *prop;
  1559. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  1560. if (prop)
  1561. priv->exec_units = *prop;
  1562. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  1563. if (prop)
  1564. priv->desc_types = *prop;
  1565. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  1566. !priv->exec_units || !priv->desc_types) {
  1567. dev_err(dev, "invalid property data in device tree node\n");
  1568. err = -EINVAL;
  1569. goto err_out;
  1570. }
  1571. if (of_device_is_compatible(np, "fsl,sec3.0"))
  1572. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  1573. if (of_device_is_compatible(np, "fsl,sec2.1"))
  1574. priv->features |= TALITOS_FTR_HW_AUTH_CHECK;
  1575. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  1576. priv->num_channels, GFP_KERNEL);
  1577. if (!priv->chan) {
  1578. dev_err(dev, "failed to allocate channel management space\n");
  1579. err = -ENOMEM;
  1580. goto err_out;
  1581. }
  1582. for (i = 0; i < priv->num_channels; i++) {
  1583. spin_lock_init(&priv->chan[i].head_lock);
  1584. spin_lock_init(&priv->chan[i].tail_lock);
  1585. }
  1586. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  1587. for (i = 0; i < priv->num_channels; i++) {
  1588. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  1589. priv->fifo_len, GFP_KERNEL);
  1590. if (!priv->chan[i].fifo) {
  1591. dev_err(dev, "failed to allocate request fifo %d\n", i);
  1592. err = -ENOMEM;
  1593. goto err_out;
  1594. }
  1595. }
  1596. for (i = 0; i < priv->num_channels; i++)
  1597. atomic_set(&priv->chan[i].submit_count,
  1598. -(priv->chfifo_len - 1));
  1599. /* reset and initialize the h/w */
  1600. err = init_device(dev);
  1601. if (err) {
  1602. dev_err(dev, "failed to initialize device\n");
  1603. goto err_out;
  1604. }
  1605. /* register the RNG, if available */
  1606. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  1607. err = talitos_register_rng(dev);
  1608. if (err) {
  1609. dev_err(dev, "failed to register hwrng: %d\n", err);
  1610. goto err_out;
  1611. } else
  1612. dev_info(dev, "hwrng\n");
  1613. }
  1614. /* register crypto algorithms the device supports */
  1615. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  1616. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  1617. struct talitos_crypto_alg *t_alg;
  1618. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  1619. if (IS_ERR(t_alg)) {
  1620. err = PTR_ERR(t_alg);
  1621. goto err_out;
  1622. }
  1623. err = crypto_register_alg(&t_alg->crypto_alg);
  1624. if (err) {
  1625. dev_err(dev, "%s alg registration failed\n",
  1626. t_alg->crypto_alg.cra_driver_name);
  1627. kfree(t_alg);
  1628. } else {
  1629. list_add_tail(&t_alg->entry, &priv->alg_list);
  1630. dev_info(dev, "%s\n",
  1631. t_alg->crypto_alg.cra_driver_name);
  1632. }
  1633. }
  1634. }
  1635. return 0;
  1636. err_out:
  1637. talitos_remove(ofdev);
  1638. return err;
  1639. }
  1640. static struct of_device_id talitos_match[] = {
  1641. {
  1642. .compatible = "fsl,sec2.0",
  1643. },
  1644. {},
  1645. };
  1646. MODULE_DEVICE_TABLE(of, talitos_match);
  1647. static struct of_platform_driver talitos_driver = {
  1648. .name = "talitos",
  1649. .match_table = talitos_match,
  1650. .probe = talitos_probe,
  1651. .remove = talitos_remove,
  1652. };
  1653. static int __init talitos_init(void)
  1654. {
  1655. return of_register_platform_driver(&talitos_driver);
  1656. }
  1657. module_init(talitos_init);
  1658. static void __exit talitos_exit(void)
  1659. {
  1660. of_unregister_platform_driver(&talitos_driver);
  1661. }
  1662. module_exit(talitos_exit);
  1663. MODULE_LICENSE("GPL");
  1664. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  1665. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");