context.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * linux/arch/arm/mm/context.c
  3. *
  4. * Copyright (C) 2002-2003 Deep Blue Solutions Ltd, all rights reserved.
  5. * Copyright (C) 2012 ARM Limited
  6. *
  7. * Author: Will Deacon <will.deacon@arm.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/sched.h>
  15. #include <linux/mm.h>
  16. #include <linux/smp.h>
  17. #include <linux/percpu.h>
  18. #include <asm/mmu_context.h>
  19. #include <asm/smp_plat.h>
  20. #include <asm/thread_notify.h>
  21. #include <asm/tlbflush.h>
  22. /*
  23. * On ARMv6, we have the following structure in the Context ID:
  24. *
  25. * 31 7 0
  26. * +-------------------------+-----------+
  27. * | process ID | ASID |
  28. * +-------------------------+-----------+
  29. * | context ID |
  30. * +-------------------------------------+
  31. *
  32. * The ASID is used to tag entries in the CPU caches and TLBs.
  33. * The context ID is used by debuggers and trace logic, and
  34. * should be unique within all running processes.
  35. */
  36. #define ASID_FIRST_VERSION (1ULL << ASID_BITS)
  37. static DEFINE_RAW_SPINLOCK(cpu_asid_lock);
  38. static atomic64_t cpu_last_asid = ATOMIC64_INIT(ASID_FIRST_VERSION);
  39. static DEFINE_PER_CPU(atomic64_t, active_asids);
  40. static DEFINE_PER_CPU(u64, reserved_asids);
  41. static cpumask_t tlb_flush_pending;
  42. #ifdef CONFIG_ARM_LPAE
  43. static void cpu_set_reserved_ttbr0(void)
  44. {
  45. unsigned long ttbl = __pa(swapper_pg_dir);
  46. unsigned long ttbh = 0;
  47. /*
  48. * Set TTBR0 to swapper_pg_dir which contains only global entries. The
  49. * ASID is set to 0.
  50. */
  51. asm volatile(
  52. " mcrr p15, 0, %0, %1, c2 @ set TTBR0\n"
  53. :
  54. : "r" (ttbl), "r" (ttbh));
  55. isb();
  56. }
  57. #else
  58. static void cpu_set_reserved_ttbr0(void)
  59. {
  60. u32 ttb;
  61. /* Copy TTBR1 into TTBR0 */
  62. asm volatile(
  63. " mrc p15, 0, %0, c2, c0, 1 @ read TTBR1\n"
  64. " mcr p15, 0, %0, c2, c0, 0 @ set TTBR0\n"
  65. : "=r" (ttb));
  66. isb();
  67. }
  68. #endif
  69. #ifdef CONFIG_PID_IN_CONTEXTIDR
  70. static int contextidr_notifier(struct notifier_block *unused, unsigned long cmd,
  71. void *t)
  72. {
  73. u32 contextidr;
  74. pid_t pid;
  75. struct thread_info *thread = t;
  76. if (cmd != THREAD_NOTIFY_SWITCH)
  77. return NOTIFY_DONE;
  78. pid = task_pid_nr(thread->task) << ASID_BITS;
  79. asm volatile(
  80. " mrc p15, 0, %0, c13, c0, 1\n"
  81. " and %0, %0, %2\n"
  82. " orr %0, %0, %1\n"
  83. " mcr p15, 0, %0, c13, c0, 1\n"
  84. : "=r" (contextidr), "+r" (pid)
  85. : "I" (~ASID_MASK));
  86. isb();
  87. return NOTIFY_OK;
  88. }
  89. static struct notifier_block contextidr_notifier_block = {
  90. .notifier_call = contextidr_notifier,
  91. };
  92. static int __init contextidr_notifier_init(void)
  93. {
  94. return thread_register_notifier(&contextidr_notifier_block);
  95. }
  96. arch_initcall(contextidr_notifier_init);
  97. #endif
  98. static void flush_context(unsigned int cpu)
  99. {
  100. int i;
  101. /* Update the list of reserved ASIDs. */
  102. for_each_possible_cpu(i)
  103. per_cpu(reserved_asids, i) =
  104. atomic64_xchg(&per_cpu(active_asids, i), 0);
  105. per_cpu(reserved_asids, cpu) = 0;
  106. /* Queue a TLB invalidate and flush the I-cache if necessary. */
  107. if (!tlb_ops_need_broadcast())
  108. cpumask_set_cpu(cpu, &tlb_flush_pending);
  109. else
  110. cpumask_setall(&tlb_flush_pending);
  111. if (icache_is_vivt_asid_tagged())
  112. __flush_icache_all();
  113. }
  114. static int is_reserved_asid(u64 asid, u64 mask)
  115. {
  116. int cpu;
  117. for_each_possible_cpu(cpu)
  118. if ((per_cpu(reserved_asids, cpu) & mask) == (asid & mask))
  119. return 1;
  120. return 0;
  121. }
  122. static void new_context(struct mm_struct *mm, unsigned int cpu)
  123. {
  124. u64 asid = mm->context.id;
  125. if (asid != 0 && is_reserved_asid(asid, ULLONG_MAX)) {
  126. /*
  127. * Our current ASID was active during a rollover, we can
  128. * continue to use it and this was just a false alarm.
  129. */
  130. asid = (atomic64_read(&cpu_last_asid) & ASID_MASK) | \
  131. (asid & ~ASID_MASK);
  132. } else {
  133. /*
  134. * Allocate a free ASID. If we can't find one, take a
  135. * note of the currently active ASIDs and mark the TLBs
  136. * as requiring flushes.
  137. */
  138. do {
  139. asid = atomic64_inc_return(&cpu_last_asid);
  140. if ((asid & ~ASID_MASK) == 0)
  141. flush_context(cpu);
  142. } while (is_reserved_asid(asid, ~ASID_MASK));
  143. cpumask_clear(mm_cpumask(mm));
  144. }
  145. mm->context.id = asid;
  146. }
  147. void check_and_switch_context(struct mm_struct *mm, struct task_struct *tsk)
  148. {
  149. unsigned long flags;
  150. unsigned int cpu = smp_processor_id();
  151. if (unlikely(mm->context.kvm_seq != init_mm.context.kvm_seq))
  152. __check_kvm_seq(mm);
  153. /*
  154. * Required during context switch to avoid speculative page table
  155. * walking with the wrong TTBR.
  156. */
  157. cpu_set_reserved_ttbr0();
  158. if (!((mm->context.id ^ atomic64_read(&cpu_last_asid)) >> ASID_BITS)
  159. && atomic64_xchg(&per_cpu(active_asids, cpu), mm->context.id))
  160. goto switch_mm_fastpath;
  161. raw_spin_lock_irqsave(&cpu_asid_lock, flags);
  162. /* Check that our ASID belongs to the current generation. */
  163. if ((mm->context.id ^ atomic64_read(&cpu_last_asid)) >> ASID_BITS)
  164. new_context(mm, cpu);
  165. atomic64_set(&per_cpu(active_asids, cpu), mm->context.id);
  166. cpumask_set_cpu(cpu, mm_cpumask(mm));
  167. if (cpumask_test_and_clear_cpu(cpu, &tlb_flush_pending))
  168. local_flush_tlb_all();
  169. raw_spin_unlock_irqrestore(&cpu_asid_lock, flags);
  170. switch_mm_fastpath:
  171. cpu_switch_mm(mm->pgd, mm);
  172. }