wm8994.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM8994_NUM_DRC 3
  38. #define WM8994_NUM_EQ 3
  39. static int wm8994_drc_base[] = {
  40. WM8994_AIF1_DRC1_1,
  41. WM8994_AIF1_DRC2_1,
  42. WM8994_AIF2_DRC_1,
  43. };
  44. static int wm8994_retune_mobile_base[] = {
  45. WM8994_AIF1_DAC1_EQ_GAINS_1,
  46. WM8994_AIF1_DAC2_EQ_GAINS_1,
  47. WM8994_AIF2_EQ_GAINS_1,
  48. };
  49. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  50. {
  51. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  52. struct wm8994 *control = wm8994->control_data;
  53. switch (reg) {
  54. case WM8994_GPIO_1:
  55. case WM8994_GPIO_2:
  56. case WM8994_GPIO_3:
  57. case WM8994_GPIO_4:
  58. case WM8994_GPIO_5:
  59. case WM8994_GPIO_6:
  60. case WM8994_GPIO_7:
  61. case WM8994_GPIO_8:
  62. case WM8994_GPIO_9:
  63. case WM8994_GPIO_10:
  64. case WM8994_GPIO_11:
  65. case WM8994_INTERRUPT_STATUS_1:
  66. case WM8994_INTERRUPT_STATUS_2:
  67. case WM8994_INTERRUPT_RAW_STATUS_2:
  68. return 1;
  69. case WM8958_DSP2_PROGRAM:
  70. case WM8958_DSP2_CONFIG:
  71. case WM8958_DSP2_EXECCONTROL:
  72. if (control->type == WM8958)
  73. return 1;
  74. else
  75. return 0;
  76. default:
  77. break;
  78. }
  79. if (reg >= WM8994_CACHE_SIZE)
  80. return 0;
  81. return wm8994_access_masks[reg].readable != 0;
  82. }
  83. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  84. {
  85. if (reg >= WM8994_CACHE_SIZE)
  86. return 1;
  87. switch (reg) {
  88. case WM8994_SOFTWARE_RESET:
  89. case WM8994_CHIP_REVISION:
  90. case WM8994_DC_SERVO_1:
  91. case WM8994_DC_SERVO_READBACK:
  92. case WM8994_RATE_STATUS:
  93. case WM8994_LDO_1:
  94. case WM8994_LDO_2:
  95. case WM8958_DSP2_EXECCONTROL:
  96. case WM8958_MIC_DETECT_3:
  97. case WM8994_DC_SERVO_4E:
  98. return 1;
  99. default:
  100. return 0;
  101. }
  102. }
  103. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  104. unsigned int value)
  105. {
  106. int ret;
  107. BUG_ON(reg > WM8994_MAX_REGISTER);
  108. if (!wm8994_volatile(codec, reg)) {
  109. ret = snd_soc_cache_write(codec, reg, value);
  110. if (ret != 0)
  111. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  112. reg, ret);
  113. }
  114. return wm8994_reg_write(codec->control_data, reg, value);
  115. }
  116. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  117. unsigned int reg)
  118. {
  119. unsigned int val;
  120. int ret;
  121. BUG_ON(reg > WM8994_MAX_REGISTER);
  122. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  123. reg < codec->driver->reg_cache_size) {
  124. ret = snd_soc_cache_read(codec, reg, &val);
  125. if (ret >= 0)
  126. return val;
  127. else
  128. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  129. reg, ret);
  130. }
  131. return wm8994_reg_read(codec->control_data, reg);
  132. }
  133. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  134. {
  135. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  136. int rate;
  137. int reg1 = 0;
  138. int offset;
  139. if (aif)
  140. offset = 4;
  141. else
  142. offset = 0;
  143. switch (wm8994->sysclk[aif]) {
  144. case WM8994_SYSCLK_MCLK1:
  145. rate = wm8994->mclk[0];
  146. break;
  147. case WM8994_SYSCLK_MCLK2:
  148. reg1 |= 0x8;
  149. rate = wm8994->mclk[1];
  150. break;
  151. case WM8994_SYSCLK_FLL1:
  152. reg1 |= 0x10;
  153. rate = wm8994->fll[0].out;
  154. break;
  155. case WM8994_SYSCLK_FLL2:
  156. reg1 |= 0x18;
  157. rate = wm8994->fll[1].out;
  158. break;
  159. default:
  160. return -EINVAL;
  161. }
  162. if (rate >= 13500000) {
  163. rate /= 2;
  164. reg1 |= WM8994_AIF1CLK_DIV;
  165. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  166. aif + 1, rate);
  167. }
  168. wm8994->aifclk[aif] = rate;
  169. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  170. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  171. reg1);
  172. return 0;
  173. }
  174. static int configure_clock(struct snd_soc_codec *codec)
  175. {
  176. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  177. int old, new;
  178. /* Bring up the AIF clocks first */
  179. configure_aif_clock(codec, 0);
  180. configure_aif_clock(codec, 1);
  181. /* Then switch CLK_SYS over to the higher of them; a change
  182. * can only happen as a result of a clocking change which can
  183. * only be made outside of DAPM so we can safely redo the
  184. * clocking.
  185. */
  186. /* If they're equal it doesn't matter which is used */
  187. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  188. return 0;
  189. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  190. new = WM8994_SYSCLK_SRC;
  191. else
  192. new = 0;
  193. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  194. /* If there's no change then we're done. */
  195. if (old == new)
  196. return 0;
  197. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  198. snd_soc_dapm_sync(&codec->dapm);
  199. return 0;
  200. }
  201. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  202. struct snd_soc_dapm_widget *sink)
  203. {
  204. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  205. const char *clk;
  206. /* Check what we're currently using for CLK_SYS */
  207. if (reg & WM8994_SYSCLK_SRC)
  208. clk = "AIF2CLK";
  209. else
  210. clk = "AIF1CLK";
  211. return strcmp(source->name, clk) == 0;
  212. }
  213. static const char *sidetone_hpf_text[] = {
  214. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  215. };
  216. static const struct soc_enum sidetone_hpf =
  217. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  218. static const char *adc_hpf_text[] = {
  219. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  220. };
  221. static const struct soc_enum aif1adc1_hpf =
  222. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  223. static const struct soc_enum aif1adc2_hpf =
  224. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  225. static const struct soc_enum aif2adc_hpf =
  226. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  227. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  228. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  229. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  230. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  231. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  232. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  233. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  234. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  235. .put = wm8994_put_drc_sw, \
  236. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  237. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  238. struct snd_ctl_elem_value *ucontrol)
  239. {
  240. struct soc_mixer_control *mc =
  241. (struct soc_mixer_control *)kcontrol->private_value;
  242. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  243. int mask, ret;
  244. /* Can't enable both ADC and DAC paths simultaneously */
  245. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  246. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  247. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  248. else
  249. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  250. ret = snd_soc_read(codec, mc->reg);
  251. if (ret < 0)
  252. return ret;
  253. if (ret & mask)
  254. return -EINVAL;
  255. return snd_soc_put_volsw(kcontrol, ucontrol);
  256. }
  257. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  258. {
  259. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  260. struct wm8994_pdata *pdata = wm8994->pdata;
  261. int base = wm8994_drc_base[drc];
  262. int cfg = wm8994->drc_cfg[drc];
  263. int save, i;
  264. /* Save any enables; the configuration should clear them. */
  265. save = snd_soc_read(codec, base);
  266. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  267. WM8994_AIF1ADC1R_DRC_ENA;
  268. for (i = 0; i < WM8994_DRC_REGS; i++)
  269. snd_soc_update_bits(codec, base + i, 0xffff,
  270. pdata->drc_cfgs[cfg].regs[i]);
  271. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  272. WM8994_AIF1ADC1L_DRC_ENA |
  273. WM8994_AIF1ADC1R_DRC_ENA, save);
  274. }
  275. /* Icky as hell but saves code duplication */
  276. static int wm8994_get_drc(const char *name)
  277. {
  278. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  279. return 0;
  280. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  281. return 1;
  282. if (strcmp(name, "AIF2DRC Mode") == 0)
  283. return 2;
  284. return -EINVAL;
  285. }
  286. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  287. struct snd_ctl_elem_value *ucontrol)
  288. {
  289. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  290. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  291. struct wm8994_pdata *pdata = wm8994->pdata;
  292. int drc = wm8994_get_drc(kcontrol->id.name);
  293. int value = ucontrol->value.integer.value[0];
  294. if (drc < 0)
  295. return drc;
  296. if (value >= pdata->num_drc_cfgs)
  297. return -EINVAL;
  298. wm8994->drc_cfg[drc] = value;
  299. wm8994_set_drc(codec, drc);
  300. return 0;
  301. }
  302. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  303. struct snd_ctl_elem_value *ucontrol)
  304. {
  305. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  306. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  307. int drc = wm8994_get_drc(kcontrol->id.name);
  308. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  309. return 0;
  310. }
  311. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  312. {
  313. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  314. struct wm8994_pdata *pdata = wm8994->pdata;
  315. int base = wm8994_retune_mobile_base[block];
  316. int iface, best, best_val, save, i, cfg;
  317. if (!pdata || !wm8994->num_retune_mobile_texts)
  318. return;
  319. switch (block) {
  320. case 0:
  321. case 1:
  322. iface = 0;
  323. break;
  324. case 2:
  325. iface = 1;
  326. break;
  327. default:
  328. return;
  329. }
  330. /* Find the version of the currently selected configuration
  331. * with the nearest sample rate. */
  332. cfg = wm8994->retune_mobile_cfg[block];
  333. best = 0;
  334. best_val = INT_MAX;
  335. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  336. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  337. wm8994->retune_mobile_texts[cfg]) == 0 &&
  338. abs(pdata->retune_mobile_cfgs[i].rate
  339. - wm8994->dac_rates[iface]) < best_val) {
  340. best = i;
  341. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  342. - wm8994->dac_rates[iface]);
  343. }
  344. }
  345. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  346. block,
  347. pdata->retune_mobile_cfgs[best].name,
  348. pdata->retune_mobile_cfgs[best].rate,
  349. wm8994->dac_rates[iface]);
  350. /* The EQ will be disabled while reconfiguring it, remember the
  351. * current configuration.
  352. */
  353. save = snd_soc_read(codec, base);
  354. save &= WM8994_AIF1DAC1_EQ_ENA;
  355. for (i = 0; i < WM8994_EQ_REGS; i++)
  356. snd_soc_update_bits(codec, base + i, 0xffff,
  357. pdata->retune_mobile_cfgs[best].regs[i]);
  358. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  359. }
  360. /* Icky as hell but saves code duplication */
  361. static int wm8994_get_retune_mobile_block(const char *name)
  362. {
  363. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  364. return 0;
  365. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  366. return 1;
  367. if (strcmp(name, "AIF2 EQ Mode") == 0)
  368. return 2;
  369. return -EINVAL;
  370. }
  371. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  372. struct snd_ctl_elem_value *ucontrol)
  373. {
  374. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  375. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  376. struct wm8994_pdata *pdata = wm8994->pdata;
  377. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  378. int value = ucontrol->value.integer.value[0];
  379. if (block < 0)
  380. return block;
  381. if (value >= pdata->num_retune_mobile_cfgs)
  382. return -EINVAL;
  383. wm8994->retune_mobile_cfg[block] = value;
  384. wm8994_set_retune_mobile(codec, block);
  385. return 0;
  386. }
  387. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  388. struct snd_ctl_elem_value *ucontrol)
  389. {
  390. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  391. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  392. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  393. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  394. return 0;
  395. }
  396. static const char *aif_chan_src_text[] = {
  397. "Left", "Right"
  398. };
  399. static const struct soc_enum aif1adcl_src =
  400. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  401. static const struct soc_enum aif1adcr_src =
  402. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  403. static const struct soc_enum aif2adcl_src =
  404. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  405. static const struct soc_enum aif2adcr_src =
  406. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  407. static const struct soc_enum aif1dacl_src =
  408. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  409. static const struct soc_enum aif1dacr_src =
  410. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  411. static const struct soc_enum aif2dacl_src =
  412. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  413. static const struct soc_enum aif2dacr_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  415. static const char *osr_text[] = {
  416. "Low Power", "High Performance",
  417. };
  418. static const struct soc_enum dac_osr =
  419. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  420. static const struct soc_enum adc_osr =
  421. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  422. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  423. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  424. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  425. 1, 119, 0, digital_tlv),
  426. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  427. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  428. 1, 119, 0, digital_tlv),
  429. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  430. WM8994_AIF2_ADC_RIGHT_VOLUME,
  431. 1, 119, 0, digital_tlv),
  432. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  433. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  434. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  435. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  436. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  437. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  438. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  439. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  440. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  441. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  442. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  443. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  444. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  445. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  446. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  447. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  448. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  449. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  450. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  451. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  452. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  453. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  454. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  455. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  456. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  457. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  458. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  459. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  460. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  461. 5, 12, 0, st_tlv),
  462. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  463. 0, 12, 0, st_tlv),
  464. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  465. 5, 12, 0, st_tlv),
  466. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  467. 0, 12, 0, st_tlv),
  468. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  469. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  470. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  471. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  472. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  473. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  474. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  475. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  476. SOC_ENUM("ADC OSR", adc_osr),
  477. SOC_ENUM("DAC OSR", dac_osr),
  478. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  479. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  480. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  481. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  482. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  483. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  484. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  485. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  486. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  487. 6, 1, 1, wm_hubs_spkmix_tlv),
  488. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  489. 2, 1, 1, wm_hubs_spkmix_tlv),
  490. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  491. 6, 1, 1, wm_hubs_spkmix_tlv),
  492. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  493. 2, 1, 1, wm_hubs_spkmix_tlv),
  494. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  495. 10, 15, 0, wm8994_3d_tlv),
  496. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  497. 8, 1, 0),
  498. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  499. 10, 15, 0, wm8994_3d_tlv),
  500. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  501. 8, 1, 0),
  502. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  503. 10, 15, 0, wm8994_3d_tlv),
  504. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  505. 8, 1, 0),
  506. };
  507. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  508. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  509. eq_tlv),
  510. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  511. eq_tlv),
  512. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  513. eq_tlv),
  514. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  515. eq_tlv),
  516. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  517. eq_tlv),
  518. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  519. eq_tlv),
  520. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  521. eq_tlv),
  522. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  523. eq_tlv),
  524. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  525. eq_tlv),
  526. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  527. eq_tlv),
  528. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  529. eq_tlv),
  530. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  531. eq_tlv),
  532. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  533. eq_tlv),
  534. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  535. eq_tlv),
  536. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  537. eq_tlv),
  538. };
  539. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  540. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  541. };
  542. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  543. struct snd_kcontrol *kcontrol, int event)
  544. {
  545. struct snd_soc_codec *codec = w->codec;
  546. switch (event) {
  547. case SND_SOC_DAPM_PRE_PMU:
  548. return configure_clock(codec);
  549. case SND_SOC_DAPM_POST_PMD:
  550. configure_clock(codec);
  551. break;
  552. }
  553. return 0;
  554. }
  555. static void vmid_reference(struct snd_soc_codec *codec)
  556. {
  557. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  558. wm8994->vmid_refcount++;
  559. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  560. wm8994->vmid_refcount);
  561. if (wm8994->vmid_refcount == 1) {
  562. /* Startup bias, VMID ramp & buffer */
  563. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  564. WM8994_STARTUP_BIAS_ENA |
  565. WM8994_VMID_BUF_ENA |
  566. WM8994_VMID_RAMP_MASK,
  567. WM8994_STARTUP_BIAS_ENA |
  568. WM8994_VMID_BUF_ENA |
  569. (0x11 << WM8994_VMID_RAMP_SHIFT));
  570. /* Main bias enable, VMID=2x40k */
  571. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  572. WM8994_BIAS_ENA |
  573. WM8994_VMID_SEL_MASK,
  574. WM8994_BIAS_ENA | 0x2);
  575. msleep(20);
  576. }
  577. }
  578. static void vmid_dereference(struct snd_soc_codec *codec)
  579. {
  580. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  581. wm8994->vmid_refcount--;
  582. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  583. wm8994->vmid_refcount);
  584. if (wm8994->vmid_refcount == 0) {
  585. /* Switch over to startup biases */
  586. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  587. WM8994_BIAS_SRC |
  588. WM8994_STARTUP_BIAS_ENA |
  589. WM8994_VMID_BUF_ENA |
  590. WM8994_VMID_RAMP_MASK,
  591. WM8994_BIAS_SRC |
  592. WM8994_STARTUP_BIAS_ENA |
  593. WM8994_VMID_BUF_ENA |
  594. (1 << WM8994_VMID_RAMP_SHIFT));
  595. /* Disable main biases */
  596. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  597. WM8994_BIAS_ENA |
  598. WM8994_VMID_SEL_MASK, 0);
  599. /* Discharge line */
  600. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  601. WM8994_LINEOUT1_DISCH |
  602. WM8994_LINEOUT2_DISCH,
  603. WM8994_LINEOUT1_DISCH |
  604. WM8994_LINEOUT2_DISCH);
  605. msleep(5);
  606. /* Switch off startup biases */
  607. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  608. WM8994_BIAS_SRC |
  609. WM8994_STARTUP_BIAS_ENA |
  610. WM8994_VMID_BUF_ENA |
  611. WM8994_VMID_RAMP_MASK, 0);
  612. }
  613. }
  614. static int vmid_event(struct snd_soc_dapm_widget *w,
  615. struct snd_kcontrol *kcontrol, int event)
  616. {
  617. struct snd_soc_codec *codec = w->codec;
  618. switch (event) {
  619. case SND_SOC_DAPM_PRE_PMU:
  620. vmid_reference(codec);
  621. break;
  622. case SND_SOC_DAPM_POST_PMD:
  623. vmid_dereference(codec);
  624. break;
  625. }
  626. return 0;
  627. }
  628. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  629. {
  630. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  631. int enable = 1;
  632. int source = 0; /* GCC flow analysis can't track enable */
  633. int reg, reg_r;
  634. /* Only support direct DAC->headphone paths */
  635. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  636. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  637. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  638. enable = 0;
  639. }
  640. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  641. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  642. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  643. enable = 0;
  644. }
  645. /* We also need the same setting for L/R and only one path */
  646. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  647. switch (reg) {
  648. case WM8994_AIF2DACL_TO_DAC1L:
  649. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  650. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  651. break;
  652. case WM8994_AIF1DAC2L_TO_DAC1L:
  653. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  654. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  655. break;
  656. case WM8994_AIF1DAC1L_TO_DAC1L:
  657. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  658. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  659. break;
  660. default:
  661. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  662. enable = 0;
  663. break;
  664. }
  665. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  666. if (reg_r != reg) {
  667. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  668. enable = 0;
  669. }
  670. if (enable) {
  671. dev_dbg(codec->dev, "Class W enabled\n");
  672. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  673. WM8994_CP_DYN_PWR |
  674. WM8994_CP_DYN_SRC_SEL_MASK,
  675. source | WM8994_CP_DYN_PWR);
  676. wm8994->hubs.class_w = true;
  677. } else {
  678. dev_dbg(codec->dev, "Class W disabled\n");
  679. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  680. WM8994_CP_DYN_PWR, 0);
  681. wm8994->hubs.class_w = false;
  682. }
  683. }
  684. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  685. struct snd_kcontrol *kcontrol, int event)
  686. {
  687. struct snd_soc_codec *codec = w->codec;
  688. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  689. switch (event) {
  690. case SND_SOC_DAPM_PRE_PMU:
  691. if (wm8994->aif1clk_enable) {
  692. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  693. WM8994_AIF1CLK_ENA_MASK,
  694. WM8994_AIF1CLK_ENA);
  695. wm8994->aif1clk_enable = 0;
  696. }
  697. if (wm8994->aif2clk_enable) {
  698. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  699. WM8994_AIF2CLK_ENA_MASK,
  700. WM8994_AIF2CLK_ENA);
  701. wm8994->aif2clk_enable = 0;
  702. }
  703. break;
  704. }
  705. /* We may also have postponed startup of DSP, handle that. */
  706. wm8958_aif_ev(w, kcontrol, event);
  707. return 0;
  708. }
  709. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  710. struct snd_kcontrol *kcontrol, int event)
  711. {
  712. struct snd_soc_codec *codec = w->codec;
  713. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  714. switch (event) {
  715. case SND_SOC_DAPM_POST_PMD:
  716. if (wm8994->aif1clk_disable) {
  717. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  718. WM8994_AIF1CLK_ENA_MASK, 0);
  719. wm8994->aif1clk_disable = 0;
  720. }
  721. if (wm8994->aif2clk_disable) {
  722. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  723. WM8994_AIF2CLK_ENA_MASK, 0);
  724. wm8994->aif2clk_disable = 0;
  725. }
  726. break;
  727. }
  728. return 0;
  729. }
  730. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  731. struct snd_kcontrol *kcontrol, int event)
  732. {
  733. struct snd_soc_codec *codec = w->codec;
  734. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  735. switch (event) {
  736. case SND_SOC_DAPM_PRE_PMU:
  737. wm8994->aif1clk_enable = 1;
  738. break;
  739. case SND_SOC_DAPM_POST_PMD:
  740. wm8994->aif1clk_disable = 1;
  741. break;
  742. }
  743. return 0;
  744. }
  745. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  746. struct snd_kcontrol *kcontrol, int event)
  747. {
  748. struct snd_soc_codec *codec = w->codec;
  749. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  750. switch (event) {
  751. case SND_SOC_DAPM_PRE_PMU:
  752. wm8994->aif2clk_enable = 1;
  753. break;
  754. case SND_SOC_DAPM_POST_PMD:
  755. wm8994->aif2clk_disable = 1;
  756. break;
  757. }
  758. return 0;
  759. }
  760. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  761. struct snd_kcontrol *kcontrol, int event)
  762. {
  763. late_enable_ev(w, kcontrol, event);
  764. return 0;
  765. }
  766. static int micbias_ev(struct snd_soc_dapm_widget *w,
  767. struct snd_kcontrol *kcontrol, int event)
  768. {
  769. late_enable_ev(w, kcontrol, event);
  770. return 0;
  771. }
  772. static int dac_ev(struct snd_soc_dapm_widget *w,
  773. struct snd_kcontrol *kcontrol, int event)
  774. {
  775. struct snd_soc_codec *codec = w->codec;
  776. unsigned int mask = 1 << w->shift;
  777. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  778. mask, mask);
  779. return 0;
  780. }
  781. static const char *hp_mux_text[] = {
  782. "Mixer",
  783. "DAC",
  784. };
  785. #define WM8994_HP_ENUM(xname, xenum) \
  786. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  787. .info = snd_soc_info_enum_double, \
  788. .get = snd_soc_dapm_get_enum_double, \
  789. .put = wm8994_put_hp_enum, \
  790. .private_value = (unsigned long)&xenum }
  791. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  792. struct snd_ctl_elem_value *ucontrol)
  793. {
  794. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  795. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  796. struct snd_soc_codec *codec = w->codec;
  797. int ret;
  798. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  799. wm8994_update_class_w(codec);
  800. return ret;
  801. }
  802. static const struct soc_enum hpl_enum =
  803. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  804. static const struct snd_kcontrol_new hpl_mux =
  805. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  806. static const struct soc_enum hpr_enum =
  807. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  808. static const struct snd_kcontrol_new hpr_mux =
  809. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  810. static const char *adc_mux_text[] = {
  811. "ADC",
  812. "DMIC",
  813. };
  814. static const struct soc_enum adc_enum =
  815. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  816. static const struct snd_kcontrol_new adcl_mux =
  817. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  818. static const struct snd_kcontrol_new adcr_mux =
  819. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  820. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  821. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  822. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  823. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  824. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  825. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  826. };
  827. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  828. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  829. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  830. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  831. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  832. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  833. };
  834. /* Debugging; dump chip status after DAPM transitions */
  835. static int post_ev(struct snd_soc_dapm_widget *w,
  836. struct snd_kcontrol *kcontrol, int event)
  837. {
  838. struct snd_soc_codec *codec = w->codec;
  839. dev_dbg(codec->dev, "SRC status: %x\n",
  840. snd_soc_read(codec,
  841. WM8994_RATE_STATUS));
  842. return 0;
  843. }
  844. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  845. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  846. 1, 1, 0),
  847. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  848. 0, 1, 0),
  849. };
  850. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  851. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  852. 1, 1, 0),
  853. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  854. 0, 1, 0),
  855. };
  856. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  857. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  858. 1, 1, 0),
  859. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  860. 0, 1, 0),
  861. };
  862. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  863. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  864. 1, 1, 0),
  865. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  866. 0, 1, 0),
  867. };
  868. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  869. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  870. 5, 1, 0),
  871. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  872. 4, 1, 0),
  873. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  874. 2, 1, 0),
  875. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  876. 1, 1, 0),
  877. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  878. 0, 1, 0),
  879. };
  880. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  881. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  882. 5, 1, 0),
  883. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  884. 4, 1, 0),
  885. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  886. 2, 1, 0),
  887. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  888. 1, 1, 0),
  889. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  890. 0, 1, 0),
  891. };
  892. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  893. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  894. .info = snd_soc_info_volsw, \
  895. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  896. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  897. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  898. struct snd_ctl_elem_value *ucontrol)
  899. {
  900. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  901. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  902. struct snd_soc_codec *codec = w->codec;
  903. int ret;
  904. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  905. wm8994_update_class_w(codec);
  906. return ret;
  907. }
  908. static const struct snd_kcontrol_new dac1l_mix[] = {
  909. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  910. 5, 1, 0),
  911. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  912. 4, 1, 0),
  913. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  914. 2, 1, 0),
  915. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  916. 1, 1, 0),
  917. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  918. 0, 1, 0),
  919. };
  920. static const struct snd_kcontrol_new dac1r_mix[] = {
  921. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  922. 5, 1, 0),
  923. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  924. 4, 1, 0),
  925. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  926. 2, 1, 0),
  927. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  928. 1, 1, 0),
  929. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  930. 0, 1, 0),
  931. };
  932. static const char *sidetone_text[] = {
  933. "ADC/DMIC1", "DMIC2",
  934. };
  935. static const struct soc_enum sidetone1_enum =
  936. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  937. static const struct snd_kcontrol_new sidetone1_mux =
  938. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  939. static const struct soc_enum sidetone2_enum =
  940. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  941. static const struct snd_kcontrol_new sidetone2_mux =
  942. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  943. static const char *aif1dac_text[] = {
  944. "AIF1DACDAT", "AIF3DACDAT",
  945. };
  946. static const struct soc_enum aif1dac_enum =
  947. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  948. static const struct snd_kcontrol_new aif1dac_mux =
  949. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  950. static const char *aif2dac_text[] = {
  951. "AIF2DACDAT", "AIF3DACDAT",
  952. };
  953. static const struct soc_enum aif2dac_enum =
  954. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  955. static const struct snd_kcontrol_new aif2dac_mux =
  956. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  957. static const char *aif2adc_text[] = {
  958. "AIF2ADCDAT", "AIF3DACDAT",
  959. };
  960. static const struct soc_enum aif2adc_enum =
  961. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  962. static const struct snd_kcontrol_new aif2adc_mux =
  963. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  964. static const char *aif3adc_text[] = {
  965. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  966. };
  967. static const struct soc_enum wm8994_aif3adc_enum =
  968. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  969. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  970. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  971. static const struct soc_enum wm8958_aif3adc_enum =
  972. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  973. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  974. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  975. static const char *mono_pcm_out_text[] = {
  976. "None", "AIF2ADCL", "AIF2ADCR",
  977. };
  978. static const struct soc_enum mono_pcm_out_enum =
  979. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  980. static const struct snd_kcontrol_new mono_pcm_out_mux =
  981. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  982. static const char *aif2dac_src_text[] = {
  983. "AIF2", "AIF3",
  984. };
  985. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  986. static const struct soc_enum aif2dacl_src_enum =
  987. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  988. static const struct snd_kcontrol_new aif2dacl_src_mux =
  989. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  990. static const struct soc_enum aif2dacr_src_enum =
  991. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  992. static const struct snd_kcontrol_new aif2dacr_src_mux =
  993. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  994. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  995. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  996. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  997. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  998. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  999. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1000. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1001. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1002. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1003. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1004. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1005. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1006. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1007. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1008. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1009. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1010. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1011. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1012. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1013. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1014. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1015. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1016. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1017. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1018. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1019. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1020. };
  1021. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1022. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1023. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1024. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1025. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1026. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1027. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1028. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1029. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1030. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1031. };
  1032. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1033. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1034. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1035. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1036. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1037. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1038. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1039. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1040. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1041. };
  1042. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1043. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1044. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1045. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1046. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1047. };
  1048. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1049. SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1050. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1051. SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1052. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1053. };
  1054. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1055. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1056. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1057. };
  1058. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1059. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1060. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1061. SND_SOC_DAPM_INPUT("Clock"),
  1062. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1063. SND_SOC_DAPM_PRE_PMU),
  1064. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1065. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1066. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1067. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1068. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1069. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1070. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1071. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1072. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1073. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1074. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1075. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1076. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1077. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1078. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1079. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1080. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1081. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1082. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1083. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1084. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1085. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1086. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1087. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1088. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1089. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1090. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1091. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1092. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1093. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1094. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1095. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1096. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1097. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1098. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1099. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1100. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1101. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1102. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1103. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1104. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1105. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1106. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1107. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1108. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1109. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1110. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1111. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1112. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1113. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1114. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1115. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1116. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1117. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1118. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1119. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1120. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1121. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1122. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1123. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1124. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1125. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1126. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1127. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1128. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1129. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1130. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1131. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1132. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1133. /* Power is done with the muxes since the ADC power also controls the
  1134. * downsampling chain, the chip will automatically manage the analogue
  1135. * specific portions.
  1136. */
  1137. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1138. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1139. SND_SOC_DAPM_POST("Debug log", post_ev),
  1140. };
  1141. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1142. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1143. };
  1144. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1145. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1146. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1147. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1148. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1149. };
  1150. static const struct snd_soc_dapm_route intercon[] = {
  1151. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1152. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1153. { "DSP1CLK", NULL, "CLK_SYS" },
  1154. { "DSP2CLK", NULL, "CLK_SYS" },
  1155. { "DSPINTCLK", NULL, "CLK_SYS" },
  1156. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1157. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1158. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1159. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1160. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1161. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1162. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1163. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1164. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1165. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1166. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1167. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1168. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1169. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1170. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1171. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1172. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1173. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1174. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1175. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1176. { "AIF2ADCL", NULL, "AIF2CLK" },
  1177. { "AIF2ADCL", NULL, "DSP2CLK" },
  1178. { "AIF2ADCR", NULL, "AIF2CLK" },
  1179. { "AIF2ADCR", NULL, "DSP2CLK" },
  1180. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1181. { "AIF2DACL", NULL, "AIF2CLK" },
  1182. { "AIF2DACL", NULL, "DSP2CLK" },
  1183. { "AIF2DACR", NULL, "AIF2CLK" },
  1184. { "AIF2DACR", NULL, "DSP2CLK" },
  1185. { "AIF2DACR", NULL, "DSPINTCLK" },
  1186. { "DMIC1L", NULL, "DMIC1DAT" },
  1187. { "DMIC1L", NULL, "CLK_SYS" },
  1188. { "DMIC1R", NULL, "DMIC1DAT" },
  1189. { "DMIC1R", NULL, "CLK_SYS" },
  1190. { "DMIC2L", NULL, "DMIC2DAT" },
  1191. { "DMIC2L", NULL, "CLK_SYS" },
  1192. { "DMIC2R", NULL, "DMIC2DAT" },
  1193. { "DMIC2R", NULL, "CLK_SYS" },
  1194. { "ADCL", NULL, "AIF1CLK" },
  1195. { "ADCL", NULL, "DSP1CLK" },
  1196. { "ADCL", NULL, "DSPINTCLK" },
  1197. { "ADCR", NULL, "AIF1CLK" },
  1198. { "ADCR", NULL, "DSP1CLK" },
  1199. { "ADCR", NULL, "DSPINTCLK" },
  1200. { "ADCL Mux", "ADC", "ADCL" },
  1201. { "ADCL Mux", "DMIC", "DMIC1L" },
  1202. { "ADCR Mux", "ADC", "ADCR" },
  1203. { "ADCR Mux", "DMIC", "DMIC1R" },
  1204. { "DAC1L", NULL, "AIF1CLK" },
  1205. { "DAC1L", NULL, "DSP1CLK" },
  1206. { "DAC1L", NULL, "DSPINTCLK" },
  1207. { "DAC1R", NULL, "AIF1CLK" },
  1208. { "DAC1R", NULL, "DSP1CLK" },
  1209. { "DAC1R", NULL, "DSPINTCLK" },
  1210. { "DAC2L", NULL, "AIF2CLK" },
  1211. { "DAC2L", NULL, "DSP2CLK" },
  1212. { "DAC2L", NULL, "DSPINTCLK" },
  1213. { "DAC2R", NULL, "AIF2DACR" },
  1214. { "DAC2R", NULL, "AIF2CLK" },
  1215. { "DAC2R", NULL, "DSP2CLK" },
  1216. { "DAC2R", NULL, "DSPINTCLK" },
  1217. { "TOCLK", NULL, "CLK_SYS" },
  1218. /* AIF1 outputs */
  1219. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1220. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1221. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1222. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1223. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1224. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1225. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1226. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1227. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1228. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1229. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1230. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1231. /* Pin level routing for AIF3 */
  1232. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1233. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1234. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1235. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1236. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1237. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1238. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1239. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1240. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1241. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1242. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1243. /* DAC1 inputs */
  1244. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1245. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1246. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1247. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1248. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1249. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1250. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1251. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1252. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1253. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1254. /* DAC2/AIF2 outputs */
  1255. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1256. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1257. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1258. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1259. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1260. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1261. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1262. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1263. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1264. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1265. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1266. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1267. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1268. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1269. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1270. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1271. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1272. /* AIF3 output */
  1273. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1274. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1275. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1276. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1277. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1278. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1279. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1280. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1281. /* Sidetone */
  1282. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1283. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1284. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1285. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1286. /* Output stages */
  1287. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1288. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1289. { "SPKL", "DAC1 Switch", "DAC1L" },
  1290. { "SPKL", "DAC2 Switch", "DAC2L" },
  1291. { "SPKR", "DAC1 Switch", "DAC1R" },
  1292. { "SPKR", "DAC2 Switch", "DAC2R" },
  1293. { "Left Headphone Mux", "DAC", "DAC1L" },
  1294. { "Right Headphone Mux", "DAC", "DAC1R" },
  1295. };
  1296. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1297. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1298. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1299. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1300. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1301. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1302. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1303. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1304. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1305. };
  1306. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1307. { "DAC1L", NULL, "DAC1L Mixer" },
  1308. { "DAC1R", NULL, "DAC1R Mixer" },
  1309. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1310. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1311. };
  1312. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1313. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1314. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1315. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1316. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1317. { "MICBIAS1", NULL, "CLK_SYS" },
  1318. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1319. { "MICBIAS2", NULL, "CLK_SYS" },
  1320. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1321. };
  1322. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1323. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1324. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1325. { "MICBIAS1", NULL, "VMID" },
  1326. { "MICBIAS2", NULL, "VMID" },
  1327. };
  1328. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1329. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1330. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1331. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1332. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1333. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1334. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1335. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1336. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1337. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1338. };
  1339. /* The size in bits of the FLL divide multiplied by 10
  1340. * to allow rounding later */
  1341. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1342. struct fll_div {
  1343. u16 outdiv;
  1344. u16 n;
  1345. u16 k;
  1346. u16 clk_ref_div;
  1347. u16 fll_fratio;
  1348. };
  1349. static int wm8994_get_fll_config(struct fll_div *fll,
  1350. int freq_in, int freq_out)
  1351. {
  1352. u64 Kpart;
  1353. unsigned int K, Ndiv, Nmod;
  1354. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1355. /* Scale the input frequency down to <= 13.5MHz */
  1356. fll->clk_ref_div = 0;
  1357. while (freq_in > 13500000) {
  1358. fll->clk_ref_div++;
  1359. freq_in /= 2;
  1360. if (fll->clk_ref_div > 3)
  1361. return -EINVAL;
  1362. }
  1363. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1364. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1365. fll->outdiv = 3;
  1366. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1367. fll->outdiv++;
  1368. if (fll->outdiv > 63)
  1369. return -EINVAL;
  1370. }
  1371. freq_out *= fll->outdiv + 1;
  1372. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1373. if (freq_in > 1000000) {
  1374. fll->fll_fratio = 0;
  1375. } else if (freq_in > 256000) {
  1376. fll->fll_fratio = 1;
  1377. freq_in *= 2;
  1378. } else if (freq_in > 128000) {
  1379. fll->fll_fratio = 2;
  1380. freq_in *= 4;
  1381. } else if (freq_in > 64000) {
  1382. fll->fll_fratio = 3;
  1383. freq_in *= 8;
  1384. } else {
  1385. fll->fll_fratio = 4;
  1386. freq_in *= 16;
  1387. }
  1388. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1389. /* Now, calculate N.K */
  1390. Ndiv = freq_out / freq_in;
  1391. fll->n = Ndiv;
  1392. Nmod = freq_out % freq_in;
  1393. pr_debug("Nmod=%d\n", Nmod);
  1394. /* Calculate fractional part - scale up so we can round. */
  1395. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1396. do_div(Kpart, freq_in);
  1397. K = Kpart & 0xFFFFFFFF;
  1398. if ((K % 10) >= 5)
  1399. K += 5;
  1400. /* Move down to proper range now rounding is done */
  1401. fll->k = K / 10;
  1402. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1403. return 0;
  1404. }
  1405. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1406. unsigned int freq_in, unsigned int freq_out)
  1407. {
  1408. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1409. struct wm8994 *control = codec->control_data;
  1410. int reg_offset, ret;
  1411. struct fll_div fll;
  1412. u16 reg, aif1, aif2;
  1413. unsigned long timeout;
  1414. bool was_enabled;
  1415. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1416. & WM8994_AIF1CLK_ENA;
  1417. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1418. & WM8994_AIF2CLK_ENA;
  1419. switch (id) {
  1420. case WM8994_FLL1:
  1421. reg_offset = 0;
  1422. id = 0;
  1423. break;
  1424. case WM8994_FLL2:
  1425. reg_offset = 0x20;
  1426. id = 1;
  1427. break;
  1428. default:
  1429. return -EINVAL;
  1430. }
  1431. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1432. was_enabled = reg & WM8994_FLL1_ENA;
  1433. switch (src) {
  1434. case 0:
  1435. /* Allow no source specification when stopping */
  1436. if (freq_out)
  1437. return -EINVAL;
  1438. src = wm8994->fll[id].src;
  1439. break;
  1440. case WM8994_FLL_SRC_MCLK1:
  1441. case WM8994_FLL_SRC_MCLK2:
  1442. case WM8994_FLL_SRC_LRCLK:
  1443. case WM8994_FLL_SRC_BCLK:
  1444. break;
  1445. default:
  1446. return -EINVAL;
  1447. }
  1448. /* Are we changing anything? */
  1449. if (wm8994->fll[id].src == src &&
  1450. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1451. return 0;
  1452. /* If we're stopping the FLL redo the old config - no
  1453. * registers will actually be written but we avoid GCC flow
  1454. * analysis bugs spewing warnings.
  1455. */
  1456. if (freq_out)
  1457. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1458. else
  1459. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1460. wm8994->fll[id].out);
  1461. if (ret < 0)
  1462. return ret;
  1463. /* Gate the AIF clocks while we reclock */
  1464. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1465. WM8994_AIF1CLK_ENA, 0);
  1466. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1467. WM8994_AIF2CLK_ENA, 0);
  1468. /* We always need to disable the FLL while reconfiguring */
  1469. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1470. WM8994_FLL1_ENA, 0);
  1471. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1472. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1473. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1474. WM8994_FLL1_OUTDIV_MASK |
  1475. WM8994_FLL1_FRATIO_MASK, reg);
  1476. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1477. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1478. WM8994_FLL1_N_MASK,
  1479. fll.n << WM8994_FLL1_N_SHIFT);
  1480. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1481. WM8994_FLL1_REFCLK_DIV_MASK |
  1482. WM8994_FLL1_REFCLK_SRC_MASK,
  1483. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1484. (src - 1));
  1485. /* Clear any pending completion from a previous failure */
  1486. try_wait_for_completion(&wm8994->fll_locked[id]);
  1487. /* Enable (with fractional mode if required) */
  1488. if (freq_out) {
  1489. /* Enable VMID if we need it */
  1490. if (!was_enabled) {
  1491. switch (control->type) {
  1492. case WM8994:
  1493. vmid_reference(codec);
  1494. break;
  1495. case WM8958:
  1496. if (wm8994->revision < 1)
  1497. vmid_reference(codec);
  1498. break;
  1499. default:
  1500. break;
  1501. }
  1502. }
  1503. if (fll.k)
  1504. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1505. else
  1506. reg = WM8994_FLL1_ENA;
  1507. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1508. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1509. reg);
  1510. if (wm8994->fll_locked_irq) {
  1511. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1512. msecs_to_jiffies(10));
  1513. if (timeout == 0)
  1514. dev_warn(codec->dev,
  1515. "Timed out waiting for FLL lock\n");
  1516. } else {
  1517. msleep(5);
  1518. }
  1519. } else {
  1520. if (was_enabled) {
  1521. switch (control->type) {
  1522. case WM8994:
  1523. vmid_dereference(codec);
  1524. break;
  1525. case WM8958:
  1526. if (wm8994->revision < 1)
  1527. vmid_dereference(codec);
  1528. break;
  1529. default:
  1530. break;
  1531. }
  1532. }
  1533. }
  1534. wm8994->fll[id].in = freq_in;
  1535. wm8994->fll[id].out = freq_out;
  1536. wm8994->fll[id].src = src;
  1537. /* Enable any gated AIF clocks */
  1538. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1539. WM8994_AIF1CLK_ENA, aif1);
  1540. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1541. WM8994_AIF2CLK_ENA, aif2);
  1542. configure_clock(codec);
  1543. return 0;
  1544. }
  1545. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1546. {
  1547. struct completion *completion = data;
  1548. complete(completion);
  1549. return IRQ_HANDLED;
  1550. }
  1551. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1552. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1553. unsigned int freq_in, unsigned int freq_out)
  1554. {
  1555. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1556. }
  1557. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1558. int clk_id, unsigned int freq, int dir)
  1559. {
  1560. struct snd_soc_codec *codec = dai->codec;
  1561. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1562. int i;
  1563. switch (dai->id) {
  1564. case 1:
  1565. case 2:
  1566. break;
  1567. default:
  1568. /* AIF3 shares clocking with AIF1/2 */
  1569. return -EINVAL;
  1570. }
  1571. switch (clk_id) {
  1572. case WM8994_SYSCLK_MCLK1:
  1573. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1574. wm8994->mclk[0] = freq;
  1575. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1576. dai->id, freq);
  1577. break;
  1578. case WM8994_SYSCLK_MCLK2:
  1579. /* TODO: Set GPIO AF */
  1580. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1581. wm8994->mclk[1] = freq;
  1582. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1583. dai->id, freq);
  1584. break;
  1585. case WM8994_SYSCLK_FLL1:
  1586. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1587. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1588. break;
  1589. case WM8994_SYSCLK_FLL2:
  1590. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1591. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1592. break;
  1593. case WM8994_SYSCLK_OPCLK:
  1594. /* Special case - a division (times 10) is given and
  1595. * no effect on main clocking.
  1596. */
  1597. if (freq) {
  1598. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1599. if (opclk_divs[i] == freq)
  1600. break;
  1601. if (i == ARRAY_SIZE(opclk_divs))
  1602. return -EINVAL;
  1603. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1604. WM8994_OPCLK_DIV_MASK, i);
  1605. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1606. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1607. } else {
  1608. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1609. WM8994_OPCLK_ENA, 0);
  1610. }
  1611. default:
  1612. return -EINVAL;
  1613. }
  1614. configure_clock(codec);
  1615. return 0;
  1616. }
  1617. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1618. enum snd_soc_bias_level level)
  1619. {
  1620. struct wm8994 *control = codec->control_data;
  1621. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1622. switch (level) {
  1623. case SND_SOC_BIAS_ON:
  1624. break;
  1625. case SND_SOC_BIAS_PREPARE:
  1626. break;
  1627. case SND_SOC_BIAS_STANDBY:
  1628. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1629. pm_runtime_get_sync(codec->dev);
  1630. switch (control->type) {
  1631. case WM8994:
  1632. if (wm8994->revision < 4) {
  1633. /* Tweak DC servo and DSP
  1634. * configuration for improved
  1635. * performance. */
  1636. snd_soc_write(codec, 0x102, 0x3);
  1637. snd_soc_write(codec, 0x56, 0x3);
  1638. snd_soc_write(codec, 0x817, 0);
  1639. snd_soc_write(codec, 0x102, 0);
  1640. }
  1641. break;
  1642. case WM8958:
  1643. if (wm8994->revision == 0) {
  1644. /* Optimise performance for rev A */
  1645. snd_soc_write(codec, 0x102, 0x3);
  1646. snd_soc_write(codec, 0xcb, 0x81);
  1647. snd_soc_write(codec, 0x817, 0);
  1648. snd_soc_write(codec, 0x102, 0);
  1649. snd_soc_update_bits(codec,
  1650. WM8958_CHARGE_PUMP_2,
  1651. WM8958_CP_DISCH,
  1652. WM8958_CP_DISCH);
  1653. }
  1654. break;
  1655. }
  1656. /* Discharge LINEOUT1 & 2 */
  1657. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1658. WM8994_LINEOUT1_DISCH |
  1659. WM8994_LINEOUT2_DISCH,
  1660. WM8994_LINEOUT1_DISCH |
  1661. WM8994_LINEOUT2_DISCH);
  1662. }
  1663. break;
  1664. case SND_SOC_BIAS_OFF:
  1665. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1666. wm8994->cur_fw = NULL;
  1667. pm_runtime_put(codec->dev);
  1668. }
  1669. break;
  1670. }
  1671. codec->dapm.bias_level = level;
  1672. return 0;
  1673. }
  1674. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1675. {
  1676. struct snd_soc_codec *codec = dai->codec;
  1677. struct wm8994 *control = codec->control_data;
  1678. int ms_reg;
  1679. int aif1_reg;
  1680. int ms = 0;
  1681. int aif1 = 0;
  1682. switch (dai->id) {
  1683. case 1:
  1684. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1685. aif1_reg = WM8994_AIF1_CONTROL_1;
  1686. break;
  1687. case 2:
  1688. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1689. aif1_reg = WM8994_AIF2_CONTROL_1;
  1690. break;
  1691. default:
  1692. return -EINVAL;
  1693. }
  1694. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1695. case SND_SOC_DAIFMT_CBS_CFS:
  1696. break;
  1697. case SND_SOC_DAIFMT_CBM_CFM:
  1698. ms = WM8994_AIF1_MSTR;
  1699. break;
  1700. default:
  1701. return -EINVAL;
  1702. }
  1703. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1704. case SND_SOC_DAIFMT_DSP_B:
  1705. aif1 |= WM8994_AIF1_LRCLK_INV;
  1706. case SND_SOC_DAIFMT_DSP_A:
  1707. aif1 |= 0x18;
  1708. break;
  1709. case SND_SOC_DAIFMT_I2S:
  1710. aif1 |= 0x10;
  1711. break;
  1712. case SND_SOC_DAIFMT_RIGHT_J:
  1713. break;
  1714. case SND_SOC_DAIFMT_LEFT_J:
  1715. aif1 |= 0x8;
  1716. break;
  1717. default:
  1718. return -EINVAL;
  1719. }
  1720. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1721. case SND_SOC_DAIFMT_DSP_A:
  1722. case SND_SOC_DAIFMT_DSP_B:
  1723. /* frame inversion not valid for DSP modes */
  1724. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1725. case SND_SOC_DAIFMT_NB_NF:
  1726. break;
  1727. case SND_SOC_DAIFMT_IB_NF:
  1728. aif1 |= WM8994_AIF1_BCLK_INV;
  1729. break;
  1730. default:
  1731. return -EINVAL;
  1732. }
  1733. break;
  1734. case SND_SOC_DAIFMT_I2S:
  1735. case SND_SOC_DAIFMT_RIGHT_J:
  1736. case SND_SOC_DAIFMT_LEFT_J:
  1737. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1738. case SND_SOC_DAIFMT_NB_NF:
  1739. break;
  1740. case SND_SOC_DAIFMT_IB_IF:
  1741. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1742. break;
  1743. case SND_SOC_DAIFMT_IB_NF:
  1744. aif1 |= WM8994_AIF1_BCLK_INV;
  1745. break;
  1746. case SND_SOC_DAIFMT_NB_IF:
  1747. aif1 |= WM8994_AIF1_LRCLK_INV;
  1748. break;
  1749. default:
  1750. return -EINVAL;
  1751. }
  1752. break;
  1753. default:
  1754. return -EINVAL;
  1755. }
  1756. /* The AIF2 format configuration needs to be mirrored to AIF3
  1757. * on WM8958 if it's in use so just do it all the time. */
  1758. if (control->type == WM8958 && dai->id == 2)
  1759. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1760. WM8994_AIF1_LRCLK_INV |
  1761. WM8958_AIF3_FMT_MASK, aif1);
  1762. snd_soc_update_bits(codec, aif1_reg,
  1763. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1764. WM8994_AIF1_FMT_MASK,
  1765. aif1);
  1766. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1767. ms);
  1768. return 0;
  1769. }
  1770. static struct {
  1771. int val, rate;
  1772. } srs[] = {
  1773. { 0, 8000 },
  1774. { 1, 11025 },
  1775. { 2, 12000 },
  1776. { 3, 16000 },
  1777. { 4, 22050 },
  1778. { 5, 24000 },
  1779. { 6, 32000 },
  1780. { 7, 44100 },
  1781. { 8, 48000 },
  1782. { 9, 88200 },
  1783. { 10, 96000 },
  1784. };
  1785. static int fs_ratios[] = {
  1786. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1787. };
  1788. static int bclk_divs[] = {
  1789. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1790. 640, 880, 960, 1280, 1760, 1920
  1791. };
  1792. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1793. struct snd_pcm_hw_params *params,
  1794. struct snd_soc_dai *dai)
  1795. {
  1796. struct snd_soc_codec *codec = dai->codec;
  1797. struct wm8994 *control = codec->control_data;
  1798. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1799. int aif1_reg;
  1800. int aif2_reg;
  1801. int bclk_reg;
  1802. int lrclk_reg;
  1803. int rate_reg;
  1804. int aif1 = 0;
  1805. int aif2 = 0;
  1806. int bclk = 0;
  1807. int lrclk = 0;
  1808. int rate_val = 0;
  1809. int id = dai->id - 1;
  1810. int i, cur_val, best_val, bclk_rate, best;
  1811. switch (dai->id) {
  1812. case 1:
  1813. aif1_reg = WM8994_AIF1_CONTROL_1;
  1814. aif2_reg = WM8994_AIF1_CONTROL_2;
  1815. bclk_reg = WM8994_AIF1_BCLK;
  1816. rate_reg = WM8994_AIF1_RATE;
  1817. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1818. wm8994->lrclk_shared[0]) {
  1819. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1820. } else {
  1821. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1822. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1823. }
  1824. break;
  1825. case 2:
  1826. aif1_reg = WM8994_AIF2_CONTROL_1;
  1827. aif2_reg = WM8994_AIF2_CONTROL_2;
  1828. bclk_reg = WM8994_AIF2_BCLK;
  1829. rate_reg = WM8994_AIF2_RATE;
  1830. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1831. wm8994->lrclk_shared[1]) {
  1832. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1833. } else {
  1834. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1835. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1836. }
  1837. break;
  1838. case 3:
  1839. switch (control->type) {
  1840. case WM8958:
  1841. aif1_reg = WM8958_AIF3_CONTROL_1;
  1842. break;
  1843. default:
  1844. return 0;
  1845. }
  1846. default:
  1847. return -EINVAL;
  1848. }
  1849. bclk_rate = params_rate(params) * 2;
  1850. switch (params_format(params)) {
  1851. case SNDRV_PCM_FORMAT_S16_LE:
  1852. bclk_rate *= 16;
  1853. break;
  1854. case SNDRV_PCM_FORMAT_S20_3LE:
  1855. bclk_rate *= 20;
  1856. aif1 |= 0x20;
  1857. break;
  1858. case SNDRV_PCM_FORMAT_S24_LE:
  1859. bclk_rate *= 24;
  1860. aif1 |= 0x40;
  1861. break;
  1862. case SNDRV_PCM_FORMAT_S32_LE:
  1863. bclk_rate *= 32;
  1864. aif1 |= 0x60;
  1865. break;
  1866. default:
  1867. return -EINVAL;
  1868. }
  1869. /* Try to find an appropriate sample rate; look for an exact match. */
  1870. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1871. if (srs[i].rate == params_rate(params))
  1872. break;
  1873. if (i == ARRAY_SIZE(srs))
  1874. return -EINVAL;
  1875. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1876. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1877. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1878. dai->id, wm8994->aifclk[id], bclk_rate);
  1879. if (params_channels(params) == 1 &&
  1880. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1881. aif2 |= WM8994_AIF1_MONO;
  1882. if (wm8994->aifclk[id] == 0) {
  1883. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1884. return -EINVAL;
  1885. }
  1886. /* AIFCLK/fs ratio; look for a close match in either direction */
  1887. best = 0;
  1888. best_val = abs((fs_ratios[0] * params_rate(params))
  1889. - wm8994->aifclk[id]);
  1890. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1891. cur_val = abs((fs_ratios[i] * params_rate(params))
  1892. - wm8994->aifclk[id]);
  1893. if (cur_val >= best_val)
  1894. continue;
  1895. best = i;
  1896. best_val = cur_val;
  1897. }
  1898. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1899. dai->id, fs_ratios[best]);
  1900. rate_val |= best;
  1901. /* We may not get quite the right frequency if using
  1902. * approximate clocks so look for the closest match that is
  1903. * higher than the target (we need to ensure that there enough
  1904. * BCLKs to clock out the samples).
  1905. */
  1906. best = 0;
  1907. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1908. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1909. if (cur_val < 0) /* BCLK table is sorted */
  1910. break;
  1911. best = i;
  1912. }
  1913. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1914. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1915. bclk_divs[best], bclk_rate);
  1916. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1917. lrclk = bclk_rate / params_rate(params);
  1918. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1919. lrclk, bclk_rate / lrclk);
  1920. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1921. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  1922. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1923. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1924. lrclk);
  1925. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1926. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1927. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1928. switch (dai->id) {
  1929. case 1:
  1930. wm8994->dac_rates[0] = params_rate(params);
  1931. wm8994_set_retune_mobile(codec, 0);
  1932. wm8994_set_retune_mobile(codec, 1);
  1933. break;
  1934. case 2:
  1935. wm8994->dac_rates[1] = params_rate(params);
  1936. wm8994_set_retune_mobile(codec, 2);
  1937. break;
  1938. }
  1939. }
  1940. return 0;
  1941. }
  1942. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  1943. struct snd_pcm_hw_params *params,
  1944. struct snd_soc_dai *dai)
  1945. {
  1946. struct snd_soc_codec *codec = dai->codec;
  1947. struct wm8994 *control = codec->control_data;
  1948. int aif1_reg;
  1949. int aif1 = 0;
  1950. switch (dai->id) {
  1951. case 3:
  1952. switch (control->type) {
  1953. case WM8958:
  1954. aif1_reg = WM8958_AIF3_CONTROL_1;
  1955. break;
  1956. default:
  1957. return 0;
  1958. }
  1959. default:
  1960. return 0;
  1961. }
  1962. switch (params_format(params)) {
  1963. case SNDRV_PCM_FORMAT_S16_LE:
  1964. break;
  1965. case SNDRV_PCM_FORMAT_S20_3LE:
  1966. aif1 |= 0x20;
  1967. break;
  1968. case SNDRV_PCM_FORMAT_S24_LE:
  1969. aif1 |= 0x40;
  1970. break;
  1971. case SNDRV_PCM_FORMAT_S32_LE:
  1972. aif1 |= 0x60;
  1973. break;
  1974. default:
  1975. return -EINVAL;
  1976. }
  1977. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1978. }
  1979. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  1980. struct snd_soc_dai *dai)
  1981. {
  1982. struct snd_soc_codec *codec = dai->codec;
  1983. int rate_reg = 0;
  1984. switch (dai->id) {
  1985. case 1:
  1986. rate_reg = WM8994_AIF1_RATE;
  1987. break;
  1988. case 2:
  1989. rate_reg = WM8994_AIF1_RATE;
  1990. break;
  1991. default:
  1992. break;
  1993. }
  1994. /* If the DAI is idle then configure the divider tree for the
  1995. * lowest output rate to save a little power if the clock is
  1996. * still active (eg, because it is system clock).
  1997. */
  1998. if (rate_reg && !dai->playback_active && !dai->capture_active)
  1999. snd_soc_update_bits(codec, rate_reg,
  2000. WM8994_AIF1_SR_MASK |
  2001. WM8994_AIF1CLK_RATE_MASK, 0x9);
  2002. }
  2003. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2004. {
  2005. struct snd_soc_codec *codec = codec_dai->codec;
  2006. int mute_reg;
  2007. int reg;
  2008. switch (codec_dai->id) {
  2009. case 1:
  2010. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2011. break;
  2012. case 2:
  2013. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2014. break;
  2015. default:
  2016. return -EINVAL;
  2017. }
  2018. if (mute)
  2019. reg = WM8994_AIF1DAC1_MUTE;
  2020. else
  2021. reg = 0;
  2022. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2023. return 0;
  2024. }
  2025. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2026. {
  2027. struct snd_soc_codec *codec = codec_dai->codec;
  2028. int reg, val, mask;
  2029. switch (codec_dai->id) {
  2030. case 1:
  2031. reg = WM8994_AIF1_MASTER_SLAVE;
  2032. mask = WM8994_AIF1_TRI;
  2033. break;
  2034. case 2:
  2035. reg = WM8994_AIF2_MASTER_SLAVE;
  2036. mask = WM8994_AIF2_TRI;
  2037. break;
  2038. case 3:
  2039. reg = WM8994_POWER_MANAGEMENT_6;
  2040. mask = WM8994_AIF3_TRI;
  2041. break;
  2042. default:
  2043. return -EINVAL;
  2044. }
  2045. if (tristate)
  2046. val = mask;
  2047. else
  2048. val = 0;
  2049. return snd_soc_update_bits(codec, reg, mask, val);
  2050. }
  2051. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2052. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2053. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2054. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2055. .set_sysclk = wm8994_set_dai_sysclk,
  2056. .set_fmt = wm8994_set_dai_fmt,
  2057. .hw_params = wm8994_hw_params,
  2058. .shutdown = wm8994_aif_shutdown,
  2059. .digital_mute = wm8994_aif_mute,
  2060. .set_pll = wm8994_set_fll,
  2061. .set_tristate = wm8994_set_tristate,
  2062. };
  2063. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2064. .set_sysclk = wm8994_set_dai_sysclk,
  2065. .set_fmt = wm8994_set_dai_fmt,
  2066. .hw_params = wm8994_hw_params,
  2067. .shutdown = wm8994_aif_shutdown,
  2068. .digital_mute = wm8994_aif_mute,
  2069. .set_pll = wm8994_set_fll,
  2070. .set_tristate = wm8994_set_tristate,
  2071. };
  2072. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2073. .hw_params = wm8994_aif3_hw_params,
  2074. .set_tristate = wm8994_set_tristate,
  2075. };
  2076. static struct snd_soc_dai_driver wm8994_dai[] = {
  2077. {
  2078. .name = "wm8994-aif1",
  2079. .id = 1,
  2080. .playback = {
  2081. .stream_name = "AIF1 Playback",
  2082. .channels_min = 1,
  2083. .channels_max = 2,
  2084. .rates = WM8994_RATES,
  2085. .formats = WM8994_FORMATS,
  2086. },
  2087. .capture = {
  2088. .stream_name = "AIF1 Capture",
  2089. .channels_min = 1,
  2090. .channels_max = 2,
  2091. .rates = WM8994_RATES,
  2092. .formats = WM8994_FORMATS,
  2093. },
  2094. .ops = &wm8994_aif1_dai_ops,
  2095. },
  2096. {
  2097. .name = "wm8994-aif2",
  2098. .id = 2,
  2099. .playback = {
  2100. .stream_name = "AIF2 Playback",
  2101. .channels_min = 1,
  2102. .channels_max = 2,
  2103. .rates = WM8994_RATES,
  2104. .formats = WM8994_FORMATS,
  2105. },
  2106. .capture = {
  2107. .stream_name = "AIF2 Capture",
  2108. .channels_min = 1,
  2109. .channels_max = 2,
  2110. .rates = WM8994_RATES,
  2111. .formats = WM8994_FORMATS,
  2112. },
  2113. .ops = &wm8994_aif2_dai_ops,
  2114. },
  2115. {
  2116. .name = "wm8994-aif3",
  2117. .id = 3,
  2118. .playback = {
  2119. .stream_name = "AIF3 Playback",
  2120. .channels_min = 1,
  2121. .channels_max = 2,
  2122. .rates = WM8994_RATES,
  2123. .formats = WM8994_FORMATS,
  2124. },
  2125. .capture = {
  2126. .stream_name = "AIF3 Capture",
  2127. .channels_min = 1,
  2128. .channels_max = 2,
  2129. .rates = WM8994_RATES,
  2130. .formats = WM8994_FORMATS,
  2131. },
  2132. .ops = &wm8994_aif3_dai_ops,
  2133. }
  2134. };
  2135. #ifdef CONFIG_PM
  2136. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2137. {
  2138. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2139. struct wm8994 *control = codec->control_data;
  2140. int i, ret;
  2141. switch (control->type) {
  2142. case WM8994:
  2143. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2144. break;
  2145. case WM8958:
  2146. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2147. WM8958_MICD_ENA, 0);
  2148. break;
  2149. }
  2150. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2151. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2152. sizeof(struct wm8994_fll_config));
  2153. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2154. if (ret < 0)
  2155. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2156. i + 1, ret);
  2157. }
  2158. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2159. return 0;
  2160. }
  2161. static int wm8994_resume(struct snd_soc_codec *codec)
  2162. {
  2163. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2164. struct wm8994 *control = codec->control_data;
  2165. int i, ret;
  2166. unsigned int val, mask;
  2167. if (wm8994->revision < 4) {
  2168. /* force a HW read */
  2169. val = wm8994_reg_read(codec->control_data,
  2170. WM8994_POWER_MANAGEMENT_5);
  2171. /* modify the cache only */
  2172. codec->cache_only = 1;
  2173. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2174. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2175. val &= mask;
  2176. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2177. mask, val);
  2178. codec->cache_only = 0;
  2179. }
  2180. /* Restore the registers */
  2181. ret = snd_soc_cache_sync(codec);
  2182. if (ret != 0)
  2183. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2184. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2185. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2186. if (!wm8994->fll_suspend[i].out)
  2187. continue;
  2188. ret = _wm8994_set_fll(codec, i + 1,
  2189. wm8994->fll_suspend[i].src,
  2190. wm8994->fll_suspend[i].in,
  2191. wm8994->fll_suspend[i].out);
  2192. if (ret < 0)
  2193. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2194. i + 1, ret);
  2195. }
  2196. switch (control->type) {
  2197. case WM8994:
  2198. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2199. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2200. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2201. break;
  2202. case WM8958:
  2203. if (wm8994->jack_cb)
  2204. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2205. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2206. break;
  2207. }
  2208. return 0;
  2209. }
  2210. #else
  2211. #define wm8994_suspend NULL
  2212. #define wm8994_resume NULL
  2213. #endif
  2214. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2215. {
  2216. struct snd_soc_codec *codec = wm8994->codec;
  2217. struct wm8994_pdata *pdata = wm8994->pdata;
  2218. struct snd_kcontrol_new controls[] = {
  2219. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2220. wm8994->retune_mobile_enum,
  2221. wm8994_get_retune_mobile_enum,
  2222. wm8994_put_retune_mobile_enum),
  2223. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2224. wm8994->retune_mobile_enum,
  2225. wm8994_get_retune_mobile_enum,
  2226. wm8994_put_retune_mobile_enum),
  2227. SOC_ENUM_EXT("AIF2 EQ Mode",
  2228. wm8994->retune_mobile_enum,
  2229. wm8994_get_retune_mobile_enum,
  2230. wm8994_put_retune_mobile_enum),
  2231. };
  2232. int ret, i, j;
  2233. const char **t;
  2234. /* We need an array of texts for the enum API but the number
  2235. * of texts is likely to be less than the number of
  2236. * configurations due to the sample rate dependency of the
  2237. * configurations. */
  2238. wm8994->num_retune_mobile_texts = 0;
  2239. wm8994->retune_mobile_texts = NULL;
  2240. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2241. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2242. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2243. wm8994->retune_mobile_texts[j]) == 0)
  2244. break;
  2245. }
  2246. if (j != wm8994->num_retune_mobile_texts)
  2247. continue;
  2248. /* Expand the array... */
  2249. t = krealloc(wm8994->retune_mobile_texts,
  2250. sizeof(char *) *
  2251. (wm8994->num_retune_mobile_texts + 1),
  2252. GFP_KERNEL);
  2253. if (t == NULL)
  2254. continue;
  2255. /* ...store the new entry... */
  2256. t[wm8994->num_retune_mobile_texts] =
  2257. pdata->retune_mobile_cfgs[i].name;
  2258. /* ...and remember the new version. */
  2259. wm8994->num_retune_mobile_texts++;
  2260. wm8994->retune_mobile_texts = t;
  2261. }
  2262. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2263. wm8994->num_retune_mobile_texts);
  2264. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2265. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2266. ret = snd_soc_add_controls(wm8994->codec, controls,
  2267. ARRAY_SIZE(controls));
  2268. if (ret != 0)
  2269. dev_err(wm8994->codec->dev,
  2270. "Failed to add ReTune Mobile controls: %d\n", ret);
  2271. }
  2272. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2273. {
  2274. struct snd_soc_codec *codec = wm8994->codec;
  2275. struct wm8994_pdata *pdata = wm8994->pdata;
  2276. int ret, i;
  2277. if (!pdata)
  2278. return;
  2279. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2280. pdata->lineout2_diff,
  2281. pdata->lineout1fb,
  2282. pdata->lineout2fb,
  2283. pdata->jd_scthr,
  2284. pdata->jd_thr,
  2285. pdata->micbias1_lvl,
  2286. pdata->micbias2_lvl);
  2287. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2288. if (pdata->num_drc_cfgs) {
  2289. struct snd_kcontrol_new controls[] = {
  2290. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2291. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2292. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2293. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2294. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2295. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2296. };
  2297. /* We need an array of texts for the enum API */
  2298. wm8994->drc_texts = kmalloc(sizeof(char *)
  2299. * pdata->num_drc_cfgs, GFP_KERNEL);
  2300. if (!wm8994->drc_texts) {
  2301. dev_err(wm8994->codec->dev,
  2302. "Failed to allocate %d DRC config texts\n",
  2303. pdata->num_drc_cfgs);
  2304. return;
  2305. }
  2306. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2307. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2308. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2309. wm8994->drc_enum.texts = wm8994->drc_texts;
  2310. ret = snd_soc_add_controls(wm8994->codec, controls,
  2311. ARRAY_SIZE(controls));
  2312. if (ret != 0)
  2313. dev_err(wm8994->codec->dev,
  2314. "Failed to add DRC mode controls: %d\n", ret);
  2315. for (i = 0; i < WM8994_NUM_DRC; i++)
  2316. wm8994_set_drc(codec, i);
  2317. }
  2318. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2319. pdata->num_retune_mobile_cfgs);
  2320. if (pdata->num_retune_mobile_cfgs)
  2321. wm8994_handle_retune_mobile_pdata(wm8994);
  2322. else
  2323. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2324. ARRAY_SIZE(wm8994_eq_controls));
  2325. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2326. if (pdata->micbias[i]) {
  2327. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2328. pdata->micbias[i] & 0xffff);
  2329. }
  2330. }
  2331. }
  2332. /**
  2333. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2334. *
  2335. * @codec: WM8994 codec
  2336. * @jack: jack to report detection events on
  2337. * @micbias: microphone bias to detect on
  2338. * @det: value to report for presence detection
  2339. * @shrt: value to report for short detection
  2340. *
  2341. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2342. * being used to bring out signals to the processor then only platform
  2343. * data configuration is needed for WM8994 and processor GPIOs should
  2344. * be configured using snd_soc_jack_add_gpios() instead.
  2345. *
  2346. * Configuration of detection levels is available via the micbias1_lvl
  2347. * and micbias2_lvl platform data members.
  2348. */
  2349. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2350. int micbias, int det, int shrt)
  2351. {
  2352. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2353. struct wm8994_micdet *micdet;
  2354. struct wm8994 *control = codec->control_data;
  2355. int reg;
  2356. if (control->type != WM8994)
  2357. return -EINVAL;
  2358. switch (micbias) {
  2359. case 1:
  2360. micdet = &wm8994->micdet[0];
  2361. break;
  2362. case 2:
  2363. micdet = &wm8994->micdet[1];
  2364. break;
  2365. default:
  2366. return -EINVAL;
  2367. }
  2368. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2369. micbias, det, shrt);
  2370. /* Store the configuration */
  2371. micdet->jack = jack;
  2372. micdet->det = det;
  2373. micdet->shrt = shrt;
  2374. /* If either of the jacks is set up then enable detection */
  2375. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2376. reg = WM8994_MICD_ENA;
  2377. else
  2378. reg = 0;
  2379. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2380. return 0;
  2381. }
  2382. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2383. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2384. {
  2385. struct wm8994_priv *priv = data;
  2386. struct snd_soc_codec *codec = priv->codec;
  2387. int reg;
  2388. int report;
  2389. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2390. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2391. #endif
  2392. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2393. if (reg < 0) {
  2394. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2395. reg);
  2396. return IRQ_HANDLED;
  2397. }
  2398. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2399. report = 0;
  2400. if (reg & WM8994_MIC1_DET_STS)
  2401. report |= priv->micdet[0].det;
  2402. if (reg & WM8994_MIC1_SHRT_STS)
  2403. report |= priv->micdet[0].shrt;
  2404. snd_soc_jack_report(priv->micdet[0].jack, report,
  2405. priv->micdet[0].det | priv->micdet[0].shrt);
  2406. report = 0;
  2407. if (reg & WM8994_MIC2_DET_STS)
  2408. report |= priv->micdet[1].det;
  2409. if (reg & WM8994_MIC2_SHRT_STS)
  2410. report |= priv->micdet[1].shrt;
  2411. snd_soc_jack_report(priv->micdet[1].jack, report,
  2412. priv->micdet[1].det | priv->micdet[1].shrt);
  2413. return IRQ_HANDLED;
  2414. }
  2415. /* Default microphone detection handler for WM8958 - the user can
  2416. * override this if they wish.
  2417. */
  2418. static void wm8958_default_micdet(u16 status, void *data)
  2419. {
  2420. struct snd_soc_codec *codec = data;
  2421. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2422. int report = 0;
  2423. /* If nothing present then clear our statuses */
  2424. if (!(status & WM8958_MICD_STS))
  2425. goto done;
  2426. report = SND_JACK_MICROPHONE;
  2427. /* Everything else is buttons; just assign slots */
  2428. if (status & 0x1c)
  2429. report |= SND_JACK_BTN_0;
  2430. done:
  2431. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2432. SND_JACK_BTN_0 | SND_JACK_MICROPHONE);
  2433. }
  2434. /**
  2435. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2436. *
  2437. * @codec: WM8958 codec
  2438. * @jack: jack to report detection events on
  2439. *
  2440. * Enable microphone detection functionality for the WM8958. By
  2441. * default simple detection which supports the detection of up to 6
  2442. * buttons plus video and microphone functionality is supported.
  2443. *
  2444. * The WM8958 has an advanced jack detection facility which is able to
  2445. * support complex accessory detection, especially when used in
  2446. * conjunction with external circuitry. In order to provide maximum
  2447. * flexiblity a callback is provided which allows a completely custom
  2448. * detection algorithm.
  2449. */
  2450. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2451. wm8958_micdet_cb cb, void *cb_data)
  2452. {
  2453. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2454. struct wm8994 *control = codec->control_data;
  2455. if (control->type != WM8958)
  2456. return -EINVAL;
  2457. if (jack) {
  2458. if (!cb) {
  2459. dev_dbg(codec->dev, "Using default micdet callback\n");
  2460. cb = wm8958_default_micdet;
  2461. cb_data = codec;
  2462. }
  2463. wm8994->micdet[0].jack = jack;
  2464. wm8994->jack_cb = cb;
  2465. wm8994->jack_cb_data = cb_data;
  2466. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2467. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2468. } else {
  2469. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2470. WM8958_MICD_ENA, 0);
  2471. }
  2472. return 0;
  2473. }
  2474. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2475. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2476. {
  2477. struct wm8994_priv *wm8994 = data;
  2478. struct snd_soc_codec *codec = wm8994->codec;
  2479. int reg;
  2480. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2481. if (reg < 0) {
  2482. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2483. reg);
  2484. return IRQ_NONE;
  2485. }
  2486. if (!(reg & WM8958_MICD_VALID)) {
  2487. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2488. goto out;
  2489. }
  2490. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2491. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2492. #endif
  2493. if (wm8994->jack_cb)
  2494. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2495. else
  2496. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2497. out:
  2498. return IRQ_HANDLED;
  2499. }
  2500. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2501. {
  2502. struct snd_soc_codec *codec = data;
  2503. dev_err(codec->dev, "FIFO error\n");
  2504. return IRQ_HANDLED;
  2505. }
  2506. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2507. {
  2508. struct wm8994 *control;
  2509. struct wm8994_priv *wm8994;
  2510. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2511. int ret, i;
  2512. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2513. control = codec->control_data;
  2514. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2515. if (wm8994 == NULL)
  2516. return -ENOMEM;
  2517. snd_soc_codec_set_drvdata(codec, wm8994);
  2518. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2519. wm8994->codec = codec;
  2520. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2521. init_completion(&wm8994->fll_locked[i]);
  2522. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2523. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2524. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2525. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2526. WM8994_IRQ_MIC1_DET;
  2527. pm_runtime_enable(codec->dev);
  2528. pm_runtime_resume(codec->dev);
  2529. /* Read our current status back from the chip - we don't want to
  2530. * reset as this may interfere with the GPIO or LDO operation. */
  2531. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2532. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2533. continue;
  2534. ret = wm8994_reg_read(codec->control_data, i);
  2535. if (ret <= 0)
  2536. continue;
  2537. ret = snd_soc_cache_write(codec, i, ret);
  2538. if (ret != 0) {
  2539. dev_err(codec->dev,
  2540. "Failed to initialise cache for 0x%x: %d\n",
  2541. i, ret);
  2542. goto err;
  2543. }
  2544. }
  2545. /* Set revision-specific configuration */
  2546. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2547. switch (control->type) {
  2548. case WM8994:
  2549. switch (wm8994->revision) {
  2550. case 2:
  2551. case 3:
  2552. wm8994->hubs.dcs_codes_l = -5;
  2553. wm8994->hubs.dcs_codes_r = -5;
  2554. wm8994->hubs.hp_startup_mode = 1;
  2555. wm8994->hubs.dcs_readback_mode = 1;
  2556. wm8994->hubs.series_startup = 1;
  2557. break;
  2558. default:
  2559. wm8994->hubs.dcs_readback_mode = 2;
  2560. break;
  2561. }
  2562. break;
  2563. case WM8958:
  2564. wm8994->hubs.dcs_readback_mode = 1;
  2565. break;
  2566. default:
  2567. break;
  2568. }
  2569. wm8994_request_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR,
  2570. wm8994_fifo_error, "FIFO error", codec);
  2571. ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2572. wm_hubs_dcs_done, "DC servo done",
  2573. &wm8994->hubs);
  2574. if (ret == 0)
  2575. wm8994->hubs.dcs_done_irq = true;
  2576. switch (control->type) {
  2577. case WM8994:
  2578. if (wm8994->micdet_irq) {
  2579. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2580. wm8994_mic_irq,
  2581. IRQF_TRIGGER_RISING,
  2582. "Mic1 detect",
  2583. wm8994);
  2584. if (ret != 0)
  2585. dev_warn(codec->dev,
  2586. "Failed to request Mic1 detect IRQ: %d\n",
  2587. ret);
  2588. }
  2589. ret = wm8994_request_irq(codec->control_data,
  2590. WM8994_IRQ_MIC1_SHRT,
  2591. wm8994_mic_irq, "Mic 1 short",
  2592. wm8994);
  2593. if (ret != 0)
  2594. dev_warn(codec->dev,
  2595. "Failed to request Mic1 short IRQ: %d\n",
  2596. ret);
  2597. ret = wm8994_request_irq(codec->control_data,
  2598. WM8994_IRQ_MIC2_DET,
  2599. wm8994_mic_irq, "Mic 2 detect",
  2600. wm8994);
  2601. if (ret != 0)
  2602. dev_warn(codec->dev,
  2603. "Failed to request Mic2 detect IRQ: %d\n",
  2604. ret);
  2605. ret = wm8994_request_irq(codec->control_data,
  2606. WM8994_IRQ_MIC2_SHRT,
  2607. wm8994_mic_irq, "Mic 2 short",
  2608. wm8994);
  2609. if (ret != 0)
  2610. dev_warn(codec->dev,
  2611. "Failed to request Mic2 short IRQ: %d\n",
  2612. ret);
  2613. break;
  2614. case WM8958:
  2615. if (wm8994->micdet_irq) {
  2616. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2617. wm8958_mic_irq,
  2618. IRQF_TRIGGER_RISING,
  2619. "Mic detect",
  2620. wm8994);
  2621. if (ret != 0)
  2622. dev_warn(codec->dev,
  2623. "Failed to request Mic detect IRQ: %d\n",
  2624. ret);
  2625. }
  2626. }
  2627. wm8994->fll_locked_irq = true;
  2628. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  2629. ret = wm8994_request_irq(codec->control_data,
  2630. WM8994_IRQ_FLL1_LOCK + i,
  2631. wm8994_fll_locked_irq, "FLL lock",
  2632. &wm8994->fll_locked[i]);
  2633. if (ret != 0)
  2634. wm8994->fll_locked_irq = false;
  2635. }
  2636. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2637. * configured on init - if a system wants to do this dynamically
  2638. * at runtime we can deal with that then.
  2639. */
  2640. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2641. if (ret < 0) {
  2642. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2643. goto err_irq;
  2644. }
  2645. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2646. wm8994->lrclk_shared[0] = 1;
  2647. wm8994_dai[0].symmetric_rates = 1;
  2648. } else {
  2649. wm8994->lrclk_shared[0] = 0;
  2650. }
  2651. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2652. if (ret < 0) {
  2653. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2654. goto err_irq;
  2655. }
  2656. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2657. wm8994->lrclk_shared[1] = 1;
  2658. wm8994_dai[1].symmetric_rates = 1;
  2659. } else {
  2660. wm8994->lrclk_shared[1] = 0;
  2661. }
  2662. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2663. /* Latch volume updates (right only; we always do left then right). */
  2664. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  2665. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2666. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2667. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2668. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  2669. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2670. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2671. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2672. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  2673. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2674. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2675. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2676. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  2677. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2678. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2679. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2680. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  2681. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2682. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2683. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2684. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  2685. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2686. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2687. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2688. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  2689. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2690. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2691. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2692. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  2693. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2694. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2695. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2696. /* Set the low bit of the 3D stereo depth so TLV matches */
  2697. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2698. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2699. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2700. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2701. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2702. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2703. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2704. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2705. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2706. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  2707. * use this; it only affects behaviour on idle TDM clock
  2708. * cycles. */
  2709. switch (control->type) {
  2710. case WM8994:
  2711. case WM8958:
  2712. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2713. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2714. break;
  2715. default:
  2716. break;
  2717. }
  2718. wm8994_update_class_w(codec);
  2719. wm8994_handle_pdata(wm8994);
  2720. wm_hubs_add_analogue_controls(codec);
  2721. snd_soc_add_controls(codec, wm8994_snd_controls,
  2722. ARRAY_SIZE(wm8994_snd_controls));
  2723. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2724. ARRAY_SIZE(wm8994_dapm_widgets));
  2725. switch (control->type) {
  2726. case WM8994:
  2727. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2728. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2729. if (wm8994->revision < 4) {
  2730. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2731. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2732. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2733. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2734. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2735. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2736. } else {
  2737. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2738. ARRAY_SIZE(wm8994_lateclk_widgets));
  2739. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2740. ARRAY_SIZE(wm8994_adc_widgets));
  2741. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2742. ARRAY_SIZE(wm8994_dac_widgets));
  2743. }
  2744. break;
  2745. case WM8958:
  2746. snd_soc_add_controls(codec, wm8958_snd_controls,
  2747. ARRAY_SIZE(wm8958_snd_controls));
  2748. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2749. ARRAY_SIZE(wm8958_dapm_widgets));
  2750. if (wm8994->revision < 1) {
  2751. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2752. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2753. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2754. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2755. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2756. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2757. } else {
  2758. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2759. ARRAY_SIZE(wm8994_lateclk_widgets));
  2760. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2761. ARRAY_SIZE(wm8994_adc_widgets));
  2762. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2763. ARRAY_SIZE(wm8994_dac_widgets));
  2764. }
  2765. break;
  2766. }
  2767. wm_hubs_add_analogue_routes(codec, 0, 0);
  2768. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2769. switch (control->type) {
  2770. case WM8994:
  2771. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2772. ARRAY_SIZE(wm8994_intercon));
  2773. if (wm8994->revision < 4) {
  2774. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2775. ARRAY_SIZE(wm8994_revd_intercon));
  2776. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2777. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2778. } else {
  2779. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2780. ARRAY_SIZE(wm8994_lateclk_intercon));
  2781. }
  2782. break;
  2783. case WM8958:
  2784. if (wm8994->revision < 1) {
  2785. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2786. ARRAY_SIZE(wm8994_revd_intercon));
  2787. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2788. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2789. } else {
  2790. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2791. ARRAY_SIZE(wm8994_lateclk_intercon));
  2792. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2793. ARRAY_SIZE(wm8958_intercon));
  2794. }
  2795. wm8958_dsp2_init(codec);
  2796. break;
  2797. }
  2798. return 0;
  2799. err_irq:
  2800. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2801. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2802. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2803. if (wm8994->micdet_irq)
  2804. free_irq(wm8994->micdet_irq, wm8994);
  2805. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2806. wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
  2807. &wm8994->fll_locked[i]);
  2808. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2809. &wm8994->hubs);
  2810. wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
  2811. err:
  2812. kfree(wm8994);
  2813. return ret;
  2814. }
  2815. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2816. {
  2817. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2818. struct wm8994 *control = codec->control_data;
  2819. int i;
  2820. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2821. pm_runtime_disable(codec->dev);
  2822. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2823. wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
  2824. &wm8994->fll_locked[i]);
  2825. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2826. &wm8994->hubs);
  2827. wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
  2828. switch (control->type) {
  2829. case WM8994:
  2830. if (wm8994->micdet_irq)
  2831. free_irq(wm8994->micdet_irq, wm8994);
  2832. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2833. wm8994);
  2834. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2835. wm8994);
  2836. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2837. wm8994);
  2838. break;
  2839. case WM8958:
  2840. if (wm8994->micdet_irq)
  2841. free_irq(wm8994->micdet_irq, wm8994);
  2842. break;
  2843. }
  2844. if (wm8994->mbc)
  2845. release_firmware(wm8994->mbc);
  2846. if (wm8994->mbc_vss)
  2847. release_firmware(wm8994->mbc_vss);
  2848. if (wm8994->enh_eq)
  2849. release_firmware(wm8994->enh_eq);
  2850. kfree(wm8994->retune_mobile_texts);
  2851. kfree(wm8994->drc_texts);
  2852. kfree(wm8994);
  2853. return 0;
  2854. }
  2855. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2856. .probe = wm8994_codec_probe,
  2857. .remove = wm8994_codec_remove,
  2858. .suspend = wm8994_suspend,
  2859. .resume = wm8994_resume,
  2860. .read = wm8994_read,
  2861. .write = wm8994_write,
  2862. .readable_register = wm8994_readable,
  2863. .volatile_register = wm8994_volatile,
  2864. .set_bias_level = wm8994_set_bias_level,
  2865. .reg_cache_size = WM8994_CACHE_SIZE,
  2866. .reg_cache_default = wm8994_reg_defaults,
  2867. .reg_word_size = 2,
  2868. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2869. };
  2870. static int __devinit wm8994_probe(struct platform_device *pdev)
  2871. {
  2872. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2873. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2874. }
  2875. static int __devexit wm8994_remove(struct platform_device *pdev)
  2876. {
  2877. snd_soc_unregister_codec(&pdev->dev);
  2878. return 0;
  2879. }
  2880. static struct platform_driver wm8994_codec_driver = {
  2881. .driver = {
  2882. .name = "wm8994-codec",
  2883. .owner = THIS_MODULE,
  2884. },
  2885. .probe = wm8994_probe,
  2886. .remove = __devexit_p(wm8994_remove),
  2887. };
  2888. static __init int wm8994_init(void)
  2889. {
  2890. return platform_driver_register(&wm8994_codec_driver);
  2891. }
  2892. module_init(wm8994_init);
  2893. static __exit void wm8994_exit(void)
  2894. {
  2895. platform_driver_unregister(&wm8994_codec_driver);
  2896. }
  2897. module_exit(wm8994_exit);
  2898. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2899. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2900. MODULE_LICENSE("GPL");
  2901. MODULE_ALIAS("platform:wm8994-codec");