nouveau_state.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nv50_display.h"
  38. static void nouveau_stub_takedown(struct drm_device *dev) {}
  39. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  40. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  41. {
  42. struct drm_nouveau_private *dev_priv = dev->dev_private;
  43. struct nouveau_engine *engine = &dev_priv->engine;
  44. switch (dev_priv->chipset & 0xf0) {
  45. case 0x00:
  46. engine->instmem.init = nv04_instmem_init;
  47. engine->instmem.takedown = nv04_instmem_takedown;
  48. engine->instmem.suspend = nv04_instmem_suspend;
  49. engine->instmem.resume = nv04_instmem_resume;
  50. engine->instmem.populate = nv04_instmem_populate;
  51. engine->instmem.clear = nv04_instmem_clear;
  52. engine->instmem.bind = nv04_instmem_bind;
  53. engine->instmem.unbind = nv04_instmem_unbind;
  54. engine->instmem.flush = nv04_instmem_flush;
  55. engine->mc.init = nv04_mc_init;
  56. engine->mc.takedown = nv04_mc_takedown;
  57. engine->timer.init = nv04_timer_init;
  58. engine->timer.read = nv04_timer_read;
  59. engine->timer.takedown = nv04_timer_takedown;
  60. engine->fb.init = nv04_fb_init;
  61. engine->fb.takedown = nv04_fb_takedown;
  62. engine->graph.grclass = nv04_graph_grclass;
  63. engine->graph.init = nv04_graph_init;
  64. engine->graph.takedown = nv04_graph_takedown;
  65. engine->graph.fifo_access = nv04_graph_fifo_access;
  66. engine->graph.channel = nv04_graph_channel;
  67. engine->graph.create_context = nv04_graph_create_context;
  68. engine->graph.destroy_context = nv04_graph_destroy_context;
  69. engine->graph.load_context = nv04_graph_load_context;
  70. engine->graph.unload_context = nv04_graph_unload_context;
  71. engine->fifo.channels = 16;
  72. engine->fifo.init = nv04_fifo_init;
  73. engine->fifo.takedown = nouveau_stub_takedown;
  74. engine->fifo.disable = nv04_fifo_disable;
  75. engine->fifo.enable = nv04_fifo_enable;
  76. engine->fifo.reassign = nv04_fifo_reassign;
  77. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  78. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  79. engine->fifo.channel_id = nv04_fifo_channel_id;
  80. engine->fifo.create_context = nv04_fifo_create_context;
  81. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  82. engine->fifo.load_context = nv04_fifo_load_context;
  83. engine->fifo.unload_context = nv04_fifo_unload_context;
  84. engine->display.early_init = nv04_display_early_init;
  85. engine->display.late_takedown = nv04_display_late_takedown;
  86. engine->display.create = nv04_display_create;
  87. engine->display.init = nv04_display_init;
  88. engine->display.destroy = nv04_display_destroy;
  89. engine->gpio.init = nouveau_stub_init;
  90. engine->gpio.takedown = nouveau_stub_takedown;
  91. engine->gpio.get = NULL;
  92. engine->gpio.set = NULL;
  93. engine->gpio.irq_enable = NULL;
  94. break;
  95. case 0x10:
  96. engine->instmem.init = nv04_instmem_init;
  97. engine->instmem.takedown = nv04_instmem_takedown;
  98. engine->instmem.suspend = nv04_instmem_suspend;
  99. engine->instmem.resume = nv04_instmem_resume;
  100. engine->instmem.populate = nv04_instmem_populate;
  101. engine->instmem.clear = nv04_instmem_clear;
  102. engine->instmem.bind = nv04_instmem_bind;
  103. engine->instmem.unbind = nv04_instmem_unbind;
  104. engine->instmem.flush = nv04_instmem_flush;
  105. engine->mc.init = nv04_mc_init;
  106. engine->mc.takedown = nv04_mc_takedown;
  107. engine->timer.init = nv04_timer_init;
  108. engine->timer.read = nv04_timer_read;
  109. engine->timer.takedown = nv04_timer_takedown;
  110. engine->fb.init = nv10_fb_init;
  111. engine->fb.takedown = nv10_fb_takedown;
  112. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  113. engine->graph.grclass = nv10_graph_grclass;
  114. engine->graph.init = nv10_graph_init;
  115. engine->graph.takedown = nv10_graph_takedown;
  116. engine->graph.channel = nv10_graph_channel;
  117. engine->graph.create_context = nv10_graph_create_context;
  118. engine->graph.destroy_context = nv10_graph_destroy_context;
  119. engine->graph.fifo_access = nv04_graph_fifo_access;
  120. engine->graph.load_context = nv10_graph_load_context;
  121. engine->graph.unload_context = nv10_graph_unload_context;
  122. engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
  123. engine->fifo.channels = 32;
  124. engine->fifo.init = nv10_fifo_init;
  125. engine->fifo.takedown = nouveau_stub_takedown;
  126. engine->fifo.disable = nv04_fifo_disable;
  127. engine->fifo.enable = nv04_fifo_enable;
  128. engine->fifo.reassign = nv04_fifo_reassign;
  129. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  130. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  131. engine->fifo.channel_id = nv10_fifo_channel_id;
  132. engine->fifo.create_context = nv10_fifo_create_context;
  133. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  134. engine->fifo.load_context = nv10_fifo_load_context;
  135. engine->fifo.unload_context = nv10_fifo_unload_context;
  136. engine->display.early_init = nv04_display_early_init;
  137. engine->display.late_takedown = nv04_display_late_takedown;
  138. engine->display.create = nv04_display_create;
  139. engine->display.init = nv04_display_init;
  140. engine->display.destroy = nv04_display_destroy;
  141. engine->gpio.init = nouveau_stub_init;
  142. engine->gpio.takedown = nouveau_stub_takedown;
  143. engine->gpio.get = nv10_gpio_get;
  144. engine->gpio.set = nv10_gpio_set;
  145. engine->gpio.irq_enable = NULL;
  146. break;
  147. case 0x20:
  148. engine->instmem.init = nv04_instmem_init;
  149. engine->instmem.takedown = nv04_instmem_takedown;
  150. engine->instmem.suspend = nv04_instmem_suspend;
  151. engine->instmem.resume = nv04_instmem_resume;
  152. engine->instmem.populate = nv04_instmem_populate;
  153. engine->instmem.clear = nv04_instmem_clear;
  154. engine->instmem.bind = nv04_instmem_bind;
  155. engine->instmem.unbind = nv04_instmem_unbind;
  156. engine->instmem.flush = nv04_instmem_flush;
  157. engine->mc.init = nv04_mc_init;
  158. engine->mc.takedown = nv04_mc_takedown;
  159. engine->timer.init = nv04_timer_init;
  160. engine->timer.read = nv04_timer_read;
  161. engine->timer.takedown = nv04_timer_takedown;
  162. engine->fb.init = nv10_fb_init;
  163. engine->fb.takedown = nv10_fb_takedown;
  164. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  165. engine->graph.grclass = nv20_graph_grclass;
  166. engine->graph.init = nv20_graph_init;
  167. engine->graph.takedown = nv20_graph_takedown;
  168. engine->graph.channel = nv10_graph_channel;
  169. engine->graph.create_context = nv20_graph_create_context;
  170. engine->graph.destroy_context = nv20_graph_destroy_context;
  171. engine->graph.fifo_access = nv04_graph_fifo_access;
  172. engine->graph.load_context = nv20_graph_load_context;
  173. engine->graph.unload_context = nv20_graph_unload_context;
  174. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  175. engine->fifo.channels = 32;
  176. engine->fifo.init = nv10_fifo_init;
  177. engine->fifo.takedown = nouveau_stub_takedown;
  178. engine->fifo.disable = nv04_fifo_disable;
  179. engine->fifo.enable = nv04_fifo_enable;
  180. engine->fifo.reassign = nv04_fifo_reassign;
  181. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  182. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  183. engine->fifo.channel_id = nv10_fifo_channel_id;
  184. engine->fifo.create_context = nv10_fifo_create_context;
  185. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  186. engine->fifo.load_context = nv10_fifo_load_context;
  187. engine->fifo.unload_context = nv10_fifo_unload_context;
  188. engine->display.early_init = nv04_display_early_init;
  189. engine->display.late_takedown = nv04_display_late_takedown;
  190. engine->display.create = nv04_display_create;
  191. engine->display.init = nv04_display_init;
  192. engine->display.destroy = nv04_display_destroy;
  193. engine->gpio.init = nouveau_stub_init;
  194. engine->gpio.takedown = nouveau_stub_takedown;
  195. engine->gpio.get = nv10_gpio_get;
  196. engine->gpio.set = nv10_gpio_set;
  197. engine->gpio.irq_enable = NULL;
  198. break;
  199. case 0x30:
  200. engine->instmem.init = nv04_instmem_init;
  201. engine->instmem.takedown = nv04_instmem_takedown;
  202. engine->instmem.suspend = nv04_instmem_suspend;
  203. engine->instmem.resume = nv04_instmem_resume;
  204. engine->instmem.populate = nv04_instmem_populate;
  205. engine->instmem.clear = nv04_instmem_clear;
  206. engine->instmem.bind = nv04_instmem_bind;
  207. engine->instmem.unbind = nv04_instmem_unbind;
  208. engine->instmem.flush = nv04_instmem_flush;
  209. engine->mc.init = nv04_mc_init;
  210. engine->mc.takedown = nv04_mc_takedown;
  211. engine->timer.init = nv04_timer_init;
  212. engine->timer.read = nv04_timer_read;
  213. engine->timer.takedown = nv04_timer_takedown;
  214. engine->fb.init = nv30_fb_init;
  215. engine->fb.takedown = nv30_fb_takedown;
  216. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  217. engine->graph.grclass = nv30_graph_grclass;
  218. engine->graph.init = nv30_graph_init;
  219. engine->graph.takedown = nv20_graph_takedown;
  220. engine->graph.fifo_access = nv04_graph_fifo_access;
  221. engine->graph.channel = nv10_graph_channel;
  222. engine->graph.create_context = nv20_graph_create_context;
  223. engine->graph.destroy_context = nv20_graph_destroy_context;
  224. engine->graph.load_context = nv20_graph_load_context;
  225. engine->graph.unload_context = nv20_graph_unload_context;
  226. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  227. engine->fifo.channels = 32;
  228. engine->fifo.init = nv10_fifo_init;
  229. engine->fifo.takedown = nouveau_stub_takedown;
  230. engine->fifo.disable = nv04_fifo_disable;
  231. engine->fifo.enable = nv04_fifo_enable;
  232. engine->fifo.reassign = nv04_fifo_reassign;
  233. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  234. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  235. engine->fifo.channel_id = nv10_fifo_channel_id;
  236. engine->fifo.create_context = nv10_fifo_create_context;
  237. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  238. engine->fifo.load_context = nv10_fifo_load_context;
  239. engine->fifo.unload_context = nv10_fifo_unload_context;
  240. engine->display.early_init = nv04_display_early_init;
  241. engine->display.late_takedown = nv04_display_late_takedown;
  242. engine->display.create = nv04_display_create;
  243. engine->display.init = nv04_display_init;
  244. engine->display.destroy = nv04_display_destroy;
  245. engine->gpio.init = nouveau_stub_init;
  246. engine->gpio.takedown = nouveau_stub_takedown;
  247. engine->gpio.get = nv10_gpio_get;
  248. engine->gpio.set = nv10_gpio_set;
  249. engine->gpio.irq_enable = NULL;
  250. break;
  251. case 0x40:
  252. case 0x60:
  253. engine->instmem.init = nv04_instmem_init;
  254. engine->instmem.takedown = nv04_instmem_takedown;
  255. engine->instmem.suspend = nv04_instmem_suspend;
  256. engine->instmem.resume = nv04_instmem_resume;
  257. engine->instmem.populate = nv04_instmem_populate;
  258. engine->instmem.clear = nv04_instmem_clear;
  259. engine->instmem.bind = nv04_instmem_bind;
  260. engine->instmem.unbind = nv04_instmem_unbind;
  261. engine->instmem.flush = nv04_instmem_flush;
  262. engine->mc.init = nv40_mc_init;
  263. engine->mc.takedown = nv40_mc_takedown;
  264. engine->timer.init = nv04_timer_init;
  265. engine->timer.read = nv04_timer_read;
  266. engine->timer.takedown = nv04_timer_takedown;
  267. engine->fb.init = nv40_fb_init;
  268. engine->fb.takedown = nv40_fb_takedown;
  269. engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
  270. engine->graph.grclass = nv40_graph_grclass;
  271. engine->graph.init = nv40_graph_init;
  272. engine->graph.takedown = nv40_graph_takedown;
  273. engine->graph.fifo_access = nv04_graph_fifo_access;
  274. engine->graph.channel = nv40_graph_channel;
  275. engine->graph.create_context = nv40_graph_create_context;
  276. engine->graph.destroy_context = nv40_graph_destroy_context;
  277. engine->graph.load_context = nv40_graph_load_context;
  278. engine->graph.unload_context = nv40_graph_unload_context;
  279. engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
  280. engine->fifo.channels = 32;
  281. engine->fifo.init = nv40_fifo_init;
  282. engine->fifo.takedown = nouveau_stub_takedown;
  283. engine->fifo.disable = nv04_fifo_disable;
  284. engine->fifo.enable = nv04_fifo_enable;
  285. engine->fifo.reassign = nv04_fifo_reassign;
  286. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  287. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  288. engine->fifo.channel_id = nv10_fifo_channel_id;
  289. engine->fifo.create_context = nv40_fifo_create_context;
  290. engine->fifo.destroy_context = nv40_fifo_destroy_context;
  291. engine->fifo.load_context = nv40_fifo_load_context;
  292. engine->fifo.unload_context = nv40_fifo_unload_context;
  293. engine->display.early_init = nv04_display_early_init;
  294. engine->display.late_takedown = nv04_display_late_takedown;
  295. engine->display.create = nv04_display_create;
  296. engine->display.init = nv04_display_init;
  297. engine->display.destroy = nv04_display_destroy;
  298. engine->gpio.init = nouveau_stub_init;
  299. engine->gpio.takedown = nouveau_stub_takedown;
  300. engine->gpio.get = nv10_gpio_get;
  301. engine->gpio.set = nv10_gpio_set;
  302. engine->gpio.irq_enable = NULL;
  303. break;
  304. case 0x50:
  305. case 0x80: /* gotta love NVIDIA's consistency.. */
  306. case 0x90:
  307. case 0xA0:
  308. engine->instmem.init = nv50_instmem_init;
  309. engine->instmem.takedown = nv50_instmem_takedown;
  310. engine->instmem.suspend = nv50_instmem_suspend;
  311. engine->instmem.resume = nv50_instmem_resume;
  312. engine->instmem.populate = nv50_instmem_populate;
  313. engine->instmem.clear = nv50_instmem_clear;
  314. engine->instmem.bind = nv50_instmem_bind;
  315. engine->instmem.unbind = nv50_instmem_unbind;
  316. if (dev_priv->chipset == 0x50)
  317. engine->instmem.flush = nv50_instmem_flush;
  318. else
  319. engine->instmem.flush = nv84_instmem_flush;
  320. engine->mc.init = nv50_mc_init;
  321. engine->mc.takedown = nv50_mc_takedown;
  322. engine->timer.init = nv04_timer_init;
  323. engine->timer.read = nv04_timer_read;
  324. engine->timer.takedown = nv04_timer_takedown;
  325. engine->fb.init = nv50_fb_init;
  326. engine->fb.takedown = nv50_fb_takedown;
  327. engine->graph.grclass = nv50_graph_grclass;
  328. engine->graph.init = nv50_graph_init;
  329. engine->graph.takedown = nv50_graph_takedown;
  330. engine->graph.fifo_access = nv50_graph_fifo_access;
  331. engine->graph.channel = nv50_graph_channel;
  332. engine->graph.create_context = nv50_graph_create_context;
  333. engine->graph.destroy_context = nv50_graph_destroy_context;
  334. engine->graph.load_context = nv50_graph_load_context;
  335. engine->graph.unload_context = nv50_graph_unload_context;
  336. engine->fifo.channels = 128;
  337. engine->fifo.init = nv50_fifo_init;
  338. engine->fifo.takedown = nv50_fifo_takedown;
  339. engine->fifo.disable = nv04_fifo_disable;
  340. engine->fifo.enable = nv04_fifo_enable;
  341. engine->fifo.reassign = nv04_fifo_reassign;
  342. engine->fifo.channel_id = nv50_fifo_channel_id;
  343. engine->fifo.create_context = nv50_fifo_create_context;
  344. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  345. engine->fifo.load_context = nv50_fifo_load_context;
  346. engine->fifo.unload_context = nv50_fifo_unload_context;
  347. engine->display.early_init = nv50_display_early_init;
  348. engine->display.late_takedown = nv50_display_late_takedown;
  349. engine->display.create = nv50_display_create;
  350. engine->display.init = nv50_display_init;
  351. engine->display.destroy = nv50_display_destroy;
  352. engine->gpio.init = nv50_gpio_init;
  353. engine->gpio.takedown = nouveau_stub_takedown;
  354. engine->gpio.get = nv50_gpio_get;
  355. engine->gpio.set = nv50_gpio_set;
  356. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  357. break;
  358. case 0xC0:
  359. engine->instmem.init = nvc0_instmem_init;
  360. engine->instmem.takedown = nvc0_instmem_takedown;
  361. engine->instmem.suspend = nvc0_instmem_suspend;
  362. engine->instmem.resume = nvc0_instmem_resume;
  363. engine->instmem.populate = nvc0_instmem_populate;
  364. engine->instmem.clear = nvc0_instmem_clear;
  365. engine->instmem.bind = nvc0_instmem_bind;
  366. engine->instmem.unbind = nvc0_instmem_unbind;
  367. engine->instmem.flush = nvc0_instmem_flush;
  368. engine->mc.init = nv50_mc_init;
  369. engine->mc.takedown = nv50_mc_takedown;
  370. engine->timer.init = nv04_timer_init;
  371. engine->timer.read = nv04_timer_read;
  372. engine->timer.takedown = nv04_timer_takedown;
  373. engine->fb.init = nvc0_fb_init;
  374. engine->fb.takedown = nvc0_fb_takedown;
  375. engine->graph.grclass = NULL; //nvc0_graph_grclass;
  376. engine->graph.init = nvc0_graph_init;
  377. engine->graph.takedown = nvc0_graph_takedown;
  378. engine->graph.fifo_access = nvc0_graph_fifo_access;
  379. engine->graph.channel = nvc0_graph_channel;
  380. engine->graph.create_context = nvc0_graph_create_context;
  381. engine->graph.destroy_context = nvc0_graph_destroy_context;
  382. engine->graph.load_context = nvc0_graph_load_context;
  383. engine->graph.unload_context = nvc0_graph_unload_context;
  384. engine->fifo.channels = 128;
  385. engine->fifo.init = nvc0_fifo_init;
  386. engine->fifo.takedown = nvc0_fifo_takedown;
  387. engine->fifo.disable = nvc0_fifo_disable;
  388. engine->fifo.enable = nvc0_fifo_enable;
  389. engine->fifo.reassign = nvc0_fifo_reassign;
  390. engine->fifo.channel_id = nvc0_fifo_channel_id;
  391. engine->fifo.create_context = nvc0_fifo_create_context;
  392. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  393. engine->fifo.load_context = nvc0_fifo_load_context;
  394. engine->fifo.unload_context = nvc0_fifo_unload_context;
  395. engine->display.early_init = nv50_display_early_init;
  396. engine->display.late_takedown = nv50_display_late_takedown;
  397. engine->display.create = nv50_display_create;
  398. engine->display.init = nv50_display_init;
  399. engine->display.destroy = nv50_display_destroy;
  400. engine->gpio.init = nv50_gpio_init;
  401. engine->gpio.takedown = nouveau_stub_takedown;
  402. engine->gpio.get = nv50_gpio_get;
  403. engine->gpio.set = nv50_gpio_set;
  404. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  405. break;
  406. default:
  407. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  408. return 1;
  409. }
  410. return 0;
  411. }
  412. static unsigned int
  413. nouveau_vga_set_decode(void *priv, bool state)
  414. {
  415. struct drm_device *dev = priv;
  416. struct drm_nouveau_private *dev_priv = dev->dev_private;
  417. if (dev_priv->chipset >= 0x40)
  418. nv_wr32(dev, 0x88054, state);
  419. else
  420. nv_wr32(dev, 0x1854, state);
  421. if (state)
  422. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  423. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  424. else
  425. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  426. }
  427. static int
  428. nouveau_card_init_channel(struct drm_device *dev)
  429. {
  430. struct drm_nouveau_private *dev_priv = dev->dev_private;
  431. struct nouveau_gpuobj *gpuobj = NULL;
  432. int ret;
  433. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  434. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  435. if (ret)
  436. return ret;
  437. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  438. 0, dev_priv->vram_size,
  439. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  440. &gpuobj);
  441. if (ret)
  442. goto out_err;
  443. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
  444. nouveau_gpuobj_ref(NULL, &gpuobj);
  445. if (ret)
  446. goto out_err;
  447. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  448. dev_priv->gart_info.aper_size,
  449. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  450. if (ret)
  451. goto out_err;
  452. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
  453. nouveau_gpuobj_ref(NULL, &gpuobj);
  454. if (ret)
  455. goto out_err;
  456. return 0;
  457. out_err:
  458. nouveau_channel_free(dev_priv->channel);
  459. dev_priv->channel = NULL;
  460. return ret;
  461. }
  462. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  463. enum vga_switcheroo_state state)
  464. {
  465. struct drm_device *dev = pci_get_drvdata(pdev);
  466. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  467. if (state == VGA_SWITCHEROO_ON) {
  468. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  469. nouveau_pci_resume(pdev);
  470. drm_kms_helper_poll_enable(dev);
  471. } else {
  472. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  473. drm_kms_helper_poll_disable(dev);
  474. nouveau_pci_suspend(pdev, pmm);
  475. }
  476. }
  477. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  478. {
  479. struct drm_device *dev = pci_get_drvdata(pdev);
  480. bool can_switch;
  481. spin_lock(&dev->count_lock);
  482. can_switch = (dev->open_count == 0);
  483. spin_unlock(&dev->count_lock);
  484. return can_switch;
  485. }
  486. int
  487. nouveau_card_init(struct drm_device *dev)
  488. {
  489. struct drm_nouveau_private *dev_priv = dev->dev_private;
  490. struct nouveau_engine *engine;
  491. int ret;
  492. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  493. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  494. nouveau_switcheroo_can_switch);
  495. /* Initialise internal driver API hooks */
  496. ret = nouveau_init_engine_ptrs(dev);
  497. if (ret)
  498. goto out;
  499. engine = &dev_priv->engine;
  500. spin_lock_init(&dev_priv->context_switch_lock);
  501. /* Make the CRTCs and I2C buses accessible */
  502. ret = engine->display.early_init(dev);
  503. if (ret)
  504. goto out;
  505. /* Parse BIOS tables / Run init tables if card not POSTed */
  506. ret = nouveau_bios_init(dev);
  507. if (ret)
  508. goto out_display_early;
  509. ret = nouveau_mem_vram_init(dev);
  510. if (ret)
  511. goto out_bios;
  512. ret = nouveau_gpuobj_init(dev);
  513. if (ret)
  514. goto out_vram;
  515. ret = engine->instmem.init(dev);
  516. if (ret)
  517. goto out_gpuobj;
  518. ret = nouveau_mem_gart_init(dev);
  519. if (ret)
  520. goto out_instmem;
  521. /* PMC */
  522. ret = engine->mc.init(dev);
  523. if (ret)
  524. goto out_gart;
  525. /* PGPIO */
  526. ret = engine->gpio.init(dev);
  527. if (ret)
  528. goto out_mc;
  529. /* PTIMER */
  530. ret = engine->timer.init(dev);
  531. if (ret)
  532. goto out_gpio;
  533. /* PFB */
  534. ret = engine->fb.init(dev);
  535. if (ret)
  536. goto out_timer;
  537. if (nouveau_noaccel)
  538. engine->graph.accel_blocked = true;
  539. else {
  540. /* PGRAPH */
  541. ret = engine->graph.init(dev);
  542. if (ret)
  543. goto out_fb;
  544. /* PFIFO */
  545. ret = engine->fifo.init(dev);
  546. if (ret)
  547. goto out_graph;
  548. }
  549. ret = engine->display.create(dev);
  550. if (ret)
  551. goto out_fifo;
  552. /* this call irq_preinstall, register irq handler and
  553. * call irq_postinstall
  554. */
  555. ret = drm_irq_install(dev);
  556. if (ret)
  557. goto out_display;
  558. ret = drm_vblank_init(dev, 0);
  559. if (ret)
  560. goto out_irq;
  561. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  562. if (!engine->graph.accel_blocked) {
  563. ret = nouveau_card_init_channel(dev);
  564. if (ret)
  565. goto out_irq;
  566. }
  567. ret = nouveau_backlight_init(dev);
  568. if (ret)
  569. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  570. nouveau_fbcon_init(dev);
  571. drm_kms_helper_poll_init(dev);
  572. return 0;
  573. out_irq:
  574. drm_irq_uninstall(dev);
  575. out_display:
  576. engine->display.destroy(dev);
  577. out_fifo:
  578. if (!nouveau_noaccel)
  579. engine->fifo.takedown(dev);
  580. out_graph:
  581. if (!nouveau_noaccel)
  582. engine->graph.takedown(dev);
  583. out_fb:
  584. engine->fb.takedown(dev);
  585. out_timer:
  586. engine->timer.takedown(dev);
  587. out_gpio:
  588. engine->gpio.takedown(dev);
  589. out_mc:
  590. engine->mc.takedown(dev);
  591. out_gart:
  592. nouveau_mem_gart_fini(dev);
  593. out_instmem:
  594. engine->instmem.takedown(dev);
  595. out_gpuobj:
  596. nouveau_gpuobj_takedown(dev);
  597. out_vram:
  598. nouveau_mem_vram_fini(dev);
  599. out_bios:
  600. nouveau_bios_takedown(dev);
  601. out_display_early:
  602. engine->display.late_takedown(dev);
  603. out:
  604. vga_client_register(dev->pdev, NULL, NULL, NULL);
  605. return ret;
  606. }
  607. static void nouveau_card_takedown(struct drm_device *dev)
  608. {
  609. struct drm_nouveau_private *dev_priv = dev->dev_private;
  610. struct nouveau_engine *engine = &dev_priv->engine;
  611. nouveau_backlight_exit(dev);
  612. if (dev_priv->channel) {
  613. nouveau_channel_free(dev_priv->channel);
  614. dev_priv->channel = NULL;
  615. }
  616. if (!nouveau_noaccel) {
  617. engine->fifo.takedown(dev);
  618. engine->graph.takedown(dev);
  619. }
  620. engine->fb.takedown(dev);
  621. engine->timer.takedown(dev);
  622. engine->gpio.takedown(dev);
  623. engine->mc.takedown(dev);
  624. engine->display.late_takedown(dev);
  625. mutex_lock(&dev->struct_mutex);
  626. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  627. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  628. mutex_unlock(&dev->struct_mutex);
  629. nouveau_mem_gart_fini(dev);
  630. engine->instmem.takedown(dev);
  631. nouveau_gpuobj_takedown(dev);
  632. nouveau_mem_vram_fini(dev);
  633. drm_irq_uninstall(dev);
  634. nouveau_bios_takedown(dev);
  635. vga_client_register(dev->pdev, NULL, NULL, NULL);
  636. }
  637. /* here a client dies, release the stuff that was allocated for its
  638. * file_priv */
  639. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  640. {
  641. nouveau_channel_cleanup(dev, file_priv);
  642. }
  643. /* first module load, setup the mmio/fb mapping */
  644. /* KMS: we need mmio at load time, not when the first drm client opens. */
  645. int nouveau_firstopen(struct drm_device *dev)
  646. {
  647. return 0;
  648. }
  649. /* if we have an OF card, copy vbios to RAMIN */
  650. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  651. {
  652. #if defined(__powerpc__)
  653. int size, i;
  654. const uint32_t *bios;
  655. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  656. if (!dn) {
  657. NV_INFO(dev, "Unable to get the OF node\n");
  658. return;
  659. }
  660. bios = of_get_property(dn, "NVDA,BMP", &size);
  661. if (bios) {
  662. for (i = 0; i < size; i += 4)
  663. nv_wi32(dev, i, bios[i/4]);
  664. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  665. } else {
  666. NV_INFO(dev, "Unable to get the OF bios\n");
  667. }
  668. #endif
  669. }
  670. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  671. {
  672. struct pci_dev *pdev = dev->pdev;
  673. struct apertures_struct *aper = alloc_apertures(3);
  674. if (!aper)
  675. return NULL;
  676. aper->ranges[0].base = pci_resource_start(pdev, 1);
  677. aper->ranges[0].size = pci_resource_len(pdev, 1);
  678. aper->count = 1;
  679. if (pci_resource_len(pdev, 2)) {
  680. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  681. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  682. aper->count++;
  683. }
  684. if (pci_resource_len(pdev, 3)) {
  685. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  686. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  687. aper->count++;
  688. }
  689. return aper;
  690. }
  691. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  692. {
  693. struct drm_nouveau_private *dev_priv = dev->dev_private;
  694. bool primary = false;
  695. dev_priv->apertures = nouveau_get_apertures(dev);
  696. if (!dev_priv->apertures)
  697. return -ENOMEM;
  698. #ifdef CONFIG_X86
  699. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  700. #endif
  701. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  702. return 0;
  703. }
  704. int nouveau_load(struct drm_device *dev, unsigned long flags)
  705. {
  706. struct drm_nouveau_private *dev_priv;
  707. uint32_t reg0;
  708. resource_size_t mmio_start_offs;
  709. int ret;
  710. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  711. if (!dev_priv) {
  712. ret = -ENOMEM;
  713. goto err_out;
  714. }
  715. dev->dev_private = dev_priv;
  716. dev_priv->dev = dev;
  717. dev_priv->flags = flags & NOUVEAU_FLAGS;
  718. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  719. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  720. dev_priv->wq = create_workqueue("nouveau");
  721. if (!dev_priv->wq) {
  722. ret = -EINVAL;
  723. goto err_priv;
  724. }
  725. /* resource 0 is mmio regs */
  726. /* resource 1 is linear FB */
  727. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  728. /* resource 6 is bios */
  729. /* map the mmio regs */
  730. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  731. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  732. if (!dev_priv->mmio) {
  733. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  734. "Please report your setup to " DRIVER_EMAIL "\n");
  735. ret = -EINVAL;
  736. goto err_wq;
  737. }
  738. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  739. (unsigned long long)mmio_start_offs);
  740. #ifdef __BIG_ENDIAN
  741. /* Put the card in BE mode if it's not */
  742. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  743. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  744. DRM_MEMORYBARRIER();
  745. #endif
  746. /* Time to determine the card architecture */
  747. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  748. /* We're dealing with >=NV10 */
  749. if ((reg0 & 0x0f000000) > 0) {
  750. /* Bit 27-20 contain the architecture in hex */
  751. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  752. /* NV04 or NV05 */
  753. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  754. if (reg0 & 0x00f00000)
  755. dev_priv->chipset = 0x05;
  756. else
  757. dev_priv->chipset = 0x04;
  758. } else
  759. dev_priv->chipset = 0xff;
  760. switch (dev_priv->chipset & 0xf0) {
  761. case 0x00:
  762. case 0x10:
  763. case 0x20:
  764. case 0x30:
  765. dev_priv->card_type = dev_priv->chipset & 0xf0;
  766. break;
  767. case 0x40:
  768. case 0x60:
  769. dev_priv->card_type = NV_40;
  770. break;
  771. case 0x50:
  772. case 0x80:
  773. case 0x90:
  774. case 0xa0:
  775. dev_priv->card_type = NV_50;
  776. break;
  777. case 0xc0:
  778. dev_priv->card_type = NV_C0;
  779. break;
  780. default:
  781. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  782. ret = -EINVAL;
  783. goto err_mmio;
  784. }
  785. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  786. dev_priv->card_type, reg0);
  787. ret = nouveau_remove_conflicting_drivers(dev);
  788. if (ret)
  789. goto err_mmio;
  790. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  791. if (dev_priv->card_type >= NV_40) {
  792. int ramin_bar = 2;
  793. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  794. ramin_bar = 3;
  795. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  796. dev_priv->ramin =
  797. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  798. dev_priv->ramin_size);
  799. if (!dev_priv->ramin) {
  800. NV_ERROR(dev, "Failed to PRAMIN BAR");
  801. ret = -ENOMEM;
  802. goto err_mmio;
  803. }
  804. } else {
  805. dev_priv->ramin_size = 1 * 1024 * 1024;
  806. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  807. dev_priv->ramin_size);
  808. if (!dev_priv->ramin) {
  809. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  810. ret = -ENOMEM;
  811. goto err_mmio;
  812. }
  813. }
  814. nouveau_OF_copy_vbios_to_ramin(dev);
  815. /* Special flags */
  816. if (dev->pci_device == 0x01a0)
  817. dev_priv->flags |= NV_NFORCE;
  818. else if (dev->pci_device == 0x01f0)
  819. dev_priv->flags |= NV_NFORCE2;
  820. /* For kernel modesetting, init card now and bring up fbcon */
  821. ret = nouveau_card_init(dev);
  822. if (ret)
  823. goto err_ramin;
  824. return 0;
  825. err_ramin:
  826. iounmap(dev_priv->ramin);
  827. err_mmio:
  828. iounmap(dev_priv->mmio);
  829. err_wq:
  830. destroy_workqueue(dev_priv->wq);
  831. err_priv:
  832. kfree(dev_priv);
  833. dev->dev_private = NULL;
  834. err_out:
  835. return ret;
  836. }
  837. void nouveau_lastclose(struct drm_device *dev)
  838. {
  839. }
  840. int nouveau_unload(struct drm_device *dev)
  841. {
  842. struct drm_nouveau_private *dev_priv = dev->dev_private;
  843. struct nouveau_engine *engine = &dev_priv->engine;
  844. drm_kms_helper_poll_fini(dev);
  845. nouveau_fbcon_fini(dev);
  846. engine->display.destroy(dev);
  847. nouveau_card_takedown(dev);
  848. iounmap(dev_priv->mmio);
  849. iounmap(dev_priv->ramin);
  850. kfree(dev_priv);
  851. dev->dev_private = NULL;
  852. return 0;
  853. }
  854. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  855. struct drm_file *file_priv)
  856. {
  857. struct drm_nouveau_private *dev_priv = dev->dev_private;
  858. struct drm_nouveau_getparam *getparam = data;
  859. switch (getparam->param) {
  860. case NOUVEAU_GETPARAM_CHIPSET_ID:
  861. getparam->value = dev_priv->chipset;
  862. break;
  863. case NOUVEAU_GETPARAM_PCI_VENDOR:
  864. getparam->value = dev->pci_vendor;
  865. break;
  866. case NOUVEAU_GETPARAM_PCI_DEVICE:
  867. getparam->value = dev->pci_device;
  868. break;
  869. case NOUVEAU_GETPARAM_BUS_TYPE:
  870. if (drm_device_is_agp(dev))
  871. getparam->value = NV_AGP;
  872. else if (drm_device_is_pcie(dev))
  873. getparam->value = NV_PCIE;
  874. else
  875. getparam->value = NV_PCI;
  876. break;
  877. case NOUVEAU_GETPARAM_FB_PHYSICAL:
  878. getparam->value = dev_priv->fb_phys;
  879. break;
  880. case NOUVEAU_GETPARAM_AGP_PHYSICAL:
  881. getparam->value = dev_priv->gart_info.aper_base;
  882. break;
  883. case NOUVEAU_GETPARAM_PCI_PHYSICAL:
  884. if (dev->sg) {
  885. getparam->value = (unsigned long)dev->sg->virtual;
  886. } else {
  887. NV_ERROR(dev, "Requested PCIGART address, "
  888. "while no PCIGART was created\n");
  889. return -EINVAL;
  890. }
  891. break;
  892. case NOUVEAU_GETPARAM_FB_SIZE:
  893. getparam->value = dev_priv->fb_available_size;
  894. break;
  895. case NOUVEAU_GETPARAM_AGP_SIZE:
  896. getparam->value = dev_priv->gart_info.aper_size;
  897. break;
  898. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  899. getparam->value = dev_priv->vm_vram_base;
  900. break;
  901. case NOUVEAU_GETPARAM_PTIMER_TIME:
  902. getparam->value = dev_priv->engine.timer.read(dev);
  903. break;
  904. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  905. /* NV40 and NV50 versions are quite different, but register
  906. * address is the same. User is supposed to know the card
  907. * family anyway... */
  908. if (dev_priv->chipset >= 0x40) {
  909. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  910. break;
  911. }
  912. /* FALLTHRU */
  913. default:
  914. NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
  915. return -EINVAL;
  916. }
  917. return 0;
  918. }
  919. int
  920. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  921. struct drm_file *file_priv)
  922. {
  923. struct drm_nouveau_setparam *setparam = data;
  924. switch (setparam->param) {
  925. default:
  926. NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
  927. return -EINVAL;
  928. }
  929. return 0;
  930. }
  931. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  932. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  933. uint32_t reg, uint32_t mask, uint32_t val)
  934. {
  935. struct drm_nouveau_private *dev_priv = dev->dev_private;
  936. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  937. uint64_t start = ptimer->read(dev);
  938. do {
  939. if ((nv_rd32(dev, reg) & mask) == val)
  940. return true;
  941. } while (ptimer->read(dev) - start < timeout);
  942. return false;
  943. }
  944. /* Waits for PGRAPH to go completely idle */
  945. bool nouveau_wait_for_idle(struct drm_device *dev)
  946. {
  947. if (!nv_wait(dev, NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
  948. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  949. nv_rd32(dev, NV04_PGRAPH_STATUS));
  950. return false;
  951. }
  952. return true;
  953. }