iwl-4965-hw.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2008 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2008 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. /*
  64. * Please use this file (iwl-4965-hw.h) only for hardware-related definitions.
  65. * Use iwl-4965-commands.h for uCode API definitions.
  66. * Use iwl-4965.h for driver implementation definitions.
  67. */
  68. #ifndef __iwl_4965_hw_h__
  69. #define __iwl_4965_hw_h__
  70. #include "iwl-fh.h"
  71. /* EERPROM */
  72. #define IWL4965_EEPROM_IMG_SIZE 1024
  73. /*
  74. * uCode queue management definitions ...
  75. * Queue #4 is the command queue for 3945 and 4965; map it to Tx FIFO chnl 4.
  76. * The first queue used for block-ack aggregation is #7 (4965 only).
  77. * All block-ack aggregation queues should map to Tx DMA/FIFO channel 7.
  78. */
  79. #define IWL_CMD_QUEUE_NUM 4
  80. #define IWL_CMD_FIFO_NUM 4
  81. #define IWL_BACK_QUEUE_FIRST_ID 7
  82. /* Tx rates */
  83. #define IWL_CCK_RATES 4
  84. #define IWL_OFDM_RATES 8
  85. #define IWL_HT_RATES 16
  86. #define IWL_MAX_RATES (IWL_CCK_RATES+IWL_OFDM_RATES+IWL_HT_RATES)
  87. /* Time constants */
  88. #define SHORT_SLOT_TIME 9
  89. #define LONG_SLOT_TIME 20
  90. /* RSSI to dBm */
  91. #define IWL_RSSI_OFFSET 44
  92. #include "iwl-4965-commands.h"
  93. #define PCI_LINK_CTRL 0x0F0
  94. #define PCI_POWER_SOURCE 0x0C8
  95. #define PCI_REG_WUM8 0x0E8
  96. #define PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT (0x80000000)
  97. #define TFD_QUEUE_SIZE_MAX (256)
  98. #define IWL_NUM_SCAN_RATES (2)
  99. #define IWL_DEFAULT_TX_RETRY 15
  100. #define RX_QUEUE_SIZE 256
  101. #define RX_QUEUE_MASK 255
  102. #define RX_QUEUE_SIZE_LOG 8
  103. #define TFD_TX_CMD_SLOTS 256
  104. #define TFD_CMD_SLOTS 32
  105. /*
  106. * RX related structures and functions
  107. */
  108. #define RX_FREE_BUFFERS 64
  109. #define RX_LOW_WATERMARK 8
  110. /* Size of one Rx buffer in host DRAM */
  111. #define IWL_RX_BUF_SIZE_4K (4 * 1024)
  112. #define IWL_RX_BUF_SIZE_8K (8 * 1024)
  113. /* Sizes and addresses for instruction and data memory (SRAM) in
  114. * 4965's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
  115. #define RTC_INST_LOWER_BOUND (0x000000)
  116. #define IWL49_RTC_INST_UPPER_BOUND (0x018000)
  117. #define RTC_DATA_LOWER_BOUND (0x800000)
  118. #define IWL49_RTC_DATA_UPPER_BOUND (0x80A000)
  119. #define IWL49_RTC_INST_SIZE (IWL49_RTC_INST_UPPER_BOUND - RTC_INST_LOWER_BOUND)
  120. #define IWL49_RTC_DATA_SIZE (IWL49_RTC_DATA_UPPER_BOUND - RTC_DATA_LOWER_BOUND)
  121. #define IWL_MAX_INST_SIZE IWL49_RTC_INST_SIZE
  122. #define IWL_MAX_DATA_SIZE IWL49_RTC_DATA_SIZE
  123. /* Size of uCode instruction memory in bootstrap state machine */
  124. #define IWL_MAX_BSM_SIZE BSM_SRAM_SIZE
  125. static inline int iwl4965_hw_valid_rtc_data_addr(u32 addr)
  126. {
  127. return (addr >= RTC_DATA_LOWER_BOUND) &&
  128. (addr < IWL49_RTC_DATA_UPPER_BOUND);
  129. }
  130. /********************* START TEMPERATURE *************************************/
  131. /**
  132. * 4965 temperature calculation.
  133. *
  134. * The driver must calculate the device temperature before calculating
  135. * a txpower setting (amplifier gain is temperature dependent). The
  136. * calculation uses 4 measurements, 3 of which (R1, R2, R3) are calibration
  137. * values used for the life of the driver, and one of which (R4) is the
  138. * real-time temperature indicator.
  139. *
  140. * uCode provides all 4 values to the driver via the "initialize alive"
  141. * notification (see struct iwl4965_init_alive_resp). After the runtime uCode
  142. * image loads, uCode updates the R4 value via statistics notifications
  143. * (see STATISTICS_NOTIFICATION), which occur after each received beacon
  144. * when associated, or can be requested via REPLY_STATISTICS_CMD.
  145. *
  146. * NOTE: uCode provides the R4 value as a 23-bit signed value. Driver
  147. * must sign-extend to 32 bits before applying formula below.
  148. *
  149. * Formula:
  150. *
  151. * degrees Kelvin = ((97 * 259 * (R4 - R2) / (R3 - R1)) / 100) + 8
  152. *
  153. * NOTE: The basic formula is 259 * (R4-R2) / (R3-R1). The 97/100 is
  154. * an additional correction, which should be centered around 0 degrees
  155. * Celsius (273 degrees Kelvin). The 8 (3 percent of 273) compensates for
  156. * centering the 97/100 correction around 0 degrees K.
  157. *
  158. * Add 273 to Kelvin value to find degrees Celsius, for comparing current
  159. * temperature with factory-measured temperatures when calculating txpower
  160. * settings.
  161. */
  162. #define TEMPERATURE_CALIB_KELVIN_OFFSET 8
  163. #define TEMPERATURE_CALIB_A_VAL 259
  164. /* Limit range of calculated temperature to be between these Kelvin values */
  165. #define IWL_TX_POWER_TEMPERATURE_MIN (263)
  166. #define IWL_TX_POWER_TEMPERATURE_MAX (410)
  167. #define IWL_TX_POWER_TEMPERATURE_OUT_OF_RANGE(t) \
  168. (((t) < IWL_TX_POWER_TEMPERATURE_MIN) || \
  169. ((t) > IWL_TX_POWER_TEMPERATURE_MAX))
  170. /********************* END TEMPERATURE ***************************************/
  171. /********************* START TXPOWER *****************************************/
  172. /**
  173. * 4965 txpower calculations rely on information from three sources:
  174. *
  175. * 1) EEPROM
  176. * 2) "initialize" alive notification
  177. * 3) statistics notifications
  178. *
  179. * EEPROM data consists of:
  180. *
  181. * 1) Regulatory information (max txpower and channel usage flags) is provided
  182. * separately for each channel that can possibly supported by 4965.
  183. * 40 MHz wide (.11n fat) channels are listed separately from 20 MHz
  184. * (legacy) channels.
  185. *
  186. * See struct iwl4965_eeprom_channel for format, and struct iwl4965_eeprom
  187. * for locations in EEPROM.
  188. *
  189. * 2) Factory txpower calibration information is provided separately for
  190. * sub-bands of contiguous channels. 2.4GHz has just one sub-band,
  191. * but 5 GHz has several sub-bands.
  192. *
  193. * In addition, per-band (2.4 and 5 Ghz) saturation txpowers are provided.
  194. *
  195. * See struct iwl4965_eeprom_calib_info (and the tree of structures
  196. * contained within it) for format, and struct iwl4965_eeprom for
  197. * locations in EEPROM.
  198. *
  199. * "Initialization alive" notification (see struct iwl4965_init_alive_resp)
  200. * consists of:
  201. *
  202. * 1) Temperature calculation parameters.
  203. *
  204. * 2) Power supply voltage measurement.
  205. *
  206. * 3) Tx gain compensation to balance 2 transmitters for MIMO use.
  207. *
  208. * Statistics notifications deliver:
  209. *
  210. * 1) Current values for temperature param R4.
  211. */
  212. /**
  213. * To calculate a txpower setting for a given desired target txpower, channel,
  214. * modulation bit rate, and transmitter chain (4965 has 2 transmitters to
  215. * support MIMO and transmit diversity), driver must do the following:
  216. *
  217. * 1) Compare desired txpower vs. (EEPROM) regulatory limit for this channel.
  218. * Do not exceed regulatory limit; reduce target txpower if necessary.
  219. *
  220. * If setting up txpowers for MIMO rates (rate indexes 8-15, 24-31),
  221. * 2 transmitters will be used simultaneously; driver must reduce the
  222. * regulatory limit by 3 dB (half-power) for each transmitter, so the
  223. * combined total output of the 2 transmitters is within regulatory limits.
  224. *
  225. *
  226. * 2) Compare target txpower vs. (EEPROM) saturation txpower *reduced by
  227. * backoff for this bit rate*. Do not exceed (saturation - backoff[rate]);
  228. * reduce target txpower if necessary.
  229. *
  230. * Backoff values below are in 1/2 dB units (equivalent to steps in
  231. * txpower gain tables):
  232. *
  233. * OFDM 6 - 36 MBit: 10 steps (5 dB)
  234. * OFDM 48 MBit: 15 steps (7.5 dB)
  235. * OFDM 54 MBit: 17 steps (8.5 dB)
  236. * OFDM 60 MBit: 20 steps (10 dB)
  237. * CCK all rates: 10 steps (5 dB)
  238. *
  239. * Backoff values apply to saturation txpower on a per-transmitter basis;
  240. * when using MIMO (2 transmitters), each transmitter uses the same
  241. * saturation level provided in EEPROM, and the same backoff values;
  242. * no reduction (such as with regulatory txpower limits) is required.
  243. *
  244. * Saturation and Backoff values apply equally to 20 Mhz (legacy) channel
  245. * widths and 40 Mhz (.11n fat) channel widths; there is no separate
  246. * factory measurement for fat channels.
  247. *
  248. * The result of this step is the final target txpower. The rest of
  249. * the steps figure out the proper settings for the device to achieve
  250. * that target txpower.
  251. *
  252. *
  253. * 3) Determine (EEPROM) calibration subband for the target channel, by
  254. * comparing against first and last channels in each subband
  255. * (see struct iwl4965_eeprom_calib_subband_info).
  256. *
  257. *
  258. * 4) Linearly interpolate (EEPROM) factory calibration measurement sets,
  259. * referencing the 2 factory-measured (sample) channels within the subband.
  260. *
  261. * Interpolation is based on difference between target channel's frequency
  262. * and the sample channels' frequencies. Since channel numbers are based
  263. * on frequency (5 MHz between each channel number), this is equivalent
  264. * to interpolating based on channel number differences.
  265. *
  266. * Note that the sample channels may or may not be the channels at the
  267. * edges of the subband. The target channel may be "outside" of the
  268. * span of the sampled channels.
  269. *
  270. * Driver may choose the pair (for 2 Tx chains) of measurements (see
  271. * struct iwl4965_eeprom_calib_ch_info) for which the actual measured
  272. * txpower comes closest to the desired txpower. Usually, though,
  273. * the middle set of measurements is closest to the regulatory limits,
  274. * and is therefore a good choice for all txpower calculations (this
  275. * assumes that high accuracy is needed for maximizing legal txpower,
  276. * while lower txpower configurations do not need as much accuracy).
  277. *
  278. * Driver should interpolate both members of the chosen measurement pair,
  279. * i.e. for both Tx chains (radio transmitters), unless the driver knows
  280. * that only one of the chains will be used (e.g. only one tx antenna
  281. * connected, but this should be unusual). The rate scaling algorithm
  282. * switches antennas to find best performance, so both Tx chains will
  283. * be used (although only one at a time) even for non-MIMO transmissions.
  284. *
  285. * Driver should interpolate factory values for temperature, gain table
  286. * index, and actual power. The power amplifier detector values are
  287. * not used by the driver.
  288. *
  289. * Sanity check: If the target channel happens to be one of the sample
  290. * channels, the results should agree with the sample channel's
  291. * measurements!
  292. *
  293. *
  294. * 5) Find difference between desired txpower and (interpolated)
  295. * factory-measured txpower. Using (interpolated) factory gain table index
  296. * (shown elsewhere) as a starting point, adjust this index lower to
  297. * increase txpower, or higher to decrease txpower, until the target
  298. * txpower is reached. Each step in the gain table is 1/2 dB.
  299. *
  300. * For example, if factory measured txpower is 16 dBm, and target txpower
  301. * is 13 dBm, add 6 steps to the factory gain index to reduce txpower
  302. * by 3 dB.
  303. *
  304. *
  305. * 6) Find difference between current device temperature and (interpolated)
  306. * factory-measured temperature for sub-band. Factory values are in
  307. * degrees Celsius. To calculate current temperature, see comments for
  308. * "4965 temperature calculation".
  309. *
  310. * If current temperature is higher than factory temperature, driver must
  311. * increase gain (lower gain table index), and vice versa.
  312. *
  313. * Temperature affects gain differently for different channels:
  314. *
  315. * 2.4 GHz all channels: 3.5 degrees per half-dB step
  316. * 5 GHz channels 34-43: 4.5 degrees per half-dB step
  317. * 5 GHz channels >= 44: 4.0 degrees per half-dB step
  318. *
  319. * NOTE: Temperature can increase rapidly when transmitting, especially
  320. * with heavy traffic at high txpowers. Driver should update
  321. * temperature calculations often under these conditions to
  322. * maintain strong txpower in the face of rising temperature.
  323. *
  324. *
  325. * 7) Find difference between current power supply voltage indicator
  326. * (from "initialize alive") and factory-measured power supply voltage
  327. * indicator (EEPROM).
  328. *
  329. * If the current voltage is higher (indicator is lower) than factory
  330. * voltage, gain should be reduced (gain table index increased) by:
  331. *
  332. * (eeprom - current) / 7
  333. *
  334. * If the current voltage is lower (indicator is higher) than factory
  335. * voltage, gain should be increased (gain table index decreased) by:
  336. *
  337. * 2 * (current - eeprom) / 7
  338. *
  339. * If number of index steps in either direction turns out to be > 2,
  340. * something is wrong ... just use 0.
  341. *
  342. * NOTE: Voltage compensation is independent of band/channel.
  343. *
  344. * NOTE: "Initialize" uCode measures current voltage, which is assumed
  345. * to be constant after this initial measurement. Voltage
  346. * compensation for txpower (number of steps in gain table)
  347. * may be calculated once and used until the next uCode bootload.
  348. *
  349. *
  350. * 8) If setting up txpowers for MIMO rates (rate indexes 8-15, 24-31),
  351. * adjust txpower for each transmitter chain, so txpower is balanced
  352. * between the two chains. There are 5 pairs of tx_atten[group][chain]
  353. * values in "initialize alive", one pair for each of 5 channel ranges:
  354. *
  355. * Group 0: 5 GHz channel 34-43
  356. * Group 1: 5 GHz channel 44-70
  357. * Group 2: 5 GHz channel 71-124
  358. * Group 3: 5 GHz channel 125-200
  359. * Group 4: 2.4 GHz all channels
  360. *
  361. * Add the tx_atten[group][chain] value to the index for the target chain.
  362. * The values are signed, but are in pairs of 0 and a non-negative number,
  363. * so as to reduce gain (if necessary) of the "hotter" channel. This
  364. * avoids any need to double-check for regulatory compliance after
  365. * this step.
  366. *
  367. *
  368. * 9) If setting up for a CCK rate, lower the gain by adding a CCK compensation
  369. * value to the index:
  370. *
  371. * Hardware rev B: 9 steps (4.5 dB)
  372. * Hardware rev C: 5 steps (2.5 dB)
  373. *
  374. * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
  375. * bits [3:2], 1 = B, 2 = C.
  376. *
  377. * NOTE: This compensation is in addition to any saturation backoff that
  378. * might have been applied in an earlier step.
  379. *
  380. *
  381. * 10) Select the gain table, based on band (2.4 vs 5 GHz).
  382. *
  383. * Limit the adjusted index to stay within the table!
  384. *
  385. *
  386. * 11) Read gain table entries for DSP and radio gain, place into appropriate
  387. * location(s) in command (struct iwl4965_txpowertable_cmd).
  388. */
  389. /* Limit range of txpower output target to be between these values */
  390. #define IWL_TX_POWER_TARGET_POWER_MIN (0) /* 0 dBm = 1 milliwatt */
  391. #define IWL_TX_POWER_TARGET_POWER_MAX (16) /* 16 dBm */
  392. /**
  393. * When MIMO is used (2 transmitters operating simultaneously), driver should
  394. * limit each transmitter to deliver a max of 3 dB below the regulatory limit
  395. * for the device. That is, use half power for each transmitter, so total
  396. * txpower is within regulatory limits.
  397. *
  398. * The value "6" represents number of steps in gain table to reduce power 3 dB.
  399. * Each step is 1/2 dB.
  400. */
  401. #define IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION (6)
  402. /**
  403. * CCK gain compensation.
  404. *
  405. * When calculating txpowers for CCK, after making sure that the target power
  406. * is within regulatory and saturation limits, driver must additionally
  407. * back off gain by adding these values to the gain table index.
  408. *
  409. * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
  410. * bits [3:2], 1 = B, 2 = C.
  411. */
  412. #define IWL_TX_POWER_CCK_COMPENSATION_B_STEP (9)
  413. #define IWL_TX_POWER_CCK_COMPENSATION_C_STEP (5)
  414. /*
  415. * 4965 power supply voltage compensation for txpower
  416. */
  417. #define TX_POWER_IWL_VOLTAGE_CODES_PER_03V (7)
  418. /**
  419. * Gain tables.
  420. *
  421. * The following tables contain pair of values for setting txpower, i.e.
  422. * gain settings for the output of the device's digital signal processor (DSP),
  423. * and for the analog gain structure of the transmitter.
  424. *
  425. * Each entry in the gain tables represents a step of 1/2 dB. Note that these
  426. * are *relative* steps, not indications of absolute output power. Output
  427. * power varies with temperature, voltage, and channel frequency, and also
  428. * requires consideration of average power (to satisfy regulatory constraints),
  429. * and peak power (to avoid distortion of the output signal).
  430. *
  431. * Each entry contains two values:
  432. * 1) DSP gain (or sometimes called DSP attenuation). This is a fine-grained
  433. * linear value that multiplies the output of the digital signal processor,
  434. * before being sent to the analog radio.
  435. * 2) Radio gain. This sets the analog gain of the radio Tx path.
  436. * It is a coarser setting, and behaves in a logarithmic (dB) fashion.
  437. *
  438. * EEPROM contains factory calibration data for txpower. This maps actual
  439. * measured txpower levels to gain settings in the "well known" tables
  440. * below ("well-known" means here that both factory calibration *and* the
  441. * driver work with the same table).
  442. *
  443. * There are separate tables for 2.4 GHz and 5 GHz bands. The 5 GHz table
  444. * has an extension (into negative indexes), in case the driver needs to
  445. * boost power setting for high device temperatures (higher than would be
  446. * present during factory calibration). A 5 Ghz EEPROM index of "40"
  447. * corresponds to the 49th entry in the table used by the driver.
  448. */
  449. #define MIN_TX_GAIN_INDEX (0) /* highest gain, lowest idx, 2.4 */
  450. #define MIN_TX_GAIN_INDEX_52GHZ_EXT (-9) /* highest gain, lowest idx, 5 */
  451. /**
  452. * 2.4 GHz gain table
  453. *
  454. * Index Dsp gain Radio gain
  455. * 0 110 0x3f (highest gain)
  456. * 1 104 0x3f
  457. * 2 98 0x3f
  458. * 3 110 0x3e
  459. * 4 104 0x3e
  460. * 5 98 0x3e
  461. * 6 110 0x3d
  462. * 7 104 0x3d
  463. * 8 98 0x3d
  464. * 9 110 0x3c
  465. * 10 104 0x3c
  466. * 11 98 0x3c
  467. * 12 110 0x3b
  468. * 13 104 0x3b
  469. * 14 98 0x3b
  470. * 15 110 0x3a
  471. * 16 104 0x3a
  472. * 17 98 0x3a
  473. * 18 110 0x39
  474. * 19 104 0x39
  475. * 20 98 0x39
  476. * 21 110 0x38
  477. * 22 104 0x38
  478. * 23 98 0x38
  479. * 24 110 0x37
  480. * 25 104 0x37
  481. * 26 98 0x37
  482. * 27 110 0x36
  483. * 28 104 0x36
  484. * 29 98 0x36
  485. * 30 110 0x35
  486. * 31 104 0x35
  487. * 32 98 0x35
  488. * 33 110 0x34
  489. * 34 104 0x34
  490. * 35 98 0x34
  491. * 36 110 0x33
  492. * 37 104 0x33
  493. * 38 98 0x33
  494. * 39 110 0x32
  495. * 40 104 0x32
  496. * 41 98 0x32
  497. * 42 110 0x31
  498. * 43 104 0x31
  499. * 44 98 0x31
  500. * 45 110 0x30
  501. * 46 104 0x30
  502. * 47 98 0x30
  503. * 48 110 0x6
  504. * 49 104 0x6
  505. * 50 98 0x6
  506. * 51 110 0x5
  507. * 52 104 0x5
  508. * 53 98 0x5
  509. * 54 110 0x4
  510. * 55 104 0x4
  511. * 56 98 0x4
  512. * 57 110 0x3
  513. * 58 104 0x3
  514. * 59 98 0x3
  515. * 60 110 0x2
  516. * 61 104 0x2
  517. * 62 98 0x2
  518. * 63 110 0x1
  519. * 64 104 0x1
  520. * 65 98 0x1
  521. * 66 110 0x0
  522. * 67 104 0x0
  523. * 68 98 0x0
  524. * 69 97 0
  525. * 70 96 0
  526. * 71 95 0
  527. * 72 94 0
  528. * 73 93 0
  529. * 74 92 0
  530. * 75 91 0
  531. * 76 90 0
  532. * 77 89 0
  533. * 78 88 0
  534. * 79 87 0
  535. * 80 86 0
  536. * 81 85 0
  537. * 82 84 0
  538. * 83 83 0
  539. * 84 82 0
  540. * 85 81 0
  541. * 86 80 0
  542. * 87 79 0
  543. * 88 78 0
  544. * 89 77 0
  545. * 90 76 0
  546. * 91 75 0
  547. * 92 74 0
  548. * 93 73 0
  549. * 94 72 0
  550. * 95 71 0
  551. * 96 70 0
  552. * 97 69 0
  553. * 98 68 0
  554. */
  555. /**
  556. * 5 GHz gain table
  557. *
  558. * Index Dsp gain Radio gain
  559. * -9 123 0x3F (highest gain)
  560. * -8 117 0x3F
  561. * -7 110 0x3F
  562. * -6 104 0x3F
  563. * -5 98 0x3F
  564. * -4 110 0x3E
  565. * -3 104 0x3E
  566. * -2 98 0x3E
  567. * -1 110 0x3D
  568. * 0 104 0x3D
  569. * 1 98 0x3D
  570. * 2 110 0x3C
  571. * 3 104 0x3C
  572. * 4 98 0x3C
  573. * 5 110 0x3B
  574. * 6 104 0x3B
  575. * 7 98 0x3B
  576. * 8 110 0x3A
  577. * 9 104 0x3A
  578. * 10 98 0x3A
  579. * 11 110 0x39
  580. * 12 104 0x39
  581. * 13 98 0x39
  582. * 14 110 0x38
  583. * 15 104 0x38
  584. * 16 98 0x38
  585. * 17 110 0x37
  586. * 18 104 0x37
  587. * 19 98 0x37
  588. * 20 110 0x36
  589. * 21 104 0x36
  590. * 22 98 0x36
  591. * 23 110 0x35
  592. * 24 104 0x35
  593. * 25 98 0x35
  594. * 26 110 0x34
  595. * 27 104 0x34
  596. * 28 98 0x34
  597. * 29 110 0x33
  598. * 30 104 0x33
  599. * 31 98 0x33
  600. * 32 110 0x32
  601. * 33 104 0x32
  602. * 34 98 0x32
  603. * 35 110 0x31
  604. * 36 104 0x31
  605. * 37 98 0x31
  606. * 38 110 0x30
  607. * 39 104 0x30
  608. * 40 98 0x30
  609. * 41 110 0x25
  610. * 42 104 0x25
  611. * 43 98 0x25
  612. * 44 110 0x24
  613. * 45 104 0x24
  614. * 46 98 0x24
  615. * 47 110 0x23
  616. * 48 104 0x23
  617. * 49 98 0x23
  618. * 50 110 0x22
  619. * 51 104 0x18
  620. * 52 98 0x18
  621. * 53 110 0x17
  622. * 54 104 0x17
  623. * 55 98 0x17
  624. * 56 110 0x16
  625. * 57 104 0x16
  626. * 58 98 0x16
  627. * 59 110 0x15
  628. * 60 104 0x15
  629. * 61 98 0x15
  630. * 62 110 0x14
  631. * 63 104 0x14
  632. * 64 98 0x14
  633. * 65 110 0x13
  634. * 66 104 0x13
  635. * 67 98 0x13
  636. * 68 110 0x12
  637. * 69 104 0x08
  638. * 70 98 0x08
  639. * 71 110 0x07
  640. * 72 104 0x07
  641. * 73 98 0x07
  642. * 74 110 0x06
  643. * 75 104 0x06
  644. * 76 98 0x06
  645. * 77 110 0x05
  646. * 78 104 0x05
  647. * 79 98 0x05
  648. * 80 110 0x04
  649. * 81 104 0x04
  650. * 82 98 0x04
  651. * 83 110 0x03
  652. * 84 104 0x03
  653. * 85 98 0x03
  654. * 86 110 0x02
  655. * 87 104 0x02
  656. * 88 98 0x02
  657. * 89 110 0x01
  658. * 90 104 0x01
  659. * 91 98 0x01
  660. * 92 110 0x00
  661. * 93 104 0x00
  662. * 94 98 0x00
  663. * 95 93 0x00
  664. * 96 88 0x00
  665. * 97 83 0x00
  666. * 98 78 0x00
  667. */
  668. /**
  669. * Sanity checks and default values for EEPROM regulatory levels.
  670. * If EEPROM values fall outside MIN/MAX range, use default values.
  671. *
  672. * Regulatory limits refer to the maximum average txpower allowed by
  673. * regulatory agencies in the geographies in which the device is meant
  674. * to be operated. These limits are SKU-specific (i.e. geography-specific),
  675. * and channel-specific; each channel has an individual regulatory limit
  676. * listed in the EEPROM.
  677. *
  678. * Units are in half-dBm (i.e. "34" means 17 dBm).
  679. */
  680. #define IWL_TX_POWER_DEFAULT_REGULATORY_24 (34)
  681. #define IWL_TX_POWER_DEFAULT_REGULATORY_52 (34)
  682. #define IWL_TX_POWER_REGULATORY_MIN (0)
  683. #define IWL_TX_POWER_REGULATORY_MAX (34)
  684. /**
  685. * Sanity checks and default values for EEPROM saturation levels.
  686. * If EEPROM values fall outside MIN/MAX range, use default values.
  687. *
  688. * Saturation is the highest level that the output power amplifier can produce
  689. * without significant clipping distortion. This is a "peak" power level.
  690. * Different types of modulation (i.e. various "rates", and OFDM vs. CCK)
  691. * require differing amounts of backoff, relative to their average power output,
  692. * in order to avoid clipping distortion.
  693. *
  694. * Driver must make sure that it is violating neither the saturation limit,
  695. * nor the regulatory limit, when calculating Tx power settings for various
  696. * rates.
  697. *
  698. * Units are in half-dBm (i.e. "38" means 19 dBm).
  699. */
  700. #define IWL_TX_POWER_DEFAULT_SATURATION_24 (38)
  701. #define IWL_TX_POWER_DEFAULT_SATURATION_52 (38)
  702. #define IWL_TX_POWER_SATURATION_MIN (20)
  703. #define IWL_TX_POWER_SATURATION_MAX (50)
  704. /**
  705. * Channel groups used for Tx Attenuation calibration (MIMO tx channel balance)
  706. * and thermal Txpower calibration.
  707. *
  708. * When calculating txpower, driver must compensate for current device
  709. * temperature; higher temperature requires higher gain. Driver must calculate
  710. * current temperature (see "4965 temperature calculation"), then compare vs.
  711. * factory calibration temperature in EEPROM; if current temperature is higher
  712. * than factory temperature, driver must *increase* gain by proportions shown
  713. * in table below. If current temperature is lower than factory, driver must
  714. * *decrease* gain.
  715. *
  716. * Different frequency ranges require different compensation, as shown below.
  717. */
  718. /* Group 0, 5.2 GHz ch 34-43: 4.5 degrees per 1/2 dB. */
  719. #define CALIB_IWL_TX_ATTEN_GR1_FCH 34
  720. #define CALIB_IWL_TX_ATTEN_GR1_LCH 43
  721. /* Group 1, 5.3 GHz ch 44-70: 4.0 degrees per 1/2 dB. */
  722. #define CALIB_IWL_TX_ATTEN_GR2_FCH 44
  723. #define CALIB_IWL_TX_ATTEN_GR2_LCH 70
  724. /* Group 2, 5.5 GHz ch 71-124: 4.0 degrees per 1/2 dB. */
  725. #define CALIB_IWL_TX_ATTEN_GR3_FCH 71
  726. #define CALIB_IWL_TX_ATTEN_GR3_LCH 124
  727. /* Group 3, 5.7 GHz ch 125-200: 4.0 degrees per 1/2 dB. */
  728. #define CALIB_IWL_TX_ATTEN_GR4_FCH 125
  729. #define CALIB_IWL_TX_ATTEN_GR4_LCH 200
  730. /* Group 4, 2.4 GHz all channels: 3.5 degrees per 1/2 dB. */
  731. #define CALIB_IWL_TX_ATTEN_GR5_FCH 1
  732. #define CALIB_IWL_TX_ATTEN_GR5_LCH 20
  733. enum {
  734. CALIB_CH_GROUP_1 = 0,
  735. CALIB_CH_GROUP_2 = 1,
  736. CALIB_CH_GROUP_3 = 2,
  737. CALIB_CH_GROUP_4 = 3,
  738. CALIB_CH_GROUP_5 = 4,
  739. CALIB_CH_GROUP_MAX
  740. };
  741. /********************* END TXPOWER *****************************************/
  742. static inline u8 iwl4965_hw_get_rate(__le32 rate_n_flags)
  743. {
  744. return le32_to_cpu(rate_n_flags) & 0xFF;
  745. }
  746. static inline u32 iwl4965_hw_get_rate_n_flags(__le32 rate_n_flags)
  747. {
  748. return le32_to_cpu(rate_n_flags) & 0x1FFFF;
  749. }
  750. static inline __le32 iwl4965_hw_set_rate_n_flags(u8 rate, u16 flags)
  751. {
  752. return cpu_to_le32(flags|(u16)rate);
  753. }
  754. /**
  755. * Tx/Rx Queues
  756. *
  757. * Most communication between driver and 4965 is via queues of data buffers.
  758. * For example, all commands that the driver issues to device's embedded
  759. * controller (uCode) are via the command queue (one of the Tx queues). All
  760. * uCode command responses/replies/notifications, including Rx frames, are
  761. * conveyed from uCode to driver via the Rx queue.
  762. *
  763. * Most support for these queues, including handshake support, resides in
  764. * structures in host DRAM, shared between the driver and the device. When
  765. * allocating this memory, the driver must make sure that data written by
  766. * the host CPU updates DRAM immediately (and does not get "stuck" in CPU's
  767. * cache memory), so DRAM and cache are consistent, and the device can
  768. * immediately see changes made by the driver.
  769. *
  770. * 4965 supports up to 16 DRAM-based Tx queues, and services these queues via
  771. * up to 7 DMA channels (FIFOs). Each Tx queue is supported by a circular array
  772. * in DRAM containing 256 Transmit Frame Descriptors (TFDs).
  773. */
  774. #define IWL49_MAX_WIN_SIZE 64
  775. #define IWL49_QUEUE_SIZE 256
  776. #define IWL49_NUM_FIFOS 7
  777. #define IWL49_CMD_FIFO_NUM 4
  778. #define IWL49_NUM_QUEUES 16
  779. /**
  780. * struct iwl4965_tfd_frame_data
  781. *
  782. * Describes up to 2 buffers containing (contiguous) portions of a Tx frame.
  783. * Each buffer must be on dword boundary.
  784. * Up to 10 iwl_tfd_frame_data structures, describing up to 20 buffers,
  785. * may be filled within a TFD (iwl_tfd_frame).
  786. *
  787. * Bit fields in tb1_addr:
  788. * 31- 0: Tx buffer 1 address bits [31:0]
  789. *
  790. * Bit fields in val1:
  791. * 31-16: Tx buffer 2 address bits [15:0]
  792. * 15- 4: Tx buffer 1 length (bytes)
  793. * 3- 0: Tx buffer 1 address bits [32:32]
  794. *
  795. * Bit fields in val2:
  796. * 31-20: Tx buffer 2 length (bytes)
  797. * 19- 0: Tx buffer 2 address bits [35:16]
  798. */
  799. struct iwl4965_tfd_frame_data {
  800. __le32 tb1_addr;
  801. __le32 val1;
  802. /* __le32 ptb1_32_35:4; */
  803. #define IWL_tb1_addr_hi_POS 0
  804. #define IWL_tb1_addr_hi_LEN 4
  805. #define IWL_tb1_addr_hi_SYM val1
  806. /* __le32 tb_len1:12; */
  807. #define IWL_tb1_len_POS 4
  808. #define IWL_tb1_len_LEN 12
  809. #define IWL_tb1_len_SYM val1
  810. /* __le32 ptb2_0_15:16; */
  811. #define IWL_tb2_addr_lo16_POS 16
  812. #define IWL_tb2_addr_lo16_LEN 16
  813. #define IWL_tb2_addr_lo16_SYM val1
  814. __le32 val2;
  815. /* __le32 ptb2_16_35:20; */
  816. #define IWL_tb2_addr_hi20_POS 0
  817. #define IWL_tb2_addr_hi20_LEN 20
  818. #define IWL_tb2_addr_hi20_SYM val2
  819. /* __le32 tb_len2:12; */
  820. #define IWL_tb2_len_POS 20
  821. #define IWL_tb2_len_LEN 12
  822. #define IWL_tb2_len_SYM val2
  823. } __attribute__ ((packed));
  824. /**
  825. * struct iwl4965_tfd_frame
  826. *
  827. * Transmit Frame Descriptor (TFD)
  828. *
  829. * 4965 supports up to 16 Tx queues resident in host DRAM.
  830. * Each Tx queue uses a circular buffer of 256 TFDs stored in host DRAM.
  831. * Both driver and device share these circular buffers, each of which must be
  832. * contiguous 256 TFDs x 128 bytes-per-TFD = 32 KBytes for 4965.
  833. *
  834. * Driver must indicate the physical address of the base of each
  835. * circular buffer via the 4965's FH_MEM_CBBC_QUEUE registers.
  836. *
  837. * Each TFD contains pointer/size information for up to 20 data buffers
  838. * in host DRAM. These buffers collectively contain the (one) frame described
  839. * by the TFD. Each buffer must be a single contiguous block of memory within
  840. * itself, but buffers may be scattered in host DRAM. Each buffer has max size
  841. * of (4K - 4). The 4965 concatenates all of a TFD's buffers into a single
  842. * Tx frame, up to 8 KBytes in size.
  843. *
  844. * Bit fields in the control dword (val0):
  845. * 31-30: # dwords (0-3) of padding required at end of frame for 16-byte bound
  846. * 29: reserved
  847. * 28-24: # Transmit Buffer Descriptors in TFD
  848. * 23- 0: reserved
  849. *
  850. * A maximum of 255 (not 256!) TFDs may be on a queue waiting for Tx.
  851. */
  852. struct iwl4965_tfd_frame {
  853. __le32 val0;
  854. /* __le32 rsvd1:24; */
  855. /* __le32 num_tbs:5; */
  856. #define IWL_num_tbs_POS 24
  857. #define IWL_num_tbs_LEN 5
  858. #define IWL_num_tbs_SYM val0
  859. /* __le32 rsvd2:1; */
  860. /* __le32 padding:2; */
  861. struct iwl4965_tfd_frame_data pa[10];
  862. __le32 reserved;
  863. } __attribute__ ((packed));
  864. /**
  865. * struct iwl4965_queue_byte_cnt_entry
  866. *
  867. * Byte Count Table Entry
  868. *
  869. * Bit fields:
  870. * 15-12: reserved
  871. * 11- 0: total to-be-transmitted byte count of frame (does not include command)
  872. */
  873. struct iwl4965_queue_byte_cnt_entry {
  874. __le16 val;
  875. /* __le16 byte_cnt:12; */
  876. #define IWL_byte_cnt_POS 0
  877. #define IWL_byte_cnt_LEN 12
  878. #define IWL_byte_cnt_SYM val
  879. /* __le16 rsvd:4; */
  880. } __attribute__ ((packed));
  881. /**
  882. * struct iwl4965_sched_queue_byte_cnt_tbl
  883. *
  884. * Byte Count table
  885. *
  886. * Each Tx queue uses a byte-count table containing 320 entries:
  887. * one 16-bit entry for each of 256 TFDs, plus an additional 64 entries that
  888. * duplicate the first 64 entries (to avoid wrap-around within a Tx window;
  889. * max Tx window is 64 TFDs).
  890. *
  891. * When driver sets up a new TFD, it must also enter the total byte count
  892. * of the frame to be transmitted into the corresponding entry in the byte
  893. * count table for the chosen Tx queue. If the TFD index is 0-63, the driver
  894. * must duplicate the byte count entry in corresponding index 256-319.
  895. *
  896. * "dont_care" padding puts each byte count table on a 1024-byte boundary;
  897. * 4965 assumes tables are separated by 1024 bytes.
  898. */
  899. struct iwl4965_sched_queue_byte_cnt_tbl {
  900. struct iwl4965_queue_byte_cnt_entry tfd_offset[IWL49_QUEUE_SIZE +
  901. IWL49_MAX_WIN_SIZE];
  902. u8 dont_care[1024 -
  903. (IWL49_QUEUE_SIZE + IWL49_MAX_WIN_SIZE) *
  904. sizeof(__le16)];
  905. } __attribute__ ((packed));
  906. /**
  907. * struct iwl4965_shared - handshake area for Tx and Rx
  908. *
  909. * For convenience in allocating memory, this structure combines 2 areas of
  910. * DRAM which must be shared between driver and 4965. These do not need to
  911. * be combined, if better allocation would result from keeping them separate:
  912. *
  913. * 1) The Tx byte count tables occupy 1024 bytes each (16 KBytes total for
  914. * 16 queues). Driver uses SCD_DRAM_BASE_ADDR to tell 4965 where to find
  915. * the first of these tables. 4965 assumes tables are 1024 bytes apart.
  916. *
  917. * 2) The Rx status (val0 and val1) occupies only 8 bytes. Driver uses
  918. * FH_RSCSR_CHNL0_STTS_WPTR_REG to tell 4965 where to find this area.
  919. * Driver reads val0 to determine the latest Receive Buffer Descriptor (RBD)
  920. * that has been filled by the 4965.
  921. *
  922. * Bit fields val0:
  923. * 31-12: Not used
  924. * 11- 0: Index of last filled Rx buffer descriptor (4965 writes, driver reads)
  925. *
  926. * Bit fields val1:
  927. * 31- 0: Not used
  928. */
  929. struct iwl4965_shared {
  930. struct iwl4965_sched_queue_byte_cnt_tbl
  931. queues_byte_cnt_tbls[IWL49_NUM_QUEUES];
  932. __le32 rb_closed;
  933. /* __le32 rb_closed_stts_rb_num:12; */
  934. #define IWL_rb_closed_stts_rb_num_POS 0
  935. #define IWL_rb_closed_stts_rb_num_LEN 12
  936. #define IWL_rb_closed_stts_rb_num_SYM rb_closed
  937. /* __le32 rsrv1:4; */
  938. /* __le32 rb_closed_stts_rx_frame_num:12; */
  939. #define IWL_rb_closed_stts_rx_frame_num_POS 16
  940. #define IWL_rb_closed_stts_rx_frame_num_LEN 12
  941. #define IWL_rb_closed_stts_rx_frame_num_SYM rb_closed
  942. /* __le32 rsrv2:4; */
  943. __le32 frm_finished;
  944. /* __le32 frame_finished_stts_rb_num:12; */
  945. #define IWL_frame_finished_stts_rb_num_POS 0
  946. #define IWL_frame_finished_stts_rb_num_LEN 12
  947. #define IWL_frame_finished_stts_rb_num_SYM frm_finished
  948. /* __le32 rsrv3:4; */
  949. /* __le32 frame_finished_stts_rx_frame_num:12; */
  950. #define IWL_frame_finished_stts_rx_frame_num_POS 16
  951. #define IWL_frame_finished_stts_rx_frame_num_LEN 12
  952. #define IWL_frame_finished_stts_rx_frame_num_SYM frm_finished
  953. /* __le32 rsrv4:4; */
  954. __le32 padding1; /* so that allocation will be aligned to 16B */
  955. __le32 padding2;
  956. } __attribute__ ((packed));
  957. #endif /* __iwl4965_4965_hw_h__ */