fsl-diu-fb.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * Freescale DIU Frame Buffer device driver
  5. *
  6. * Authors: Hongjun Chen <hong-jun.chen@freescale.com>
  7. * Paul Widmer <paul.widmer@freescale.com>
  8. * Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
  9. * York Sun <yorksun@freescale.com>
  10. *
  11. * Based on imxfb.c Copyright (C) 2004 S.Hauer, Pengutronix
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/errno.h>
  22. #include <linux/string.h>
  23. #include <linux/slab.h>
  24. #include <linux/fb.h>
  25. #include <linux/init.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/clk.h>
  30. #include <linux/uaccess.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/of_platform.h>
  33. #include <sysdev/fsl_soc.h>
  34. #include <linux/fsl-diu-fb.h>
  35. /*
  36. * These parameters give default parameters
  37. * for video output 1024x768,
  38. * FIXME - change timing to proper amounts
  39. * hsync 31.5kHz, vsync 60Hz
  40. */
  41. static struct fb_videomode __devinitdata fsl_diu_default_mode = {
  42. .refresh = 60,
  43. .xres = 1024,
  44. .yres = 768,
  45. .pixclock = 15385,
  46. .left_margin = 160,
  47. .right_margin = 24,
  48. .upper_margin = 29,
  49. .lower_margin = 3,
  50. .hsync_len = 136,
  51. .vsync_len = 6,
  52. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  53. .vmode = FB_VMODE_NONINTERLACED
  54. };
  55. static struct fb_videomode __devinitdata fsl_diu_mode_db[] = {
  56. {
  57. .name = "1024x768-60",
  58. .refresh = 60,
  59. .xres = 1024,
  60. .yres = 768,
  61. .pixclock = 15385,
  62. .left_margin = 160,
  63. .right_margin = 24,
  64. .upper_margin = 29,
  65. .lower_margin = 3,
  66. .hsync_len = 136,
  67. .vsync_len = 6,
  68. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  69. .vmode = FB_VMODE_NONINTERLACED
  70. },
  71. {
  72. .name = "1024x768-70",
  73. .refresh = 70,
  74. .xres = 1024,
  75. .yres = 768,
  76. .pixclock = 16886,
  77. .left_margin = 3,
  78. .right_margin = 3,
  79. .upper_margin = 2,
  80. .lower_margin = 2,
  81. .hsync_len = 40,
  82. .vsync_len = 18,
  83. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  84. .vmode = FB_VMODE_NONINTERLACED
  85. },
  86. {
  87. .name = "1024x768-75",
  88. .refresh = 75,
  89. .xres = 1024,
  90. .yres = 768,
  91. .pixclock = 15009,
  92. .left_margin = 3,
  93. .right_margin = 3,
  94. .upper_margin = 2,
  95. .lower_margin = 2,
  96. .hsync_len = 80,
  97. .vsync_len = 32,
  98. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  99. .vmode = FB_VMODE_NONINTERLACED
  100. },
  101. {
  102. .name = "1280x1024-60",
  103. .refresh = 60,
  104. .xres = 1280,
  105. .yres = 1024,
  106. .pixclock = 9375,
  107. .left_margin = 38,
  108. .right_margin = 128,
  109. .upper_margin = 2,
  110. .lower_margin = 7,
  111. .hsync_len = 216,
  112. .vsync_len = 37,
  113. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  114. .vmode = FB_VMODE_NONINTERLACED
  115. },
  116. {
  117. .name = "1280x1024-70",
  118. .refresh = 70,
  119. .xres = 1280,
  120. .yres = 1024,
  121. .pixclock = 9380,
  122. .left_margin = 6,
  123. .right_margin = 6,
  124. .upper_margin = 4,
  125. .lower_margin = 4,
  126. .hsync_len = 60,
  127. .vsync_len = 94,
  128. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  129. .vmode = FB_VMODE_NONINTERLACED
  130. },
  131. {
  132. .name = "1280x1024-75",
  133. .refresh = 75,
  134. .xres = 1280,
  135. .yres = 1024,
  136. .pixclock = 9380,
  137. .left_margin = 6,
  138. .right_margin = 6,
  139. .upper_margin = 4,
  140. .lower_margin = 4,
  141. .hsync_len = 60,
  142. .vsync_len = 15,
  143. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  144. .vmode = FB_VMODE_NONINTERLACED
  145. },
  146. {
  147. .name = "320x240", /* for AOI only */
  148. .refresh = 60,
  149. .xres = 320,
  150. .yres = 240,
  151. .pixclock = 15385,
  152. .left_margin = 0,
  153. .right_margin = 0,
  154. .upper_margin = 0,
  155. .lower_margin = 0,
  156. .hsync_len = 0,
  157. .vsync_len = 0,
  158. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  159. .vmode = FB_VMODE_NONINTERLACED
  160. },
  161. {
  162. .name = "1280x480-60",
  163. .refresh = 60,
  164. .xres = 1280,
  165. .yres = 480,
  166. .pixclock = 18939,
  167. .left_margin = 353,
  168. .right_margin = 47,
  169. .upper_margin = 39,
  170. .lower_margin = 4,
  171. .hsync_len = 8,
  172. .vsync_len = 2,
  173. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  174. .vmode = FB_VMODE_NONINTERLACED
  175. },
  176. };
  177. static char *fb_mode = "1024x768-32@60";
  178. static unsigned long default_bpp = 32;
  179. static int monitor_port;
  180. #if defined(CONFIG_NOT_COHERENT_CACHE)
  181. static u8 *coherence_data;
  182. static size_t coherence_data_size;
  183. static unsigned int d_cache_line_size;
  184. #endif
  185. static DEFINE_SPINLOCK(diu_lock);
  186. struct fsl_diu_data {
  187. struct fb_info *fsl_diu_info[FSL_AOI_NUM - 1];
  188. /*FSL_AOI_NUM has one dummy AOI */
  189. struct device_attribute dev_attr;
  190. struct diu_ad *dummy_ad;
  191. void *dummy_aoi_virt;
  192. unsigned int irq;
  193. int fb_enabled;
  194. int monitor_port;
  195. };
  196. struct mfb_info {
  197. int index;
  198. int type;
  199. char *id;
  200. int registered;
  201. int blank;
  202. unsigned long pseudo_palette[16];
  203. struct diu_ad *ad;
  204. int cursor_reset;
  205. unsigned char g_alpha;
  206. unsigned int count;
  207. int x_aoi_d; /* aoi display x offset to physical screen */
  208. int y_aoi_d; /* aoi display y offset to physical screen */
  209. struct fsl_diu_data *parent;
  210. };
  211. static struct mfb_info mfb_template[] = {
  212. { /* AOI 0 for plane 0 */
  213. .index = 0,
  214. .type = MFB_TYPE_OUTPUT,
  215. .id = "Panel0",
  216. .registered = 0,
  217. .count = 0,
  218. .x_aoi_d = 0,
  219. .y_aoi_d = 0,
  220. },
  221. { /* AOI 0 for plane 1 */
  222. .index = 1,
  223. .type = MFB_TYPE_OUTPUT,
  224. .id = "Panel1 AOI0",
  225. .registered = 0,
  226. .g_alpha = 0xff,
  227. .count = 0,
  228. .x_aoi_d = 0,
  229. .y_aoi_d = 0,
  230. },
  231. { /* AOI 1 for plane 1 */
  232. .index = 2,
  233. .type = MFB_TYPE_OUTPUT,
  234. .id = "Panel1 AOI1",
  235. .registered = 0,
  236. .g_alpha = 0xff,
  237. .count = 0,
  238. .x_aoi_d = 0,
  239. .y_aoi_d = 480,
  240. },
  241. { /* AOI 0 for plane 2 */
  242. .index = 3,
  243. .type = MFB_TYPE_OUTPUT,
  244. .id = "Panel2 AOI0",
  245. .registered = 0,
  246. .g_alpha = 0xff,
  247. .count = 0,
  248. .x_aoi_d = 640,
  249. .y_aoi_d = 0,
  250. },
  251. { /* AOI 1 for plane 2 */
  252. .index = 4,
  253. .type = MFB_TYPE_OUTPUT,
  254. .id = "Panel2 AOI1",
  255. .registered = 0,
  256. .g_alpha = 0xff,
  257. .count = 0,
  258. .x_aoi_d = 640,
  259. .y_aoi_d = 480,
  260. },
  261. };
  262. static struct diu_hw dr = {
  263. .mode = MFB_MODE1,
  264. .reg_lock = __SPIN_LOCK_UNLOCKED(diu_hw.reg_lock),
  265. };
  266. static struct diu_pool pool;
  267. /**
  268. * fsl_diu_alloc - allocate memory for the DIU
  269. * @size: number of bytes to allocate
  270. * @param: returned physical address of memory
  271. *
  272. * This function allocates a physically-contiguous block of memory.
  273. */
  274. static void *fsl_diu_alloc(size_t size, phys_addr_t *phys)
  275. {
  276. void *virt;
  277. pr_debug("size=%zu\n", size);
  278. virt = alloc_pages_exact(size, GFP_DMA | __GFP_ZERO);
  279. if (virt) {
  280. *phys = virt_to_phys(virt);
  281. pr_debug("virt=%p phys=%llx\n", virt,
  282. (unsigned long long)*phys);
  283. }
  284. return virt;
  285. }
  286. /**
  287. * fsl_diu_free - release DIU memory
  288. * @virt: pointer returned by fsl_diu_alloc()
  289. * @size: number of bytes allocated by fsl_diu_alloc()
  290. *
  291. * This function releases memory allocated by fsl_diu_alloc().
  292. */
  293. static void fsl_diu_free(void *virt, size_t size)
  294. {
  295. pr_debug("virt=%p size=%zu\n", virt, size);
  296. if (virt && size)
  297. free_pages_exact(virt, size);
  298. }
  299. /*
  300. * Workaround for failed writing desc register of planes.
  301. * Needed with MPC5121 DIU rev 2.0 silicon.
  302. */
  303. void wr_reg_wa(u32 *reg, u32 val)
  304. {
  305. do {
  306. out_be32(reg, val);
  307. } while (in_be32(reg) != val);
  308. }
  309. static int fsl_diu_enable_panel(struct fb_info *info)
  310. {
  311. struct mfb_info *pmfbi, *cmfbi, *mfbi = info->par;
  312. struct diu *hw = dr.diu_reg;
  313. struct diu_ad *ad = mfbi->ad;
  314. struct fsl_diu_data *machine_data = mfbi->parent;
  315. int res = 0;
  316. pr_debug("enable_panel index %d\n", mfbi->index);
  317. if (mfbi->type != MFB_TYPE_OFF) {
  318. switch (mfbi->index) {
  319. case 0: /* plane 0 */
  320. if (hw->desc[0] != ad->paddr)
  321. wr_reg_wa(&hw->desc[0], ad->paddr);
  322. break;
  323. case 1: /* plane 1 AOI 0 */
  324. cmfbi = machine_data->fsl_diu_info[2]->par;
  325. if (hw->desc[1] != ad->paddr) { /* AOI0 closed */
  326. if (cmfbi->count > 0) /* AOI1 open */
  327. ad->next_ad =
  328. cpu_to_le32(cmfbi->ad->paddr);
  329. else
  330. ad->next_ad = 0;
  331. wr_reg_wa(&hw->desc[1], ad->paddr);
  332. }
  333. break;
  334. case 3: /* plane 2 AOI 0 */
  335. cmfbi = machine_data->fsl_diu_info[4]->par;
  336. if (hw->desc[2] != ad->paddr) { /* AOI0 closed */
  337. if (cmfbi->count > 0) /* AOI1 open */
  338. ad->next_ad =
  339. cpu_to_le32(cmfbi->ad->paddr);
  340. else
  341. ad->next_ad = 0;
  342. wr_reg_wa(&hw->desc[2], ad->paddr);
  343. }
  344. break;
  345. case 2: /* plane 1 AOI 1 */
  346. pmfbi = machine_data->fsl_diu_info[1]->par;
  347. ad->next_ad = 0;
  348. if (hw->desc[1] == machine_data->dummy_ad->paddr)
  349. wr_reg_wa(&hw->desc[1], ad->paddr);
  350. else /* AOI0 open */
  351. pmfbi->ad->next_ad = cpu_to_le32(ad->paddr);
  352. break;
  353. case 4: /* plane 2 AOI 1 */
  354. pmfbi = machine_data->fsl_diu_info[3]->par;
  355. ad->next_ad = 0;
  356. if (hw->desc[2] == machine_data->dummy_ad->paddr)
  357. wr_reg_wa(&hw->desc[2], ad->paddr);
  358. else /* AOI0 was open */
  359. pmfbi->ad->next_ad = cpu_to_le32(ad->paddr);
  360. break;
  361. default:
  362. res = -EINVAL;
  363. break;
  364. }
  365. } else
  366. res = -EINVAL;
  367. return res;
  368. }
  369. static int fsl_diu_disable_panel(struct fb_info *info)
  370. {
  371. struct mfb_info *pmfbi, *cmfbi, *mfbi = info->par;
  372. struct diu *hw = dr.diu_reg;
  373. struct diu_ad *ad = mfbi->ad;
  374. struct fsl_diu_data *machine_data = mfbi->parent;
  375. int res = 0;
  376. switch (mfbi->index) {
  377. case 0: /* plane 0 */
  378. if (hw->desc[0] != machine_data->dummy_ad->paddr)
  379. wr_reg_wa(&hw->desc[0], machine_data->dummy_ad->paddr);
  380. break;
  381. case 1: /* plane 1 AOI 0 */
  382. cmfbi = machine_data->fsl_diu_info[2]->par;
  383. if (cmfbi->count > 0) /* AOI1 is open */
  384. wr_reg_wa(&hw->desc[1], cmfbi->ad->paddr);
  385. /* move AOI1 to the first */
  386. else /* AOI1 was closed */
  387. wr_reg_wa(&hw->desc[1], machine_data->dummy_ad->paddr);
  388. /* close AOI 0 */
  389. break;
  390. case 3: /* plane 2 AOI 0 */
  391. cmfbi = machine_data->fsl_diu_info[4]->par;
  392. if (cmfbi->count > 0) /* AOI1 is open */
  393. wr_reg_wa(&hw->desc[2], cmfbi->ad->paddr);
  394. /* move AOI1 to the first */
  395. else /* AOI1 was closed */
  396. wr_reg_wa(&hw->desc[2], machine_data->dummy_ad->paddr);
  397. /* close AOI 0 */
  398. break;
  399. case 2: /* plane 1 AOI 1 */
  400. pmfbi = machine_data->fsl_diu_info[1]->par;
  401. if (hw->desc[1] != ad->paddr) {
  402. /* AOI1 is not the first in the chain */
  403. if (pmfbi->count > 0)
  404. /* AOI0 is open, must be the first */
  405. pmfbi->ad->next_ad = 0;
  406. } else /* AOI1 is the first in the chain */
  407. wr_reg_wa(&hw->desc[1], machine_data->dummy_ad->paddr);
  408. /* close AOI 1 */
  409. break;
  410. case 4: /* plane 2 AOI 1 */
  411. pmfbi = machine_data->fsl_diu_info[3]->par;
  412. if (hw->desc[2] != ad->paddr) {
  413. /* AOI1 is not the first in the chain */
  414. if (pmfbi->count > 0)
  415. /* AOI0 is open, must be the first */
  416. pmfbi->ad->next_ad = 0;
  417. } else /* AOI1 is the first in the chain */
  418. wr_reg_wa(&hw->desc[2], machine_data->dummy_ad->paddr);
  419. /* close AOI 1 */
  420. break;
  421. default:
  422. res = -EINVAL;
  423. break;
  424. }
  425. return res;
  426. }
  427. static void enable_lcdc(struct fb_info *info)
  428. {
  429. struct diu *hw = dr.diu_reg;
  430. struct mfb_info *mfbi = info->par;
  431. struct fsl_diu_data *machine_data = mfbi->parent;
  432. if (!machine_data->fb_enabled) {
  433. out_be32(&hw->diu_mode, dr.mode);
  434. machine_data->fb_enabled++;
  435. }
  436. }
  437. static void disable_lcdc(struct fb_info *info)
  438. {
  439. struct diu *hw = dr.diu_reg;
  440. struct mfb_info *mfbi = info->par;
  441. struct fsl_diu_data *machine_data = mfbi->parent;
  442. if (machine_data->fb_enabled) {
  443. out_be32(&hw->diu_mode, 0);
  444. machine_data->fb_enabled = 0;
  445. }
  446. }
  447. static void adjust_aoi_size_position(struct fb_var_screeninfo *var,
  448. struct fb_info *info)
  449. {
  450. struct mfb_info *lower_aoi_mfbi, *upper_aoi_mfbi, *mfbi = info->par;
  451. struct fsl_diu_data *machine_data = mfbi->parent;
  452. int available_height, upper_aoi_bottom, index = mfbi->index;
  453. int lower_aoi_is_open, upper_aoi_is_open;
  454. __u32 base_plane_width, base_plane_height, upper_aoi_height;
  455. base_plane_width = machine_data->fsl_diu_info[0]->var.xres;
  456. base_plane_height = machine_data->fsl_diu_info[0]->var.yres;
  457. if (mfbi->x_aoi_d < 0)
  458. mfbi->x_aoi_d = 0;
  459. if (mfbi->y_aoi_d < 0)
  460. mfbi->y_aoi_d = 0;
  461. switch (index) {
  462. case 0:
  463. if (mfbi->x_aoi_d != 0)
  464. mfbi->x_aoi_d = 0;
  465. if (mfbi->y_aoi_d != 0)
  466. mfbi->y_aoi_d = 0;
  467. break;
  468. case 1: /* AOI 0 */
  469. case 3:
  470. lower_aoi_mfbi = machine_data->fsl_diu_info[index+1]->par;
  471. lower_aoi_is_open = lower_aoi_mfbi->count > 0 ? 1 : 0;
  472. if (var->xres > base_plane_width)
  473. var->xres = base_plane_width;
  474. if ((mfbi->x_aoi_d + var->xres) > base_plane_width)
  475. mfbi->x_aoi_d = base_plane_width - var->xres;
  476. if (lower_aoi_is_open)
  477. available_height = lower_aoi_mfbi->y_aoi_d;
  478. else
  479. available_height = base_plane_height;
  480. if (var->yres > available_height)
  481. var->yres = available_height;
  482. if ((mfbi->y_aoi_d + var->yres) > available_height)
  483. mfbi->y_aoi_d = available_height - var->yres;
  484. break;
  485. case 2: /* AOI 1 */
  486. case 4:
  487. upper_aoi_mfbi = machine_data->fsl_diu_info[index-1]->par;
  488. upper_aoi_height =
  489. machine_data->fsl_diu_info[index-1]->var.yres;
  490. upper_aoi_bottom = upper_aoi_mfbi->y_aoi_d + upper_aoi_height;
  491. upper_aoi_is_open = upper_aoi_mfbi->count > 0 ? 1 : 0;
  492. if (var->xres > base_plane_width)
  493. var->xres = base_plane_width;
  494. if ((mfbi->x_aoi_d + var->xres) > base_plane_width)
  495. mfbi->x_aoi_d = base_plane_width - var->xres;
  496. if (mfbi->y_aoi_d < 0)
  497. mfbi->y_aoi_d = 0;
  498. if (upper_aoi_is_open) {
  499. if (mfbi->y_aoi_d < upper_aoi_bottom)
  500. mfbi->y_aoi_d = upper_aoi_bottom;
  501. available_height = base_plane_height
  502. - upper_aoi_bottom;
  503. } else
  504. available_height = base_plane_height;
  505. if (var->yres > available_height)
  506. var->yres = available_height;
  507. if ((mfbi->y_aoi_d + var->yres) > base_plane_height)
  508. mfbi->y_aoi_d = base_plane_height - var->yres;
  509. break;
  510. }
  511. }
  512. /*
  513. * Checks to see if the hardware supports the state requested by var passed
  514. * in. This function does not alter the hardware state! If the var passed in
  515. * is slightly off by what the hardware can support then we alter the var
  516. * PASSED in to what we can do. If the hardware doesn't support mode change
  517. * a -EINVAL will be returned by the upper layers.
  518. */
  519. static int fsl_diu_check_var(struct fb_var_screeninfo *var,
  520. struct fb_info *info)
  521. {
  522. unsigned long htotal, vtotal;
  523. pr_debug("check_var xres: %d\n", var->xres);
  524. pr_debug("check_var yres: %d\n", var->yres);
  525. if (var->xres_virtual < var->xres)
  526. var->xres_virtual = var->xres;
  527. if (var->yres_virtual < var->yres)
  528. var->yres_virtual = var->yres;
  529. if (var->xoffset < 0)
  530. var->xoffset = 0;
  531. if (var->yoffset < 0)
  532. var->yoffset = 0;
  533. if (var->xoffset + info->var.xres > info->var.xres_virtual)
  534. var->xoffset = info->var.xres_virtual - info->var.xres;
  535. if (var->yoffset + info->var.yres > info->var.yres_virtual)
  536. var->yoffset = info->var.yres_virtual - info->var.yres;
  537. if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
  538. (var->bits_per_pixel != 16))
  539. var->bits_per_pixel = default_bpp;
  540. switch (var->bits_per_pixel) {
  541. case 16:
  542. var->red.length = 5;
  543. var->red.offset = 11;
  544. var->red.msb_right = 0;
  545. var->green.length = 6;
  546. var->green.offset = 5;
  547. var->green.msb_right = 0;
  548. var->blue.length = 5;
  549. var->blue.offset = 0;
  550. var->blue.msb_right = 0;
  551. var->transp.length = 0;
  552. var->transp.offset = 0;
  553. var->transp.msb_right = 0;
  554. break;
  555. case 24:
  556. var->red.length = 8;
  557. var->red.offset = 0;
  558. var->red.msb_right = 0;
  559. var->green.length = 8;
  560. var->green.offset = 8;
  561. var->green.msb_right = 0;
  562. var->blue.length = 8;
  563. var->blue.offset = 16;
  564. var->blue.msb_right = 0;
  565. var->transp.length = 0;
  566. var->transp.offset = 0;
  567. var->transp.msb_right = 0;
  568. break;
  569. case 32:
  570. var->red.length = 8;
  571. var->red.offset = 16;
  572. var->red.msb_right = 0;
  573. var->green.length = 8;
  574. var->green.offset = 8;
  575. var->green.msb_right = 0;
  576. var->blue.length = 8;
  577. var->blue.offset = 0;
  578. var->blue.msb_right = 0;
  579. var->transp.length = 8;
  580. var->transp.offset = 24;
  581. var->transp.msb_right = 0;
  582. break;
  583. }
  584. /* If the pixclock is below the minimum spec'd value then set to
  585. * refresh rate for 60Hz since this is supported by most monitors.
  586. * Refer to Documentation/fb/ for calculations.
  587. */
  588. if ((var->pixclock < MIN_PIX_CLK) || (var->pixclock > MAX_PIX_CLK)) {
  589. htotal = var->xres + var->right_margin + var->hsync_len +
  590. var->left_margin;
  591. vtotal = var->yres + var->lower_margin + var->vsync_len +
  592. var->upper_margin;
  593. var->pixclock = (vtotal * htotal * 6UL) / 100UL;
  594. var->pixclock = KHZ2PICOS(var->pixclock);
  595. pr_debug("pixclock set for 60Hz refresh = %u ps\n",
  596. var->pixclock);
  597. }
  598. var->height = -1;
  599. var->width = -1;
  600. var->grayscale = 0;
  601. /* Copy nonstd field to/from sync for fbset usage */
  602. var->sync |= var->nonstd;
  603. var->nonstd |= var->sync;
  604. adjust_aoi_size_position(var, info);
  605. return 0;
  606. }
  607. static void set_fix(struct fb_info *info)
  608. {
  609. struct fb_fix_screeninfo *fix = &info->fix;
  610. struct fb_var_screeninfo *var = &info->var;
  611. struct mfb_info *mfbi = info->par;
  612. strncpy(fix->id, mfbi->id, strlen(mfbi->id));
  613. fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
  614. fix->type = FB_TYPE_PACKED_PIXELS;
  615. fix->accel = FB_ACCEL_NONE;
  616. fix->visual = FB_VISUAL_TRUECOLOR;
  617. fix->xpanstep = 1;
  618. fix->ypanstep = 1;
  619. }
  620. static void update_lcdc(struct fb_info *info)
  621. {
  622. struct fb_var_screeninfo *var = &info->var;
  623. struct mfb_info *mfbi = info->par;
  624. struct fsl_diu_data *machine_data = mfbi->parent;
  625. struct diu *hw;
  626. int i, j;
  627. char __iomem *cursor_base, *gamma_table_base;
  628. u32 temp;
  629. hw = dr.diu_reg;
  630. if (mfbi->type == MFB_TYPE_OFF) {
  631. fsl_diu_disable_panel(info);
  632. return;
  633. }
  634. diu_ops.set_monitor_port(machine_data->monitor_port);
  635. gamma_table_base = pool.gamma.vaddr;
  636. cursor_base = pool.cursor.vaddr;
  637. /* Prep for DIU init - gamma table, cursor table */
  638. for (i = 0; i <= 2; i++)
  639. for (j = 0; j <= 255; j++)
  640. *gamma_table_base++ = j;
  641. diu_ops.set_gamma_table(machine_data->monitor_port, pool.gamma.vaddr);
  642. pr_debug("update-lcdc: HW - %p\n Disabling DIU\n", hw);
  643. disable_lcdc(info);
  644. /* Program DIU registers */
  645. out_be32(&hw->gamma, pool.gamma.paddr);
  646. out_be32(&hw->cursor, pool.cursor.paddr);
  647. out_be32(&hw->bgnd, 0x007F7F7F); /* BGND */
  648. out_be32(&hw->bgnd_wb, 0); /* BGND_WB */
  649. out_be32(&hw->disp_size, (var->yres << 16 | var->xres));
  650. /* DISP SIZE */
  651. pr_debug("DIU xres: %d\n", var->xres);
  652. pr_debug("DIU yres: %d\n", var->yres);
  653. out_be32(&hw->wb_size, 0); /* WB SIZE */
  654. out_be32(&hw->wb_mem_addr, 0); /* WB MEM ADDR */
  655. /* Horizontal and vertical configuration register */
  656. temp = var->left_margin << 22 | /* BP_H */
  657. var->hsync_len << 11 | /* PW_H */
  658. var->right_margin; /* FP_H */
  659. out_be32(&hw->hsyn_para, temp);
  660. temp = var->upper_margin << 22 | /* BP_V */
  661. var->vsync_len << 11 | /* PW_V */
  662. var->lower_margin; /* FP_V */
  663. out_be32(&hw->vsyn_para, temp);
  664. pr_debug("DIU right_margin - %d\n", var->right_margin);
  665. pr_debug("DIU left_margin - %d\n", var->left_margin);
  666. pr_debug("DIU hsync_len - %d\n", var->hsync_len);
  667. pr_debug("DIU upper_margin - %d\n", var->upper_margin);
  668. pr_debug("DIU lower_margin - %d\n", var->lower_margin);
  669. pr_debug("DIU vsync_len - %d\n", var->vsync_len);
  670. pr_debug("DIU HSYNC - 0x%08x\n", hw->hsyn_para);
  671. pr_debug("DIU VSYNC - 0x%08x\n", hw->vsyn_para);
  672. diu_ops.set_pixel_clock(var->pixclock);
  673. out_be32(&hw->syn_pol, 0); /* SYNC SIGNALS POLARITY */
  674. out_be32(&hw->thresholds, 0x00037800); /* The Thresholds */
  675. out_be32(&hw->int_status, 0); /* INTERRUPT STATUS */
  676. out_be32(&hw->plut, 0x01F5F666);
  677. /* Enable the DIU */
  678. enable_lcdc(info);
  679. }
  680. static int map_video_memory(struct fb_info *info)
  681. {
  682. phys_addr_t phys;
  683. u32 smem_len = info->fix.line_length * info->var.yres_virtual;
  684. pr_debug("info->var.xres_virtual = %d\n", info->var.xres_virtual);
  685. pr_debug("info->var.yres_virtual = %d\n", info->var.yres_virtual);
  686. pr_debug("info->fix.line_length = %d\n", info->fix.line_length);
  687. pr_debug("MAP_VIDEO_MEMORY: smem_len = %u\n", smem_len);
  688. info->screen_base = fsl_diu_alloc(smem_len, &phys);
  689. if (info->screen_base == NULL) {
  690. printk(KERN_ERR "Unable to allocate fb memory\n");
  691. return -ENOMEM;
  692. }
  693. mutex_lock(&info->mm_lock);
  694. info->fix.smem_start = (unsigned long) phys;
  695. info->fix.smem_len = smem_len;
  696. mutex_unlock(&info->mm_lock);
  697. info->screen_size = info->fix.smem_len;
  698. pr_debug("Allocated fb @ paddr=0x%08lx, size=%d.\n",
  699. info->fix.smem_start, info->fix.smem_len);
  700. pr_debug("screen base %p\n", info->screen_base);
  701. return 0;
  702. }
  703. static void unmap_video_memory(struct fb_info *info)
  704. {
  705. fsl_diu_free(info->screen_base, info->fix.smem_len);
  706. mutex_lock(&info->mm_lock);
  707. info->screen_base = NULL;
  708. info->fix.smem_start = 0;
  709. info->fix.smem_len = 0;
  710. mutex_unlock(&info->mm_lock);
  711. }
  712. /*
  713. * Using the fb_var_screeninfo in fb_info we set the aoi of this
  714. * particular framebuffer. It is a light version of fsl_diu_set_par.
  715. */
  716. static int fsl_diu_set_aoi(struct fb_info *info)
  717. {
  718. struct fb_var_screeninfo *var = &info->var;
  719. struct mfb_info *mfbi = info->par;
  720. struct diu_ad *ad = mfbi->ad;
  721. /* AOI should not be greater than display size */
  722. ad->offset_xyi = cpu_to_le32((var->yoffset << 16) | var->xoffset);
  723. ad->offset_xyd = cpu_to_le32((mfbi->y_aoi_d << 16) | mfbi->x_aoi_d);
  724. return 0;
  725. }
  726. /*
  727. * Using the fb_var_screeninfo in fb_info we set the resolution of this
  728. * particular framebuffer. This function alters the fb_fix_screeninfo stored
  729. * in fb_info. It does not alter var in fb_info since we are using that
  730. * data. This means we depend on the data in var inside fb_info to be
  731. * supported by the hardware. fsl_diu_check_var is always called before
  732. * fsl_diu_set_par to ensure this.
  733. */
  734. static int fsl_diu_set_par(struct fb_info *info)
  735. {
  736. unsigned long len;
  737. struct fb_var_screeninfo *var = &info->var;
  738. struct mfb_info *mfbi = info->par;
  739. struct fsl_diu_data *machine_data = mfbi->parent;
  740. struct diu_ad *ad = mfbi->ad;
  741. struct diu *hw;
  742. hw = dr.diu_reg;
  743. set_fix(info);
  744. mfbi->cursor_reset = 1;
  745. len = info->var.yres_virtual * info->fix.line_length;
  746. /* Alloc & dealloc each time resolution/bpp change */
  747. if (len != info->fix.smem_len) {
  748. if (info->fix.smem_start)
  749. unmap_video_memory(info);
  750. pr_debug("SET PAR: smem_len = %d\n", info->fix.smem_len);
  751. /* Memory allocation for framebuffer */
  752. if (map_video_memory(info)) {
  753. printk(KERN_ERR "Unable to allocate fb memory 1\n");
  754. return -ENOMEM;
  755. }
  756. }
  757. ad->pix_fmt =
  758. diu_ops.get_pixel_format(var->bits_per_pixel,
  759. machine_data->monitor_port);
  760. ad->addr = cpu_to_le32(info->fix.smem_start);
  761. ad->src_size_g_alpha = cpu_to_le32((var->yres_virtual << 12) |
  762. var->xres_virtual) | mfbi->g_alpha;
  763. /* AOI should not be greater than display size */
  764. ad->aoi_size = cpu_to_le32((var->yres << 16) | var->xres);
  765. ad->offset_xyi = cpu_to_le32((var->yoffset << 16) | var->xoffset);
  766. ad->offset_xyd = cpu_to_le32((mfbi->y_aoi_d << 16) | mfbi->x_aoi_d);
  767. /* Disable chroma keying function */
  768. ad->ckmax_r = 0;
  769. ad->ckmax_g = 0;
  770. ad->ckmax_b = 0;
  771. ad->ckmin_r = 255;
  772. ad->ckmin_g = 255;
  773. ad->ckmin_b = 255;
  774. if (mfbi->index == 0)
  775. update_lcdc(info);
  776. return 0;
  777. }
  778. static inline __u32 CNVT_TOHW(__u32 val, __u32 width)
  779. {
  780. return ((val<<width) + 0x7FFF - val)>>16;
  781. }
  782. /*
  783. * Set a single color register. The values supplied have a 16 bit magnitude
  784. * which needs to be scaled in this function for the hardware. Things to take
  785. * into consideration are how many color registers, if any, are supported with
  786. * the current color visual. With truecolor mode no color palettes are
  787. * supported. Here a psuedo palette is created which we store the value in
  788. * pseudo_palette in struct fb_info. For pseudocolor mode we have a limited
  789. * color palette.
  790. */
  791. static int fsl_diu_setcolreg(unsigned regno, unsigned red, unsigned green,
  792. unsigned blue, unsigned transp, struct fb_info *info)
  793. {
  794. int ret = 1;
  795. /*
  796. * If greyscale is true, then we convert the RGB value
  797. * to greyscale no matter what visual we are using.
  798. */
  799. if (info->var.grayscale)
  800. red = green = blue = (19595 * red + 38470 * green +
  801. 7471 * blue) >> 16;
  802. switch (info->fix.visual) {
  803. case FB_VISUAL_TRUECOLOR:
  804. /*
  805. * 16-bit True Colour. We encode the RGB value
  806. * according to the RGB bitfield information.
  807. */
  808. if (regno < 16) {
  809. u32 *pal = info->pseudo_palette;
  810. u32 v;
  811. red = CNVT_TOHW(red, info->var.red.length);
  812. green = CNVT_TOHW(green, info->var.green.length);
  813. blue = CNVT_TOHW(blue, info->var.blue.length);
  814. transp = CNVT_TOHW(transp, info->var.transp.length);
  815. v = (red << info->var.red.offset) |
  816. (green << info->var.green.offset) |
  817. (blue << info->var.blue.offset) |
  818. (transp << info->var.transp.offset);
  819. pal[regno] = v;
  820. ret = 0;
  821. }
  822. break;
  823. case FB_VISUAL_STATIC_PSEUDOCOLOR:
  824. case FB_VISUAL_PSEUDOCOLOR:
  825. break;
  826. }
  827. return ret;
  828. }
  829. /*
  830. * Pan (or wrap, depending on the `vmode' field) the display using the
  831. * 'xoffset' and 'yoffset' fields of the 'var' structure. If the values
  832. * don't fit, return -EINVAL.
  833. */
  834. static int fsl_diu_pan_display(struct fb_var_screeninfo *var,
  835. struct fb_info *info)
  836. {
  837. if ((info->var.xoffset == var->xoffset) &&
  838. (info->var.yoffset == var->yoffset))
  839. return 0; /* No change, do nothing */
  840. if (var->xoffset < 0 || var->yoffset < 0
  841. || var->xoffset + info->var.xres > info->var.xres_virtual
  842. || var->yoffset + info->var.yres > info->var.yres_virtual)
  843. return -EINVAL;
  844. info->var.xoffset = var->xoffset;
  845. info->var.yoffset = var->yoffset;
  846. if (var->vmode & FB_VMODE_YWRAP)
  847. info->var.vmode |= FB_VMODE_YWRAP;
  848. else
  849. info->var.vmode &= ~FB_VMODE_YWRAP;
  850. fsl_diu_set_aoi(info);
  851. return 0;
  852. }
  853. /*
  854. * Blank the screen if blank_mode != 0, else unblank. Return 0 if blanking
  855. * succeeded, != 0 if un-/blanking failed.
  856. * blank_mode == 2: suspend vsync
  857. * blank_mode == 3: suspend hsync
  858. * blank_mode == 4: powerdown
  859. */
  860. static int fsl_diu_blank(int blank_mode, struct fb_info *info)
  861. {
  862. struct mfb_info *mfbi = info->par;
  863. mfbi->blank = blank_mode;
  864. switch (blank_mode) {
  865. case FB_BLANK_VSYNC_SUSPEND:
  866. case FB_BLANK_HSYNC_SUSPEND:
  867. /* FIXME: fixes to enable_panel and enable lcdc needed */
  868. case FB_BLANK_NORMAL:
  869. /* fsl_diu_disable_panel(info);*/
  870. break;
  871. case FB_BLANK_POWERDOWN:
  872. /* disable_lcdc(info); */
  873. break;
  874. case FB_BLANK_UNBLANK:
  875. /* fsl_diu_enable_panel(info);*/
  876. break;
  877. }
  878. return 0;
  879. }
  880. static int fsl_diu_ioctl(struct fb_info *info, unsigned int cmd,
  881. unsigned long arg)
  882. {
  883. struct mfb_info *mfbi = info->par;
  884. struct diu_ad *ad = mfbi->ad;
  885. struct mfb_chroma_key ck;
  886. unsigned char global_alpha;
  887. struct aoi_display_offset aoi_d;
  888. __u32 pix_fmt;
  889. void __user *buf = (void __user *)arg;
  890. if (!arg)
  891. return -EINVAL;
  892. switch (cmd) {
  893. case MFB_SET_PIXFMT:
  894. if (copy_from_user(&pix_fmt, buf, sizeof(pix_fmt)))
  895. return -EFAULT;
  896. ad->pix_fmt = pix_fmt;
  897. pr_debug("Set pixel format to 0x%08x\n", ad->pix_fmt);
  898. break;
  899. case MFB_GET_PIXFMT:
  900. pix_fmt = ad->pix_fmt;
  901. if (copy_to_user(buf, &pix_fmt, sizeof(pix_fmt)))
  902. return -EFAULT;
  903. pr_debug("get pixel format 0x%08x\n", ad->pix_fmt);
  904. break;
  905. case MFB_SET_AOID:
  906. if (copy_from_user(&aoi_d, buf, sizeof(aoi_d)))
  907. return -EFAULT;
  908. mfbi->x_aoi_d = aoi_d.x_aoi_d;
  909. mfbi->y_aoi_d = aoi_d.y_aoi_d;
  910. pr_debug("set AOI display offset of index %d to (%d,%d)\n",
  911. mfbi->index, aoi_d.x_aoi_d, aoi_d.y_aoi_d);
  912. fsl_diu_check_var(&info->var, info);
  913. fsl_diu_set_aoi(info);
  914. break;
  915. case MFB_GET_AOID:
  916. aoi_d.x_aoi_d = mfbi->x_aoi_d;
  917. aoi_d.y_aoi_d = mfbi->y_aoi_d;
  918. if (copy_to_user(buf, &aoi_d, sizeof(aoi_d)))
  919. return -EFAULT;
  920. pr_debug("get AOI display offset of index %d (%d,%d)\n",
  921. mfbi->index, aoi_d.x_aoi_d, aoi_d.y_aoi_d);
  922. break;
  923. case MFB_GET_ALPHA:
  924. global_alpha = mfbi->g_alpha;
  925. if (copy_to_user(buf, &global_alpha, sizeof(global_alpha)))
  926. return -EFAULT;
  927. pr_debug("get global alpha of index %d\n", mfbi->index);
  928. break;
  929. case MFB_SET_ALPHA:
  930. /* set panel information */
  931. if (copy_from_user(&global_alpha, buf, sizeof(global_alpha)))
  932. return -EFAULT;
  933. ad->src_size_g_alpha = (ad->src_size_g_alpha & (~0xff)) |
  934. (global_alpha & 0xff);
  935. mfbi->g_alpha = global_alpha;
  936. pr_debug("set global alpha for index %d\n", mfbi->index);
  937. break;
  938. case MFB_SET_CHROMA_KEY:
  939. /* set panel winformation */
  940. if (copy_from_user(&ck, buf, sizeof(ck)))
  941. return -EFAULT;
  942. if (ck.enable &&
  943. (ck.red_max < ck.red_min ||
  944. ck.green_max < ck.green_min ||
  945. ck.blue_max < ck.blue_min))
  946. return -EINVAL;
  947. if (!ck.enable) {
  948. ad->ckmax_r = 0;
  949. ad->ckmax_g = 0;
  950. ad->ckmax_b = 0;
  951. ad->ckmin_r = 255;
  952. ad->ckmin_g = 255;
  953. ad->ckmin_b = 255;
  954. } else {
  955. ad->ckmax_r = ck.red_max;
  956. ad->ckmax_g = ck.green_max;
  957. ad->ckmax_b = ck.blue_max;
  958. ad->ckmin_r = ck.red_min;
  959. ad->ckmin_g = ck.green_min;
  960. ad->ckmin_b = ck.blue_min;
  961. }
  962. pr_debug("set chroma key\n");
  963. break;
  964. case FBIOGET_GWINFO:
  965. if (mfbi->type == MFB_TYPE_OFF)
  966. return -ENODEV;
  967. /* get graphic window information */
  968. if (copy_to_user(buf, ad, sizeof(*ad)))
  969. return -EFAULT;
  970. break;
  971. case FBIOGET_HWCINFO:
  972. pr_debug("FBIOGET_HWCINFO:0x%08x\n", FBIOGET_HWCINFO);
  973. break;
  974. case FBIOPUT_MODEINFO:
  975. pr_debug("FBIOPUT_MODEINFO:0x%08x\n", FBIOPUT_MODEINFO);
  976. break;
  977. case FBIOGET_DISPINFO:
  978. pr_debug("FBIOGET_DISPINFO:0x%08x\n", FBIOGET_DISPINFO);
  979. break;
  980. default:
  981. printk(KERN_ERR "Unknown ioctl command (0x%08X)\n", cmd);
  982. return -ENOIOCTLCMD;
  983. }
  984. return 0;
  985. }
  986. /* turn on fb if count == 1
  987. */
  988. static int fsl_diu_open(struct fb_info *info, int user)
  989. {
  990. struct mfb_info *mfbi = info->par;
  991. int res = 0;
  992. /* free boot splash memory on first /dev/fb0 open */
  993. if (!mfbi->index && diu_ops.release_bootmem)
  994. diu_ops.release_bootmem();
  995. spin_lock(&diu_lock);
  996. mfbi->count++;
  997. if (mfbi->count == 1) {
  998. pr_debug("open plane index %d\n", mfbi->index);
  999. fsl_diu_check_var(&info->var, info);
  1000. res = fsl_diu_set_par(info);
  1001. if (res < 0)
  1002. mfbi->count--;
  1003. else {
  1004. res = fsl_diu_enable_panel(info);
  1005. if (res < 0)
  1006. mfbi->count--;
  1007. }
  1008. }
  1009. spin_unlock(&diu_lock);
  1010. return res;
  1011. }
  1012. /* turn off fb if count == 0
  1013. */
  1014. static int fsl_diu_release(struct fb_info *info, int user)
  1015. {
  1016. struct mfb_info *mfbi = info->par;
  1017. int res = 0;
  1018. spin_lock(&diu_lock);
  1019. mfbi->count--;
  1020. if (mfbi->count == 0) {
  1021. pr_debug("release plane index %d\n", mfbi->index);
  1022. res = fsl_diu_disable_panel(info);
  1023. if (res < 0)
  1024. mfbi->count++;
  1025. }
  1026. spin_unlock(&diu_lock);
  1027. return res;
  1028. }
  1029. static struct fb_ops fsl_diu_ops = {
  1030. .owner = THIS_MODULE,
  1031. .fb_check_var = fsl_diu_check_var,
  1032. .fb_set_par = fsl_diu_set_par,
  1033. .fb_setcolreg = fsl_diu_setcolreg,
  1034. .fb_blank = fsl_diu_blank,
  1035. .fb_pan_display = fsl_diu_pan_display,
  1036. .fb_fillrect = cfb_fillrect,
  1037. .fb_copyarea = cfb_copyarea,
  1038. .fb_imageblit = cfb_imageblit,
  1039. .fb_ioctl = fsl_diu_ioctl,
  1040. .fb_open = fsl_diu_open,
  1041. .fb_release = fsl_diu_release,
  1042. };
  1043. static int init_fbinfo(struct fb_info *info)
  1044. {
  1045. struct mfb_info *mfbi = info->par;
  1046. info->device = NULL;
  1047. info->var.activate = FB_ACTIVATE_NOW;
  1048. info->fbops = &fsl_diu_ops;
  1049. info->flags = FBINFO_FLAG_DEFAULT;
  1050. info->pseudo_palette = &mfbi->pseudo_palette;
  1051. /* Allocate colormap */
  1052. fb_alloc_cmap(&info->cmap, 16, 0);
  1053. return 0;
  1054. }
  1055. static int __devinit install_fb(struct fb_info *info)
  1056. {
  1057. int rc;
  1058. struct mfb_info *mfbi = info->par;
  1059. const char *aoi_mode, *init_aoi_mode = "320x240";
  1060. if (init_fbinfo(info))
  1061. return -EINVAL;
  1062. if (mfbi->index == 0) /* plane 0 */
  1063. aoi_mode = fb_mode;
  1064. else
  1065. aoi_mode = init_aoi_mode;
  1066. pr_debug("mode used = %s\n", aoi_mode);
  1067. rc = fb_find_mode(&info->var, info, aoi_mode, fsl_diu_mode_db,
  1068. ARRAY_SIZE(fsl_diu_mode_db), &fsl_diu_default_mode, default_bpp);
  1069. switch (rc) {
  1070. case 1:
  1071. pr_debug("using mode specified in @mode\n");
  1072. break;
  1073. case 2:
  1074. pr_debug("using mode specified in @mode "
  1075. "with ignored refresh rate\n");
  1076. break;
  1077. case 3:
  1078. pr_debug("using mode default mode\n");
  1079. break;
  1080. case 4:
  1081. pr_debug("using mode from list\n");
  1082. break;
  1083. default:
  1084. pr_debug("rc = %d\n", rc);
  1085. pr_debug("failed to find mode\n");
  1086. return -EINVAL;
  1087. break;
  1088. }
  1089. pr_debug("xres_virtual %d\n", info->var.xres_virtual);
  1090. pr_debug("bits_per_pixel %d\n", info->var.bits_per_pixel);
  1091. pr_debug("info->var.yres_virtual = %d\n", info->var.yres_virtual);
  1092. pr_debug("info->fix.line_length = %d\n", info->fix.line_length);
  1093. if (mfbi->type == MFB_TYPE_OFF)
  1094. mfbi->blank = FB_BLANK_NORMAL;
  1095. else
  1096. mfbi->blank = FB_BLANK_UNBLANK;
  1097. if (fsl_diu_check_var(&info->var, info)) {
  1098. printk(KERN_ERR "fb_check_var failed");
  1099. fb_dealloc_cmap(&info->cmap);
  1100. return -EINVAL;
  1101. }
  1102. if (register_framebuffer(info) < 0) {
  1103. printk(KERN_ERR "register_framebuffer failed");
  1104. unmap_video_memory(info);
  1105. fb_dealloc_cmap(&info->cmap);
  1106. return -EINVAL;
  1107. }
  1108. mfbi->registered = 1;
  1109. printk(KERN_INFO "fb%d: %s fb device registered successfully.\n",
  1110. info->node, info->fix.id);
  1111. return 0;
  1112. }
  1113. static void uninstall_fb(struct fb_info *info)
  1114. {
  1115. struct mfb_info *mfbi = info->par;
  1116. if (!mfbi->registered)
  1117. return;
  1118. unregister_framebuffer(info);
  1119. unmap_video_memory(info);
  1120. if (&info->cmap)
  1121. fb_dealloc_cmap(&info->cmap);
  1122. mfbi->registered = 0;
  1123. }
  1124. static irqreturn_t fsl_diu_isr(int irq, void *dev_id)
  1125. {
  1126. struct diu *hw = dr.diu_reg;
  1127. unsigned int status = in_be32(&hw->int_status);
  1128. if (status) {
  1129. /* This is the workaround for underrun */
  1130. if (status & INT_UNDRUN) {
  1131. out_be32(&hw->diu_mode, 0);
  1132. pr_debug("Err: DIU occurs underrun!\n");
  1133. udelay(1);
  1134. out_be32(&hw->diu_mode, 1);
  1135. }
  1136. #if defined(CONFIG_NOT_COHERENT_CACHE)
  1137. else if (status & INT_VSYNC) {
  1138. unsigned int i;
  1139. for (i = 0; i < coherence_data_size;
  1140. i += d_cache_line_size)
  1141. __asm__ __volatile__ (
  1142. "dcbz 0, %[input]"
  1143. ::[input]"r"(&coherence_data[i]));
  1144. }
  1145. #endif
  1146. return IRQ_HANDLED;
  1147. }
  1148. return IRQ_NONE;
  1149. }
  1150. static int request_irq_local(int irq)
  1151. {
  1152. unsigned long status, ints;
  1153. struct diu *hw;
  1154. int ret;
  1155. hw = dr.diu_reg;
  1156. /* Read to clear the status */
  1157. status = in_be32(&hw->int_status);
  1158. ret = request_irq(irq, fsl_diu_isr, 0, "diu", NULL);
  1159. if (ret)
  1160. pr_info("Request diu IRQ failed.\n");
  1161. else {
  1162. ints = INT_PARERR | INT_LS_BF_VS;
  1163. #if !defined(CONFIG_NOT_COHERENT_CACHE)
  1164. ints |= INT_VSYNC;
  1165. #endif
  1166. if (dr.mode == MFB_MODE2 || dr.mode == MFB_MODE3)
  1167. ints |= INT_VSYNC_WB;
  1168. /* Read to clear the status */
  1169. status = in_be32(&hw->int_status);
  1170. out_be32(&hw->int_mask, ints);
  1171. }
  1172. return ret;
  1173. }
  1174. static void free_irq_local(int irq)
  1175. {
  1176. struct diu *hw = dr.diu_reg;
  1177. /* Disable all LCDC interrupt */
  1178. out_be32(&hw->int_mask, 0x1f);
  1179. free_irq(irq, NULL);
  1180. }
  1181. #ifdef CONFIG_PM
  1182. /*
  1183. * Power management hooks. Note that we won't be called from IRQ context,
  1184. * unlike the blank functions above, so we may sleep.
  1185. */
  1186. static int fsl_diu_suspend(struct of_device *ofdev, pm_message_t state)
  1187. {
  1188. struct fsl_diu_data *machine_data;
  1189. machine_data = dev_get_drvdata(&ofdev->dev);
  1190. disable_lcdc(machine_data->fsl_diu_info[0]);
  1191. return 0;
  1192. }
  1193. static int fsl_diu_resume(struct of_device *ofdev)
  1194. {
  1195. struct fsl_diu_data *machine_data;
  1196. machine_data = dev_get_drvdata(&ofdev->dev);
  1197. enable_lcdc(machine_data->fsl_diu_info[0]);
  1198. return 0;
  1199. }
  1200. #else
  1201. #define fsl_diu_suspend NULL
  1202. #define fsl_diu_resume NULL
  1203. #endif /* CONFIG_PM */
  1204. /* Align to 64-bit(8-byte), 32-byte, etc. */
  1205. static int allocate_buf(struct device *dev, struct diu_addr *buf, u32 size,
  1206. u32 bytes_align)
  1207. {
  1208. u32 offset, ssize;
  1209. u32 mask;
  1210. dma_addr_t paddr = 0;
  1211. ssize = size + bytes_align;
  1212. buf->vaddr = dma_alloc_coherent(dev, ssize, &paddr, GFP_DMA |
  1213. __GFP_ZERO);
  1214. if (!buf->vaddr)
  1215. return -ENOMEM;
  1216. buf->paddr = (__u32) paddr;
  1217. mask = bytes_align - 1;
  1218. offset = (u32)buf->paddr & mask;
  1219. if (offset) {
  1220. buf->offset = bytes_align - offset;
  1221. buf->paddr = (u32)buf->paddr + offset;
  1222. } else
  1223. buf->offset = 0;
  1224. return 0;
  1225. }
  1226. static void free_buf(struct device *dev, struct diu_addr *buf, u32 size,
  1227. u32 bytes_align)
  1228. {
  1229. dma_free_coherent(dev, size + bytes_align,
  1230. buf->vaddr, (buf->paddr - buf->offset));
  1231. return;
  1232. }
  1233. static ssize_t store_monitor(struct device *device,
  1234. struct device_attribute *attr, const char *buf, size_t count)
  1235. {
  1236. int old_monitor_port;
  1237. unsigned long val;
  1238. struct fsl_diu_data *machine_data =
  1239. container_of(attr, struct fsl_diu_data, dev_attr);
  1240. if (strict_strtoul(buf, 10, &val))
  1241. return 0;
  1242. old_monitor_port = machine_data->monitor_port;
  1243. machine_data->monitor_port = diu_ops.set_sysfs_monitor_port(val);
  1244. if (old_monitor_port != machine_data->monitor_port) {
  1245. /* All AOIs need adjust pixel format
  1246. * fsl_diu_set_par only change the pixsel format here
  1247. * unlikely to fail. */
  1248. fsl_diu_set_par(machine_data->fsl_diu_info[0]);
  1249. fsl_diu_set_par(machine_data->fsl_diu_info[1]);
  1250. fsl_diu_set_par(machine_data->fsl_diu_info[2]);
  1251. fsl_diu_set_par(machine_data->fsl_diu_info[3]);
  1252. fsl_diu_set_par(machine_data->fsl_diu_info[4]);
  1253. }
  1254. return count;
  1255. }
  1256. static ssize_t show_monitor(struct device *device,
  1257. struct device_attribute *attr, char *buf)
  1258. {
  1259. struct fsl_diu_data *machine_data =
  1260. container_of(attr, struct fsl_diu_data, dev_attr);
  1261. return diu_ops.show_monitor_port(machine_data->monitor_port, buf);
  1262. }
  1263. static int __devinit fsl_diu_probe(struct of_device *ofdev,
  1264. const struct of_device_id *match)
  1265. {
  1266. struct device_node *np = ofdev->dev.of_node;
  1267. struct mfb_info *mfbi;
  1268. phys_addr_t dummy_ad_addr;
  1269. int ret, i, error = 0;
  1270. struct resource res;
  1271. struct fsl_diu_data *machine_data;
  1272. int diu_mode;
  1273. machine_data = kzalloc(sizeof(struct fsl_diu_data), GFP_KERNEL);
  1274. if (!machine_data)
  1275. return -ENOMEM;
  1276. for (i = 0; i < ARRAY_SIZE(machine_data->fsl_diu_info); i++) {
  1277. machine_data->fsl_diu_info[i] =
  1278. framebuffer_alloc(sizeof(struct mfb_info), &ofdev->dev);
  1279. if (!machine_data->fsl_diu_info[i]) {
  1280. dev_err(&ofdev->dev, "cannot allocate memory\n");
  1281. ret = -ENOMEM;
  1282. goto error2;
  1283. }
  1284. mfbi = machine_data->fsl_diu_info[i]->par;
  1285. memcpy(mfbi, &mfb_template[i], sizeof(struct mfb_info));
  1286. mfbi->parent = machine_data;
  1287. }
  1288. ret = of_address_to_resource(np, 0, &res);
  1289. if (ret) {
  1290. dev_err(&ofdev->dev, "could not obtain DIU address\n");
  1291. goto error;
  1292. }
  1293. if (!res.start) {
  1294. dev_err(&ofdev->dev, "invalid DIU address\n");
  1295. goto error;
  1296. }
  1297. dev_dbg(&ofdev->dev, "%s, res.start: 0x%08x\n", __func__, res.start);
  1298. dr.diu_reg = ioremap(res.start, sizeof(struct diu));
  1299. if (!dr.diu_reg) {
  1300. dev_err(&ofdev->dev, "Err: can't map DIU registers!\n");
  1301. ret = -EFAULT;
  1302. goto error2;
  1303. }
  1304. diu_mode = in_be32(&dr.diu_reg->diu_mode);
  1305. if (diu_mode != MFB_MODE1)
  1306. out_be32(&dr.diu_reg->diu_mode, 0); /* disable DIU */
  1307. /* Get the IRQ of the DIU */
  1308. machine_data->irq = irq_of_parse_and_map(np, 0);
  1309. if (!machine_data->irq) {
  1310. dev_err(&ofdev->dev, "could not get DIU IRQ\n");
  1311. ret = -EINVAL;
  1312. goto error;
  1313. }
  1314. machine_data->monitor_port = monitor_port;
  1315. /* Area descriptor memory pool aligns to 64-bit boundary */
  1316. if (allocate_buf(&ofdev->dev, &pool.ad,
  1317. sizeof(struct diu_ad) * FSL_AOI_NUM, 8))
  1318. return -ENOMEM;
  1319. /* Get memory for Gamma Table - 32-byte aligned memory */
  1320. if (allocate_buf(&ofdev->dev, &pool.gamma, 768, 32)) {
  1321. ret = -ENOMEM;
  1322. goto error;
  1323. }
  1324. /* For performance, cursor bitmap buffer aligns to 32-byte boundary */
  1325. if (allocate_buf(&ofdev->dev, &pool.cursor, MAX_CURS * MAX_CURS * 2,
  1326. 32)) {
  1327. ret = -ENOMEM;
  1328. goto error;
  1329. }
  1330. i = ARRAY_SIZE(machine_data->fsl_diu_info);
  1331. machine_data->dummy_ad = (struct diu_ad *)
  1332. ((u32)pool.ad.vaddr + pool.ad.offset) + i;
  1333. machine_data->dummy_ad->paddr = pool.ad.paddr +
  1334. i * sizeof(struct diu_ad);
  1335. machine_data->dummy_aoi_virt = fsl_diu_alloc(64, &dummy_ad_addr);
  1336. if (!machine_data->dummy_aoi_virt) {
  1337. ret = -ENOMEM;
  1338. goto error;
  1339. }
  1340. machine_data->dummy_ad->addr = cpu_to_le32(dummy_ad_addr);
  1341. machine_data->dummy_ad->pix_fmt = 0x88882317;
  1342. machine_data->dummy_ad->src_size_g_alpha = cpu_to_le32((4 << 12) | 4);
  1343. machine_data->dummy_ad->aoi_size = cpu_to_le32((4 << 16) | 2);
  1344. machine_data->dummy_ad->offset_xyi = 0;
  1345. machine_data->dummy_ad->offset_xyd = 0;
  1346. machine_data->dummy_ad->next_ad = 0;
  1347. /*
  1348. * Let DIU display splash screen if it was pre-initialized
  1349. * by the bootloader, set dummy area descriptor otherwise.
  1350. */
  1351. if (diu_mode != MFB_MODE1)
  1352. out_be32(&dr.diu_reg->desc[0], machine_data->dummy_ad->paddr);
  1353. out_be32(&dr.diu_reg->desc[1], machine_data->dummy_ad->paddr);
  1354. out_be32(&dr.diu_reg->desc[2], machine_data->dummy_ad->paddr);
  1355. for (i = 0; i < ARRAY_SIZE(machine_data->fsl_diu_info); i++) {
  1356. machine_data->fsl_diu_info[i]->fix.smem_start = 0;
  1357. mfbi = machine_data->fsl_diu_info[i]->par;
  1358. mfbi->ad = (struct diu_ad *)((u32)pool.ad.vaddr
  1359. + pool.ad.offset) + i;
  1360. mfbi->ad->paddr = pool.ad.paddr + i * sizeof(struct diu_ad);
  1361. ret = install_fb(machine_data->fsl_diu_info[i]);
  1362. if (ret) {
  1363. dev_err(&ofdev->dev,
  1364. "Failed to register framebuffer %d\n",
  1365. i);
  1366. goto error;
  1367. }
  1368. }
  1369. if (request_irq_local(machine_data->irq)) {
  1370. dev_err(machine_data->fsl_diu_info[0]->dev,
  1371. "could not request irq for diu.");
  1372. goto error;
  1373. }
  1374. sysfs_attr_init(&machine_data->dev_attr.attr);
  1375. machine_data->dev_attr.attr.name = "monitor";
  1376. machine_data->dev_attr.attr.mode = S_IRUGO|S_IWUSR;
  1377. machine_data->dev_attr.show = show_monitor;
  1378. machine_data->dev_attr.store = store_monitor;
  1379. error = device_create_file(machine_data->fsl_diu_info[0]->dev,
  1380. &machine_data->dev_attr);
  1381. if (error) {
  1382. dev_err(machine_data->fsl_diu_info[0]->dev,
  1383. "could not create sysfs %s file\n",
  1384. machine_data->dev_attr.attr.name);
  1385. }
  1386. dev_set_drvdata(&ofdev->dev, machine_data);
  1387. return 0;
  1388. error:
  1389. for (i = ARRAY_SIZE(machine_data->fsl_diu_info);
  1390. i > 0; i--)
  1391. uninstall_fb(machine_data->fsl_diu_info[i - 1]);
  1392. if (pool.ad.vaddr)
  1393. free_buf(&ofdev->dev, &pool.ad,
  1394. sizeof(struct diu_ad) * FSL_AOI_NUM, 8);
  1395. if (pool.gamma.vaddr)
  1396. free_buf(&ofdev->dev, &pool.gamma, 768, 32);
  1397. if (pool.cursor.vaddr)
  1398. free_buf(&ofdev->dev, &pool.cursor, MAX_CURS * MAX_CURS * 2,
  1399. 32);
  1400. if (machine_data->dummy_aoi_virt)
  1401. fsl_diu_free(machine_data->dummy_aoi_virt, 64);
  1402. iounmap(dr.diu_reg);
  1403. error2:
  1404. for (i = 0; i < ARRAY_SIZE(machine_data->fsl_diu_info); i++)
  1405. if (machine_data->fsl_diu_info[i])
  1406. framebuffer_release(machine_data->fsl_diu_info[i]);
  1407. kfree(machine_data);
  1408. return ret;
  1409. }
  1410. static int fsl_diu_remove(struct of_device *ofdev)
  1411. {
  1412. struct fsl_diu_data *machine_data;
  1413. int i;
  1414. machine_data = dev_get_drvdata(&ofdev->dev);
  1415. disable_lcdc(machine_data->fsl_diu_info[0]);
  1416. free_irq_local(machine_data->irq);
  1417. for (i = ARRAY_SIZE(machine_data->fsl_diu_info); i > 0; i--)
  1418. uninstall_fb(machine_data->fsl_diu_info[i - 1]);
  1419. if (pool.ad.vaddr)
  1420. free_buf(&ofdev->dev, &pool.ad,
  1421. sizeof(struct diu_ad) * FSL_AOI_NUM, 8);
  1422. if (pool.gamma.vaddr)
  1423. free_buf(&ofdev->dev, &pool.gamma, 768, 32);
  1424. if (pool.cursor.vaddr)
  1425. free_buf(&ofdev->dev, &pool.cursor, MAX_CURS * MAX_CURS * 2,
  1426. 32);
  1427. if (machine_data->dummy_aoi_virt)
  1428. fsl_diu_free(machine_data->dummy_aoi_virt, 64);
  1429. iounmap(dr.diu_reg);
  1430. for (i = 0; i < ARRAY_SIZE(machine_data->fsl_diu_info); i++)
  1431. if (machine_data->fsl_diu_info[i])
  1432. framebuffer_release(machine_data->fsl_diu_info[i]);
  1433. kfree(machine_data);
  1434. return 0;
  1435. }
  1436. #ifndef MODULE
  1437. static int __init fsl_diu_setup(char *options)
  1438. {
  1439. char *opt;
  1440. unsigned long val;
  1441. if (!options || !*options)
  1442. return 0;
  1443. while ((opt = strsep(&options, ",")) != NULL) {
  1444. if (!*opt)
  1445. continue;
  1446. if (!strncmp(opt, "monitor=", 8)) {
  1447. if (!strict_strtoul(opt + 8, 10, &val) && (val <= 2))
  1448. monitor_port = val;
  1449. } else if (!strncmp(opt, "bpp=", 4)) {
  1450. if (!strict_strtoul(opt + 4, 10, &val))
  1451. default_bpp = val;
  1452. } else
  1453. fb_mode = opt;
  1454. }
  1455. return 0;
  1456. }
  1457. #endif
  1458. static struct of_device_id fsl_diu_match[] = {
  1459. #ifdef CONFIG_PPC_MPC512x
  1460. {
  1461. .compatible = "fsl,mpc5121-diu",
  1462. },
  1463. #endif
  1464. {
  1465. .compatible = "fsl,diu",
  1466. },
  1467. {}
  1468. };
  1469. MODULE_DEVICE_TABLE(of, fsl_diu_match);
  1470. static struct of_platform_driver fsl_diu_driver = {
  1471. .driver = {
  1472. .name = "fsl_diu",
  1473. .owner = THIS_MODULE,
  1474. .of_match_table = fsl_diu_match,
  1475. },
  1476. .probe = fsl_diu_probe,
  1477. .remove = fsl_diu_remove,
  1478. .suspend = fsl_diu_suspend,
  1479. .resume = fsl_diu_resume,
  1480. };
  1481. static int __init fsl_diu_init(void)
  1482. {
  1483. #ifdef CONFIG_NOT_COHERENT_CACHE
  1484. struct device_node *np;
  1485. const u32 *prop;
  1486. #endif
  1487. int ret;
  1488. #ifndef MODULE
  1489. char *option;
  1490. /*
  1491. * For kernel boot options (in 'video=xxxfb:<options>' format)
  1492. */
  1493. if (fb_get_options("fslfb", &option))
  1494. return -ENODEV;
  1495. fsl_diu_setup(option);
  1496. #endif
  1497. printk(KERN_INFO "Freescale DIU driver\n");
  1498. #ifdef CONFIG_NOT_COHERENT_CACHE
  1499. np = of_find_node_by_type(NULL, "cpu");
  1500. if (!np) {
  1501. printk(KERN_ERR "Err: can't find device node 'cpu'\n");
  1502. return -ENODEV;
  1503. }
  1504. prop = of_get_property(np, "d-cache-size", NULL);
  1505. if (prop == NULL) {
  1506. of_node_put(np);
  1507. return -ENODEV;
  1508. }
  1509. /* Freescale PLRU requires 13/8 times the cache size to do a proper
  1510. displacement flush
  1511. */
  1512. coherence_data_size = *prop * 13;
  1513. coherence_data_size /= 8;
  1514. prop = of_get_property(np, "d-cache-line-size", NULL);
  1515. if (prop == NULL) {
  1516. of_node_put(np);
  1517. return -ENODEV;
  1518. }
  1519. d_cache_line_size = *prop;
  1520. of_node_put(np);
  1521. coherence_data = vmalloc(coherence_data_size);
  1522. if (!coherence_data)
  1523. return -ENOMEM;
  1524. #endif
  1525. ret = of_register_platform_driver(&fsl_diu_driver);
  1526. if (ret) {
  1527. printk(KERN_ERR
  1528. "fsl-diu: failed to register platform driver\n");
  1529. #if defined(CONFIG_NOT_COHERENT_CACHE)
  1530. vfree(coherence_data);
  1531. #endif
  1532. iounmap(dr.diu_reg);
  1533. }
  1534. return ret;
  1535. }
  1536. static void __exit fsl_diu_exit(void)
  1537. {
  1538. of_unregister_platform_driver(&fsl_diu_driver);
  1539. #if defined(CONFIG_NOT_COHERENT_CACHE)
  1540. vfree(coherence_data);
  1541. #endif
  1542. }
  1543. module_init(fsl_diu_init);
  1544. module_exit(fsl_diu_exit);
  1545. MODULE_AUTHOR("York Sun <yorksun@freescale.com>");
  1546. MODULE_DESCRIPTION("Freescale DIU framebuffer driver");
  1547. MODULE_LICENSE("GPL");
  1548. module_param_named(mode, fb_mode, charp, 0);
  1549. MODULE_PARM_DESC(mode,
  1550. "Specify resolution as \"<xres>x<yres>[-<bpp>][@<refresh>]\" ");
  1551. module_param_named(bpp, default_bpp, ulong, 0);
  1552. MODULE_PARM_DESC(bpp, "Specify bit-per-pixel if not specified mode");
  1553. module_param_named(monitor, monitor_port, int, 0);
  1554. MODULE_PARM_DESC(monitor,
  1555. "Specify the monitor port (0, 1 or 2) if supported by the platform");