radeon_clocks.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_drm.h"
  30. #include "radeon_reg.h"
  31. #include "radeon.h"
  32. #include "atom.h"
  33. /* 10 khz */
  34. uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev)
  35. {
  36. struct radeon_pll *spll = &rdev->clock.spll;
  37. uint32_t fb_div, ref_div, post_div, sclk;
  38. fb_div = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
  39. fb_div = (fb_div >> RADEON_SPLL_FB_DIV_SHIFT) & RADEON_SPLL_FB_DIV_MASK;
  40. fb_div <<= 1;
  41. fb_div *= spll->reference_freq;
  42. ref_div =
  43. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) & RADEON_M_SPLL_REF_DIV_MASK;
  44. if (ref_div == 0)
  45. return 0;
  46. sclk = fb_div / ref_div;
  47. post_div = RREG32_PLL(RADEON_SCLK_CNTL) & RADEON_SCLK_SRC_SEL_MASK;
  48. if (post_div == 2)
  49. sclk >>= 1;
  50. else if (post_div == 3)
  51. sclk >>= 2;
  52. else if (post_div == 4)
  53. sclk >>= 4;
  54. return sclk;
  55. }
  56. /* 10 khz */
  57. static uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev)
  58. {
  59. struct radeon_pll *mpll = &rdev->clock.mpll;
  60. uint32_t fb_div, ref_div, post_div, mclk;
  61. fb_div = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
  62. fb_div = (fb_div >> RADEON_MPLL_FB_DIV_SHIFT) & RADEON_MPLL_FB_DIV_MASK;
  63. fb_div <<= 1;
  64. fb_div *= mpll->reference_freq;
  65. ref_div =
  66. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) & RADEON_M_SPLL_REF_DIV_MASK;
  67. if (ref_div == 0)
  68. return 0;
  69. mclk = fb_div / ref_div;
  70. post_div = RREG32_PLL(RADEON_MCLK_CNTL) & 0x7;
  71. if (post_div == 2)
  72. mclk >>= 1;
  73. else if (post_div == 3)
  74. mclk >>= 2;
  75. else if (post_div == 4)
  76. mclk >>= 4;
  77. return mclk;
  78. }
  79. void radeon_get_clock_info(struct drm_device *dev)
  80. {
  81. struct radeon_device *rdev = dev->dev_private;
  82. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  83. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  84. struct radeon_pll *spll = &rdev->clock.spll;
  85. struct radeon_pll *mpll = &rdev->clock.mpll;
  86. int ret;
  87. if (rdev->is_atom_bios)
  88. ret = radeon_atom_get_clock_info(dev);
  89. else
  90. ret = radeon_combios_get_clock_info(dev);
  91. if (ret) {
  92. if (p1pll->reference_div < 2)
  93. p1pll->reference_div = 12;
  94. if (p2pll->reference_div < 2)
  95. p2pll->reference_div = 12;
  96. if (rdev->family < CHIP_RS600) {
  97. if (spll->reference_div < 2)
  98. spll->reference_div =
  99. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  100. RADEON_M_SPLL_REF_DIV_MASK;
  101. }
  102. if (mpll->reference_div < 2)
  103. mpll->reference_div = spll->reference_div;
  104. } else {
  105. if (ASIC_IS_AVIVO(rdev)) {
  106. /* TODO FALLBACK */
  107. } else {
  108. DRM_INFO("Using generic clock info\n");
  109. if (rdev->flags & RADEON_IS_IGP) {
  110. p1pll->reference_freq = 1432;
  111. p2pll->reference_freq = 1432;
  112. spll->reference_freq = 1432;
  113. mpll->reference_freq = 1432;
  114. } else {
  115. p1pll->reference_freq = 2700;
  116. p2pll->reference_freq = 2700;
  117. spll->reference_freq = 2700;
  118. mpll->reference_freq = 2700;
  119. }
  120. p1pll->reference_div =
  121. RREG32_PLL(RADEON_PPLL_REF_DIV) & 0x3ff;
  122. if (p1pll->reference_div < 2)
  123. p1pll->reference_div = 12;
  124. p2pll->reference_div = p1pll->reference_div;
  125. if (rdev->family >= CHIP_R420) {
  126. p1pll->pll_in_min = 100;
  127. p1pll->pll_in_max = 1350;
  128. p1pll->pll_out_min = 20000;
  129. p1pll->pll_out_max = 50000;
  130. p2pll->pll_in_min = 100;
  131. p2pll->pll_in_max = 1350;
  132. p2pll->pll_out_min = 20000;
  133. p2pll->pll_out_max = 50000;
  134. } else {
  135. p1pll->pll_in_min = 40;
  136. p1pll->pll_in_max = 500;
  137. p1pll->pll_out_min = 12500;
  138. p1pll->pll_out_max = 35000;
  139. p2pll->pll_in_min = 40;
  140. p2pll->pll_in_max = 500;
  141. p2pll->pll_out_min = 12500;
  142. p2pll->pll_out_max = 35000;
  143. }
  144. spll->reference_div =
  145. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  146. RADEON_M_SPLL_REF_DIV_MASK;
  147. mpll->reference_div = spll->reference_div;
  148. rdev->clock.default_sclk =
  149. radeon_legacy_get_engine_clock(rdev);
  150. rdev->clock.default_mclk =
  151. radeon_legacy_get_memory_clock(rdev);
  152. }
  153. }
  154. /* pixel clocks */
  155. if (ASIC_IS_AVIVO(rdev)) {
  156. p1pll->min_post_div = 2;
  157. p1pll->max_post_div = 0x7f;
  158. p1pll->min_frac_feedback_div = 0;
  159. p1pll->max_frac_feedback_div = 9;
  160. p2pll->min_post_div = 2;
  161. p2pll->max_post_div = 0x7f;
  162. p2pll->min_frac_feedback_div = 0;
  163. p2pll->max_frac_feedback_div = 9;
  164. } else {
  165. p1pll->min_post_div = 1;
  166. p1pll->max_post_div = 16;
  167. p1pll->min_frac_feedback_div = 0;
  168. p1pll->max_frac_feedback_div = 0;
  169. p2pll->min_post_div = 1;
  170. p2pll->max_post_div = 12;
  171. p2pll->min_frac_feedback_div = 0;
  172. p2pll->max_frac_feedback_div = 0;
  173. }
  174. p1pll->min_ref_div = 2;
  175. p1pll->max_ref_div = 0x3ff;
  176. p1pll->min_feedback_div = 4;
  177. p1pll->max_feedback_div = 0x7ff;
  178. p1pll->best_vco = 0;
  179. p2pll->min_ref_div = 2;
  180. p2pll->max_ref_div = 0x3ff;
  181. p2pll->min_feedback_div = 4;
  182. p2pll->max_feedback_div = 0x7ff;
  183. p2pll->best_vco = 0;
  184. /* system clock */
  185. spll->min_post_div = 1;
  186. spll->max_post_div = 1;
  187. spll->min_ref_div = 2;
  188. spll->max_ref_div = 0xff;
  189. spll->min_feedback_div = 4;
  190. spll->max_feedback_div = 0xff;
  191. spll->best_vco = 0;
  192. /* memory clock */
  193. mpll->min_post_div = 1;
  194. mpll->max_post_div = 1;
  195. mpll->min_ref_div = 2;
  196. mpll->max_ref_div = 0xff;
  197. mpll->min_feedback_div = 4;
  198. mpll->max_feedback_div = 0xff;
  199. mpll->best_vco = 0;
  200. }
  201. /* 10 khz */
  202. static uint32_t calc_eng_mem_clock(struct radeon_device *rdev,
  203. uint32_t req_clock,
  204. int *fb_div, int *post_div)
  205. {
  206. struct radeon_pll *spll = &rdev->clock.spll;
  207. int ref_div = spll->reference_div;
  208. if (!ref_div)
  209. ref_div =
  210. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  211. RADEON_M_SPLL_REF_DIV_MASK;
  212. if (req_clock < 15000) {
  213. *post_div = 8;
  214. req_clock *= 8;
  215. } else if (req_clock < 30000) {
  216. *post_div = 4;
  217. req_clock *= 4;
  218. } else if (req_clock < 60000) {
  219. *post_div = 2;
  220. req_clock *= 2;
  221. } else
  222. *post_div = 1;
  223. req_clock *= ref_div;
  224. req_clock += spll->reference_freq;
  225. req_clock /= (2 * spll->reference_freq);
  226. *fb_div = req_clock & 0xff;
  227. req_clock = (req_clock & 0xffff) << 1;
  228. req_clock *= spll->reference_freq;
  229. req_clock /= ref_div;
  230. req_clock /= *post_div;
  231. return req_clock;
  232. }
  233. /* 10 khz */
  234. void radeon_legacy_set_engine_clock(struct radeon_device *rdev,
  235. uint32_t eng_clock)
  236. {
  237. uint32_t tmp;
  238. int fb_div, post_div;
  239. /* XXX: wait for idle */
  240. eng_clock = calc_eng_mem_clock(rdev, eng_clock, &fb_div, &post_div);
  241. tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
  242. tmp &= ~RADEON_DONT_USE_XTALIN;
  243. WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
  244. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  245. tmp &= ~RADEON_SCLK_SRC_SEL_MASK;
  246. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  247. udelay(10);
  248. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  249. tmp |= RADEON_SPLL_SLEEP;
  250. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  251. udelay(2);
  252. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  253. tmp |= RADEON_SPLL_RESET;
  254. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  255. udelay(200);
  256. tmp = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
  257. tmp &= ~(RADEON_SPLL_FB_DIV_MASK << RADEON_SPLL_FB_DIV_SHIFT);
  258. tmp |= (fb_div & RADEON_SPLL_FB_DIV_MASK) << RADEON_SPLL_FB_DIV_SHIFT;
  259. WREG32_PLL(RADEON_M_SPLL_REF_FB_DIV, tmp);
  260. /* XXX: verify on different asics */
  261. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  262. tmp &= ~RADEON_SPLL_PVG_MASK;
  263. if ((eng_clock * post_div) >= 90000)
  264. tmp |= (0x7 << RADEON_SPLL_PVG_SHIFT);
  265. else
  266. tmp |= (0x4 << RADEON_SPLL_PVG_SHIFT);
  267. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  268. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  269. tmp &= ~RADEON_SPLL_SLEEP;
  270. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  271. udelay(2);
  272. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  273. tmp &= ~RADEON_SPLL_RESET;
  274. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  275. udelay(200);
  276. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  277. tmp &= ~RADEON_SCLK_SRC_SEL_MASK;
  278. switch (post_div) {
  279. case 1:
  280. default:
  281. tmp |= 1;
  282. break;
  283. case 2:
  284. tmp |= 2;
  285. break;
  286. case 4:
  287. tmp |= 3;
  288. break;
  289. case 8:
  290. tmp |= 4;
  291. break;
  292. }
  293. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  294. udelay(20);
  295. tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
  296. tmp |= RADEON_DONT_USE_XTALIN;
  297. WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
  298. udelay(10);
  299. }
  300. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable)
  301. {
  302. uint32_t tmp;
  303. if (enable) {
  304. if (rdev->flags & RADEON_SINGLE_CRTC) {
  305. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  306. if ((RREG32(RADEON_CONFIG_CNTL) &
  307. RADEON_CFG_ATI_REV_ID_MASK) >
  308. RADEON_CFG_ATI_REV_A13) {
  309. tmp &=
  310. ~(RADEON_SCLK_FORCE_CP |
  311. RADEON_SCLK_FORCE_RB);
  312. }
  313. tmp &=
  314. ~(RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1 |
  315. RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_SE |
  316. RADEON_SCLK_FORCE_IDCT | RADEON_SCLK_FORCE_RE |
  317. RADEON_SCLK_FORCE_PB | RADEON_SCLK_FORCE_TAM |
  318. RADEON_SCLK_FORCE_TDM);
  319. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  320. } else if (ASIC_IS_R300(rdev)) {
  321. if ((rdev->family == CHIP_RS400) ||
  322. (rdev->family == CHIP_RS480)) {
  323. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  324. tmp &=
  325. ~(RADEON_SCLK_FORCE_DISP2 |
  326. RADEON_SCLK_FORCE_CP |
  327. RADEON_SCLK_FORCE_HDP |
  328. RADEON_SCLK_FORCE_DISP1 |
  329. RADEON_SCLK_FORCE_TOP |
  330. RADEON_SCLK_FORCE_E2 | R300_SCLK_FORCE_VAP
  331. | RADEON_SCLK_FORCE_IDCT |
  332. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR
  333. | R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX
  334. | R300_SCLK_FORCE_US |
  335. RADEON_SCLK_FORCE_TV_SCLK |
  336. R300_SCLK_FORCE_SU |
  337. RADEON_SCLK_FORCE_OV0);
  338. tmp |= RADEON_DYN_STOP_LAT_MASK;
  339. tmp |=
  340. RADEON_SCLK_FORCE_TOP |
  341. RADEON_SCLK_FORCE_VIP;
  342. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  343. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  344. tmp &= ~RADEON_SCLK_MORE_FORCEON;
  345. tmp |= RADEON_SCLK_MORE_MAX_DYN_STOP_LAT;
  346. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  347. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  348. tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
  349. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  350. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  351. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  352. tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
  353. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  354. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  355. R300_DVOCLK_ALWAYS_ONb |
  356. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  357. RADEON_PIXCLK_GV_ALWAYS_ONb |
  358. R300_PIXCLK_DVO_ALWAYS_ONb |
  359. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  360. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  361. R300_PIXCLK_TRANS_ALWAYS_ONb |
  362. R300_PIXCLK_TVO_ALWAYS_ONb |
  363. R300_P2G2CLK_ALWAYS_ONb |
  364. R300_P2G2CLK_DAC_ALWAYS_ONb);
  365. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  366. } else if (rdev->family >= CHIP_RV350) {
  367. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  368. tmp &= ~(R300_SCLK_FORCE_TCL |
  369. R300_SCLK_FORCE_GA |
  370. R300_SCLK_FORCE_CBA);
  371. tmp |= (R300_SCLK_TCL_MAX_DYN_STOP_LAT |
  372. R300_SCLK_GA_MAX_DYN_STOP_LAT |
  373. R300_SCLK_CBA_MAX_DYN_STOP_LAT);
  374. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  375. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  376. tmp &=
  377. ~(RADEON_SCLK_FORCE_DISP2 |
  378. RADEON_SCLK_FORCE_CP |
  379. RADEON_SCLK_FORCE_HDP |
  380. RADEON_SCLK_FORCE_DISP1 |
  381. RADEON_SCLK_FORCE_TOP |
  382. RADEON_SCLK_FORCE_E2 | R300_SCLK_FORCE_VAP
  383. | RADEON_SCLK_FORCE_IDCT |
  384. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR
  385. | R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX
  386. | R300_SCLK_FORCE_US |
  387. RADEON_SCLK_FORCE_TV_SCLK |
  388. R300_SCLK_FORCE_SU |
  389. RADEON_SCLK_FORCE_OV0);
  390. tmp |= RADEON_DYN_STOP_LAT_MASK;
  391. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  392. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  393. tmp &= ~RADEON_SCLK_MORE_FORCEON;
  394. tmp |= RADEON_SCLK_MORE_MAX_DYN_STOP_LAT;
  395. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  396. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  397. tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
  398. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  399. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  400. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  401. tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
  402. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  403. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  404. R300_DVOCLK_ALWAYS_ONb |
  405. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  406. RADEON_PIXCLK_GV_ALWAYS_ONb |
  407. R300_PIXCLK_DVO_ALWAYS_ONb |
  408. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  409. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  410. R300_PIXCLK_TRANS_ALWAYS_ONb |
  411. R300_PIXCLK_TVO_ALWAYS_ONb |
  412. R300_P2G2CLK_ALWAYS_ONb |
  413. R300_P2G2CLK_DAC_ALWAYS_ONb);
  414. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  415. tmp = RREG32_PLL(RADEON_MCLK_MISC);
  416. tmp |= (RADEON_MC_MCLK_DYN_ENABLE |
  417. RADEON_IO_MCLK_DYN_ENABLE);
  418. WREG32_PLL(RADEON_MCLK_MISC, tmp);
  419. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  420. tmp |= (RADEON_FORCEON_MCLKA |
  421. RADEON_FORCEON_MCLKB);
  422. tmp &= ~(RADEON_FORCEON_YCLKA |
  423. RADEON_FORCEON_YCLKB |
  424. RADEON_FORCEON_MC);
  425. /* Some releases of vbios have set DISABLE_MC_MCLKA
  426. and DISABLE_MC_MCLKB bits in the vbios table. Setting these
  427. bits will cause H/W hang when reading video memory with dynamic clocking
  428. enabled. */
  429. if ((tmp & R300_DISABLE_MC_MCLKA) &&
  430. (tmp & R300_DISABLE_MC_MCLKB)) {
  431. /* If both bits are set, then check the active channels */
  432. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  433. if (rdev->mc.vram_width == 64) {
  434. if (RREG32(RADEON_MEM_CNTL) &
  435. R300_MEM_USE_CD_CH_ONLY)
  436. tmp &=
  437. ~R300_DISABLE_MC_MCLKB;
  438. else
  439. tmp &=
  440. ~R300_DISABLE_MC_MCLKA;
  441. } else {
  442. tmp &= ~(R300_DISABLE_MC_MCLKA |
  443. R300_DISABLE_MC_MCLKB);
  444. }
  445. }
  446. WREG32_PLL(RADEON_MCLK_CNTL, tmp);
  447. } else {
  448. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  449. tmp &= ~(R300_SCLK_FORCE_VAP);
  450. tmp |= RADEON_SCLK_FORCE_CP;
  451. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  452. udelay(15000);
  453. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  454. tmp &= ~(R300_SCLK_FORCE_TCL |
  455. R300_SCLK_FORCE_GA |
  456. R300_SCLK_FORCE_CBA);
  457. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  458. }
  459. } else {
  460. tmp = RREG32_PLL(RADEON_CLK_PWRMGT_CNTL);
  461. tmp &= ~(RADEON_ACTIVE_HILO_LAT_MASK |
  462. RADEON_DISP_DYN_STOP_LAT_MASK |
  463. RADEON_DYN_STOP_MODE_MASK);
  464. tmp |= (RADEON_ENGIN_DYNCLK_MODE |
  465. (0x01 << RADEON_ACTIVE_HILO_LAT_SHIFT));
  466. WREG32_PLL(RADEON_CLK_PWRMGT_CNTL, tmp);
  467. udelay(15000);
  468. tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
  469. tmp |= RADEON_SCLK_DYN_START_CNTL;
  470. WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
  471. udelay(15000);
  472. /* When DRI is enabled, setting DYN_STOP_LAT to zero can cause some R200
  473. to lockup randomly, leave them as set by BIOS.
  474. */
  475. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  476. /*tmp &= RADEON_SCLK_SRC_SEL_MASK; */
  477. tmp &= ~RADEON_SCLK_FORCEON_MASK;
  478. /*RAGE_6::A11 A12 A12N1 A13, RV250::A11 A12, R300 */
  479. if (((rdev->family == CHIP_RV250) &&
  480. ((RREG32(RADEON_CONFIG_CNTL) &
  481. RADEON_CFG_ATI_REV_ID_MASK) <
  482. RADEON_CFG_ATI_REV_A13))
  483. || ((rdev->family == CHIP_RV100)
  484. &&
  485. ((RREG32(RADEON_CONFIG_CNTL) &
  486. RADEON_CFG_ATI_REV_ID_MASK) <=
  487. RADEON_CFG_ATI_REV_A13))) {
  488. tmp |= RADEON_SCLK_FORCE_CP;
  489. tmp |= RADEON_SCLK_FORCE_VIP;
  490. }
  491. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  492. if ((rdev->family == CHIP_RV200) ||
  493. (rdev->family == CHIP_RV250) ||
  494. (rdev->family == CHIP_RV280)) {
  495. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  496. tmp &= ~RADEON_SCLK_MORE_FORCEON;
  497. /* RV200::A11 A12 RV250::A11 A12 */
  498. if (((rdev->family == CHIP_RV200) ||
  499. (rdev->family == CHIP_RV250)) &&
  500. ((RREG32(RADEON_CONFIG_CNTL) &
  501. RADEON_CFG_ATI_REV_ID_MASK) <
  502. RADEON_CFG_ATI_REV_A13)) {
  503. tmp |= RADEON_SCLK_MORE_FORCEON;
  504. }
  505. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  506. udelay(15000);
  507. }
  508. /* RV200::A11 A12, RV250::A11 A12 */
  509. if (((rdev->family == CHIP_RV200) ||
  510. (rdev->family == CHIP_RV250)) &&
  511. ((RREG32(RADEON_CONFIG_CNTL) &
  512. RADEON_CFG_ATI_REV_ID_MASK) <
  513. RADEON_CFG_ATI_REV_A13)) {
  514. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  515. tmp |= RADEON_TCL_BYPASS_DISABLE;
  516. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  517. }
  518. udelay(15000);
  519. /*enable dynamic mode for display clocks (PIXCLK and PIX2CLK) */
  520. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  521. tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
  522. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  523. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  524. RADEON_PIXCLK_GV_ALWAYS_ONb |
  525. RADEON_PIXCLK_DIG_TMDS_ALWAYS_ONb |
  526. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  527. RADEON_PIXCLK_TMDS_ALWAYS_ONb);
  528. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  529. udelay(15000);
  530. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  531. tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
  532. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  533. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  534. udelay(15000);
  535. }
  536. } else {
  537. /* Turn everything OFF (ForceON to everything) */
  538. if (rdev->flags & RADEON_SINGLE_CRTC) {
  539. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  540. tmp |= (RADEON_SCLK_FORCE_CP | RADEON_SCLK_FORCE_HDP |
  541. RADEON_SCLK_FORCE_DISP1 | RADEON_SCLK_FORCE_TOP
  542. | RADEON_SCLK_FORCE_E2 | RADEON_SCLK_FORCE_SE |
  543. RADEON_SCLK_FORCE_IDCT | RADEON_SCLK_FORCE_VIP |
  544. RADEON_SCLK_FORCE_RE | RADEON_SCLK_FORCE_PB |
  545. RADEON_SCLK_FORCE_TAM | RADEON_SCLK_FORCE_TDM |
  546. RADEON_SCLK_FORCE_RB);
  547. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  548. } else if ((rdev->family == CHIP_RS400) ||
  549. (rdev->family == CHIP_RS480)) {
  550. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  551. tmp |= (RADEON_SCLK_FORCE_DISP2 | RADEON_SCLK_FORCE_CP |
  552. RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1
  553. | RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_E2 |
  554. R300_SCLK_FORCE_VAP | RADEON_SCLK_FORCE_IDCT |
  555. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR |
  556. R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX |
  557. R300_SCLK_FORCE_US | RADEON_SCLK_FORCE_TV_SCLK |
  558. R300_SCLK_FORCE_SU | RADEON_SCLK_FORCE_OV0);
  559. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  560. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  561. tmp |= RADEON_SCLK_MORE_FORCEON;
  562. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  563. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  564. tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
  565. RADEON_PIXCLK_DAC_ALWAYS_ONb |
  566. R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
  567. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  568. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  569. tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
  570. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  571. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  572. R300_DVOCLK_ALWAYS_ONb |
  573. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  574. RADEON_PIXCLK_GV_ALWAYS_ONb |
  575. R300_PIXCLK_DVO_ALWAYS_ONb |
  576. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  577. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  578. R300_PIXCLK_TRANS_ALWAYS_ONb |
  579. R300_PIXCLK_TVO_ALWAYS_ONb |
  580. R300_P2G2CLK_ALWAYS_ONb |
  581. R300_P2G2CLK_DAC_ALWAYS_ONb |
  582. R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
  583. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  584. } else if (rdev->family >= CHIP_RV350) {
  585. /* for RV350/M10, no delays are required. */
  586. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  587. tmp |= (R300_SCLK_FORCE_TCL |
  588. R300_SCLK_FORCE_GA | R300_SCLK_FORCE_CBA);
  589. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  590. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  591. tmp |= (RADEON_SCLK_FORCE_DISP2 | RADEON_SCLK_FORCE_CP |
  592. RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1
  593. | RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_E2 |
  594. R300_SCLK_FORCE_VAP | RADEON_SCLK_FORCE_IDCT |
  595. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR |
  596. R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX |
  597. R300_SCLK_FORCE_US | RADEON_SCLK_FORCE_TV_SCLK |
  598. R300_SCLK_FORCE_SU | RADEON_SCLK_FORCE_OV0);
  599. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  600. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  601. tmp |= RADEON_SCLK_MORE_FORCEON;
  602. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  603. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  604. tmp |= (RADEON_FORCEON_MCLKA |
  605. RADEON_FORCEON_MCLKB |
  606. RADEON_FORCEON_YCLKA |
  607. RADEON_FORCEON_YCLKB | RADEON_FORCEON_MC);
  608. WREG32_PLL(RADEON_MCLK_CNTL, tmp);
  609. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  610. tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
  611. RADEON_PIXCLK_DAC_ALWAYS_ONb |
  612. R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
  613. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  614. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  615. tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
  616. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  617. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  618. R300_DVOCLK_ALWAYS_ONb |
  619. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  620. RADEON_PIXCLK_GV_ALWAYS_ONb |
  621. R300_PIXCLK_DVO_ALWAYS_ONb |
  622. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  623. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  624. R300_PIXCLK_TRANS_ALWAYS_ONb |
  625. R300_PIXCLK_TVO_ALWAYS_ONb |
  626. R300_P2G2CLK_ALWAYS_ONb |
  627. R300_P2G2CLK_DAC_ALWAYS_ONb |
  628. R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
  629. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  630. } else {
  631. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  632. tmp |= (RADEON_SCLK_FORCE_CP | RADEON_SCLK_FORCE_E2);
  633. tmp |= RADEON_SCLK_FORCE_SE;
  634. if (rdev->flags & RADEON_SINGLE_CRTC) {
  635. tmp |= (RADEON_SCLK_FORCE_RB |
  636. RADEON_SCLK_FORCE_TDM |
  637. RADEON_SCLK_FORCE_TAM |
  638. RADEON_SCLK_FORCE_PB |
  639. RADEON_SCLK_FORCE_RE |
  640. RADEON_SCLK_FORCE_VIP |
  641. RADEON_SCLK_FORCE_IDCT |
  642. RADEON_SCLK_FORCE_TOP |
  643. RADEON_SCLK_FORCE_DISP1 |
  644. RADEON_SCLK_FORCE_DISP2 |
  645. RADEON_SCLK_FORCE_HDP);
  646. } else if ((rdev->family == CHIP_R300) ||
  647. (rdev->family == CHIP_R350)) {
  648. tmp |= (RADEON_SCLK_FORCE_HDP |
  649. RADEON_SCLK_FORCE_DISP1 |
  650. RADEON_SCLK_FORCE_DISP2 |
  651. RADEON_SCLK_FORCE_TOP |
  652. RADEON_SCLK_FORCE_IDCT |
  653. RADEON_SCLK_FORCE_VIP);
  654. }
  655. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  656. udelay(16000);
  657. if ((rdev->family == CHIP_R300) ||
  658. (rdev->family == CHIP_R350)) {
  659. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  660. tmp |= (R300_SCLK_FORCE_TCL |
  661. R300_SCLK_FORCE_GA |
  662. R300_SCLK_FORCE_CBA);
  663. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  664. udelay(16000);
  665. }
  666. if (rdev->flags & RADEON_IS_IGP) {
  667. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  668. tmp &= ~(RADEON_FORCEON_MCLKA |
  669. RADEON_FORCEON_YCLKA);
  670. WREG32_PLL(RADEON_MCLK_CNTL, tmp);
  671. udelay(16000);
  672. }
  673. if ((rdev->family == CHIP_RV200) ||
  674. (rdev->family == CHIP_RV250) ||
  675. (rdev->family == CHIP_RV280)) {
  676. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  677. tmp |= RADEON_SCLK_MORE_FORCEON;
  678. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  679. udelay(16000);
  680. }
  681. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  682. tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
  683. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  684. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  685. RADEON_PIXCLK_GV_ALWAYS_ONb |
  686. RADEON_PIXCLK_DIG_TMDS_ALWAYS_ONb |
  687. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  688. RADEON_PIXCLK_TMDS_ALWAYS_ONb);
  689. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  690. udelay(16000);
  691. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  692. tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
  693. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  694. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  695. }
  696. }
  697. }
  698. static void radeon_apply_clock_quirks(struct radeon_device *rdev)
  699. {
  700. uint32_t tmp;
  701. /* XXX make sure engine is idle */
  702. if (rdev->family < CHIP_RS600) {
  703. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  704. if (ASIC_IS_R300(rdev) || ASIC_IS_RV100(rdev))
  705. tmp |= RADEON_SCLK_FORCE_CP | RADEON_SCLK_FORCE_VIP;
  706. if ((rdev->family == CHIP_RV250)
  707. || (rdev->family == CHIP_RV280))
  708. tmp |=
  709. RADEON_SCLK_FORCE_DISP1 | RADEON_SCLK_FORCE_DISP2;
  710. if ((rdev->family == CHIP_RV350)
  711. || (rdev->family == CHIP_RV380))
  712. tmp |= R300_SCLK_FORCE_VAP;
  713. if (rdev->family == CHIP_R420)
  714. tmp |= R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX;
  715. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  716. } else if (rdev->family < CHIP_R600) {
  717. tmp = RREG32_PLL(AVIVO_CP_DYN_CNTL);
  718. tmp |= AVIVO_CP_FORCEON;
  719. WREG32_PLL(AVIVO_CP_DYN_CNTL, tmp);
  720. tmp = RREG32_PLL(AVIVO_E2_DYN_CNTL);
  721. tmp |= AVIVO_E2_FORCEON;
  722. WREG32_PLL(AVIVO_E2_DYN_CNTL, tmp);
  723. tmp = RREG32_PLL(AVIVO_IDCT_DYN_CNTL);
  724. tmp |= AVIVO_IDCT_FORCEON;
  725. WREG32_PLL(AVIVO_IDCT_DYN_CNTL, tmp);
  726. }
  727. }
  728. int radeon_static_clocks_init(struct drm_device *dev)
  729. {
  730. struct radeon_device *rdev = dev->dev_private;
  731. /* XXX make sure engine is idle */
  732. if (radeon_dynclks != -1) {
  733. if (radeon_dynclks)
  734. radeon_set_clock_gating(rdev, 1);
  735. }
  736. radeon_apply_clock_quirks(rdev);
  737. return 0;
  738. }