omap_hwmod_2430_data.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957
  1. /*
  2. * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <plat/omap_hwmod.h>
  16. #include <mach/irqs.h>
  17. #include <plat/cpu.h>
  18. #include <plat/dma.h>
  19. #include <plat/serial.h>
  20. #include <plat/i2c.h>
  21. #include <plat/mcbsp.h>
  22. #include <plat/mcspi.h>
  23. #include <plat/dmtimer.h>
  24. #include <plat/mmc.h>
  25. #include <plat/l3_2xxx.h>
  26. #include "omap_hwmod_common_data.h"
  27. #include "prm-regbits-24xx.h"
  28. #include "cm-regbits-24xx.h"
  29. #include "wd_timer.h"
  30. /*
  31. * OMAP2430 hardware module integration data
  32. *
  33. * All of the data in this section should be autogeneratable from the
  34. * TI hardware database or other technical documentation. Data that
  35. * is driver-specific or driver-kernel integration-specific belongs
  36. * elsewhere.
  37. */
  38. /*
  39. * IP blocks
  40. */
  41. /* IVA2 (IVA2) */
  42. static struct omap_hwmod_rst_info omap2430_iva_resets[] = {
  43. { .name = "logic", .rst_shift = 0 },
  44. { .name = "mmu", .rst_shift = 1 },
  45. };
  46. static struct omap_hwmod omap2430_iva_hwmod = {
  47. .name = "iva",
  48. .class = &iva_hwmod_class,
  49. .clkdm_name = "dsp_clkdm",
  50. .rst_lines = omap2430_iva_resets,
  51. .rst_lines_cnt = ARRAY_SIZE(omap2430_iva_resets),
  52. .main_clk = "dsp_fck",
  53. };
  54. /* I2C common */
  55. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  56. .rev_offs = 0x00,
  57. .sysc_offs = 0x20,
  58. .syss_offs = 0x10,
  59. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  60. SYSS_HAS_RESET_STATUS),
  61. .sysc_fields = &omap_hwmod_sysc_type1,
  62. };
  63. static struct omap_hwmod_class i2c_class = {
  64. .name = "i2c",
  65. .sysc = &i2c_sysc,
  66. .rev = OMAP_I2C_IP_VERSION_1,
  67. .reset = &omap_i2c_reset,
  68. };
  69. static struct omap_i2c_dev_attr i2c_dev_attr = {
  70. .fifo_depth = 8, /* bytes */
  71. .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
  72. OMAP_I2C_FLAG_BUS_SHIFT_2 |
  73. OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
  74. };
  75. /* I2C1 */
  76. static struct omap_hwmod omap2430_i2c1_hwmod = {
  77. .name = "i2c1",
  78. .flags = HWMOD_16BIT_REG,
  79. .mpu_irqs = omap2_i2c1_mpu_irqs,
  80. .sdma_reqs = omap2_i2c1_sdma_reqs,
  81. .main_clk = "i2chs1_fck",
  82. .prcm = {
  83. .omap2 = {
  84. /*
  85. * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
  86. * I2CHS IP's do not follow the usual pattern.
  87. * prcm_reg_id alone cannot be used to program
  88. * the iclk and fclk. Needs to be handled using
  89. * additional flags when clk handling is moved
  90. * to hwmod framework.
  91. */
  92. .module_offs = CORE_MOD,
  93. .prcm_reg_id = 1,
  94. .module_bit = OMAP2430_EN_I2CHS1_SHIFT,
  95. .idlest_reg_id = 1,
  96. .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
  97. },
  98. },
  99. .class = &i2c_class,
  100. .dev_attr = &i2c_dev_attr,
  101. };
  102. /* I2C2 */
  103. static struct omap_hwmod omap2430_i2c2_hwmod = {
  104. .name = "i2c2",
  105. .flags = HWMOD_16BIT_REG,
  106. .mpu_irqs = omap2_i2c2_mpu_irqs,
  107. .sdma_reqs = omap2_i2c2_sdma_reqs,
  108. .main_clk = "i2chs2_fck",
  109. .prcm = {
  110. .omap2 = {
  111. .module_offs = CORE_MOD,
  112. .prcm_reg_id = 1,
  113. .module_bit = OMAP2430_EN_I2CHS2_SHIFT,
  114. .idlest_reg_id = 1,
  115. .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
  116. },
  117. },
  118. .class = &i2c_class,
  119. .dev_attr = &i2c_dev_attr,
  120. };
  121. /* gpio5 */
  122. static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {
  123. { .irq = 33 }, /* INT_24XX_GPIO_BANK5 */
  124. { .irq = -1 }
  125. };
  126. static struct omap_hwmod omap2430_gpio5_hwmod = {
  127. .name = "gpio5",
  128. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  129. .mpu_irqs = omap243x_gpio5_irqs,
  130. .main_clk = "gpio5_fck",
  131. .prcm = {
  132. .omap2 = {
  133. .prcm_reg_id = 2,
  134. .module_bit = OMAP2430_EN_GPIO5_SHIFT,
  135. .module_offs = CORE_MOD,
  136. .idlest_reg_id = 2,
  137. .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
  138. },
  139. },
  140. .class = &omap2xxx_gpio_hwmod_class,
  141. .dev_attr = &omap2xxx_gpio_dev_attr,
  142. };
  143. /* dma attributes */
  144. static struct omap_dma_dev_attr dma_dev_attr = {
  145. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  146. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  147. .lch_count = 32,
  148. };
  149. static struct omap_hwmod omap2430_dma_system_hwmod = {
  150. .name = "dma",
  151. .class = &omap2xxx_dma_hwmod_class,
  152. .mpu_irqs = omap2_dma_system_irqs,
  153. .main_clk = "core_l3_ck",
  154. .dev_attr = &dma_dev_attr,
  155. .flags = HWMOD_NO_IDLEST,
  156. };
  157. /* mailbox */
  158. static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {
  159. { .irq = 26 },
  160. { .irq = -1 }
  161. };
  162. static struct omap_hwmod omap2430_mailbox_hwmod = {
  163. .name = "mailbox",
  164. .class = &omap2xxx_mailbox_hwmod_class,
  165. .mpu_irqs = omap2430_mailbox_irqs,
  166. .main_clk = "mailboxes_ick",
  167. .prcm = {
  168. .omap2 = {
  169. .prcm_reg_id = 1,
  170. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  171. .module_offs = CORE_MOD,
  172. .idlest_reg_id = 1,
  173. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  174. },
  175. },
  176. };
  177. /* mcspi3 */
  178. static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {
  179. { .irq = 91 },
  180. { .irq = -1 }
  181. };
  182. static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {
  183. { .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */
  184. { .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */
  185. { .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */
  186. { .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */
  187. { .dma_req = -1 }
  188. };
  189. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  190. .num_chipselect = 2,
  191. };
  192. static struct omap_hwmod omap2430_mcspi3_hwmod = {
  193. .name = "mcspi3",
  194. .mpu_irqs = omap2430_mcspi3_mpu_irqs,
  195. .sdma_reqs = omap2430_mcspi3_sdma_reqs,
  196. .main_clk = "mcspi3_fck",
  197. .prcm = {
  198. .omap2 = {
  199. .module_offs = CORE_MOD,
  200. .prcm_reg_id = 2,
  201. .module_bit = OMAP2430_EN_MCSPI3_SHIFT,
  202. .idlest_reg_id = 2,
  203. .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
  204. },
  205. },
  206. .class = &omap2xxx_mcspi_class,
  207. .dev_attr = &omap_mcspi3_dev_attr,
  208. };
  209. /* usbhsotg */
  210. static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
  211. .rev_offs = 0x0400,
  212. .sysc_offs = 0x0404,
  213. .syss_offs = 0x0408,
  214. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  215. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  216. SYSC_HAS_AUTOIDLE),
  217. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  218. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  219. .sysc_fields = &omap_hwmod_sysc_type1,
  220. };
  221. static struct omap_hwmod_class usbotg_class = {
  222. .name = "usbotg",
  223. .sysc = &omap2430_usbhsotg_sysc,
  224. };
  225. /* usb_otg_hs */
  226. static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {
  227. { .name = "mc", .irq = 92 },
  228. { .name = "dma", .irq = 93 },
  229. { .irq = -1 }
  230. };
  231. static struct omap_hwmod omap2430_usbhsotg_hwmod = {
  232. .name = "usb_otg_hs",
  233. .mpu_irqs = omap2430_usbhsotg_mpu_irqs,
  234. .main_clk = "usbhs_ick",
  235. .prcm = {
  236. .omap2 = {
  237. .prcm_reg_id = 1,
  238. .module_bit = OMAP2430_EN_USBHS_MASK,
  239. .module_offs = CORE_MOD,
  240. .idlest_reg_id = 1,
  241. .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
  242. },
  243. },
  244. .class = &usbotg_class,
  245. /*
  246. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  247. * broken when autoidle is enabled
  248. * workaround is to disable the autoidle bit at module level.
  249. */
  250. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  251. | HWMOD_SWSUP_MSTANDBY,
  252. };
  253. /*
  254. * 'mcbsp' class
  255. * multi channel buffered serial port controller
  256. */
  257. static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
  258. .rev_offs = 0x007C,
  259. .sysc_offs = 0x008C,
  260. .sysc_flags = (SYSC_HAS_SOFTRESET),
  261. .sysc_fields = &omap_hwmod_sysc_type1,
  262. };
  263. static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
  264. .name = "mcbsp",
  265. .sysc = &omap2430_mcbsp_sysc,
  266. .rev = MCBSP_CONFIG_TYPE2,
  267. };
  268. static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
  269. { .role = "pad_fck", .clk = "mcbsp_clks" },
  270. { .role = "prcm_fck", .clk = "func_96m_ck" },
  271. };
  272. /* mcbsp1 */
  273. static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {
  274. { .name = "tx", .irq = 59 },
  275. { .name = "rx", .irq = 60 },
  276. { .name = "ovr", .irq = 61 },
  277. { .name = "common", .irq = 64 },
  278. { .irq = -1 }
  279. };
  280. static struct omap_hwmod omap2430_mcbsp1_hwmod = {
  281. .name = "mcbsp1",
  282. .class = &omap2430_mcbsp_hwmod_class,
  283. .mpu_irqs = omap2430_mcbsp1_irqs,
  284. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  285. .main_clk = "mcbsp1_fck",
  286. .prcm = {
  287. .omap2 = {
  288. .prcm_reg_id = 1,
  289. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  290. .module_offs = CORE_MOD,
  291. .idlest_reg_id = 1,
  292. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  293. },
  294. },
  295. .opt_clks = mcbsp_opt_clks,
  296. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  297. };
  298. /* mcbsp2 */
  299. static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {
  300. { .name = "tx", .irq = 62 },
  301. { .name = "rx", .irq = 63 },
  302. { .name = "common", .irq = 16 },
  303. { .irq = -1 }
  304. };
  305. static struct omap_hwmod omap2430_mcbsp2_hwmod = {
  306. .name = "mcbsp2",
  307. .class = &omap2430_mcbsp_hwmod_class,
  308. .mpu_irqs = omap2430_mcbsp2_irqs,
  309. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  310. .main_clk = "mcbsp2_fck",
  311. .prcm = {
  312. .omap2 = {
  313. .prcm_reg_id = 1,
  314. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  315. .module_offs = CORE_MOD,
  316. .idlest_reg_id = 1,
  317. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  318. },
  319. },
  320. .opt_clks = mcbsp_opt_clks,
  321. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  322. };
  323. /* mcbsp3 */
  324. static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {
  325. { .name = "tx", .irq = 89 },
  326. { .name = "rx", .irq = 90 },
  327. { .name = "common", .irq = 17 },
  328. { .irq = -1 }
  329. };
  330. static struct omap_hwmod omap2430_mcbsp3_hwmod = {
  331. .name = "mcbsp3",
  332. .class = &omap2430_mcbsp_hwmod_class,
  333. .mpu_irqs = omap2430_mcbsp3_irqs,
  334. .sdma_reqs = omap2_mcbsp3_sdma_reqs,
  335. .main_clk = "mcbsp3_fck",
  336. .prcm = {
  337. .omap2 = {
  338. .prcm_reg_id = 1,
  339. .module_bit = OMAP2430_EN_MCBSP3_SHIFT,
  340. .module_offs = CORE_MOD,
  341. .idlest_reg_id = 2,
  342. .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
  343. },
  344. },
  345. .opt_clks = mcbsp_opt_clks,
  346. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  347. };
  348. /* mcbsp4 */
  349. static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {
  350. { .name = "tx", .irq = 54 },
  351. { .name = "rx", .irq = 55 },
  352. { .name = "common", .irq = 18 },
  353. { .irq = -1 }
  354. };
  355. static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {
  356. { .name = "rx", .dma_req = 20 },
  357. { .name = "tx", .dma_req = 19 },
  358. { .dma_req = -1 }
  359. };
  360. static struct omap_hwmod omap2430_mcbsp4_hwmod = {
  361. .name = "mcbsp4",
  362. .class = &omap2430_mcbsp_hwmod_class,
  363. .mpu_irqs = omap2430_mcbsp4_irqs,
  364. .sdma_reqs = omap2430_mcbsp4_sdma_chs,
  365. .main_clk = "mcbsp4_fck",
  366. .prcm = {
  367. .omap2 = {
  368. .prcm_reg_id = 1,
  369. .module_bit = OMAP2430_EN_MCBSP4_SHIFT,
  370. .module_offs = CORE_MOD,
  371. .idlest_reg_id = 2,
  372. .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
  373. },
  374. },
  375. .opt_clks = mcbsp_opt_clks,
  376. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  377. };
  378. /* mcbsp5 */
  379. static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
  380. { .name = "tx", .irq = 81 },
  381. { .name = "rx", .irq = 82 },
  382. { .name = "common", .irq = 19 },
  383. { .irq = -1 }
  384. };
  385. static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
  386. { .name = "rx", .dma_req = 22 },
  387. { .name = "tx", .dma_req = 21 },
  388. { .dma_req = -1 }
  389. };
  390. static struct omap_hwmod omap2430_mcbsp5_hwmod = {
  391. .name = "mcbsp5",
  392. .class = &omap2430_mcbsp_hwmod_class,
  393. .mpu_irqs = omap2430_mcbsp5_irqs,
  394. .sdma_reqs = omap2430_mcbsp5_sdma_chs,
  395. .main_clk = "mcbsp5_fck",
  396. .prcm = {
  397. .omap2 = {
  398. .prcm_reg_id = 1,
  399. .module_bit = OMAP2430_EN_MCBSP5_SHIFT,
  400. .module_offs = CORE_MOD,
  401. .idlest_reg_id = 2,
  402. .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
  403. },
  404. },
  405. .opt_clks = mcbsp_opt_clks,
  406. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  407. };
  408. /* MMC/SD/SDIO common */
  409. static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
  410. .rev_offs = 0x1fc,
  411. .sysc_offs = 0x10,
  412. .syss_offs = 0x14,
  413. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  414. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  415. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  416. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  417. .sysc_fields = &omap_hwmod_sysc_type1,
  418. };
  419. static struct omap_hwmod_class omap2430_mmc_class = {
  420. .name = "mmc",
  421. .sysc = &omap2430_mmc_sysc,
  422. };
  423. /* MMC/SD/SDIO1 */
  424. static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
  425. { .irq = 83 },
  426. { .irq = -1 }
  427. };
  428. static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
  429. { .name = "tx", .dma_req = 61 }, /* DMA_MMC1_TX */
  430. { .name = "rx", .dma_req = 62 }, /* DMA_MMC1_RX */
  431. { .dma_req = -1 }
  432. };
  433. static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
  434. { .role = "dbck", .clk = "mmchsdb1_fck" },
  435. };
  436. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  437. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  438. };
  439. static struct omap_hwmod omap2430_mmc1_hwmod = {
  440. .name = "mmc1",
  441. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  442. .mpu_irqs = omap2430_mmc1_mpu_irqs,
  443. .sdma_reqs = omap2430_mmc1_sdma_reqs,
  444. .opt_clks = omap2430_mmc1_opt_clks,
  445. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
  446. .main_clk = "mmchs1_fck",
  447. .prcm = {
  448. .omap2 = {
  449. .module_offs = CORE_MOD,
  450. .prcm_reg_id = 2,
  451. .module_bit = OMAP2430_EN_MMCHS1_SHIFT,
  452. .idlest_reg_id = 2,
  453. .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
  454. },
  455. },
  456. .dev_attr = &mmc1_dev_attr,
  457. .class = &omap2430_mmc_class,
  458. };
  459. /* MMC/SD/SDIO2 */
  460. static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
  461. { .irq = 86 },
  462. { .irq = -1 }
  463. };
  464. static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
  465. { .name = "tx", .dma_req = 47 }, /* DMA_MMC2_TX */
  466. { .name = "rx", .dma_req = 48 }, /* DMA_MMC2_RX */
  467. { .dma_req = -1 }
  468. };
  469. static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
  470. { .role = "dbck", .clk = "mmchsdb2_fck" },
  471. };
  472. static struct omap_hwmod omap2430_mmc2_hwmod = {
  473. .name = "mmc2",
  474. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  475. .mpu_irqs = omap2430_mmc2_mpu_irqs,
  476. .sdma_reqs = omap2430_mmc2_sdma_reqs,
  477. .opt_clks = omap2430_mmc2_opt_clks,
  478. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
  479. .main_clk = "mmchs2_fck",
  480. .prcm = {
  481. .omap2 = {
  482. .module_offs = CORE_MOD,
  483. .prcm_reg_id = 2,
  484. .module_bit = OMAP2430_EN_MMCHS2_SHIFT,
  485. .idlest_reg_id = 2,
  486. .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
  487. },
  488. },
  489. .class = &omap2430_mmc_class,
  490. };
  491. /* HDQ1W/1-wire */
  492. static struct omap_hwmod omap2430_hdq1w_hwmod = {
  493. .name = "hdq1w",
  494. .mpu_irqs = omap2_hdq1w_mpu_irqs,
  495. .main_clk = "hdq_fck",
  496. .prcm = {
  497. .omap2 = {
  498. .module_offs = CORE_MOD,
  499. .prcm_reg_id = 1,
  500. .module_bit = OMAP24XX_EN_HDQ_SHIFT,
  501. .idlest_reg_id = 1,
  502. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  503. },
  504. },
  505. .class = &omap2_hdq1w_class,
  506. };
  507. /*
  508. * interfaces
  509. */
  510. /* L3 -> L4_CORE interface */
  511. /* l3_core -> usbhsotg interface */
  512. static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
  513. .master = &omap2430_usbhsotg_hwmod,
  514. .slave = &omap2xxx_l3_main_hwmod,
  515. .clk = "core_l3_ck",
  516. .user = OCP_USER_MPU,
  517. };
  518. /* L4 CORE -> I2C1 interface */
  519. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
  520. .master = &omap2xxx_l4_core_hwmod,
  521. .slave = &omap2430_i2c1_hwmod,
  522. .clk = "i2c1_ick",
  523. .addr = omap2_i2c1_addr_space,
  524. .user = OCP_USER_MPU | OCP_USER_SDMA,
  525. };
  526. /* L4 CORE -> I2C2 interface */
  527. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
  528. .master = &omap2xxx_l4_core_hwmod,
  529. .slave = &omap2430_i2c2_hwmod,
  530. .clk = "i2c2_ick",
  531. .addr = omap2_i2c2_addr_space,
  532. .user = OCP_USER_MPU | OCP_USER_SDMA,
  533. };
  534. static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = {
  535. {
  536. .pa_start = OMAP243X_HS_BASE,
  537. .pa_end = OMAP243X_HS_BASE + SZ_4K - 1,
  538. .flags = ADDR_TYPE_RT
  539. },
  540. { }
  541. };
  542. /* l4_core ->usbhsotg interface */
  543. static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
  544. .master = &omap2xxx_l4_core_hwmod,
  545. .slave = &omap2430_usbhsotg_hwmod,
  546. .clk = "usb_l4_ick",
  547. .addr = omap2430_usbhsotg_addrs,
  548. .user = OCP_USER_MPU,
  549. };
  550. /* L4 CORE -> MMC1 interface */
  551. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
  552. .master = &omap2xxx_l4_core_hwmod,
  553. .slave = &omap2430_mmc1_hwmod,
  554. .clk = "mmchs1_ick",
  555. .addr = omap2430_mmc1_addr_space,
  556. .user = OCP_USER_MPU | OCP_USER_SDMA,
  557. };
  558. /* L4 CORE -> MMC2 interface */
  559. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
  560. .master = &omap2xxx_l4_core_hwmod,
  561. .slave = &omap2430_mmc2_hwmod,
  562. .clk = "mmchs2_ick",
  563. .addr = omap2430_mmc2_addr_space,
  564. .user = OCP_USER_MPU | OCP_USER_SDMA,
  565. };
  566. /* l4 core -> mcspi3 interface */
  567. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
  568. .master = &omap2xxx_l4_core_hwmod,
  569. .slave = &omap2430_mcspi3_hwmod,
  570. .clk = "mcspi3_ick",
  571. .addr = omap2430_mcspi3_addr_space,
  572. .user = OCP_USER_MPU | OCP_USER_SDMA,
  573. };
  574. /* IVA2 <- L3 interface */
  575. static struct omap_hwmod_ocp_if omap2430_l3__iva = {
  576. .master = &omap2xxx_l3_main_hwmod,
  577. .slave = &omap2430_iva_hwmod,
  578. .clk = "core_l3_ck",
  579. .user = OCP_USER_MPU | OCP_USER_SDMA,
  580. };
  581. static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = {
  582. {
  583. .pa_start = 0x49018000,
  584. .pa_end = 0x49018000 + SZ_1K - 1,
  585. .flags = ADDR_TYPE_RT
  586. },
  587. { }
  588. };
  589. /* l4_wkup -> timer1 */
  590. static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
  591. .master = &omap2xxx_l4_wkup_hwmod,
  592. .slave = &omap2xxx_timer1_hwmod,
  593. .clk = "gpt1_ick",
  594. .addr = omap2430_timer1_addrs,
  595. .user = OCP_USER_MPU | OCP_USER_SDMA,
  596. };
  597. /* l4_wkup -> wd_timer2 */
  598. static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = {
  599. {
  600. .pa_start = 0x49016000,
  601. .pa_end = 0x4901607f,
  602. .flags = ADDR_TYPE_RT
  603. },
  604. { }
  605. };
  606. static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
  607. .master = &omap2xxx_l4_wkup_hwmod,
  608. .slave = &omap2xxx_wd_timer2_hwmod,
  609. .clk = "mpu_wdt_ick",
  610. .addr = omap2430_wd_timer2_addrs,
  611. .user = OCP_USER_MPU | OCP_USER_SDMA,
  612. };
  613. /* l4_wkup -> gpio1 */
  614. static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = {
  615. {
  616. .pa_start = 0x4900C000,
  617. .pa_end = 0x4900C1ff,
  618. .flags = ADDR_TYPE_RT
  619. },
  620. { }
  621. };
  622. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
  623. .master = &omap2xxx_l4_wkup_hwmod,
  624. .slave = &omap2xxx_gpio1_hwmod,
  625. .clk = "gpios_ick",
  626. .addr = omap2430_gpio1_addr_space,
  627. .user = OCP_USER_MPU | OCP_USER_SDMA,
  628. };
  629. /* l4_wkup -> gpio2 */
  630. static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = {
  631. {
  632. .pa_start = 0x4900E000,
  633. .pa_end = 0x4900E1ff,
  634. .flags = ADDR_TYPE_RT
  635. },
  636. { }
  637. };
  638. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
  639. .master = &omap2xxx_l4_wkup_hwmod,
  640. .slave = &omap2xxx_gpio2_hwmod,
  641. .clk = "gpios_ick",
  642. .addr = omap2430_gpio2_addr_space,
  643. .user = OCP_USER_MPU | OCP_USER_SDMA,
  644. };
  645. /* l4_wkup -> gpio3 */
  646. static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = {
  647. {
  648. .pa_start = 0x49010000,
  649. .pa_end = 0x490101ff,
  650. .flags = ADDR_TYPE_RT
  651. },
  652. { }
  653. };
  654. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
  655. .master = &omap2xxx_l4_wkup_hwmod,
  656. .slave = &omap2xxx_gpio3_hwmod,
  657. .clk = "gpios_ick",
  658. .addr = omap2430_gpio3_addr_space,
  659. .user = OCP_USER_MPU | OCP_USER_SDMA,
  660. };
  661. /* l4_wkup -> gpio4 */
  662. static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = {
  663. {
  664. .pa_start = 0x49012000,
  665. .pa_end = 0x490121ff,
  666. .flags = ADDR_TYPE_RT
  667. },
  668. { }
  669. };
  670. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
  671. .master = &omap2xxx_l4_wkup_hwmod,
  672. .slave = &omap2xxx_gpio4_hwmod,
  673. .clk = "gpios_ick",
  674. .addr = omap2430_gpio4_addr_space,
  675. .user = OCP_USER_MPU | OCP_USER_SDMA,
  676. };
  677. /* l4_core -> gpio5 */
  678. static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = {
  679. {
  680. .pa_start = 0x480B6000,
  681. .pa_end = 0x480B61ff,
  682. .flags = ADDR_TYPE_RT
  683. },
  684. { }
  685. };
  686. static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
  687. .master = &omap2xxx_l4_core_hwmod,
  688. .slave = &omap2430_gpio5_hwmod,
  689. .clk = "gpio5_ick",
  690. .addr = omap2430_gpio5_addr_space,
  691. .user = OCP_USER_MPU | OCP_USER_SDMA,
  692. };
  693. /* dma_system -> L3 */
  694. static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
  695. .master = &omap2430_dma_system_hwmod,
  696. .slave = &omap2xxx_l3_main_hwmod,
  697. .clk = "core_l3_ck",
  698. .user = OCP_USER_MPU | OCP_USER_SDMA,
  699. };
  700. /* l4_core -> dma_system */
  701. static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
  702. .master = &omap2xxx_l4_core_hwmod,
  703. .slave = &omap2430_dma_system_hwmod,
  704. .clk = "sdma_ick",
  705. .addr = omap2_dma_system_addrs,
  706. .user = OCP_USER_MPU | OCP_USER_SDMA,
  707. };
  708. /* l4_core -> mailbox */
  709. static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
  710. .master = &omap2xxx_l4_core_hwmod,
  711. .slave = &omap2430_mailbox_hwmod,
  712. .addr = omap2_mailbox_addrs,
  713. .user = OCP_USER_MPU | OCP_USER_SDMA,
  714. };
  715. /* l4_core -> mcbsp1 */
  716. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
  717. .master = &omap2xxx_l4_core_hwmod,
  718. .slave = &omap2430_mcbsp1_hwmod,
  719. .clk = "mcbsp1_ick",
  720. .addr = omap2_mcbsp1_addrs,
  721. .user = OCP_USER_MPU | OCP_USER_SDMA,
  722. };
  723. /* l4_core -> mcbsp2 */
  724. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
  725. .master = &omap2xxx_l4_core_hwmod,
  726. .slave = &omap2430_mcbsp2_hwmod,
  727. .clk = "mcbsp2_ick",
  728. .addr = omap2xxx_mcbsp2_addrs,
  729. .user = OCP_USER_MPU | OCP_USER_SDMA,
  730. };
  731. static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = {
  732. {
  733. .name = "mpu",
  734. .pa_start = 0x4808C000,
  735. .pa_end = 0x4808C0ff,
  736. .flags = ADDR_TYPE_RT
  737. },
  738. { }
  739. };
  740. /* l4_core -> mcbsp3 */
  741. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
  742. .master = &omap2xxx_l4_core_hwmod,
  743. .slave = &omap2430_mcbsp3_hwmod,
  744. .clk = "mcbsp3_ick",
  745. .addr = omap2430_mcbsp3_addrs,
  746. .user = OCP_USER_MPU | OCP_USER_SDMA,
  747. };
  748. static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = {
  749. {
  750. .name = "mpu",
  751. .pa_start = 0x4808E000,
  752. .pa_end = 0x4808E0ff,
  753. .flags = ADDR_TYPE_RT
  754. },
  755. { }
  756. };
  757. /* l4_core -> mcbsp4 */
  758. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
  759. .master = &omap2xxx_l4_core_hwmod,
  760. .slave = &omap2430_mcbsp4_hwmod,
  761. .clk = "mcbsp4_ick",
  762. .addr = omap2430_mcbsp4_addrs,
  763. .user = OCP_USER_MPU | OCP_USER_SDMA,
  764. };
  765. static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = {
  766. {
  767. .name = "mpu",
  768. .pa_start = 0x48096000,
  769. .pa_end = 0x480960ff,
  770. .flags = ADDR_TYPE_RT
  771. },
  772. { }
  773. };
  774. /* l4_core -> mcbsp5 */
  775. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
  776. .master = &omap2xxx_l4_core_hwmod,
  777. .slave = &omap2430_mcbsp5_hwmod,
  778. .clk = "mcbsp5_ick",
  779. .addr = omap2430_mcbsp5_addrs,
  780. .user = OCP_USER_MPU | OCP_USER_SDMA,
  781. };
  782. /* l4_core -> hdq1w */
  783. static struct omap_hwmod_ocp_if omap2430_l4_core__hdq1w = {
  784. .master = &omap2xxx_l4_core_hwmod,
  785. .slave = &omap2430_hdq1w_hwmod,
  786. .clk = "hdq_ick",
  787. .addr = omap2_hdq1w_addr_space,
  788. .user = OCP_USER_MPU | OCP_USER_SDMA,
  789. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  790. };
  791. /* l4_wkup -> 32ksync_counter */
  792. static struct omap_hwmod_addr_space omap2430_counter_32k_addrs[] = {
  793. {
  794. .pa_start = 0x49020000,
  795. .pa_end = 0x4902001f,
  796. .flags = ADDR_TYPE_RT
  797. },
  798. { }
  799. };
  800. static struct omap_hwmod_ocp_if omap2430_l4_wkup__counter_32k = {
  801. .master = &omap2xxx_l4_wkup_hwmod,
  802. .slave = &omap2xxx_counter_32k_hwmod,
  803. .clk = "sync_32k_ick",
  804. .addr = omap2430_counter_32k_addrs,
  805. .user = OCP_USER_MPU | OCP_USER_SDMA,
  806. };
  807. static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = {
  808. &omap2xxx_l3_main__l4_core,
  809. &omap2xxx_mpu__l3_main,
  810. &omap2xxx_dss__l3,
  811. &omap2430_usbhsotg__l3,
  812. &omap2430_l4_core__i2c1,
  813. &omap2430_l4_core__i2c2,
  814. &omap2xxx_l4_core__l4_wkup,
  815. &omap2_l4_core__uart1,
  816. &omap2_l4_core__uart2,
  817. &omap2_l4_core__uart3,
  818. &omap2430_l4_core__usbhsotg,
  819. &omap2430_l4_core__mmc1,
  820. &omap2430_l4_core__mmc2,
  821. &omap2xxx_l4_core__mcspi1,
  822. &omap2xxx_l4_core__mcspi2,
  823. &omap2430_l4_core__mcspi3,
  824. &omap2430_l3__iva,
  825. &omap2430_l4_wkup__timer1,
  826. &omap2xxx_l4_core__timer2,
  827. &omap2xxx_l4_core__timer3,
  828. &omap2xxx_l4_core__timer4,
  829. &omap2xxx_l4_core__timer5,
  830. &omap2xxx_l4_core__timer6,
  831. &omap2xxx_l4_core__timer7,
  832. &omap2xxx_l4_core__timer8,
  833. &omap2xxx_l4_core__timer9,
  834. &omap2xxx_l4_core__timer10,
  835. &omap2xxx_l4_core__timer11,
  836. &omap2xxx_l4_core__timer12,
  837. &omap2430_l4_wkup__wd_timer2,
  838. &omap2xxx_l4_core__dss,
  839. &omap2xxx_l4_core__dss_dispc,
  840. &omap2xxx_l4_core__dss_rfbi,
  841. &omap2xxx_l4_core__dss_venc,
  842. &omap2430_l4_wkup__gpio1,
  843. &omap2430_l4_wkup__gpio2,
  844. &omap2430_l4_wkup__gpio3,
  845. &omap2430_l4_wkup__gpio4,
  846. &omap2430_l4_core__gpio5,
  847. &omap2430_dma_system__l3,
  848. &omap2430_l4_core__dma_system,
  849. &omap2430_l4_core__mailbox,
  850. &omap2430_l4_core__mcbsp1,
  851. &omap2430_l4_core__mcbsp2,
  852. &omap2430_l4_core__mcbsp3,
  853. &omap2430_l4_core__mcbsp4,
  854. &omap2430_l4_core__mcbsp5,
  855. &omap2430_l4_core__hdq1w,
  856. &omap2430_l4_wkup__counter_32k,
  857. NULL,
  858. };
  859. int __init omap2430_hwmod_init(void)
  860. {
  861. omap_hwmod_init();
  862. return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs);
  863. }