omap_hwmod_2420_data.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598
  1. /*
  2. * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <plat/omap_hwmod.h>
  16. #include <mach/irqs.h>
  17. #include <plat/cpu.h>
  18. #include <plat/dma.h>
  19. #include <plat/serial.h>
  20. #include <plat/i2c.h>
  21. #include <plat/mcspi.h>
  22. #include <plat/dmtimer.h>
  23. #include <plat/l3_2xxx.h>
  24. #include <plat/l4_2xxx.h>
  25. #include <plat/mmc.h>
  26. #include "omap_hwmod_common_data.h"
  27. #include "cm-regbits-24xx.h"
  28. #include "prm-regbits-24xx.h"
  29. #include "wd_timer.h"
  30. /*
  31. * OMAP2420 hardware module integration data
  32. *
  33. * All of the data in this section should be autogeneratable from the
  34. * TI hardware database or other technical documentation. Data that
  35. * is driver-specific or driver-kernel integration-specific belongs
  36. * elsewhere.
  37. */
  38. /*
  39. * IP blocks
  40. */
  41. /* IVA1 (IVA1) */
  42. static struct omap_hwmod_class iva1_hwmod_class = {
  43. .name = "iva1",
  44. };
  45. static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
  46. { .name = "iva", .rst_shift = 8 },
  47. };
  48. static struct omap_hwmod omap2420_iva_hwmod = {
  49. .name = "iva",
  50. .class = &iva1_hwmod_class,
  51. .clkdm_name = "iva1_clkdm",
  52. .rst_lines = omap2420_iva_resets,
  53. .rst_lines_cnt = ARRAY_SIZE(omap2420_iva_resets),
  54. .main_clk = "iva1_ifck",
  55. };
  56. /* DSP */
  57. static struct omap_hwmod_class dsp_hwmod_class = {
  58. .name = "dsp",
  59. };
  60. static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
  61. { .name = "logic", .rst_shift = 0 },
  62. { .name = "mmu", .rst_shift = 1 },
  63. };
  64. static struct omap_hwmod omap2420_dsp_hwmod = {
  65. .name = "dsp",
  66. .class = &dsp_hwmod_class,
  67. .clkdm_name = "dsp_clkdm",
  68. .rst_lines = omap2420_dsp_resets,
  69. .rst_lines_cnt = ARRAY_SIZE(omap2420_dsp_resets),
  70. .main_clk = "dsp_fck",
  71. };
  72. /* I2C common */
  73. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  74. .rev_offs = 0x00,
  75. .sysc_offs = 0x20,
  76. .syss_offs = 0x10,
  77. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  78. .sysc_fields = &omap_hwmod_sysc_type1,
  79. };
  80. static struct omap_hwmod_class i2c_class = {
  81. .name = "i2c",
  82. .sysc = &i2c_sysc,
  83. .rev = OMAP_I2C_IP_VERSION_1,
  84. .reset = &omap_i2c_reset,
  85. };
  86. static struct omap_i2c_dev_attr i2c_dev_attr = {
  87. .flags = OMAP_I2C_FLAG_NO_FIFO |
  88. OMAP_I2C_FLAG_SIMPLE_CLOCK |
  89. OMAP_I2C_FLAG_16BIT_DATA_REG |
  90. OMAP_I2C_FLAG_BUS_SHIFT_2,
  91. };
  92. /* I2C1 */
  93. static struct omap_hwmod omap2420_i2c1_hwmod = {
  94. .name = "i2c1",
  95. .mpu_irqs = omap2_i2c1_mpu_irqs,
  96. .sdma_reqs = omap2_i2c1_sdma_reqs,
  97. .main_clk = "i2c1_fck",
  98. .prcm = {
  99. .omap2 = {
  100. .module_offs = CORE_MOD,
  101. .prcm_reg_id = 1,
  102. .module_bit = OMAP2420_EN_I2C1_SHIFT,
  103. .idlest_reg_id = 1,
  104. .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
  105. },
  106. },
  107. .class = &i2c_class,
  108. .dev_attr = &i2c_dev_attr,
  109. .flags = HWMOD_16BIT_REG,
  110. };
  111. /* I2C2 */
  112. static struct omap_hwmod omap2420_i2c2_hwmod = {
  113. .name = "i2c2",
  114. .mpu_irqs = omap2_i2c2_mpu_irqs,
  115. .sdma_reqs = omap2_i2c2_sdma_reqs,
  116. .main_clk = "i2c2_fck",
  117. .prcm = {
  118. .omap2 = {
  119. .module_offs = CORE_MOD,
  120. .prcm_reg_id = 1,
  121. .module_bit = OMAP2420_EN_I2C2_SHIFT,
  122. .idlest_reg_id = 1,
  123. .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
  124. },
  125. },
  126. .class = &i2c_class,
  127. .dev_attr = &i2c_dev_attr,
  128. .flags = HWMOD_16BIT_REG,
  129. };
  130. /* dma attributes */
  131. static struct omap_dma_dev_attr dma_dev_attr = {
  132. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  133. IS_CSSA_32 | IS_CDSA_32,
  134. .lch_count = 32,
  135. };
  136. static struct omap_hwmod omap2420_dma_system_hwmod = {
  137. .name = "dma",
  138. .class = &omap2xxx_dma_hwmod_class,
  139. .mpu_irqs = omap2_dma_system_irqs,
  140. .main_clk = "core_l3_ck",
  141. .dev_attr = &dma_dev_attr,
  142. .flags = HWMOD_NO_IDLEST,
  143. };
  144. /* mailbox */
  145. static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
  146. { .name = "dsp", .irq = 26 },
  147. { .name = "iva", .irq = 34 },
  148. { .irq = -1 }
  149. };
  150. static struct omap_hwmod omap2420_mailbox_hwmod = {
  151. .name = "mailbox",
  152. .class = &omap2xxx_mailbox_hwmod_class,
  153. .mpu_irqs = omap2420_mailbox_irqs,
  154. .main_clk = "mailboxes_ick",
  155. .prcm = {
  156. .omap2 = {
  157. .prcm_reg_id = 1,
  158. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  159. .module_offs = CORE_MOD,
  160. .idlest_reg_id = 1,
  161. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  162. },
  163. },
  164. };
  165. /*
  166. * 'mcbsp' class
  167. * multi channel buffered serial port controller
  168. */
  169. static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
  170. .name = "mcbsp",
  171. };
  172. static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
  173. { .role = "pad_fck", .clk = "mcbsp_clks" },
  174. { .role = "prcm_fck", .clk = "func_96m_ck" },
  175. };
  176. /* mcbsp1 */
  177. static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
  178. { .name = "tx", .irq = 59 },
  179. { .name = "rx", .irq = 60 },
  180. { .irq = -1 }
  181. };
  182. static struct omap_hwmod omap2420_mcbsp1_hwmod = {
  183. .name = "mcbsp1",
  184. .class = &omap2420_mcbsp_hwmod_class,
  185. .mpu_irqs = omap2420_mcbsp1_irqs,
  186. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  187. .main_clk = "mcbsp1_fck",
  188. .prcm = {
  189. .omap2 = {
  190. .prcm_reg_id = 1,
  191. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  192. .module_offs = CORE_MOD,
  193. .idlest_reg_id = 1,
  194. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  195. },
  196. },
  197. .opt_clks = mcbsp_opt_clks,
  198. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  199. };
  200. /* mcbsp2 */
  201. static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
  202. { .name = "tx", .irq = 62 },
  203. { .name = "rx", .irq = 63 },
  204. { .irq = -1 }
  205. };
  206. static struct omap_hwmod omap2420_mcbsp2_hwmod = {
  207. .name = "mcbsp2",
  208. .class = &omap2420_mcbsp_hwmod_class,
  209. .mpu_irqs = omap2420_mcbsp2_irqs,
  210. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  211. .main_clk = "mcbsp2_fck",
  212. .prcm = {
  213. .omap2 = {
  214. .prcm_reg_id = 1,
  215. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  216. .module_offs = CORE_MOD,
  217. .idlest_reg_id = 1,
  218. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  219. },
  220. },
  221. .opt_clks = mcbsp_opt_clks,
  222. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  223. };
  224. static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
  225. .rev_offs = 0x3c,
  226. .sysc_offs = 0x64,
  227. .syss_offs = 0x68,
  228. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  229. .sysc_fields = &omap_hwmod_sysc_type1,
  230. };
  231. static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
  232. .name = "msdi",
  233. .sysc = &omap2420_msdi_sysc,
  234. .reset = &omap_msdi_reset,
  235. };
  236. /* msdi1 */
  237. static struct omap_hwmod_irq_info omap2420_msdi1_irqs[] = {
  238. { .irq = 83 },
  239. { .irq = -1 }
  240. };
  241. static struct omap_hwmod_dma_info omap2420_msdi1_sdma_reqs[] = {
  242. { .name = "tx", .dma_req = 61 }, /* OMAP24XX_DMA_MMC1_TX */
  243. { .name = "rx", .dma_req = 62 }, /* OMAP24XX_DMA_MMC1_RX */
  244. { .dma_req = -1 }
  245. };
  246. static struct omap_hwmod omap2420_msdi1_hwmod = {
  247. .name = "msdi1",
  248. .class = &omap2420_msdi_hwmod_class,
  249. .mpu_irqs = omap2420_msdi1_irqs,
  250. .sdma_reqs = omap2420_msdi1_sdma_reqs,
  251. .main_clk = "mmc_fck",
  252. .prcm = {
  253. .omap2 = {
  254. .prcm_reg_id = 1,
  255. .module_bit = OMAP2420_EN_MMC_SHIFT,
  256. .module_offs = CORE_MOD,
  257. .idlest_reg_id = 1,
  258. .idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
  259. },
  260. },
  261. .flags = HWMOD_16BIT_REG,
  262. };
  263. /* HDQ1W/1-wire */
  264. static struct omap_hwmod omap2420_hdq1w_hwmod = {
  265. .name = "hdq1w",
  266. .mpu_irqs = omap2_hdq1w_mpu_irqs,
  267. .main_clk = "hdq_fck",
  268. .prcm = {
  269. .omap2 = {
  270. .module_offs = CORE_MOD,
  271. .prcm_reg_id = 1,
  272. .module_bit = OMAP24XX_EN_HDQ_SHIFT,
  273. .idlest_reg_id = 1,
  274. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  275. },
  276. },
  277. .class = &omap2_hdq1w_class,
  278. };
  279. /*
  280. * interfaces
  281. */
  282. /* L4 CORE -> I2C1 interface */
  283. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
  284. .master = &omap2xxx_l4_core_hwmod,
  285. .slave = &omap2420_i2c1_hwmod,
  286. .clk = "i2c1_ick",
  287. .addr = omap2_i2c1_addr_space,
  288. .user = OCP_USER_MPU | OCP_USER_SDMA,
  289. };
  290. /* L4 CORE -> I2C2 interface */
  291. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
  292. .master = &omap2xxx_l4_core_hwmod,
  293. .slave = &omap2420_i2c2_hwmod,
  294. .clk = "i2c2_ick",
  295. .addr = omap2_i2c2_addr_space,
  296. .user = OCP_USER_MPU | OCP_USER_SDMA,
  297. };
  298. /* IVA <- L3 interface */
  299. static struct omap_hwmod_ocp_if omap2420_l3__iva = {
  300. .master = &omap2xxx_l3_main_hwmod,
  301. .slave = &omap2420_iva_hwmod,
  302. .clk = "core_l3_ck",
  303. .user = OCP_USER_MPU | OCP_USER_SDMA,
  304. };
  305. /* DSP <- L3 interface */
  306. static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
  307. .master = &omap2xxx_l3_main_hwmod,
  308. .slave = &omap2420_dsp_hwmod,
  309. .clk = "dsp_ick",
  310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  311. };
  312. static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
  313. {
  314. .pa_start = 0x48028000,
  315. .pa_end = 0x48028000 + SZ_1K - 1,
  316. .flags = ADDR_TYPE_RT
  317. },
  318. { }
  319. };
  320. /* l4_wkup -> timer1 */
  321. static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
  322. .master = &omap2xxx_l4_wkup_hwmod,
  323. .slave = &omap2xxx_timer1_hwmod,
  324. .clk = "gpt1_ick",
  325. .addr = omap2420_timer1_addrs,
  326. .user = OCP_USER_MPU | OCP_USER_SDMA,
  327. };
  328. /* l4_wkup -> wd_timer2 */
  329. static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
  330. {
  331. .pa_start = 0x48022000,
  332. .pa_end = 0x4802207f,
  333. .flags = ADDR_TYPE_RT
  334. },
  335. { }
  336. };
  337. static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
  338. .master = &omap2xxx_l4_wkup_hwmod,
  339. .slave = &omap2xxx_wd_timer2_hwmod,
  340. .clk = "mpu_wdt_ick",
  341. .addr = omap2420_wd_timer2_addrs,
  342. .user = OCP_USER_MPU | OCP_USER_SDMA,
  343. };
  344. /* l4_wkup -> gpio1 */
  345. static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
  346. {
  347. .pa_start = 0x48018000,
  348. .pa_end = 0x480181ff,
  349. .flags = ADDR_TYPE_RT
  350. },
  351. { }
  352. };
  353. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
  354. .master = &omap2xxx_l4_wkup_hwmod,
  355. .slave = &omap2xxx_gpio1_hwmod,
  356. .clk = "gpios_ick",
  357. .addr = omap2420_gpio1_addr_space,
  358. .user = OCP_USER_MPU | OCP_USER_SDMA,
  359. };
  360. /* l4_wkup -> gpio2 */
  361. static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
  362. {
  363. .pa_start = 0x4801a000,
  364. .pa_end = 0x4801a1ff,
  365. .flags = ADDR_TYPE_RT
  366. },
  367. { }
  368. };
  369. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
  370. .master = &omap2xxx_l4_wkup_hwmod,
  371. .slave = &omap2xxx_gpio2_hwmod,
  372. .clk = "gpios_ick",
  373. .addr = omap2420_gpio2_addr_space,
  374. .user = OCP_USER_MPU | OCP_USER_SDMA,
  375. };
  376. /* l4_wkup -> gpio3 */
  377. static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
  378. {
  379. .pa_start = 0x4801c000,
  380. .pa_end = 0x4801c1ff,
  381. .flags = ADDR_TYPE_RT
  382. },
  383. { }
  384. };
  385. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
  386. .master = &omap2xxx_l4_wkup_hwmod,
  387. .slave = &omap2xxx_gpio3_hwmod,
  388. .clk = "gpios_ick",
  389. .addr = omap2420_gpio3_addr_space,
  390. .user = OCP_USER_MPU | OCP_USER_SDMA,
  391. };
  392. /* l4_wkup -> gpio4 */
  393. static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
  394. {
  395. .pa_start = 0x4801e000,
  396. .pa_end = 0x4801e1ff,
  397. .flags = ADDR_TYPE_RT
  398. },
  399. { }
  400. };
  401. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
  402. .master = &omap2xxx_l4_wkup_hwmod,
  403. .slave = &omap2xxx_gpio4_hwmod,
  404. .clk = "gpios_ick",
  405. .addr = omap2420_gpio4_addr_space,
  406. .user = OCP_USER_MPU | OCP_USER_SDMA,
  407. };
  408. /* dma_system -> L3 */
  409. static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
  410. .master = &omap2420_dma_system_hwmod,
  411. .slave = &omap2xxx_l3_main_hwmod,
  412. .clk = "core_l3_ck",
  413. .user = OCP_USER_MPU | OCP_USER_SDMA,
  414. };
  415. /* l4_core -> dma_system */
  416. static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
  417. .master = &omap2xxx_l4_core_hwmod,
  418. .slave = &omap2420_dma_system_hwmod,
  419. .clk = "sdma_ick",
  420. .addr = omap2_dma_system_addrs,
  421. .user = OCP_USER_MPU | OCP_USER_SDMA,
  422. };
  423. /* l4_core -> mailbox */
  424. static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
  425. .master = &omap2xxx_l4_core_hwmod,
  426. .slave = &omap2420_mailbox_hwmod,
  427. .addr = omap2_mailbox_addrs,
  428. .user = OCP_USER_MPU | OCP_USER_SDMA,
  429. };
  430. /* l4_core -> mcbsp1 */
  431. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
  432. .master = &omap2xxx_l4_core_hwmod,
  433. .slave = &omap2420_mcbsp1_hwmod,
  434. .clk = "mcbsp1_ick",
  435. .addr = omap2_mcbsp1_addrs,
  436. .user = OCP_USER_MPU | OCP_USER_SDMA,
  437. };
  438. /* l4_core -> mcbsp2 */
  439. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
  440. .master = &omap2xxx_l4_core_hwmod,
  441. .slave = &omap2420_mcbsp2_hwmod,
  442. .clk = "mcbsp2_ick",
  443. .addr = omap2xxx_mcbsp2_addrs,
  444. .user = OCP_USER_MPU | OCP_USER_SDMA,
  445. };
  446. static struct omap_hwmod_addr_space omap2420_msdi1_addrs[] = {
  447. {
  448. .pa_start = 0x4809c000,
  449. .pa_end = 0x4809c000 + SZ_128 - 1,
  450. .flags = ADDR_TYPE_RT,
  451. },
  452. { }
  453. };
  454. /* l4_core -> msdi1 */
  455. static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
  456. .master = &omap2xxx_l4_core_hwmod,
  457. .slave = &omap2420_msdi1_hwmod,
  458. .clk = "mmc_ick",
  459. .addr = omap2420_msdi1_addrs,
  460. .user = OCP_USER_MPU | OCP_USER_SDMA,
  461. };
  462. /* l4_core -> hdq1w interface */
  463. static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
  464. .master = &omap2xxx_l4_core_hwmod,
  465. .slave = &omap2420_hdq1w_hwmod,
  466. .clk = "hdq_ick",
  467. .addr = omap2_hdq1w_addr_space,
  468. .user = OCP_USER_MPU | OCP_USER_SDMA,
  469. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  470. };
  471. /* l4_wkup -> 32ksync_counter */
  472. static struct omap_hwmod_addr_space omap2420_counter_32k_addrs[] = {
  473. {
  474. .pa_start = 0x48004000,
  475. .pa_end = 0x4800401f,
  476. .flags = ADDR_TYPE_RT
  477. },
  478. { }
  479. };
  480. static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
  481. .master = &omap2xxx_l4_wkup_hwmod,
  482. .slave = &omap2xxx_counter_32k_hwmod,
  483. .clk = "sync_32k_ick",
  484. .addr = omap2420_counter_32k_addrs,
  485. .user = OCP_USER_MPU | OCP_USER_SDMA,
  486. };
  487. static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
  488. &omap2xxx_l3_main__l4_core,
  489. &omap2xxx_mpu__l3_main,
  490. &omap2xxx_dss__l3,
  491. &omap2xxx_l4_core__mcspi1,
  492. &omap2xxx_l4_core__mcspi2,
  493. &omap2xxx_l4_core__l4_wkup,
  494. &omap2_l4_core__uart1,
  495. &omap2_l4_core__uart2,
  496. &omap2_l4_core__uart3,
  497. &omap2420_l4_core__i2c1,
  498. &omap2420_l4_core__i2c2,
  499. &omap2420_l3__iva,
  500. &omap2420_l3__dsp,
  501. &omap2420_l4_wkup__timer1,
  502. &omap2xxx_l4_core__timer2,
  503. &omap2xxx_l4_core__timer3,
  504. &omap2xxx_l4_core__timer4,
  505. &omap2xxx_l4_core__timer5,
  506. &omap2xxx_l4_core__timer6,
  507. &omap2xxx_l4_core__timer7,
  508. &omap2xxx_l4_core__timer8,
  509. &omap2xxx_l4_core__timer9,
  510. &omap2xxx_l4_core__timer10,
  511. &omap2xxx_l4_core__timer11,
  512. &omap2xxx_l4_core__timer12,
  513. &omap2420_l4_wkup__wd_timer2,
  514. &omap2xxx_l4_core__dss,
  515. &omap2xxx_l4_core__dss_dispc,
  516. &omap2xxx_l4_core__dss_rfbi,
  517. &omap2xxx_l4_core__dss_venc,
  518. &omap2420_l4_wkup__gpio1,
  519. &omap2420_l4_wkup__gpio2,
  520. &omap2420_l4_wkup__gpio3,
  521. &omap2420_l4_wkup__gpio4,
  522. &omap2420_dma_system__l3,
  523. &omap2420_l4_core__dma_system,
  524. &omap2420_l4_core__mailbox,
  525. &omap2420_l4_core__mcbsp1,
  526. &omap2420_l4_core__mcbsp2,
  527. &omap2420_l4_core__msdi1,
  528. &omap2420_l4_core__hdq1w,
  529. &omap2420_l4_wkup__counter_32k,
  530. NULL,
  531. };
  532. int __init omap2420_hwmod_init(void)
  533. {
  534. omap_hwmod_init();
  535. return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
  536. }