rt2800.h 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466
  1. /*
  2. Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  4. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  5. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  6. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  7. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  8. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  9. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  10. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  11. <http://rt2x00.serialmonkey.com>
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; if not, write to the
  22. Free Software Foundation, Inc.,
  23. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. */
  25. /*
  26. Module: rt2800
  27. Abstract: Data structures and registers for the rt2800 modules.
  28. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  29. */
  30. #ifndef RT2800_H
  31. #define RT2800_H
  32. /*
  33. * RF chip defines.
  34. *
  35. * RF2820 2.4G 2T3R
  36. * RF2850 2.4G/5G 2T3R
  37. * RF2720 2.4G 1T2R
  38. * RF2750 2.4G/5G 1T2R
  39. * RF3020 2.4G 1T1R
  40. * RF2020 2.4G B/G
  41. * RF3021 2.4G 1T2R
  42. * RF3022 2.4G 2T2R
  43. * RF3052 2.4G/5G 2T2R
  44. * RF2853 2.4G/5G 3T3R
  45. * RF3320 2.4G 1T1R(RT3350/RT3370/RT3390)
  46. * RF3322 2.4G 2T2R(RT3352/RT3371/RT3372/RT3391/RT3392)
  47. * RF3053 2.4G/5G 3T3R(RT3883/RT3563/RT3573/RT3593/RT3662)
  48. * RF5370 2.4G 1T1R
  49. * RF5390 2.4G 1T1R
  50. */
  51. #define RF2820 0x0001
  52. #define RF2850 0x0002
  53. #define RF2720 0x0003
  54. #define RF2750 0x0004
  55. #define RF3020 0x0005
  56. #define RF2020 0x0006
  57. #define RF3021 0x0007
  58. #define RF3022 0x0008
  59. #define RF3052 0x0009
  60. #define RF2853 0x000a
  61. #define RF3320 0x000b
  62. #define RF3322 0x000c
  63. #define RF3053 0x000d
  64. #define RF5370 0x5370
  65. #define RF5390 0x5390
  66. /*
  67. * Chipset revisions.
  68. */
  69. #define REV_RT2860C 0x0100
  70. #define REV_RT2860D 0x0101
  71. #define REV_RT2872E 0x0200
  72. #define REV_RT3070E 0x0200
  73. #define REV_RT3070F 0x0201
  74. #define REV_RT3071E 0x0211
  75. #define REV_RT3090E 0x0211
  76. #define REV_RT3390E 0x0211
  77. #define REV_RT5390F 0x0502
  78. /*
  79. * Signal information.
  80. * Default offset is required for RSSI <-> dBm conversion.
  81. */
  82. #define DEFAULT_RSSI_OFFSET 120
  83. /*
  84. * Register layout information.
  85. */
  86. #define CSR_REG_BASE 0x1000
  87. #define CSR_REG_SIZE 0x0800
  88. #define EEPROM_BASE 0x0000
  89. #define EEPROM_SIZE 0x0110
  90. #define BBP_BASE 0x0000
  91. #define BBP_SIZE 0x0080
  92. #define RF_BASE 0x0004
  93. #define RF_SIZE 0x0010
  94. /*
  95. * Number of TX queues.
  96. */
  97. #define NUM_TX_QUEUES 4
  98. /*
  99. * Registers.
  100. */
  101. /*
  102. * E2PROM_CSR: PCI EEPROM control register.
  103. * RELOAD: Write 1 to reload eeprom content.
  104. * TYPE: 0: 93c46, 1:93c66.
  105. * LOAD_STATUS: 1:loading, 0:done.
  106. */
  107. #define E2PROM_CSR 0x0004
  108. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
  109. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
  110. #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
  111. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
  112. #define E2PROM_CSR_TYPE FIELD32(0x00000030)
  113. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  114. #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
  115. /*
  116. * AUX_CTRL: Aux/PCI-E related configuration
  117. */
  118. #define AUX_CTRL 0x10c
  119. #define AUX_CTRL_WAKE_PCIE_EN FIELD32(0x00000002)
  120. #define AUX_CTRL_FORCE_PCIE_CLK FIELD32(0x00000400)
  121. /*
  122. * OPT_14: Unknown register used by rt3xxx devices.
  123. */
  124. #define OPT_14_CSR 0x0114
  125. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  126. /*
  127. * INT_SOURCE_CSR: Interrupt source register.
  128. * Write one to clear corresponding bit.
  129. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
  130. */
  131. #define INT_SOURCE_CSR 0x0200
  132. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  133. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  134. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  135. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  136. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  137. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  138. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  139. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  140. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  141. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  142. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  143. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  144. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  145. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  146. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  147. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  148. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  149. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  150. /*
  151. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  152. */
  153. #define INT_MASK_CSR 0x0204
  154. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  155. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  156. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  157. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  158. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  159. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  160. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  161. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  162. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  163. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  164. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  165. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  166. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  167. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  168. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  169. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  170. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  171. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  172. /*
  173. * WPDMA_GLO_CFG
  174. */
  175. #define WPDMA_GLO_CFG 0x0208
  176. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  177. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  178. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  179. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  180. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  181. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  182. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  183. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  184. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  185. /*
  186. * WPDMA_RST_IDX
  187. */
  188. #define WPDMA_RST_IDX 0x020c
  189. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  190. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  191. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  192. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  193. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  194. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  195. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  196. /*
  197. * DELAY_INT_CFG
  198. */
  199. #define DELAY_INT_CFG 0x0210
  200. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  201. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  202. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  203. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  204. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  205. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  206. /*
  207. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  208. * AIFSN0: AC_VO
  209. * AIFSN1: AC_VI
  210. * AIFSN2: AC_BE
  211. * AIFSN3: AC_BK
  212. */
  213. #define WMM_AIFSN_CFG 0x0214
  214. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  215. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  216. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  217. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  218. /*
  219. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  220. * CWMIN0: AC_VO
  221. * CWMIN1: AC_VI
  222. * CWMIN2: AC_BE
  223. * CWMIN3: AC_BK
  224. */
  225. #define WMM_CWMIN_CFG 0x0218
  226. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  227. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  228. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  229. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  230. /*
  231. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  232. * CWMAX0: AC_VO
  233. * CWMAX1: AC_VI
  234. * CWMAX2: AC_BE
  235. * CWMAX3: AC_BK
  236. */
  237. #define WMM_CWMAX_CFG 0x021c
  238. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  239. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  240. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  241. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  242. /*
  243. * AC_TXOP0: AC_VO/AC_VI TXOP register
  244. * AC0TXOP: AC_VO in unit of 32us
  245. * AC1TXOP: AC_VI in unit of 32us
  246. */
  247. #define WMM_TXOP0_CFG 0x0220
  248. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  249. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  250. /*
  251. * AC_TXOP1: AC_BE/AC_BK TXOP register
  252. * AC2TXOP: AC_BE in unit of 32us
  253. * AC3TXOP: AC_BK in unit of 32us
  254. */
  255. #define WMM_TXOP1_CFG 0x0224
  256. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  257. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  258. /*
  259. * GPIO_CTRL_CFG:
  260. * GPIOD: GPIO direction, 0: Output, 1: Input
  261. */
  262. #define GPIO_CTRL_CFG 0x0228
  263. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  264. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  265. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  266. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  267. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  268. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  269. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  270. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  271. #define GPIO_CTRL_CFG_GPIOD_BIT0 FIELD32(0x00000100)
  272. #define GPIO_CTRL_CFG_GPIOD_BIT1 FIELD32(0x00000200)
  273. #define GPIO_CTRL_CFG_GPIOD_BIT2 FIELD32(0x00000400)
  274. #define GPIO_CTRL_CFG_GPIOD_BIT3 FIELD32(0x00000800)
  275. #define GPIO_CTRL_CFG_GPIOD_BIT4 FIELD32(0x00001000)
  276. #define GPIO_CTRL_CFG_GPIOD_BIT5 FIELD32(0x00002000)
  277. #define GPIO_CTRL_CFG_GPIOD_BIT6 FIELD32(0x00004000)
  278. #define GPIO_CTRL_CFG_GPIOD_BIT7 FIELD32(0x00008000)
  279. /*
  280. * MCU_CMD_CFG
  281. */
  282. #define MCU_CMD_CFG 0x022c
  283. /*
  284. * AC_VO register offsets
  285. */
  286. #define TX_BASE_PTR0 0x0230
  287. #define TX_MAX_CNT0 0x0234
  288. #define TX_CTX_IDX0 0x0238
  289. #define TX_DTX_IDX0 0x023c
  290. /*
  291. * AC_VI register offsets
  292. */
  293. #define TX_BASE_PTR1 0x0240
  294. #define TX_MAX_CNT1 0x0244
  295. #define TX_CTX_IDX1 0x0248
  296. #define TX_DTX_IDX1 0x024c
  297. /*
  298. * AC_BE register offsets
  299. */
  300. #define TX_BASE_PTR2 0x0250
  301. #define TX_MAX_CNT2 0x0254
  302. #define TX_CTX_IDX2 0x0258
  303. #define TX_DTX_IDX2 0x025c
  304. /*
  305. * AC_BK register offsets
  306. */
  307. #define TX_BASE_PTR3 0x0260
  308. #define TX_MAX_CNT3 0x0264
  309. #define TX_CTX_IDX3 0x0268
  310. #define TX_DTX_IDX3 0x026c
  311. /*
  312. * HCCA register offsets
  313. */
  314. #define TX_BASE_PTR4 0x0270
  315. #define TX_MAX_CNT4 0x0274
  316. #define TX_CTX_IDX4 0x0278
  317. #define TX_DTX_IDX4 0x027c
  318. /*
  319. * MGMT register offsets
  320. */
  321. #define TX_BASE_PTR5 0x0280
  322. #define TX_MAX_CNT5 0x0284
  323. #define TX_CTX_IDX5 0x0288
  324. #define TX_DTX_IDX5 0x028c
  325. /*
  326. * RX register offsets
  327. */
  328. #define RX_BASE_PTR 0x0290
  329. #define RX_MAX_CNT 0x0294
  330. #define RX_CRX_IDX 0x0298
  331. #define RX_DRX_IDX 0x029c
  332. /*
  333. * USB_DMA_CFG
  334. * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
  335. * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
  336. * PHY_CLEAR: phy watch dog enable.
  337. * TX_CLEAR: Clear USB DMA TX path.
  338. * TXOP_HALT: Halt TXOP count down when TX buffer is full.
  339. * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
  340. * RX_BULK_EN: Enable USB DMA Rx.
  341. * TX_BULK_EN: Enable USB DMA Tx.
  342. * EP_OUT_VALID: OUT endpoint data valid.
  343. * RX_BUSY: USB DMA RX FSM busy.
  344. * TX_BUSY: USB DMA TX FSM busy.
  345. */
  346. #define USB_DMA_CFG 0x02a0
  347. #define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
  348. #define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
  349. #define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
  350. #define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
  351. #define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
  352. #define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
  353. #define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
  354. #define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
  355. #define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
  356. #define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
  357. #define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
  358. /*
  359. * US_CYC_CNT
  360. * BT_MODE_EN: Bluetooth mode enable
  361. * CLOCK CYCLE: Clock cycle count in 1us.
  362. * PCI:0x21, PCIE:0x7d, USB:0x1e
  363. */
  364. #define US_CYC_CNT 0x02a4
  365. #define US_CYC_CNT_BT_MODE_EN FIELD32(0x00000100)
  366. #define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
  367. /*
  368. * PBF_SYS_CTRL
  369. * HOST_RAM_WRITE: enable Host program ram write selection
  370. */
  371. #define PBF_SYS_CTRL 0x0400
  372. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  373. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  374. /*
  375. * HOST-MCU shared memory
  376. */
  377. #define HOST_CMD_CSR 0x0404
  378. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  379. /*
  380. * PBF registers
  381. * Most are for debug. Driver doesn't touch PBF register.
  382. */
  383. #define PBF_CFG 0x0408
  384. #define PBF_MAX_PCNT 0x040c
  385. #define PBF_CTRL 0x0410
  386. #define PBF_INT_STA 0x0414
  387. #define PBF_INT_ENA 0x0418
  388. /*
  389. * BCN_OFFSET0:
  390. */
  391. #define BCN_OFFSET0 0x042c
  392. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  393. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  394. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  395. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  396. /*
  397. * BCN_OFFSET1:
  398. */
  399. #define BCN_OFFSET1 0x0430
  400. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  401. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  402. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  403. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  404. /*
  405. * TXRXQ_PCNT: PBF register
  406. * PCNT_TX0Q: Page count for TX hardware queue 0
  407. * PCNT_TX1Q: Page count for TX hardware queue 1
  408. * PCNT_TX2Q: Page count for TX hardware queue 2
  409. * PCNT_RX0Q: Page count for RX hardware queue
  410. */
  411. #define TXRXQ_PCNT 0x0438
  412. #define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff)
  413. #define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00)
  414. #define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000)
  415. #define TXRXQ_PCNT_RX0Q FIELD32(0xff000000)
  416. /*
  417. * PBF register
  418. * Debug. Driver doesn't touch PBF register.
  419. */
  420. #define PBF_DBG 0x043c
  421. /*
  422. * RF registers
  423. */
  424. #define RF_CSR_CFG 0x0500
  425. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  426. #define RF_CSR_CFG_REGNUM FIELD32(0x00003f00)
  427. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  428. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  429. /*
  430. * EFUSE_CSR: RT30x0 EEPROM
  431. */
  432. #define EFUSE_CTRL 0x0580
  433. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  434. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  435. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  436. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  437. /*
  438. * EFUSE_DATA0
  439. */
  440. #define EFUSE_DATA0 0x0590
  441. /*
  442. * EFUSE_DATA1
  443. */
  444. #define EFUSE_DATA1 0x0594
  445. /*
  446. * EFUSE_DATA2
  447. */
  448. #define EFUSE_DATA2 0x0598
  449. /*
  450. * EFUSE_DATA3
  451. */
  452. #define EFUSE_DATA3 0x059c
  453. /*
  454. * LDO_CFG0
  455. */
  456. #define LDO_CFG0 0x05d4
  457. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  458. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  459. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  460. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  461. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  462. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  463. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  464. /*
  465. * GPIO_SWITCH
  466. */
  467. #define GPIO_SWITCH 0x05dc
  468. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  469. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  470. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  471. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  472. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  473. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  474. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  475. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  476. /*
  477. * MAC Control/Status Registers(CSR).
  478. * Some values are set in TU, whereas 1 TU == 1024 us.
  479. */
  480. /*
  481. * MAC_CSR0: ASIC revision number.
  482. * ASIC_REV: 0
  483. * ASIC_VER: 2860 or 2870
  484. */
  485. #define MAC_CSR0 0x1000
  486. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  487. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  488. /*
  489. * MAC_SYS_CTRL:
  490. */
  491. #define MAC_SYS_CTRL 0x1004
  492. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  493. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  494. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  495. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  496. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  497. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  498. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  499. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  500. /*
  501. * MAC_ADDR_DW0: STA MAC register 0
  502. */
  503. #define MAC_ADDR_DW0 0x1008
  504. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  505. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  506. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  507. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  508. /*
  509. * MAC_ADDR_DW1: STA MAC register 1
  510. * UNICAST_TO_ME_MASK:
  511. * Used to mask off bits from byte 5 of the MAC address
  512. * to determine the UNICAST_TO_ME bit for RX frames.
  513. * The full mask is complemented by BSS_ID_MASK:
  514. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  515. */
  516. #define MAC_ADDR_DW1 0x100c
  517. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  518. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  519. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  520. /*
  521. * MAC_BSSID_DW0: BSSID register 0
  522. */
  523. #define MAC_BSSID_DW0 0x1010
  524. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  525. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  526. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  527. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  528. /*
  529. * MAC_BSSID_DW1: BSSID register 1
  530. * BSS_ID_MASK:
  531. * 0: 1-BSSID mode (BSS index = 0)
  532. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  533. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  534. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  535. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  536. * BSSID. This will make sure that those bits will be ignored
  537. * when determining the MY_BSS of RX frames.
  538. */
  539. #define MAC_BSSID_DW1 0x1014
  540. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  541. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  542. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  543. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  544. /*
  545. * MAX_LEN_CFG: Maximum frame length register.
  546. * MAX_MPDU: rt2860b max 16k bytes
  547. * MAX_PSDU: Maximum PSDU length
  548. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  549. */
  550. #define MAX_LEN_CFG 0x1018
  551. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  552. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  553. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  554. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  555. /*
  556. * BBP_CSR_CFG: BBP serial control register
  557. * VALUE: Register value to program into BBP
  558. * REG_NUM: Selected BBP register
  559. * READ_CONTROL: 0 write BBP, 1 read BBP
  560. * BUSY: ASIC is busy executing BBP commands
  561. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  562. * BBP_RW_MODE: 0 serial, 1 parallel
  563. */
  564. #define BBP_CSR_CFG 0x101c
  565. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  566. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  567. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  568. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  569. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  570. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  571. /*
  572. * RF_CSR_CFG0: RF control register
  573. * REGID_AND_VALUE: Register value to program into RF
  574. * BITWIDTH: Selected RF register
  575. * STANDBYMODE: 0 high when standby, 1 low when standby
  576. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  577. * BUSY: ASIC is busy executing RF commands
  578. */
  579. #define RF_CSR_CFG0 0x1020
  580. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  581. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  582. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  583. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  584. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  585. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  586. /*
  587. * RF_CSR_CFG1: RF control register
  588. * REGID_AND_VALUE: Register value to program into RF
  589. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  590. * 0: 3 system clock cycle (37.5usec)
  591. * 1: 5 system clock cycle (62.5usec)
  592. */
  593. #define RF_CSR_CFG1 0x1024
  594. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  595. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  596. /*
  597. * RF_CSR_CFG2: RF control register
  598. * VALUE: Register value to program into RF
  599. */
  600. #define RF_CSR_CFG2 0x1028
  601. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  602. /*
  603. * LED_CFG: LED control
  604. * ON_PERIOD: LED active time (ms) during TX (only used for LED mode 1)
  605. * OFF_PERIOD: LED inactive time (ms) during TX (only used for LED mode 1)
  606. * SLOW_BLINK_PERIOD: LED blink interval in seconds (only used for LED mode 2)
  607. * color LED's:
  608. * 0: off
  609. * 1: blinking upon TX2
  610. * 2: periodic slow blinking
  611. * 3: always on
  612. * LED polarity:
  613. * 0: active low
  614. * 1: active high
  615. */
  616. #define LED_CFG 0x102c
  617. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  618. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  619. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  620. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  621. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  622. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  623. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  624. /*
  625. * AMPDU_BA_WINSIZE: Force BlockAck window size
  626. * FORCE_WINSIZE_ENABLE:
  627. * 0: Disable forcing of BlockAck window size
  628. * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
  629. * window size values in the TXWI
  630. * FORCE_WINSIZE: BlockAck window size
  631. */
  632. #define AMPDU_BA_WINSIZE 0x1040
  633. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
  634. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
  635. /*
  636. * XIFS_TIME_CFG: MAC timing
  637. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  638. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  639. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  640. * when MAC doesn't reference BBP signal BBRXEND
  641. * EIFS: unit 1us
  642. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  643. *
  644. */
  645. #define XIFS_TIME_CFG 0x1100
  646. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  647. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  648. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  649. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  650. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  651. /*
  652. * BKOFF_SLOT_CFG:
  653. */
  654. #define BKOFF_SLOT_CFG 0x1104
  655. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  656. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  657. /*
  658. * NAV_TIME_CFG:
  659. */
  660. #define NAV_TIME_CFG 0x1108
  661. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  662. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  663. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  664. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  665. /*
  666. * CH_TIME_CFG: count as channel busy
  667. * EIFS_BUSY: Count EIFS as channel busy
  668. * NAV_BUSY: Count NAS as channel busy
  669. * RX_BUSY: Count RX as channel busy
  670. * TX_BUSY: Count TX as channel busy
  671. * TMR_EN: Enable channel statistics timer
  672. */
  673. #define CH_TIME_CFG 0x110c
  674. #define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010)
  675. #define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008)
  676. #define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004)
  677. #define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002)
  678. #define CH_TIME_CFG_TMR_EN FIELD32(0x00000001)
  679. /*
  680. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  681. */
  682. #define PBF_LIFE_TIMER 0x1110
  683. /*
  684. * BCN_TIME_CFG:
  685. * BEACON_INTERVAL: in unit of 1/16 TU
  686. * TSF_TICKING: Enable TSF auto counting
  687. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  688. * BEACON_GEN: Enable beacon generator
  689. */
  690. #define BCN_TIME_CFG 0x1114
  691. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  692. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  693. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  694. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  695. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  696. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  697. /*
  698. * TBTT_SYNC_CFG:
  699. * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
  700. * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
  701. */
  702. #define TBTT_SYNC_CFG 0x1118
  703. #define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
  704. #define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
  705. #define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
  706. #define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
  707. /*
  708. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  709. */
  710. #define TSF_TIMER_DW0 0x111c
  711. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  712. /*
  713. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  714. */
  715. #define TSF_TIMER_DW1 0x1120
  716. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  717. /*
  718. * TBTT_TIMER: TImer remains till next TBTT, read-only
  719. */
  720. #define TBTT_TIMER 0x1124
  721. /*
  722. * INT_TIMER_CFG: timer configuration
  723. * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
  724. * GP_TIMER: period of general purpose timer in units of 1/16 TU
  725. */
  726. #define INT_TIMER_CFG 0x1128
  727. #define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
  728. #define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
  729. /*
  730. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  731. */
  732. #define INT_TIMER_EN 0x112c
  733. #define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
  734. #define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
  735. /*
  736. * CH_IDLE_STA: channel idle time (in us)
  737. */
  738. #define CH_IDLE_STA 0x1130
  739. /*
  740. * CH_BUSY_STA: channel busy time on primary channel (in us)
  741. */
  742. #define CH_BUSY_STA 0x1134
  743. /*
  744. * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
  745. */
  746. #define CH_BUSY_STA_SEC 0x1138
  747. /*
  748. * MAC_STATUS_CFG:
  749. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  750. * if 1 or higher one of the 2 registers is busy.
  751. */
  752. #define MAC_STATUS_CFG 0x1200
  753. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  754. /*
  755. * PWR_PIN_CFG:
  756. */
  757. #define PWR_PIN_CFG 0x1204
  758. /*
  759. * AUTOWAKEUP_CFG: Manual power control / status register
  760. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  761. * AUTOWAKE: 0:sleep, 1:awake
  762. */
  763. #define AUTOWAKEUP_CFG 0x1208
  764. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  765. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  766. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  767. /*
  768. * EDCA_AC0_CFG:
  769. */
  770. #define EDCA_AC0_CFG 0x1300
  771. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  772. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  773. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  774. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  775. /*
  776. * EDCA_AC1_CFG:
  777. */
  778. #define EDCA_AC1_CFG 0x1304
  779. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  780. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  781. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  782. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  783. /*
  784. * EDCA_AC2_CFG:
  785. */
  786. #define EDCA_AC2_CFG 0x1308
  787. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  788. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  789. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  790. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  791. /*
  792. * EDCA_AC3_CFG:
  793. */
  794. #define EDCA_AC3_CFG 0x130c
  795. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  796. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  797. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  798. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  799. /*
  800. * EDCA_TID_AC_MAP:
  801. */
  802. #define EDCA_TID_AC_MAP 0x1310
  803. /*
  804. * TX_PWR_CFG:
  805. */
  806. #define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
  807. #define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
  808. #define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
  809. #define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
  810. #define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
  811. #define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
  812. #define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
  813. #define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
  814. /*
  815. * TX_PWR_CFG_0:
  816. */
  817. #define TX_PWR_CFG_0 0x1314
  818. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  819. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  820. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  821. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  822. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  823. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  824. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  825. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  826. /*
  827. * TX_PWR_CFG_1:
  828. */
  829. #define TX_PWR_CFG_1 0x1318
  830. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  831. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  832. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  833. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  834. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  835. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  836. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  837. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  838. /*
  839. * TX_PWR_CFG_2:
  840. */
  841. #define TX_PWR_CFG_2 0x131c
  842. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  843. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  844. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  845. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  846. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  847. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  848. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  849. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  850. /*
  851. * TX_PWR_CFG_3:
  852. */
  853. #define TX_PWR_CFG_3 0x1320
  854. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  855. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  856. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  857. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  858. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  859. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  860. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  861. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  862. /*
  863. * TX_PWR_CFG_4:
  864. */
  865. #define TX_PWR_CFG_4 0x1324
  866. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  867. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  868. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  869. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  870. /*
  871. * TX_PIN_CFG:
  872. */
  873. #define TX_PIN_CFG 0x1328
  874. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  875. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  876. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  877. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  878. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  879. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  880. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  881. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  882. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  883. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  884. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  885. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  886. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  887. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  888. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  889. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  890. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  891. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  892. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  893. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  894. /*
  895. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  896. */
  897. #define TX_BAND_CFG 0x132c
  898. #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
  899. #define TX_BAND_CFG_A FIELD32(0x00000002)
  900. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  901. /*
  902. * TX_SW_CFG0:
  903. */
  904. #define TX_SW_CFG0 0x1330
  905. /*
  906. * TX_SW_CFG1:
  907. */
  908. #define TX_SW_CFG1 0x1334
  909. /*
  910. * TX_SW_CFG2:
  911. */
  912. #define TX_SW_CFG2 0x1338
  913. /*
  914. * TXOP_THRES_CFG:
  915. */
  916. #define TXOP_THRES_CFG 0x133c
  917. /*
  918. * TXOP_CTRL_CFG:
  919. * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation
  920. * AC_TRUN_EN: Enable/Disable truncation for AC change
  921. * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change
  922. * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode
  923. * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS
  924. * RESERVED_TRUN_EN: Reserved
  925. * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection
  926. * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz
  927. * transmissions if extension CCA is clear).
  928. * EXT_CCA_DLY: Extension CCA signal delay time (unit: us)
  929. * EXT_CWMIN: CwMin for extension channel backoff
  930. * 0: Disabled
  931. *
  932. */
  933. #define TXOP_CTRL_CFG 0x1340
  934. #define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
  935. #define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
  936. #define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
  937. #define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
  938. #define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
  939. #define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
  940. #define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
  941. #define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
  942. #define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
  943. #define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
  944. /*
  945. * TX_RTS_CFG:
  946. * RTS_THRES: unit:byte
  947. * RTS_FBK_EN: enable rts rate fallback
  948. */
  949. #define TX_RTS_CFG 0x1344
  950. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  951. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  952. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  953. /*
  954. * TX_TIMEOUT_CFG:
  955. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  956. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  957. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  958. * it is recommended that:
  959. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  960. */
  961. #define TX_TIMEOUT_CFG 0x1348
  962. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  963. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  964. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  965. /*
  966. * TX_RTY_CFG:
  967. * SHORT_RTY_LIMIT: short retry limit
  968. * LONG_RTY_LIMIT: long retry limit
  969. * LONG_RTY_THRE: Long retry threshoold
  970. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  971. * 0:expired by retry limit, 1: expired by mpdu life timer
  972. * AGG_RTY_MODE: Aggregate MPDU retry mode
  973. * 0:expired by retry limit, 1: expired by mpdu life timer
  974. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  975. */
  976. #define TX_RTY_CFG 0x134c
  977. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  978. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  979. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  980. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  981. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  982. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  983. /*
  984. * TX_LINK_CFG:
  985. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  986. * MFB_ENABLE: TX apply remote MFB 1:enable
  987. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  988. * 0: not apply remote remote unsolicit (MFS=7)
  989. * TX_MRQ_EN: MCS request TX enable
  990. * TX_RDG_EN: RDG TX enable
  991. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  992. * REMOTE_MFB: remote MCS feedback
  993. * REMOTE_MFS: remote MCS feedback sequence number
  994. */
  995. #define TX_LINK_CFG 0x1350
  996. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  997. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  998. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  999. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  1000. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  1001. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  1002. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  1003. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  1004. /*
  1005. * HT_FBK_CFG0:
  1006. */
  1007. #define HT_FBK_CFG0 0x1354
  1008. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  1009. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  1010. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  1011. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  1012. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  1013. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  1014. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  1015. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  1016. /*
  1017. * HT_FBK_CFG1:
  1018. */
  1019. #define HT_FBK_CFG1 0x1358
  1020. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  1021. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  1022. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  1023. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  1024. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  1025. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  1026. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  1027. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  1028. /*
  1029. * LG_FBK_CFG0:
  1030. */
  1031. #define LG_FBK_CFG0 0x135c
  1032. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  1033. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  1034. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  1035. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  1036. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  1037. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  1038. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  1039. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  1040. /*
  1041. * LG_FBK_CFG1:
  1042. */
  1043. #define LG_FBK_CFG1 0x1360
  1044. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  1045. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  1046. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  1047. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  1048. /*
  1049. * CCK_PROT_CFG: CCK Protection
  1050. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  1051. * PROTECT_CTRL: Protection control frame type for CCK TX
  1052. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  1053. * PROTECT_NAV_SHORT: TXOP protection type for CCK TX with short NAV
  1054. * PROTECT_NAV_LONG: TXOP protection type for CCK TX with long NAV
  1055. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  1056. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  1057. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  1058. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  1059. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  1060. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  1061. * RTS_TH_EN: RTS threshold enable on CCK TX
  1062. */
  1063. #define CCK_PROT_CFG 0x1364
  1064. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1065. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1066. #define CCK_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1067. #define CCK_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1068. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1069. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1070. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1071. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1072. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1073. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1074. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1075. /*
  1076. * OFDM_PROT_CFG: OFDM Protection
  1077. */
  1078. #define OFDM_PROT_CFG 0x1368
  1079. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1080. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1081. #define OFDM_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1082. #define OFDM_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1083. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1084. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1085. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1086. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1087. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1088. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1089. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1090. /*
  1091. * MM20_PROT_CFG: MM20 Protection
  1092. */
  1093. #define MM20_PROT_CFG 0x136c
  1094. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1095. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1096. #define MM20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1097. #define MM20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1098. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1099. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1100. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1101. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1102. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1103. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1104. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1105. /*
  1106. * MM40_PROT_CFG: MM40 Protection
  1107. */
  1108. #define MM40_PROT_CFG 0x1370
  1109. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1110. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1111. #define MM40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1112. #define MM40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1113. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1114. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1115. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1116. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1117. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1118. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1119. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1120. /*
  1121. * GF20_PROT_CFG: GF20 Protection
  1122. */
  1123. #define GF20_PROT_CFG 0x1374
  1124. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1125. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1126. #define GF20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1127. #define GF20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1128. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1129. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1130. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1131. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1132. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1133. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1134. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1135. /*
  1136. * GF40_PROT_CFG: GF40 Protection
  1137. */
  1138. #define GF40_PROT_CFG 0x1378
  1139. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1140. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1141. #define GF40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1142. #define GF40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1143. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1144. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1145. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1146. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1147. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1148. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1149. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1150. /*
  1151. * EXP_CTS_TIME:
  1152. */
  1153. #define EXP_CTS_TIME 0x137c
  1154. /*
  1155. * EXP_ACK_TIME:
  1156. */
  1157. #define EXP_ACK_TIME 0x1380
  1158. /*
  1159. * RX_FILTER_CFG: RX configuration register.
  1160. */
  1161. #define RX_FILTER_CFG 0x1400
  1162. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  1163. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  1164. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  1165. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1166. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1167. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1168. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1169. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1170. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1171. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1172. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1173. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1174. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1175. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1176. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1177. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1178. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1179. /*
  1180. * AUTO_RSP_CFG:
  1181. * AUTORESPONDER: 0: disable, 1: enable
  1182. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1183. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1184. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1185. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1186. * DUAL_CTS_EN: Power bit value in control frame
  1187. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1188. */
  1189. #define AUTO_RSP_CFG 0x1404
  1190. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1191. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1192. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1193. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1194. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1195. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1196. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1197. /*
  1198. * LEGACY_BASIC_RATE:
  1199. */
  1200. #define LEGACY_BASIC_RATE 0x1408
  1201. /*
  1202. * HT_BASIC_RATE:
  1203. */
  1204. #define HT_BASIC_RATE 0x140c
  1205. /*
  1206. * HT_CTRL_CFG:
  1207. */
  1208. #define HT_CTRL_CFG 0x1410
  1209. /*
  1210. * SIFS_COST_CFG:
  1211. */
  1212. #define SIFS_COST_CFG 0x1414
  1213. /*
  1214. * RX_PARSER_CFG:
  1215. * Set NAV for all received frames
  1216. */
  1217. #define RX_PARSER_CFG 0x1418
  1218. /*
  1219. * TX_SEC_CNT0:
  1220. */
  1221. #define TX_SEC_CNT0 0x1500
  1222. /*
  1223. * RX_SEC_CNT0:
  1224. */
  1225. #define RX_SEC_CNT0 0x1504
  1226. /*
  1227. * CCMP_FC_MUTE:
  1228. */
  1229. #define CCMP_FC_MUTE 0x1508
  1230. /*
  1231. * TXOP_HLDR_ADDR0:
  1232. */
  1233. #define TXOP_HLDR_ADDR0 0x1600
  1234. /*
  1235. * TXOP_HLDR_ADDR1:
  1236. */
  1237. #define TXOP_HLDR_ADDR1 0x1604
  1238. /*
  1239. * TXOP_HLDR_ET:
  1240. */
  1241. #define TXOP_HLDR_ET 0x1608
  1242. /*
  1243. * QOS_CFPOLL_RA_DW0:
  1244. */
  1245. #define QOS_CFPOLL_RA_DW0 0x160c
  1246. /*
  1247. * QOS_CFPOLL_RA_DW1:
  1248. */
  1249. #define QOS_CFPOLL_RA_DW1 0x1610
  1250. /*
  1251. * QOS_CFPOLL_QC:
  1252. */
  1253. #define QOS_CFPOLL_QC 0x1614
  1254. /*
  1255. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1256. */
  1257. #define RX_STA_CNT0 0x1700
  1258. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1259. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1260. /*
  1261. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1262. */
  1263. #define RX_STA_CNT1 0x1704
  1264. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1265. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1266. /*
  1267. * RX_STA_CNT2:
  1268. */
  1269. #define RX_STA_CNT2 0x1708
  1270. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1271. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1272. /*
  1273. * TX_STA_CNT0: TX Beacon count
  1274. */
  1275. #define TX_STA_CNT0 0x170c
  1276. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1277. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1278. /*
  1279. * TX_STA_CNT1: TX tx count
  1280. */
  1281. #define TX_STA_CNT1 0x1710
  1282. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1283. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1284. /*
  1285. * TX_STA_CNT2: TX tx count
  1286. */
  1287. #define TX_STA_CNT2 0x1714
  1288. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1289. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1290. /*
  1291. * TX_STA_FIFO: TX Result for specific PID status fifo register.
  1292. *
  1293. * This register is implemented as FIFO with 16 entries in the HW. Each
  1294. * register read fetches the next tx result. If the FIFO is full because
  1295. * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
  1296. * triggered, the hw seems to simply drop further tx results.
  1297. *
  1298. * VALID: 1: this tx result is valid
  1299. * 0: no valid tx result -> driver should stop reading
  1300. * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
  1301. * to match a frame with its tx result (even though the PID is
  1302. * only 4 bits wide).
  1303. * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
  1304. * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
  1305. * This identification number is calculated by ((idx % 3) + 1).
  1306. * TX_SUCCESS: Indicates tx success (1) or failure (0)
  1307. * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
  1308. * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
  1309. * WCID: The wireless client ID.
  1310. * MCS: The tx rate used during the last transmission of this frame, be it
  1311. * successful or not.
  1312. * PHYMODE: The phymode used for the transmission.
  1313. */
  1314. #define TX_STA_FIFO 0x1718
  1315. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1316. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1317. #define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
  1318. #define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
  1319. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1320. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1321. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1322. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1323. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1324. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1325. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1326. /*
  1327. * TX_AGG_CNT: Debug counter
  1328. */
  1329. #define TX_AGG_CNT 0x171c
  1330. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1331. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1332. /*
  1333. * TX_AGG_CNT0:
  1334. */
  1335. #define TX_AGG_CNT0 0x1720
  1336. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1337. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1338. /*
  1339. * TX_AGG_CNT1:
  1340. */
  1341. #define TX_AGG_CNT1 0x1724
  1342. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1343. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1344. /*
  1345. * TX_AGG_CNT2:
  1346. */
  1347. #define TX_AGG_CNT2 0x1728
  1348. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1349. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1350. /*
  1351. * TX_AGG_CNT3:
  1352. */
  1353. #define TX_AGG_CNT3 0x172c
  1354. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1355. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1356. /*
  1357. * TX_AGG_CNT4:
  1358. */
  1359. #define TX_AGG_CNT4 0x1730
  1360. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1361. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1362. /*
  1363. * TX_AGG_CNT5:
  1364. */
  1365. #define TX_AGG_CNT5 0x1734
  1366. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1367. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1368. /*
  1369. * TX_AGG_CNT6:
  1370. */
  1371. #define TX_AGG_CNT6 0x1738
  1372. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1373. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1374. /*
  1375. * TX_AGG_CNT7:
  1376. */
  1377. #define TX_AGG_CNT7 0x173c
  1378. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1379. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1380. /*
  1381. * MPDU_DENSITY_CNT:
  1382. * TX_ZERO_DEL: TX zero length delimiter count
  1383. * RX_ZERO_DEL: RX zero length delimiter count
  1384. */
  1385. #define MPDU_DENSITY_CNT 0x1740
  1386. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1387. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1388. /*
  1389. * Security key table memory.
  1390. *
  1391. * The pairwise key table shares some memory with the beacon frame
  1392. * buffers 6 and 7. That basically means that when beacon 6 & 7
  1393. * are used we should only use the reduced pairwise key table which
  1394. * has a maximum of 222 entries.
  1395. *
  1396. * ---------------------------------------------
  1397. * |0x4000 | Pairwise Key | Reduced Pairwise |
  1398. * | | Table | Key Table |
  1399. * | | Size: 256 * 32 | Size: 222 * 32 |
  1400. * |0x5BC0 | |-------------------
  1401. * | | | Beacon 6 |
  1402. * |0x5DC0 | |-------------------
  1403. * | | | Beacon 7 |
  1404. * |0x5FC0 | |-------------------
  1405. * |0x5FFF | |
  1406. * --------------------------
  1407. *
  1408. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1409. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1410. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1411. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1412. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1413. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1414. */
  1415. #define MAC_WCID_BASE 0x1800
  1416. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1417. #define MAC_IVEIV_TABLE_BASE 0x6000
  1418. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1419. #define SHARED_KEY_TABLE_BASE 0x6c00
  1420. #define SHARED_KEY_MODE_BASE 0x7000
  1421. #define MAC_WCID_ENTRY(__idx) \
  1422. (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)))
  1423. #define PAIRWISE_KEY_ENTRY(__idx) \
  1424. (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1425. #define MAC_IVEIV_ENTRY(__idx) \
  1426. (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)))
  1427. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1428. (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)))
  1429. #define SHARED_KEY_ENTRY(__idx) \
  1430. (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1431. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1432. (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)))
  1433. struct mac_wcid_entry {
  1434. u8 mac[6];
  1435. u8 reserved[2];
  1436. } __packed;
  1437. struct hw_key_entry {
  1438. u8 key[16];
  1439. u8 tx_mic[8];
  1440. u8 rx_mic[8];
  1441. } __packed;
  1442. struct mac_iveiv_entry {
  1443. u8 iv[8];
  1444. } __packed;
  1445. /*
  1446. * MAC_WCID_ATTRIBUTE:
  1447. */
  1448. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1449. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1450. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1451. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1452. #define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
  1453. #define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
  1454. #define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
  1455. #define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
  1456. /*
  1457. * SHARED_KEY_MODE:
  1458. */
  1459. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1460. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1461. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1462. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1463. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1464. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1465. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1466. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1467. /*
  1468. * HOST-MCU communication
  1469. */
  1470. /*
  1471. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1472. */
  1473. #define H2M_MAILBOX_CSR 0x7010
  1474. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1475. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1476. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1477. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1478. /*
  1479. * H2M_MAILBOX_CID:
  1480. */
  1481. #define H2M_MAILBOX_CID 0x7014
  1482. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1483. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1484. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1485. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1486. /*
  1487. * H2M_MAILBOX_STATUS:
  1488. */
  1489. #define H2M_MAILBOX_STATUS 0x701c
  1490. /*
  1491. * H2M_INT_SRC:
  1492. */
  1493. #define H2M_INT_SRC 0x7024
  1494. /*
  1495. * H2M_BBP_AGENT:
  1496. */
  1497. #define H2M_BBP_AGENT 0x7028
  1498. /*
  1499. * MCU_LEDCS: LED control for MCU Mailbox.
  1500. */
  1501. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1502. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1503. /*
  1504. * HW_CS_CTS_BASE:
  1505. * Carrier-sense CTS frame base address.
  1506. * It's where mac stores carrier-sense frame for carrier-sense function.
  1507. */
  1508. #define HW_CS_CTS_BASE 0x7700
  1509. /*
  1510. * HW_DFS_CTS_BASE:
  1511. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1512. */
  1513. #define HW_DFS_CTS_BASE 0x7780
  1514. /*
  1515. * TXRX control registers - base address 0x3000
  1516. */
  1517. /*
  1518. * TXRX_CSR1:
  1519. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1520. */
  1521. #define TXRX_CSR1 0x77d0
  1522. /*
  1523. * HW_DEBUG_SETTING_BASE:
  1524. * since NULL frame won't be that long (256 byte)
  1525. * We steal 16 tail bytes to save debugging settings
  1526. */
  1527. #define HW_DEBUG_SETTING_BASE 0x77f0
  1528. #define HW_DEBUG_SETTING_BASE2 0x7770
  1529. /*
  1530. * HW_BEACON_BASE
  1531. * In order to support maximum 8 MBSS and its maximum length
  1532. * is 512 bytes for each beacon
  1533. * Three section discontinue memory segments will be used.
  1534. * 1. The original region for BCN 0~3
  1535. * 2. Extract memory from FCE table for BCN 4~5
  1536. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1537. * It occupied those memory of wcid 238~253 for BCN 6
  1538. * and wcid 222~237 for BCN 7 (see Security key table memory
  1539. * for more info).
  1540. *
  1541. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1542. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1543. */
  1544. #define HW_BEACON_BASE0 0x7800
  1545. #define HW_BEACON_BASE1 0x7a00
  1546. #define HW_BEACON_BASE2 0x7c00
  1547. #define HW_BEACON_BASE3 0x7e00
  1548. #define HW_BEACON_BASE4 0x7200
  1549. #define HW_BEACON_BASE5 0x7400
  1550. #define HW_BEACON_BASE6 0x5dc0
  1551. #define HW_BEACON_BASE7 0x5bc0
  1552. #define HW_BEACON_OFFSET(__index) \
  1553. (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \
  1554. (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \
  1555. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))))
  1556. /*
  1557. * BBP registers.
  1558. * The wordsize of the BBP is 8 bits.
  1559. */
  1560. /*
  1561. * BBP 1: TX Antenna & Power Control
  1562. * POWER_CTRL:
  1563. * 0 - normal,
  1564. * 1 - drop tx power by 6dBm,
  1565. * 2 - drop tx power by 12dBm,
  1566. * 3 - increase tx power by 6dBm
  1567. */
  1568. #define BBP1_TX_POWER_CTRL FIELD8(0x07)
  1569. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1570. /*
  1571. * BBP 3: RX Antenna
  1572. */
  1573. #define BBP3_RX_ADC FIELD8(0x03)
  1574. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1575. #define BBP3_HT40_MINUS FIELD8(0x20)
  1576. /*
  1577. * BBP 4: Bandwidth
  1578. */
  1579. #define BBP4_TX_BF FIELD8(0x01)
  1580. #define BBP4_BANDWIDTH FIELD8(0x18)
  1581. #define BBP4_MAC_IF_CTRL FIELD8(0x40)
  1582. /*
  1583. * BBP 109
  1584. */
  1585. #define BBP109_TX0_POWER FIELD8(0x0f)
  1586. #define BBP109_TX1_POWER FIELD8(0xf0)
  1587. /*
  1588. * BBP 138: Unknown
  1589. */
  1590. #define BBP138_RX_ADC1 FIELD8(0x02)
  1591. #define BBP138_RX_ADC2 FIELD8(0x04)
  1592. #define BBP138_TX_DAC1 FIELD8(0x20)
  1593. #define BBP138_TX_DAC2 FIELD8(0x40)
  1594. /*
  1595. * BBP 152: Rx Ant
  1596. */
  1597. #define BBP152_RX_DEFAULT_ANT FIELD8(0x80)
  1598. /*
  1599. * RFCSR registers
  1600. * The wordsize of the RFCSR is 8 bits.
  1601. */
  1602. /*
  1603. * RFCSR 1:
  1604. */
  1605. #define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
  1606. #define RFCSR1_PLL_PD FIELD8(0x02)
  1607. #define RFCSR1_RX0_PD FIELD8(0x04)
  1608. #define RFCSR1_TX0_PD FIELD8(0x08)
  1609. #define RFCSR1_RX1_PD FIELD8(0x10)
  1610. #define RFCSR1_TX1_PD FIELD8(0x20)
  1611. #define RFCSR1_RX2_PD FIELD8(0x40)
  1612. #define RFCSR1_TX2_PD FIELD8(0x80)
  1613. /*
  1614. * RFCSR 2:
  1615. */
  1616. #define RFCSR2_RESCAL_EN FIELD8(0x80)
  1617. /*
  1618. * RFCSR 3:
  1619. */
  1620. #define RFCSR3_K FIELD8(0x0f)
  1621. /* Bits [7-4] for RF3320 (RT3370/RT3390), on other chipsets reserved */
  1622. #define RFCSR3_PA1_BIAS_CCK FIELD8(0x70);
  1623. #define RFCSR3_PA2_CASCODE_BIAS_CCKK FIELD8(0x80);
  1624. /*
  1625. * FRCSR 5:
  1626. */
  1627. #define RFCSR5_R1 FIELD8(0x0c)
  1628. /*
  1629. * RFCSR 6:
  1630. */
  1631. #define RFCSR6_R1 FIELD8(0x03)
  1632. #define RFCSR6_R2 FIELD8(0x40)
  1633. #define RFCSR6_TXDIV FIELD8(0x0c)
  1634. /*
  1635. * RFCSR 7:
  1636. */
  1637. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1638. #define RFCSR7_BIT1 FIELD8(0x02)
  1639. #define RFCSR7_BIT2 FIELD8(0x04)
  1640. #define RFCSR7_BIT3 FIELD8(0x08)
  1641. #define RFCSR7_BIT4 FIELD8(0x10)
  1642. #define RFCSR7_BIT5 FIELD8(0x20)
  1643. #define RFCSR7_BITS67 FIELD8(0xc0)
  1644. /*
  1645. * RFCSR 11:
  1646. */
  1647. #define RFCSR11_R FIELD8(0x03)
  1648. /*
  1649. * RFCSR 12:
  1650. */
  1651. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1652. #define RFCSR12_DR0 FIELD8(0xe0)
  1653. /*
  1654. * RFCSR 13:
  1655. */
  1656. #define RFCSR13_TX_POWER FIELD8(0x1f)
  1657. #define RFCSR13_DR0 FIELD8(0xe0)
  1658. /*
  1659. * RFCSR 15:
  1660. */
  1661. #define RFCSR15_TX_LO2_EN FIELD8(0x08)
  1662. /*
  1663. * RFCSR 16:
  1664. */
  1665. #define RFCSR16_TXMIXER_GAIN FIELD8(0x07)
  1666. /*
  1667. * RFCSR 17:
  1668. */
  1669. #define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
  1670. #define RFCSR17_TX_LO1_EN FIELD8(0x08)
  1671. #define RFCSR17_R FIELD8(0x20)
  1672. #define RFCSR17_CODE FIELD8(0x7f)
  1673. /*
  1674. * RFCSR 20:
  1675. */
  1676. #define RFCSR20_RX_LO1_EN FIELD8(0x08)
  1677. /*
  1678. * RFCSR 21:
  1679. */
  1680. #define RFCSR21_RX_LO2_EN FIELD8(0x08)
  1681. /*
  1682. * RFCSR 22:
  1683. */
  1684. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1685. /*
  1686. * RFCSR 23:
  1687. */
  1688. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1689. /*
  1690. * RFCSR 24:
  1691. */
  1692. #define RFCSR24_TX_AGC_FC FIELD8(0x1f)
  1693. #define RFCSR24_TX_H20M FIELD8(0x20)
  1694. #define RFCSR24_TX_CALIB FIELD8(0x7f)
  1695. /*
  1696. * RFCSR 27:
  1697. */
  1698. #define RFCSR27_R1 FIELD8(0x03)
  1699. #define RFCSR27_R2 FIELD8(0x04)
  1700. #define RFCSR27_R3 FIELD8(0x30)
  1701. #define RFCSR27_R4 FIELD8(0x40)
  1702. /*
  1703. * RFCSR 30:
  1704. */
  1705. #define RFCSR30_TX_H20M FIELD8(0x02)
  1706. #define RFCSR30_RX_H20M FIELD8(0x04)
  1707. #define RFCSR30_RX_VCM FIELD8(0x18)
  1708. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1709. /*
  1710. * RFCSR 31:
  1711. */
  1712. #define RFCSR31_RX_AGC_FC FIELD8(0x1f)
  1713. #define RFCSR31_RX_H20M FIELD8(0x20)
  1714. #define RFCSR31_RX_CALIB FIELD8(0x7f)
  1715. /*
  1716. * RFCSR 38:
  1717. */
  1718. #define RFCSR38_RX_LO1_EN FIELD8(0x20)
  1719. /*
  1720. * RFCSR 39:
  1721. */
  1722. #define RFCSR39_RX_LO2_EN FIELD8(0x80)
  1723. /*
  1724. * RFCSR 49:
  1725. */
  1726. #define RFCSR49_TX FIELD8(0x3f)
  1727. /*
  1728. * RF registers
  1729. */
  1730. /*
  1731. * RF 2
  1732. */
  1733. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1734. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1735. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1736. /*
  1737. * RF 3
  1738. */
  1739. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1740. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1741. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1742. /*
  1743. * RF 4
  1744. */
  1745. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1746. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1747. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1748. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1749. #define RF4_HT40 FIELD32(0x00200000)
  1750. /*
  1751. * EEPROM content.
  1752. * The wordsize of the EEPROM is 16 bits.
  1753. */
  1754. /*
  1755. * Chip ID
  1756. */
  1757. #define EEPROM_CHIP_ID 0x0000
  1758. /*
  1759. * EEPROM Version
  1760. */
  1761. #define EEPROM_VERSION 0x0001
  1762. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1763. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1764. /*
  1765. * HW MAC address.
  1766. */
  1767. #define EEPROM_MAC_ADDR_0 0x0002
  1768. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1769. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1770. #define EEPROM_MAC_ADDR_1 0x0003
  1771. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1772. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1773. #define EEPROM_MAC_ADDR_2 0x0004
  1774. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1775. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1776. /*
  1777. * EEPROM NIC Configuration 0
  1778. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1779. * TXPATH: 1: 1T, 2: 2T, 3: 3T
  1780. * RF_TYPE: RFIC type
  1781. */
  1782. #define EEPROM_NIC_CONF0 0x001a
  1783. #define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f)
  1784. #define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0)
  1785. #define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00)
  1786. /*
  1787. * EEPROM NIC Configuration 1
  1788. * HW_RADIO: 0: disable, 1: enable
  1789. * EXTERNAL_TX_ALC: 0: disable, 1: enable
  1790. * EXTERNAL_LNA_2G: 0: disable, 1: enable
  1791. * EXTERNAL_LNA_5G: 0: disable, 1: enable
  1792. * CARDBUS_ACCEL: 0: enable, 1: disable
  1793. * BW40M_SB_2G: 0: disable, 1: enable
  1794. * BW40M_SB_5G: 0: disable, 1: enable
  1795. * WPS_PBC: 0: disable, 1: enable
  1796. * BW40M_2G: 0: enable, 1: disable
  1797. * BW40M_5G: 0: enable, 1: disable
  1798. * BROADBAND_EXT_LNA: 0: disable, 1: enable
  1799. * ANT_DIVERSITY: 00: Disable, 01: Diversity,
  1800. * 10: Main antenna, 11: Aux antenna
  1801. * INTERNAL_TX_ALC: 0: disable, 1: enable
  1802. * BT_COEXIST: 0: disable, 1: enable
  1803. * DAC_TEST: 0: disable, 1: enable
  1804. */
  1805. #define EEPROM_NIC_CONF1 0x001b
  1806. #define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001)
  1807. #define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002)
  1808. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004)
  1809. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008)
  1810. #define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010)
  1811. #define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020)
  1812. #define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040)
  1813. #define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080)
  1814. #define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100)
  1815. #define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200)
  1816. #define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400)
  1817. #define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800)
  1818. #define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000)
  1819. #define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000)
  1820. #define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000)
  1821. /*
  1822. * EEPROM frequency
  1823. */
  1824. #define EEPROM_FREQ 0x001d
  1825. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1826. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1827. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1828. /*
  1829. * EEPROM LED
  1830. * POLARITY_RDY_G: Polarity RDY_G setting.
  1831. * POLARITY_RDY_A: Polarity RDY_A setting.
  1832. * POLARITY_ACT: Polarity ACT setting.
  1833. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1834. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1835. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1836. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1837. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1838. * LED_MODE: Led mode.
  1839. */
  1840. #define EEPROM_LED_AG_CONF 0x001e
  1841. #define EEPROM_LED_ACT_CONF 0x001f
  1842. #define EEPROM_LED_POLARITY 0x0020
  1843. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1844. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1845. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1846. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1847. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1848. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1849. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1850. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1851. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1852. /*
  1853. * EEPROM NIC Configuration 2
  1854. * RX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  1855. * TX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  1856. * CRYSTAL: 00: Reserved, 01: One crystal, 10: Two crystal, 11: Reserved
  1857. */
  1858. #define EEPROM_NIC_CONF2 0x0021
  1859. #define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f)
  1860. #define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0)
  1861. #define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600)
  1862. /*
  1863. * EEPROM LNA
  1864. */
  1865. #define EEPROM_LNA 0x0022
  1866. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1867. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1868. /*
  1869. * EEPROM RSSI BG offset
  1870. */
  1871. #define EEPROM_RSSI_BG 0x0023
  1872. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1873. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1874. /*
  1875. * EEPROM RSSI BG2 offset
  1876. */
  1877. #define EEPROM_RSSI_BG2 0x0024
  1878. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1879. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1880. /*
  1881. * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
  1882. */
  1883. #define EEPROM_TXMIXER_GAIN_BG 0x0024
  1884. #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
  1885. /*
  1886. * EEPROM RSSI A offset
  1887. */
  1888. #define EEPROM_RSSI_A 0x0025
  1889. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1890. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1891. /*
  1892. * EEPROM RSSI A2 offset
  1893. */
  1894. #define EEPROM_RSSI_A2 0x0026
  1895. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1896. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1897. /*
  1898. * EEPROM TXMIXER GAIN A offset (note overlaps with EEPROM RSSI A2).
  1899. */
  1900. #define EEPROM_TXMIXER_GAIN_A 0x0026
  1901. #define EEPROM_TXMIXER_GAIN_A_VAL FIELD16(0x0007)
  1902. /*
  1903. * EEPROM EIRP Maximum TX power values(unit: dbm)
  1904. */
  1905. #define EEPROM_EIRP_MAX_TX_POWER 0x0027
  1906. #define EEPROM_EIRP_MAX_TX_POWER_2GHZ FIELD16(0x00ff)
  1907. #define EEPROM_EIRP_MAX_TX_POWER_5GHZ FIELD16(0xff00)
  1908. /*
  1909. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1910. * This is delta in 40MHZ.
  1911. * VALUE: Tx Power dalta value, MAX=4(unit: dbm)
  1912. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1913. * ENABLE: enable tx power compensation for 40BW
  1914. */
  1915. #define EEPROM_TXPOWER_DELTA 0x0028
  1916. #define EEPROM_TXPOWER_DELTA_VALUE_2G FIELD16(0x003f)
  1917. #define EEPROM_TXPOWER_DELTA_TYPE_2G FIELD16(0x0040)
  1918. #define EEPROM_TXPOWER_DELTA_ENABLE_2G FIELD16(0x0080)
  1919. #define EEPROM_TXPOWER_DELTA_VALUE_5G FIELD16(0x3f00)
  1920. #define EEPROM_TXPOWER_DELTA_TYPE_5G FIELD16(0x4000)
  1921. #define EEPROM_TXPOWER_DELTA_ENABLE_5G FIELD16(0x8000)
  1922. /*
  1923. * EEPROM TXPOWER 802.11BG
  1924. */
  1925. #define EEPROM_TXPOWER_BG1 0x0029
  1926. #define EEPROM_TXPOWER_BG2 0x0030
  1927. #define EEPROM_TXPOWER_BG_SIZE 7
  1928. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1929. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1930. /*
  1931. * EEPROM temperature compensation boundaries 802.11BG
  1932. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  1933. * reduced by (agc_step * -4)
  1934. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  1935. * reduced by (agc_step * -3)
  1936. */
  1937. #define EEPROM_TSSI_BOUND_BG1 0x0037
  1938. #define EEPROM_TSSI_BOUND_BG1_MINUS4 FIELD16(0x00ff)
  1939. #define EEPROM_TSSI_BOUND_BG1_MINUS3 FIELD16(0xff00)
  1940. /*
  1941. * EEPROM temperature compensation boundaries 802.11BG
  1942. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  1943. * reduced by (agc_step * -2)
  1944. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  1945. * reduced by (agc_step * -1)
  1946. */
  1947. #define EEPROM_TSSI_BOUND_BG2 0x0038
  1948. #define EEPROM_TSSI_BOUND_BG2_MINUS2 FIELD16(0x00ff)
  1949. #define EEPROM_TSSI_BOUND_BG2_MINUS1 FIELD16(0xff00)
  1950. /*
  1951. * EEPROM temperature compensation boundaries 802.11BG
  1952. * REF: Reference TSSI value, no tx power changes needed
  1953. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  1954. * increased by (agc_step * 1)
  1955. */
  1956. #define EEPROM_TSSI_BOUND_BG3 0x0039
  1957. #define EEPROM_TSSI_BOUND_BG3_REF FIELD16(0x00ff)
  1958. #define EEPROM_TSSI_BOUND_BG3_PLUS1 FIELD16(0xff00)
  1959. /*
  1960. * EEPROM temperature compensation boundaries 802.11BG
  1961. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  1962. * increased by (agc_step * 2)
  1963. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  1964. * increased by (agc_step * 3)
  1965. */
  1966. #define EEPROM_TSSI_BOUND_BG4 0x003a
  1967. #define EEPROM_TSSI_BOUND_BG4_PLUS2 FIELD16(0x00ff)
  1968. #define EEPROM_TSSI_BOUND_BG4_PLUS3 FIELD16(0xff00)
  1969. /*
  1970. * EEPROM temperature compensation boundaries 802.11BG
  1971. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  1972. * increased by (agc_step * 4)
  1973. * AGC_STEP: Temperature compensation step.
  1974. */
  1975. #define EEPROM_TSSI_BOUND_BG5 0x003b
  1976. #define EEPROM_TSSI_BOUND_BG5_PLUS4 FIELD16(0x00ff)
  1977. #define EEPROM_TSSI_BOUND_BG5_AGC_STEP FIELD16(0xff00)
  1978. /*
  1979. * EEPROM TXPOWER 802.11A
  1980. */
  1981. #define EEPROM_TXPOWER_A1 0x003c
  1982. #define EEPROM_TXPOWER_A2 0x0053
  1983. #define EEPROM_TXPOWER_A_SIZE 6
  1984. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1985. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1986. /*
  1987. * EEPROM temperature compensation boundaries 802.11A
  1988. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  1989. * reduced by (agc_step * -4)
  1990. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  1991. * reduced by (agc_step * -3)
  1992. */
  1993. #define EEPROM_TSSI_BOUND_A1 0x006a
  1994. #define EEPROM_TSSI_BOUND_A1_MINUS4 FIELD16(0x00ff)
  1995. #define EEPROM_TSSI_BOUND_A1_MINUS3 FIELD16(0xff00)
  1996. /*
  1997. * EEPROM temperature compensation boundaries 802.11A
  1998. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  1999. * reduced by (agc_step * -2)
  2000. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  2001. * reduced by (agc_step * -1)
  2002. */
  2003. #define EEPROM_TSSI_BOUND_A2 0x006b
  2004. #define EEPROM_TSSI_BOUND_A2_MINUS2 FIELD16(0x00ff)
  2005. #define EEPROM_TSSI_BOUND_A2_MINUS1 FIELD16(0xff00)
  2006. /*
  2007. * EEPROM temperature compensation boundaries 802.11A
  2008. * REF: Reference TSSI value, no tx power changes needed
  2009. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  2010. * increased by (agc_step * 1)
  2011. */
  2012. #define EEPROM_TSSI_BOUND_A3 0x006c
  2013. #define EEPROM_TSSI_BOUND_A3_REF FIELD16(0x00ff)
  2014. #define EEPROM_TSSI_BOUND_A3_PLUS1 FIELD16(0xff00)
  2015. /*
  2016. * EEPROM temperature compensation boundaries 802.11A
  2017. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  2018. * increased by (agc_step * 2)
  2019. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  2020. * increased by (agc_step * 3)
  2021. */
  2022. #define EEPROM_TSSI_BOUND_A4 0x006d
  2023. #define EEPROM_TSSI_BOUND_A4_PLUS2 FIELD16(0x00ff)
  2024. #define EEPROM_TSSI_BOUND_A4_PLUS3 FIELD16(0xff00)
  2025. /*
  2026. * EEPROM temperature compensation boundaries 802.11A
  2027. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  2028. * increased by (agc_step * 4)
  2029. * AGC_STEP: Temperature compensation step.
  2030. */
  2031. #define EEPROM_TSSI_BOUND_A5 0x006e
  2032. #define EEPROM_TSSI_BOUND_A5_PLUS4 FIELD16(0x00ff)
  2033. #define EEPROM_TSSI_BOUND_A5_AGC_STEP FIELD16(0xff00)
  2034. /*
  2035. * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
  2036. */
  2037. #define EEPROM_TXPOWER_BYRATE 0x006f
  2038. #define EEPROM_TXPOWER_BYRATE_SIZE 9
  2039. #define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
  2040. #define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
  2041. #define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
  2042. #define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
  2043. /*
  2044. * EEPROM BBP.
  2045. */
  2046. #define EEPROM_BBP_START 0x0078
  2047. #define EEPROM_BBP_SIZE 16
  2048. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  2049. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  2050. /*
  2051. * MCU mailbox commands.
  2052. */
  2053. #define MCU_SLEEP 0x30
  2054. #define MCU_WAKEUP 0x31
  2055. #define MCU_RADIO_OFF 0x35
  2056. #define MCU_CURRENT 0x36
  2057. #define MCU_LED 0x50
  2058. #define MCU_LED_STRENGTH 0x51
  2059. #define MCU_LED_AG_CONF 0x52
  2060. #define MCU_LED_ACT_CONF 0x53
  2061. #define MCU_LED_LED_POLARITY 0x54
  2062. #define MCU_RADAR 0x60
  2063. #define MCU_BOOT_SIGNAL 0x72
  2064. #define MCU_ANT_SELECT 0X73
  2065. #define MCU_BBP_SIGNAL 0x80
  2066. #define MCU_POWER_SAVE 0x83
  2067. #define MCU_BAND_SELECT 0x91
  2068. /*
  2069. * MCU mailbox tokens
  2070. */
  2071. #define TOKEN_WAKUP 3
  2072. /*
  2073. * DMA descriptor defines.
  2074. */
  2075. #define TXWI_DESC_SIZE (4 * sizeof(__le32))
  2076. #define RXWI_DESC_SIZE (4 * sizeof(__le32))
  2077. /*
  2078. * TX WI structure
  2079. */
  2080. /*
  2081. * Word0
  2082. * FRAG: 1 To inform TKIP engine this is a fragment.
  2083. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  2084. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  2085. * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
  2086. * duplicate the frame to both channels).
  2087. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  2088. * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
  2089. * aggregate consecutive frames with the same RA and QoS TID. If
  2090. * a frame A with the same RA and QoS TID but AMPDU=0 is queued
  2091. * directly after a frame B with AMPDU=1, frame A might still
  2092. * get aggregated into the AMPDU started by frame B. So, setting
  2093. * AMPDU to 0 does _not_ necessarily mean the frame is sent as
  2094. * MPDU, it can still end up in an AMPDU if the previous frame
  2095. * was tagged as AMPDU.
  2096. */
  2097. #define TXWI_W0_FRAG FIELD32(0x00000001)
  2098. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  2099. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  2100. #define TXWI_W0_TS FIELD32(0x00000008)
  2101. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  2102. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  2103. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  2104. #define TXWI_W0_MCS FIELD32(0x007f0000)
  2105. #define TXWI_W0_BW FIELD32(0x00800000)
  2106. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  2107. #define TXWI_W0_STBC FIELD32(0x06000000)
  2108. #define TXWI_W0_IFS FIELD32(0x08000000)
  2109. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  2110. /*
  2111. * Word1
  2112. * ACK: 0: No Ack needed, 1: Ack needed
  2113. * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
  2114. * BW_WIN_SIZE: BA windows size of the recipient
  2115. * WIRELESS_CLI_ID: Client ID for WCID table access
  2116. * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
  2117. * PACKETID: Will be latched into the TX_STA_FIFO register once the according
  2118. * frame was processed. If multiple frames are aggregated together
  2119. * (AMPDU==1) the reported tx status will always contain the packet
  2120. * id of the first frame. 0: Don't report tx status for this frame.
  2121. * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
  2122. * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
  2123. * This identification number is calculated by ((idx % 3) + 1).
  2124. * The (+1) is required to prevent PACKETID to become 0.
  2125. */
  2126. #define TXWI_W1_ACK FIELD32(0x00000001)
  2127. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  2128. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  2129. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  2130. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2131. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  2132. #define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
  2133. #define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
  2134. /*
  2135. * Word2
  2136. */
  2137. #define TXWI_W2_IV FIELD32(0xffffffff)
  2138. /*
  2139. * Word3
  2140. */
  2141. #define TXWI_W3_EIV FIELD32(0xffffffff)
  2142. /*
  2143. * RX WI structure
  2144. */
  2145. /*
  2146. * Word0
  2147. */
  2148. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  2149. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  2150. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  2151. #define RXWI_W0_UDF FIELD32(0x0000e000)
  2152. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2153. #define RXWI_W0_TID FIELD32(0xf0000000)
  2154. /*
  2155. * Word1
  2156. */
  2157. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  2158. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  2159. #define RXWI_W1_MCS FIELD32(0x007f0000)
  2160. #define RXWI_W1_BW FIELD32(0x00800000)
  2161. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  2162. #define RXWI_W1_STBC FIELD32(0x06000000)
  2163. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  2164. /*
  2165. * Word2
  2166. */
  2167. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  2168. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  2169. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  2170. /*
  2171. * Word3
  2172. */
  2173. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  2174. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  2175. /*
  2176. * Macros for converting txpower from EEPROM to mac80211 value
  2177. * and from mac80211 value to register value.
  2178. */
  2179. #define MIN_G_TXPOWER 0
  2180. #define MIN_A_TXPOWER -7
  2181. #define MAX_G_TXPOWER 31
  2182. #define MAX_A_TXPOWER 15
  2183. #define DEFAULT_TXPOWER 5
  2184. #define TXPOWER_G_FROM_DEV(__txpower) \
  2185. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2186. #define TXPOWER_G_TO_DEV(__txpower) \
  2187. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  2188. #define TXPOWER_A_FROM_DEV(__txpower) \
  2189. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2190. #define TXPOWER_A_TO_DEV(__txpower) \
  2191. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  2192. /*
  2193. * Board's maximun TX power limitation
  2194. */
  2195. #define EIRP_MAX_TX_POWER_LIMIT 0x50
  2196. /*
  2197. * RT2800 driver data structure
  2198. */
  2199. struct rt2800_drv_data {
  2200. u8 calibration_bw20;
  2201. u8 calibration_bw40;
  2202. u8 bbp25;
  2203. u8 bbp26;
  2204. u8 txmixer_gain_24g;
  2205. u8 txmixer_gain_5g;
  2206. };
  2207. #endif /* RT2800_H */