evergreen_cs.c 85 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "evergreend.h"
  31. #include "evergreen_reg_safe.h"
  32. #include "cayman_reg_safe.h"
  33. #define MAX(a,b) (((a)>(b))?(a):(b))
  34. #define MIN(a,b) (((a)<(b))?(a):(b))
  35. static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. struct evergreen_cs_track {
  38. u32 group_size;
  39. u32 nbanks;
  40. u32 npipes;
  41. u32 row_size;
  42. /* value we track */
  43. u32 nsamples; /* unused */
  44. struct radeon_bo *cb_color_bo[12];
  45. u32 cb_color_bo_offset[12];
  46. struct radeon_bo *cb_color_fmask_bo[8]; /* unused */
  47. struct radeon_bo *cb_color_cmask_bo[8]; /* unused */
  48. u32 cb_color_info[12];
  49. u32 cb_color_view[12];
  50. u32 cb_color_pitch[12];
  51. u32 cb_color_slice[12];
  52. u32 cb_color_slice_idx[12];
  53. u32 cb_color_attrib[12];
  54. u32 cb_color_cmask_slice[8];/* unused */
  55. u32 cb_color_fmask_slice[8];/* unused */
  56. u32 cb_target_mask;
  57. u32 cb_shader_mask; /* unused */
  58. u32 vgt_strmout_config;
  59. u32 vgt_strmout_buffer_config;
  60. struct radeon_bo *vgt_strmout_bo[4];
  61. u32 vgt_strmout_bo_offset[4];
  62. u32 vgt_strmout_size[4];
  63. u32 db_depth_control;
  64. u32 db_depth_view;
  65. u32 db_depth_slice;
  66. u32 db_depth_size;
  67. u32 db_z_info;
  68. u32 db_z_read_offset;
  69. u32 db_z_write_offset;
  70. struct radeon_bo *db_z_read_bo;
  71. struct radeon_bo *db_z_write_bo;
  72. u32 db_s_info;
  73. u32 db_s_read_offset;
  74. u32 db_s_write_offset;
  75. struct radeon_bo *db_s_read_bo;
  76. struct radeon_bo *db_s_write_bo;
  77. bool sx_misc_kill_all_prims;
  78. bool cb_dirty;
  79. bool db_dirty;
  80. bool streamout_dirty;
  81. u32 htile_offset;
  82. u32 htile_surface;
  83. struct radeon_bo *htile_bo;
  84. };
  85. static u32 evergreen_cs_get_aray_mode(u32 tiling_flags)
  86. {
  87. if (tiling_flags & RADEON_TILING_MACRO)
  88. return ARRAY_2D_TILED_THIN1;
  89. else if (tiling_flags & RADEON_TILING_MICRO)
  90. return ARRAY_1D_TILED_THIN1;
  91. else
  92. return ARRAY_LINEAR_GENERAL;
  93. }
  94. static u32 evergreen_cs_get_num_banks(u32 nbanks)
  95. {
  96. switch (nbanks) {
  97. case 2:
  98. return ADDR_SURF_2_BANK;
  99. case 4:
  100. return ADDR_SURF_4_BANK;
  101. case 8:
  102. default:
  103. return ADDR_SURF_8_BANK;
  104. case 16:
  105. return ADDR_SURF_16_BANK;
  106. }
  107. }
  108. static void evergreen_cs_track_init(struct evergreen_cs_track *track)
  109. {
  110. int i;
  111. for (i = 0; i < 8; i++) {
  112. track->cb_color_fmask_bo[i] = NULL;
  113. track->cb_color_cmask_bo[i] = NULL;
  114. track->cb_color_cmask_slice[i] = 0;
  115. track->cb_color_fmask_slice[i] = 0;
  116. }
  117. for (i = 0; i < 12; i++) {
  118. track->cb_color_bo[i] = NULL;
  119. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  120. track->cb_color_info[i] = 0;
  121. track->cb_color_view[i] = 0xFFFFFFFF;
  122. track->cb_color_pitch[i] = 0;
  123. track->cb_color_slice[i] = 0xfffffff;
  124. track->cb_color_slice_idx[i] = 0;
  125. }
  126. track->cb_target_mask = 0xFFFFFFFF;
  127. track->cb_shader_mask = 0xFFFFFFFF;
  128. track->cb_dirty = true;
  129. track->db_depth_slice = 0xffffffff;
  130. track->db_depth_view = 0xFFFFC000;
  131. track->db_depth_size = 0xFFFFFFFF;
  132. track->db_depth_control = 0xFFFFFFFF;
  133. track->db_z_info = 0xFFFFFFFF;
  134. track->db_z_read_offset = 0xFFFFFFFF;
  135. track->db_z_write_offset = 0xFFFFFFFF;
  136. track->db_z_read_bo = NULL;
  137. track->db_z_write_bo = NULL;
  138. track->db_s_info = 0xFFFFFFFF;
  139. track->db_s_read_offset = 0xFFFFFFFF;
  140. track->db_s_write_offset = 0xFFFFFFFF;
  141. track->db_s_read_bo = NULL;
  142. track->db_s_write_bo = NULL;
  143. track->db_dirty = true;
  144. track->htile_bo = NULL;
  145. track->htile_offset = 0xFFFFFFFF;
  146. track->htile_surface = 0;
  147. for (i = 0; i < 4; i++) {
  148. track->vgt_strmout_size[i] = 0;
  149. track->vgt_strmout_bo[i] = NULL;
  150. track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
  151. }
  152. track->streamout_dirty = true;
  153. track->sx_misc_kill_all_prims = false;
  154. }
  155. struct eg_surface {
  156. /* value gathered from cs */
  157. unsigned nbx;
  158. unsigned nby;
  159. unsigned format;
  160. unsigned mode;
  161. unsigned nbanks;
  162. unsigned bankw;
  163. unsigned bankh;
  164. unsigned tsplit;
  165. unsigned mtilea;
  166. unsigned nsamples;
  167. /* output value */
  168. unsigned bpe;
  169. unsigned layer_size;
  170. unsigned palign;
  171. unsigned halign;
  172. unsigned long base_align;
  173. };
  174. static int evergreen_surface_check_linear(struct radeon_cs_parser *p,
  175. struct eg_surface *surf,
  176. const char *prefix)
  177. {
  178. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  179. surf->base_align = surf->bpe;
  180. surf->palign = 1;
  181. surf->halign = 1;
  182. return 0;
  183. }
  184. static int evergreen_surface_check_linear_aligned(struct radeon_cs_parser *p,
  185. struct eg_surface *surf,
  186. const char *prefix)
  187. {
  188. struct evergreen_cs_track *track = p->track;
  189. unsigned palign;
  190. palign = MAX(64, track->group_size / surf->bpe);
  191. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  192. surf->base_align = track->group_size;
  193. surf->palign = palign;
  194. surf->halign = 1;
  195. if (surf->nbx & (palign - 1)) {
  196. if (prefix) {
  197. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  198. __func__, __LINE__, prefix, surf->nbx, palign);
  199. }
  200. return -EINVAL;
  201. }
  202. return 0;
  203. }
  204. static int evergreen_surface_check_1d(struct radeon_cs_parser *p,
  205. struct eg_surface *surf,
  206. const char *prefix)
  207. {
  208. struct evergreen_cs_track *track = p->track;
  209. unsigned palign;
  210. palign = track->group_size / (8 * surf->bpe * surf->nsamples);
  211. palign = MAX(8, palign);
  212. surf->layer_size = surf->nbx * surf->nby * surf->bpe;
  213. surf->base_align = track->group_size;
  214. surf->palign = palign;
  215. surf->halign = 8;
  216. if ((surf->nbx & (palign - 1))) {
  217. if (prefix) {
  218. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d (%d %d %d)\n",
  219. __func__, __LINE__, prefix, surf->nbx, palign,
  220. track->group_size, surf->bpe, surf->nsamples);
  221. }
  222. return -EINVAL;
  223. }
  224. if ((surf->nby & (8 - 1))) {
  225. if (prefix) {
  226. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with 8\n",
  227. __func__, __LINE__, prefix, surf->nby);
  228. }
  229. return -EINVAL;
  230. }
  231. return 0;
  232. }
  233. static int evergreen_surface_check_2d(struct radeon_cs_parser *p,
  234. struct eg_surface *surf,
  235. const char *prefix)
  236. {
  237. struct evergreen_cs_track *track = p->track;
  238. unsigned palign, halign, tileb, slice_pt;
  239. unsigned mtile_pr, mtile_ps, mtileb;
  240. tileb = 64 * surf->bpe * surf->nsamples;
  241. slice_pt = 1;
  242. if (tileb > surf->tsplit) {
  243. slice_pt = tileb / surf->tsplit;
  244. }
  245. tileb = tileb / slice_pt;
  246. /* macro tile width & height */
  247. palign = (8 * surf->bankw * track->npipes) * surf->mtilea;
  248. halign = (8 * surf->bankh * surf->nbanks) / surf->mtilea;
  249. mtileb = (palign / 8) * (halign / 8) * tileb;
  250. mtile_pr = surf->nbx / palign;
  251. mtile_ps = (mtile_pr * surf->nby) / halign;
  252. surf->layer_size = mtile_ps * mtileb * slice_pt;
  253. surf->base_align = (palign / 8) * (halign / 8) * tileb;
  254. surf->palign = palign;
  255. surf->halign = halign;
  256. if ((surf->nbx & (palign - 1))) {
  257. if (prefix) {
  258. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  259. __func__, __LINE__, prefix, surf->nbx, palign);
  260. }
  261. return -EINVAL;
  262. }
  263. if ((surf->nby & (halign - 1))) {
  264. if (prefix) {
  265. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with %d\n",
  266. __func__, __LINE__, prefix, surf->nby, halign);
  267. }
  268. return -EINVAL;
  269. }
  270. return 0;
  271. }
  272. static int evergreen_surface_check(struct radeon_cs_parser *p,
  273. struct eg_surface *surf,
  274. const char *prefix)
  275. {
  276. /* some common value computed here */
  277. surf->bpe = r600_fmt_get_blocksize(surf->format);
  278. switch (surf->mode) {
  279. case ARRAY_LINEAR_GENERAL:
  280. return evergreen_surface_check_linear(p, surf, prefix);
  281. case ARRAY_LINEAR_ALIGNED:
  282. return evergreen_surface_check_linear_aligned(p, surf, prefix);
  283. case ARRAY_1D_TILED_THIN1:
  284. return evergreen_surface_check_1d(p, surf, prefix);
  285. case ARRAY_2D_TILED_THIN1:
  286. return evergreen_surface_check_2d(p, surf, prefix);
  287. default:
  288. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  289. __func__, __LINE__, prefix, surf->mode);
  290. return -EINVAL;
  291. }
  292. return -EINVAL;
  293. }
  294. static int evergreen_surface_value_conv_check(struct radeon_cs_parser *p,
  295. struct eg_surface *surf,
  296. const char *prefix)
  297. {
  298. switch (surf->mode) {
  299. case ARRAY_2D_TILED_THIN1:
  300. break;
  301. case ARRAY_LINEAR_GENERAL:
  302. case ARRAY_LINEAR_ALIGNED:
  303. case ARRAY_1D_TILED_THIN1:
  304. return 0;
  305. default:
  306. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  307. __func__, __LINE__, prefix, surf->mode);
  308. return -EINVAL;
  309. }
  310. switch (surf->nbanks) {
  311. case 0: surf->nbanks = 2; break;
  312. case 1: surf->nbanks = 4; break;
  313. case 2: surf->nbanks = 8; break;
  314. case 3: surf->nbanks = 16; break;
  315. default:
  316. dev_warn(p->dev, "%s:%d %s invalid number of banks %d\n",
  317. __func__, __LINE__, prefix, surf->nbanks);
  318. return -EINVAL;
  319. }
  320. switch (surf->bankw) {
  321. case 0: surf->bankw = 1; break;
  322. case 1: surf->bankw = 2; break;
  323. case 2: surf->bankw = 4; break;
  324. case 3: surf->bankw = 8; break;
  325. default:
  326. dev_warn(p->dev, "%s:%d %s invalid bankw %d\n",
  327. __func__, __LINE__, prefix, surf->bankw);
  328. return -EINVAL;
  329. }
  330. switch (surf->bankh) {
  331. case 0: surf->bankh = 1; break;
  332. case 1: surf->bankh = 2; break;
  333. case 2: surf->bankh = 4; break;
  334. case 3: surf->bankh = 8; break;
  335. default:
  336. dev_warn(p->dev, "%s:%d %s invalid bankh %d\n",
  337. __func__, __LINE__, prefix, surf->bankh);
  338. return -EINVAL;
  339. }
  340. switch (surf->mtilea) {
  341. case 0: surf->mtilea = 1; break;
  342. case 1: surf->mtilea = 2; break;
  343. case 2: surf->mtilea = 4; break;
  344. case 3: surf->mtilea = 8; break;
  345. default:
  346. dev_warn(p->dev, "%s:%d %s invalid macro tile aspect %d\n",
  347. __func__, __LINE__, prefix, surf->mtilea);
  348. return -EINVAL;
  349. }
  350. switch (surf->tsplit) {
  351. case 0: surf->tsplit = 64; break;
  352. case 1: surf->tsplit = 128; break;
  353. case 2: surf->tsplit = 256; break;
  354. case 3: surf->tsplit = 512; break;
  355. case 4: surf->tsplit = 1024; break;
  356. case 5: surf->tsplit = 2048; break;
  357. case 6: surf->tsplit = 4096; break;
  358. default:
  359. dev_warn(p->dev, "%s:%d %s invalid tile split %d\n",
  360. __func__, __LINE__, prefix, surf->tsplit);
  361. return -EINVAL;
  362. }
  363. return 0;
  364. }
  365. static int evergreen_cs_track_validate_cb(struct radeon_cs_parser *p, unsigned id)
  366. {
  367. struct evergreen_cs_track *track = p->track;
  368. struct eg_surface surf;
  369. unsigned pitch, slice, mslice;
  370. unsigned long offset;
  371. int r;
  372. mslice = G_028C6C_SLICE_MAX(track->cb_color_view[id]) + 1;
  373. pitch = track->cb_color_pitch[id];
  374. slice = track->cb_color_slice[id];
  375. surf.nbx = (pitch + 1) * 8;
  376. surf.nby = ((slice + 1) * 64) / surf.nbx;
  377. surf.mode = G_028C70_ARRAY_MODE(track->cb_color_info[id]);
  378. surf.format = G_028C70_FORMAT(track->cb_color_info[id]);
  379. surf.tsplit = G_028C74_TILE_SPLIT(track->cb_color_attrib[id]);
  380. surf.nbanks = G_028C74_NUM_BANKS(track->cb_color_attrib[id]);
  381. surf.bankw = G_028C74_BANK_WIDTH(track->cb_color_attrib[id]);
  382. surf.bankh = G_028C74_BANK_HEIGHT(track->cb_color_attrib[id]);
  383. surf.mtilea = G_028C74_MACRO_TILE_ASPECT(track->cb_color_attrib[id]);
  384. surf.nsamples = 1;
  385. if (!r600_fmt_is_valid_color(surf.format)) {
  386. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08x)\n",
  387. __func__, __LINE__, surf.format,
  388. id, track->cb_color_info[id]);
  389. return -EINVAL;
  390. }
  391. r = evergreen_surface_value_conv_check(p, &surf, "cb");
  392. if (r) {
  393. return r;
  394. }
  395. r = evergreen_surface_check(p, &surf, "cb");
  396. if (r) {
  397. dev_warn(p->dev, "%s:%d cb[%d] invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  398. __func__, __LINE__, id, track->cb_color_pitch[id],
  399. track->cb_color_slice[id], track->cb_color_attrib[id],
  400. track->cb_color_info[id]);
  401. return r;
  402. }
  403. offset = track->cb_color_bo_offset[id] << 8;
  404. if (offset & (surf.base_align - 1)) {
  405. dev_warn(p->dev, "%s:%d cb[%d] bo base %ld not aligned with %ld\n",
  406. __func__, __LINE__, id, offset, surf.base_align);
  407. return -EINVAL;
  408. }
  409. offset += surf.layer_size * mslice;
  410. if (offset > radeon_bo_size(track->cb_color_bo[id])) {
  411. /* old ddx are broken they allocate bo with w*h*bpp but
  412. * program slice with ALIGN(h, 8), catch this and patch
  413. * command stream.
  414. */
  415. if (!surf.mode) {
  416. volatile u32 *ib = p->ib.ptr;
  417. unsigned long tmp, nby, bsize, size, min = 0;
  418. /* find the height the ddx wants */
  419. if (surf.nby > 8) {
  420. min = surf.nby - 8;
  421. }
  422. bsize = radeon_bo_size(track->cb_color_bo[id]);
  423. tmp = track->cb_color_bo_offset[id] << 8;
  424. for (nby = surf.nby; nby > min; nby--) {
  425. size = nby * surf.nbx * surf.bpe * surf.nsamples;
  426. if ((tmp + size * mslice) <= bsize) {
  427. break;
  428. }
  429. }
  430. if (nby > min) {
  431. surf.nby = nby;
  432. slice = ((nby * surf.nbx) / 64) - 1;
  433. if (!evergreen_surface_check(p, &surf, "cb")) {
  434. /* check if this one works */
  435. tmp += surf.layer_size * mslice;
  436. if (tmp <= bsize) {
  437. ib[track->cb_color_slice_idx[id]] = slice;
  438. goto old_ddx_ok;
  439. }
  440. }
  441. }
  442. }
  443. dev_warn(p->dev, "%s:%d cb[%d] bo too small (layer size %d, "
  444. "offset %d, max layer %d, bo size %ld, slice %d)\n",
  445. __func__, __LINE__, id, surf.layer_size,
  446. track->cb_color_bo_offset[id] << 8, mslice,
  447. radeon_bo_size(track->cb_color_bo[id]), slice);
  448. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  449. __func__, __LINE__, surf.nbx, surf.nby,
  450. surf.mode, surf.bpe, surf.nsamples,
  451. surf.bankw, surf.bankh,
  452. surf.tsplit, surf.mtilea);
  453. return -EINVAL;
  454. }
  455. old_ddx_ok:
  456. return 0;
  457. }
  458. static int evergreen_cs_track_validate_htile(struct radeon_cs_parser *p,
  459. unsigned nbx, unsigned nby)
  460. {
  461. struct evergreen_cs_track *track = p->track;
  462. unsigned long size;
  463. if (track->htile_bo == NULL) {
  464. dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
  465. __func__, __LINE__, track->db_z_info);
  466. return -EINVAL;
  467. }
  468. if (G_028ABC_LINEAR(track->htile_surface)) {
  469. /* pitch must be 16 htiles aligned == 16 * 8 pixel aligned */
  470. nbx = round_up(nbx, 16 * 8);
  471. /* height is npipes htiles aligned == npipes * 8 pixel aligned */
  472. nby = round_up(nby, track->npipes * 8);
  473. } else {
  474. /* always assume 8x8 htile */
  475. /* align is htile align * 8, htile align vary according to
  476. * number of pipe and tile width and nby
  477. */
  478. switch (track->npipes) {
  479. case 8:
  480. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  481. nbx = round_up(nbx, 64 * 8);
  482. nby = round_up(nby, 64 * 8);
  483. break;
  484. case 4:
  485. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  486. nbx = round_up(nbx, 64 * 8);
  487. nby = round_up(nby, 32 * 8);
  488. break;
  489. case 2:
  490. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  491. nbx = round_up(nbx, 32 * 8);
  492. nby = round_up(nby, 32 * 8);
  493. break;
  494. case 1:
  495. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  496. nbx = round_up(nbx, 32 * 8);
  497. nby = round_up(nby, 16 * 8);
  498. break;
  499. default:
  500. dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
  501. __func__, __LINE__, track->npipes);
  502. return -EINVAL;
  503. }
  504. }
  505. /* compute number of htile */
  506. nbx = nbx >> 3;
  507. nby = nby >> 3;
  508. /* size must be aligned on npipes * 2K boundary */
  509. size = roundup(nbx * nby * 4, track->npipes * (2 << 10));
  510. size += track->htile_offset;
  511. if (size > radeon_bo_size(track->htile_bo)) {
  512. dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
  513. __func__, __LINE__, radeon_bo_size(track->htile_bo),
  514. size, nbx, nby);
  515. return -EINVAL;
  516. }
  517. return 0;
  518. }
  519. static int evergreen_cs_track_validate_stencil(struct radeon_cs_parser *p)
  520. {
  521. struct evergreen_cs_track *track = p->track;
  522. struct eg_surface surf;
  523. unsigned pitch, slice, mslice;
  524. unsigned long offset;
  525. int r;
  526. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  527. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  528. slice = track->db_depth_slice;
  529. surf.nbx = (pitch + 1) * 8;
  530. surf.nby = ((slice + 1) * 64) / surf.nbx;
  531. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  532. surf.format = G_028044_FORMAT(track->db_s_info);
  533. surf.tsplit = G_028044_TILE_SPLIT(track->db_s_info);
  534. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  535. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  536. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  537. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  538. surf.nsamples = 1;
  539. if (surf.format != 1) {
  540. dev_warn(p->dev, "%s:%d stencil invalid format %d\n",
  541. __func__, __LINE__, surf.format);
  542. return -EINVAL;
  543. }
  544. /* replace by color format so we can use same code */
  545. surf.format = V_028C70_COLOR_8;
  546. r = evergreen_surface_value_conv_check(p, &surf, "stencil");
  547. if (r) {
  548. return r;
  549. }
  550. r = evergreen_surface_check(p, &surf, NULL);
  551. if (r) {
  552. /* old userspace doesn't compute proper depth/stencil alignment
  553. * check that alignment against a bigger byte per elements and
  554. * only report if that alignment is wrong too.
  555. */
  556. surf.format = V_028C70_COLOR_8_8_8_8;
  557. r = evergreen_surface_check(p, &surf, "stencil");
  558. if (r) {
  559. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  560. __func__, __LINE__, track->db_depth_size,
  561. track->db_depth_slice, track->db_s_info, track->db_z_info);
  562. }
  563. return r;
  564. }
  565. offset = track->db_s_read_offset << 8;
  566. if (offset & (surf.base_align - 1)) {
  567. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  568. __func__, __LINE__, offset, surf.base_align);
  569. return -EINVAL;
  570. }
  571. offset += surf.layer_size * mslice;
  572. if (offset > radeon_bo_size(track->db_s_read_bo)) {
  573. dev_warn(p->dev, "%s:%d stencil read bo too small (layer size %d, "
  574. "offset %ld, max layer %d, bo size %ld)\n",
  575. __func__, __LINE__, surf.layer_size,
  576. (unsigned long)track->db_s_read_offset << 8, mslice,
  577. radeon_bo_size(track->db_s_read_bo));
  578. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  579. __func__, __LINE__, track->db_depth_size,
  580. track->db_depth_slice, track->db_s_info, track->db_z_info);
  581. return -EINVAL;
  582. }
  583. offset = track->db_s_write_offset << 8;
  584. if (offset & (surf.base_align - 1)) {
  585. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  586. __func__, __LINE__, offset, surf.base_align);
  587. return -EINVAL;
  588. }
  589. offset += surf.layer_size * mslice;
  590. if (offset > radeon_bo_size(track->db_s_write_bo)) {
  591. dev_warn(p->dev, "%s:%d stencil write bo too small (layer size %d, "
  592. "offset %ld, max layer %d, bo size %ld)\n",
  593. __func__, __LINE__, surf.layer_size,
  594. (unsigned long)track->db_s_write_offset << 8, mslice,
  595. radeon_bo_size(track->db_s_write_bo));
  596. return -EINVAL;
  597. }
  598. /* hyperz */
  599. if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
  600. r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
  601. if (r) {
  602. return r;
  603. }
  604. }
  605. return 0;
  606. }
  607. static int evergreen_cs_track_validate_depth(struct radeon_cs_parser *p)
  608. {
  609. struct evergreen_cs_track *track = p->track;
  610. struct eg_surface surf;
  611. unsigned pitch, slice, mslice;
  612. unsigned long offset;
  613. int r;
  614. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  615. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  616. slice = track->db_depth_slice;
  617. surf.nbx = (pitch + 1) * 8;
  618. surf.nby = ((slice + 1) * 64) / surf.nbx;
  619. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  620. surf.format = G_028040_FORMAT(track->db_z_info);
  621. surf.tsplit = G_028040_TILE_SPLIT(track->db_z_info);
  622. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  623. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  624. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  625. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  626. surf.nsamples = 1;
  627. switch (surf.format) {
  628. case V_028040_Z_16:
  629. surf.format = V_028C70_COLOR_16;
  630. break;
  631. case V_028040_Z_24:
  632. case V_028040_Z_32_FLOAT:
  633. surf.format = V_028C70_COLOR_8_8_8_8;
  634. break;
  635. default:
  636. dev_warn(p->dev, "%s:%d depth invalid format %d\n",
  637. __func__, __LINE__, surf.format);
  638. return -EINVAL;
  639. }
  640. r = evergreen_surface_value_conv_check(p, &surf, "depth");
  641. if (r) {
  642. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  643. __func__, __LINE__, track->db_depth_size,
  644. track->db_depth_slice, track->db_z_info);
  645. return r;
  646. }
  647. r = evergreen_surface_check(p, &surf, "depth");
  648. if (r) {
  649. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  650. __func__, __LINE__, track->db_depth_size,
  651. track->db_depth_slice, track->db_z_info);
  652. return r;
  653. }
  654. offset = track->db_z_read_offset << 8;
  655. if (offset & (surf.base_align - 1)) {
  656. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  657. __func__, __LINE__, offset, surf.base_align);
  658. return -EINVAL;
  659. }
  660. offset += surf.layer_size * mslice;
  661. if (offset > radeon_bo_size(track->db_z_read_bo)) {
  662. dev_warn(p->dev, "%s:%d depth read bo too small (layer size %d, "
  663. "offset %ld, max layer %d, bo size %ld)\n",
  664. __func__, __LINE__, surf.layer_size,
  665. (unsigned long)track->db_z_read_offset << 8, mslice,
  666. radeon_bo_size(track->db_z_read_bo));
  667. return -EINVAL;
  668. }
  669. offset = track->db_z_write_offset << 8;
  670. if (offset & (surf.base_align - 1)) {
  671. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  672. __func__, __LINE__, offset, surf.base_align);
  673. return -EINVAL;
  674. }
  675. offset += surf.layer_size * mslice;
  676. if (offset > radeon_bo_size(track->db_z_write_bo)) {
  677. dev_warn(p->dev, "%s:%d depth write bo too small (layer size %d, "
  678. "offset %ld, max layer %d, bo size %ld)\n",
  679. __func__, __LINE__, surf.layer_size,
  680. (unsigned long)track->db_z_write_offset << 8, mslice,
  681. radeon_bo_size(track->db_z_write_bo));
  682. return -EINVAL;
  683. }
  684. /* hyperz */
  685. if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
  686. r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
  687. if (r) {
  688. return r;
  689. }
  690. }
  691. return 0;
  692. }
  693. static int evergreen_cs_track_validate_texture(struct radeon_cs_parser *p,
  694. struct radeon_bo *texture,
  695. struct radeon_bo *mipmap,
  696. unsigned idx)
  697. {
  698. struct eg_surface surf;
  699. unsigned long toffset, moffset;
  700. unsigned dim, llevel, mslice, width, height, depth, i;
  701. u32 texdw[8];
  702. int r;
  703. texdw[0] = radeon_get_ib_value(p, idx + 0);
  704. texdw[1] = radeon_get_ib_value(p, idx + 1);
  705. texdw[2] = radeon_get_ib_value(p, idx + 2);
  706. texdw[3] = radeon_get_ib_value(p, idx + 3);
  707. texdw[4] = radeon_get_ib_value(p, idx + 4);
  708. texdw[5] = radeon_get_ib_value(p, idx + 5);
  709. texdw[6] = radeon_get_ib_value(p, idx + 6);
  710. texdw[7] = radeon_get_ib_value(p, idx + 7);
  711. dim = G_030000_DIM(texdw[0]);
  712. llevel = G_030014_LAST_LEVEL(texdw[5]);
  713. mslice = G_030014_LAST_ARRAY(texdw[5]) + 1;
  714. width = G_030000_TEX_WIDTH(texdw[0]) + 1;
  715. height = G_030004_TEX_HEIGHT(texdw[1]) + 1;
  716. depth = G_030004_TEX_DEPTH(texdw[1]) + 1;
  717. surf.format = G_03001C_DATA_FORMAT(texdw[7]);
  718. surf.nbx = (G_030000_PITCH(texdw[0]) + 1) * 8;
  719. surf.nbx = r600_fmt_get_nblocksx(surf.format, surf.nbx);
  720. surf.nby = r600_fmt_get_nblocksy(surf.format, height);
  721. surf.mode = G_030004_ARRAY_MODE(texdw[1]);
  722. surf.tsplit = G_030018_TILE_SPLIT(texdw[6]);
  723. surf.nbanks = G_03001C_NUM_BANKS(texdw[7]);
  724. surf.bankw = G_03001C_BANK_WIDTH(texdw[7]);
  725. surf.bankh = G_03001C_BANK_HEIGHT(texdw[7]);
  726. surf.mtilea = G_03001C_MACRO_TILE_ASPECT(texdw[7]);
  727. surf.nsamples = 1;
  728. toffset = texdw[2] << 8;
  729. moffset = texdw[3] << 8;
  730. if (!r600_fmt_is_valid_texture(surf.format, p->family)) {
  731. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  732. __func__, __LINE__, surf.format);
  733. return -EINVAL;
  734. }
  735. switch (dim) {
  736. case V_030000_SQ_TEX_DIM_1D:
  737. case V_030000_SQ_TEX_DIM_2D:
  738. case V_030000_SQ_TEX_DIM_CUBEMAP:
  739. case V_030000_SQ_TEX_DIM_1D_ARRAY:
  740. case V_030000_SQ_TEX_DIM_2D_ARRAY:
  741. depth = 1;
  742. break;
  743. case V_030000_SQ_TEX_DIM_2D_MSAA:
  744. case V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  745. surf.nsamples = 1 << llevel;
  746. llevel = 0;
  747. depth = 1;
  748. break;
  749. case V_030000_SQ_TEX_DIM_3D:
  750. break;
  751. default:
  752. dev_warn(p->dev, "%s:%d texture invalid dimension %d\n",
  753. __func__, __LINE__, dim);
  754. return -EINVAL;
  755. }
  756. r = evergreen_surface_value_conv_check(p, &surf, "texture");
  757. if (r) {
  758. return r;
  759. }
  760. /* align height */
  761. evergreen_surface_check(p, &surf, NULL);
  762. surf.nby = ALIGN(surf.nby, surf.halign);
  763. r = evergreen_surface_check(p, &surf, "texture");
  764. if (r) {
  765. dev_warn(p->dev, "%s:%d texture invalid 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  766. __func__, __LINE__, texdw[0], texdw[1], texdw[4],
  767. texdw[5], texdw[6], texdw[7]);
  768. return r;
  769. }
  770. /* check texture size */
  771. if (toffset & (surf.base_align - 1)) {
  772. dev_warn(p->dev, "%s:%d texture bo base %ld not aligned with %ld\n",
  773. __func__, __LINE__, toffset, surf.base_align);
  774. return -EINVAL;
  775. }
  776. if (moffset & (surf.base_align - 1)) {
  777. dev_warn(p->dev, "%s:%d mipmap bo base %ld not aligned with %ld\n",
  778. __func__, __LINE__, moffset, surf.base_align);
  779. return -EINVAL;
  780. }
  781. if (dim == SQ_TEX_DIM_3D) {
  782. toffset += surf.layer_size * depth;
  783. } else {
  784. toffset += surf.layer_size * mslice;
  785. }
  786. if (toffset > radeon_bo_size(texture)) {
  787. dev_warn(p->dev, "%s:%d texture bo too small (layer size %d, "
  788. "offset %ld, max layer %d, depth %d, bo size %ld) (%d %d)\n",
  789. __func__, __LINE__, surf.layer_size,
  790. (unsigned long)texdw[2] << 8, mslice,
  791. depth, radeon_bo_size(texture),
  792. surf.nbx, surf.nby);
  793. return -EINVAL;
  794. }
  795. if (!mipmap) {
  796. if (llevel) {
  797. dev_warn(p->dev, "%s:%i got NULL MIP_ADDRESS relocation\n",
  798. __func__, __LINE__);
  799. return -EINVAL;
  800. } else {
  801. return 0; /* everything's ok */
  802. }
  803. }
  804. /* check mipmap size */
  805. for (i = 1; i <= llevel; i++) {
  806. unsigned w, h, d;
  807. w = r600_mip_minify(width, i);
  808. h = r600_mip_minify(height, i);
  809. d = r600_mip_minify(depth, i);
  810. surf.nbx = r600_fmt_get_nblocksx(surf.format, w);
  811. surf.nby = r600_fmt_get_nblocksy(surf.format, h);
  812. switch (surf.mode) {
  813. case ARRAY_2D_TILED_THIN1:
  814. if (surf.nbx < surf.palign || surf.nby < surf.halign) {
  815. surf.mode = ARRAY_1D_TILED_THIN1;
  816. }
  817. /* recompute alignment */
  818. evergreen_surface_check(p, &surf, NULL);
  819. break;
  820. case ARRAY_LINEAR_GENERAL:
  821. case ARRAY_LINEAR_ALIGNED:
  822. case ARRAY_1D_TILED_THIN1:
  823. break;
  824. default:
  825. dev_warn(p->dev, "%s:%d invalid array mode %d\n",
  826. __func__, __LINE__, surf.mode);
  827. return -EINVAL;
  828. }
  829. surf.nbx = ALIGN(surf.nbx, surf.palign);
  830. surf.nby = ALIGN(surf.nby, surf.halign);
  831. r = evergreen_surface_check(p, &surf, "mipmap");
  832. if (r) {
  833. return r;
  834. }
  835. if (dim == SQ_TEX_DIM_3D) {
  836. moffset += surf.layer_size * d;
  837. } else {
  838. moffset += surf.layer_size * mslice;
  839. }
  840. if (moffset > radeon_bo_size(mipmap)) {
  841. dev_warn(p->dev, "%s:%d mipmap [%d] bo too small (layer size %d, "
  842. "offset %ld, coffset %ld, max layer %d, depth %d, "
  843. "bo size %ld) level0 (%d %d %d)\n",
  844. __func__, __LINE__, i, surf.layer_size,
  845. (unsigned long)texdw[3] << 8, moffset, mslice,
  846. d, radeon_bo_size(mipmap),
  847. width, height, depth);
  848. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  849. __func__, __LINE__, surf.nbx, surf.nby,
  850. surf.mode, surf.bpe, surf.nsamples,
  851. surf.bankw, surf.bankh,
  852. surf.tsplit, surf.mtilea);
  853. return -EINVAL;
  854. }
  855. }
  856. return 0;
  857. }
  858. static int evergreen_cs_track_check(struct radeon_cs_parser *p)
  859. {
  860. struct evergreen_cs_track *track = p->track;
  861. unsigned tmp, i;
  862. int r;
  863. unsigned buffer_mask = 0;
  864. /* check streamout */
  865. if (track->streamout_dirty && track->vgt_strmout_config) {
  866. for (i = 0; i < 4; i++) {
  867. if (track->vgt_strmout_config & (1 << i)) {
  868. buffer_mask |= (track->vgt_strmout_buffer_config >> (i * 4)) & 0xf;
  869. }
  870. }
  871. for (i = 0; i < 4; i++) {
  872. if (buffer_mask & (1 << i)) {
  873. if (track->vgt_strmout_bo[i]) {
  874. u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
  875. (u64)track->vgt_strmout_size[i];
  876. if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
  877. DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
  878. i, offset,
  879. radeon_bo_size(track->vgt_strmout_bo[i]));
  880. return -EINVAL;
  881. }
  882. } else {
  883. dev_warn(p->dev, "No buffer for streamout %d\n", i);
  884. return -EINVAL;
  885. }
  886. }
  887. }
  888. track->streamout_dirty = false;
  889. }
  890. if (track->sx_misc_kill_all_prims)
  891. return 0;
  892. /* check that we have a cb for each enabled target
  893. */
  894. if (track->cb_dirty) {
  895. tmp = track->cb_target_mask;
  896. for (i = 0; i < 8; i++) {
  897. if ((tmp >> (i * 4)) & 0xF) {
  898. /* at least one component is enabled */
  899. if (track->cb_color_bo[i] == NULL) {
  900. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  901. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  902. return -EINVAL;
  903. }
  904. /* check cb */
  905. r = evergreen_cs_track_validate_cb(p, i);
  906. if (r) {
  907. return r;
  908. }
  909. }
  910. }
  911. track->cb_dirty = false;
  912. }
  913. if (track->db_dirty) {
  914. /* Check stencil buffer */
  915. if (G_028044_FORMAT(track->db_s_info) != V_028044_STENCIL_INVALID &&
  916. G_028800_STENCIL_ENABLE(track->db_depth_control)) {
  917. r = evergreen_cs_track_validate_stencil(p);
  918. if (r)
  919. return r;
  920. }
  921. /* Check depth buffer */
  922. if (G_028040_FORMAT(track->db_z_info) != V_028040_Z_INVALID &&
  923. G_028800_Z_ENABLE(track->db_depth_control)) {
  924. r = evergreen_cs_track_validate_depth(p);
  925. if (r)
  926. return r;
  927. }
  928. track->db_dirty = false;
  929. }
  930. return 0;
  931. }
  932. /**
  933. * evergreen_cs_packet_parse() - parse cp packet and point ib index to next packet
  934. * @parser: parser structure holding parsing context.
  935. * @pkt: where to store packet informations
  936. *
  937. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  938. * if packet is bigger than remaining ib size. or if packets is unknown.
  939. **/
  940. static int evergreen_cs_packet_parse(struct radeon_cs_parser *p,
  941. struct radeon_cs_packet *pkt,
  942. unsigned idx)
  943. {
  944. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  945. uint32_t header;
  946. if (idx >= ib_chunk->length_dw) {
  947. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  948. idx, ib_chunk->length_dw);
  949. return -EINVAL;
  950. }
  951. header = radeon_get_ib_value(p, idx);
  952. pkt->idx = idx;
  953. pkt->type = CP_PACKET_GET_TYPE(header);
  954. pkt->count = CP_PACKET_GET_COUNT(header);
  955. pkt->one_reg_wr = 0;
  956. switch (pkt->type) {
  957. case PACKET_TYPE0:
  958. pkt->reg = CP_PACKET0_GET_REG(header);
  959. break;
  960. case PACKET_TYPE3:
  961. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  962. break;
  963. case PACKET_TYPE2:
  964. pkt->count = -1;
  965. break;
  966. default:
  967. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  968. return -EINVAL;
  969. }
  970. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  971. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  972. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  973. return -EINVAL;
  974. }
  975. return 0;
  976. }
  977. /**
  978. * evergreen_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  979. * @parser: parser structure holding parsing context.
  980. * @data: pointer to relocation data
  981. * @offset_start: starting offset
  982. * @offset_mask: offset mask (to align start offset on)
  983. * @reloc: reloc informations
  984. *
  985. * Check next packet is relocation packet3, do bo validation and compute
  986. * GPU offset using the provided start.
  987. **/
  988. static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
  989. struct radeon_cs_reloc **cs_reloc)
  990. {
  991. struct radeon_cs_chunk *relocs_chunk;
  992. struct radeon_cs_packet p3reloc;
  993. unsigned idx;
  994. int r;
  995. if (p->chunk_relocs_idx == -1) {
  996. DRM_ERROR("No relocation chunk !\n");
  997. return -EINVAL;
  998. }
  999. *cs_reloc = NULL;
  1000. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1001. r = evergreen_cs_packet_parse(p, &p3reloc, p->idx);
  1002. if (r) {
  1003. return r;
  1004. }
  1005. p->idx += p3reloc.count + 2;
  1006. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1007. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1008. p3reloc.idx);
  1009. return -EINVAL;
  1010. }
  1011. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1012. if (idx >= relocs_chunk->length_dw) {
  1013. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1014. idx, relocs_chunk->length_dw);
  1015. return -EINVAL;
  1016. }
  1017. /* FIXME: we assume reloc size is 4 dwords */
  1018. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1019. return 0;
  1020. }
  1021. /**
  1022. * evergreen_cs_packet_next_is_pkt3_nop() - test if the next packet is NOP
  1023. * @p: structure holding the parser context.
  1024. *
  1025. * Check if the next packet is a relocation packet3.
  1026. **/
  1027. static bool evergreen_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  1028. {
  1029. struct radeon_cs_packet p3reloc;
  1030. int r;
  1031. r = evergreen_cs_packet_parse(p, &p3reloc, p->idx);
  1032. if (r) {
  1033. return false;
  1034. }
  1035. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1036. return false;
  1037. }
  1038. return true;
  1039. }
  1040. /**
  1041. * evergreen_cs_packet_next_vline() - parse userspace VLINE packet
  1042. * @parser: parser structure holding parsing context.
  1043. *
  1044. * Userspace sends a special sequence for VLINE waits.
  1045. * PACKET0 - VLINE_START_END + value
  1046. * PACKET3 - WAIT_REG_MEM poll vline status reg
  1047. * RELOC (P3) - crtc_id in reloc.
  1048. *
  1049. * This function parses this and relocates the VLINE START END
  1050. * and WAIT_REG_MEM packets to the correct crtc.
  1051. * It also detects a switched off crtc and nulls out the
  1052. * wait in that case.
  1053. */
  1054. static int evergreen_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1055. {
  1056. struct drm_mode_object *obj;
  1057. struct drm_crtc *crtc;
  1058. struct radeon_crtc *radeon_crtc;
  1059. struct radeon_cs_packet p3reloc, wait_reg_mem;
  1060. int crtc_id;
  1061. int r;
  1062. uint32_t header, h_idx, reg, wait_reg_mem_info;
  1063. volatile uint32_t *ib;
  1064. ib = p->ib.ptr;
  1065. /* parse the WAIT_REG_MEM */
  1066. r = evergreen_cs_packet_parse(p, &wait_reg_mem, p->idx);
  1067. if (r)
  1068. return r;
  1069. /* check its a WAIT_REG_MEM */
  1070. if (wait_reg_mem.type != PACKET_TYPE3 ||
  1071. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  1072. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  1073. return -EINVAL;
  1074. }
  1075. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  1076. /* bit 4 is reg (0) or mem (1) */
  1077. if (wait_reg_mem_info & 0x10) {
  1078. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  1079. return -EINVAL;
  1080. }
  1081. /* waiting for value to be equal */
  1082. if ((wait_reg_mem_info & 0x7) != 0x3) {
  1083. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  1084. return -EINVAL;
  1085. }
  1086. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != EVERGREEN_VLINE_STATUS) {
  1087. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  1088. return -EINVAL;
  1089. }
  1090. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != EVERGREEN_VLINE_STAT) {
  1091. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  1092. return -EINVAL;
  1093. }
  1094. /* jump over the NOP */
  1095. r = evergreen_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  1096. if (r)
  1097. return r;
  1098. h_idx = p->idx - 2;
  1099. p->idx += wait_reg_mem.count + 2;
  1100. p->idx += p3reloc.count + 2;
  1101. header = radeon_get_ib_value(p, h_idx);
  1102. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  1103. reg = CP_PACKET0_GET_REG(header);
  1104. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1105. if (!obj) {
  1106. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1107. return -EINVAL;
  1108. }
  1109. crtc = obj_to_crtc(obj);
  1110. radeon_crtc = to_radeon_crtc(crtc);
  1111. crtc_id = radeon_crtc->crtc_id;
  1112. if (!crtc->enabled) {
  1113. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  1114. ib[h_idx + 2] = PACKET2(0);
  1115. ib[h_idx + 3] = PACKET2(0);
  1116. ib[h_idx + 4] = PACKET2(0);
  1117. ib[h_idx + 5] = PACKET2(0);
  1118. ib[h_idx + 6] = PACKET2(0);
  1119. ib[h_idx + 7] = PACKET2(0);
  1120. ib[h_idx + 8] = PACKET2(0);
  1121. } else {
  1122. switch (reg) {
  1123. case EVERGREEN_VLINE_START_END:
  1124. header &= ~R600_CP_PACKET0_REG_MASK;
  1125. header |= (EVERGREEN_VLINE_START_END + radeon_crtc->crtc_offset) >> 2;
  1126. ib[h_idx] = header;
  1127. ib[h_idx + 4] = (EVERGREEN_VLINE_STATUS + radeon_crtc->crtc_offset) >> 2;
  1128. break;
  1129. default:
  1130. DRM_ERROR("unknown crtc reloc\n");
  1131. return -EINVAL;
  1132. }
  1133. }
  1134. return 0;
  1135. }
  1136. static int evergreen_packet0_check(struct radeon_cs_parser *p,
  1137. struct radeon_cs_packet *pkt,
  1138. unsigned idx, unsigned reg)
  1139. {
  1140. int r;
  1141. switch (reg) {
  1142. case EVERGREEN_VLINE_START_END:
  1143. r = evergreen_cs_packet_parse_vline(p);
  1144. if (r) {
  1145. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1146. idx, reg);
  1147. return r;
  1148. }
  1149. break;
  1150. default:
  1151. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1152. reg, idx);
  1153. return -EINVAL;
  1154. }
  1155. return 0;
  1156. }
  1157. static int evergreen_cs_parse_packet0(struct radeon_cs_parser *p,
  1158. struct radeon_cs_packet *pkt)
  1159. {
  1160. unsigned reg, i;
  1161. unsigned idx;
  1162. int r;
  1163. idx = pkt->idx + 1;
  1164. reg = pkt->reg;
  1165. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  1166. r = evergreen_packet0_check(p, pkt, idx, reg);
  1167. if (r) {
  1168. return r;
  1169. }
  1170. }
  1171. return 0;
  1172. }
  1173. /**
  1174. * evergreen_cs_check_reg() - check if register is authorized or not
  1175. * @parser: parser structure holding parsing context
  1176. * @reg: register we are testing
  1177. * @idx: index into the cs buffer
  1178. *
  1179. * This function will test against evergreen_reg_safe_bm and return 0
  1180. * if register is safe. If register is not flag as safe this function
  1181. * will test it against a list of register needind special handling.
  1182. */
  1183. static int evergreen_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1184. {
  1185. struct evergreen_cs_track *track = (struct evergreen_cs_track *)p->track;
  1186. struct radeon_cs_reloc *reloc;
  1187. u32 last_reg;
  1188. u32 m, i, tmp, *ib;
  1189. int r;
  1190. if (p->rdev->family >= CHIP_CAYMAN)
  1191. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1192. else
  1193. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1194. i = (reg >> 7);
  1195. if (i >= last_reg) {
  1196. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1197. return -EINVAL;
  1198. }
  1199. m = 1 << ((reg >> 2) & 31);
  1200. if (p->rdev->family >= CHIP_CAYMAN) {
  1201. if (!(cayman_reg_safe_bm[i] & m))
  1202. return 0;
  1203. } else {
  1204. if (!(evergreen_reg_safe_bm[i] & m))
  1205. return 0;
  1206. }
  1207. ib = p->ib.ptr;
  1208. switch (reg) {
  1209. /* force following reg to 0 in an attempt to disable out buffer
  1210. * which will need us to better understand how it works to perform
  1211. * security check on it (Jerome)
  1212. */
  1213. case SQ_ESGS_RING_SIZE:
  1214. case SQ_GSVS_RING_SIZE:
  1215. case SQ_ESTMP_RING_SIZE:
  1216. case SQ_GSTMP_RING_SIZE:
  1217. case SQ_HSTMP_RING_SIZE:
  1218. case SQ_LSTMP_RING_SIZE:
  1219. case SQ_PSTMP_RING_SIZE:
  1220. case SQ_VSTMP_RING_SIZE:
  1221. case SQ_ESGS_RING_ITEMSIZE:
  1222. case SQ_ESTMP_RING_ITEMSIZE:
  1223. case SQ_GSTMP_RING_ITEMSIZE:
  1224. case SQ_GSVS_RING_ITEMSIZE:
  1225. case SQ_GS_VERT_ITEMSIZE:
  1226. case SQ_GS_VERT_ITEMSIZE_1:
  1227. case SQ_GS_VERT_ITEMSIZE_2:
  1228. case SQ_GS_VERT_ITEMSIZE_3:
  1229. case SQ_GSVS_RING_OFFSET_1:
  1230. case SQ_GSVS_RING_OFFSET_2:
  1231. case SQ_GSVS_RING_OFFSET_3:
  1232. case SQ_HSTMP_RING_ITEMSIZE:
  1233. case SQ_LSTMP_RING_ITEMSIZE:
  1234. case SQ_PSTMP_RING_ITEMSIZE:
  1235. case SQ_VSTMP_RING_ITEMSIZE:
  1236. case VGT_TF_RING_SIZE:
  1237. /* get value to populate the IB don't remove */
  1238. /*tmp =radeon_get_ib_value(p, idx);
  1239. ib[idx] = 0;*/
  1240. break;
  1241. case SQ_ESGS_RING_BASE:
  1242. case SQ_GSVS_RING_BASE:
  1243. case SQ_ESTMP_RING_BASE:
  1244. case SQ_GSTMP_RING_BASE:
  1245. case SQ_HSTMP_RING_BASE:
  1246. case SQ_LSTMP_RING_BASE:
  1247. case SQ_PSTMP_RING_BASE:
  1248. case SQ_VSTMP_RING_BASE:
  1249. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1250. if (r) {
  1251. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1252. "0x%04X\n", reg);
  1253. return -EINVAL;
  1254. }
  1255. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1256. break;
  1257. case DB_DEPTH_CONTROL:
  1258. track->db_depth_control = radeon_get_ib_value(p, idx);
  1259. track->db_dirty = true;
  1260. break;
  1261. case CAYMAN_DB_EQAA:
  1262. if (p->rdev->family < CHIP_CAYMAN) {
  1263. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1264. "0x%04X\n", reg);
  1265. return -EINVAL;
  1266. }
  1267. break;
  1268. case CAYMAN_DB_DEPTH_INFO:
  1269. if (p->rdev->family < CHIP_CAYMAN) {
  1270. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1271. "0x%04X\n", reg);
  1272. return -EINVAL;
  1273. }
  1274. break;
  1275. case DB_Z_INFO:
  1276. track->db_z_info = radeon_get_ib_value(p, idx);
  1277. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1278. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1279. if (r) {
  1280. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1281. "0x%04X\n", reg);
  1282. return -EINVAL;
  1283. }
  1284. ib[idx] &= ~Z_ARRAY_MODE(0xf);
  1285. track->db_z_info &= ~Z_ARRAY_MODE(0xf);
  1286. ib[idx] |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1287. track->db_z_info |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1288. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1289. unsigned bankw, bankh, mtaspect, tile_split;
  1290. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1291. &bankw, &bankh, &mtaspect,
  1292. &tile_split);
  1293. ib[idx] |= DB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1294. ib[idx] |= DB_TILE_SPLIT(tile_split) |
  1295. DB_BANK_WIDTH(bankw) |
  1296. DB_BANK_HEIGHT(bankh) |
  1297. DB_MACRO_TILE_ASPECT(mtaspect);
  1298. }
  1299. }
  1300. track->db_dirty = true;
  1301. break;
  1302. case DB_STENCIL_INFO:
  1303. track->db_s_info = radeon_get_ib_value(p, idx);
  1304. track->db_dirty = true;
  1305. break;
  1306. case DB_DEPTH_VIEW:
  1307. track->db_depth_view = radeon_get_ib_value(p, idx);
  1308. track->db_dirty = true;
  1309. break;
  1310. case DB_DEPTH_SIZE:
  1311. track->db_depth_size = radeon_get_ib_value(p, idx);
  1312. track->db_dirty = true;
  1313. break;
  1314. case R_02805C_DB_DEPTH_SLICE:
  1315. track->db_depth_slice = radeon_get_ib_value(p, idx);
  1316. track->db_dirty = true;
  1317. break;
  1318. case DB_Z_READ_BASE:
  1319. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1320. if (r) {
  1321. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1322. "0x%04X\n", reg);
  1323. return -EINVAL;
  1324. }
  1325. track->db_z_read_offset = radeon_get_ib_value(p, idx);
  1326. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1327. track->db_z_read_bo = reloc->robj;
  1328. track->db_dirty = true;
  1329. break;
  1330. case DB_Z_WRITE_BASE:
  1331. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1332. if (r) {
  1333. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1334. "0x%04X\n", reg);
  1335. return -EINVAL;
  1336. }
  1337. track->db_z_write_offset = radeon_get_ib_value(p, idx);
  1338. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1339. track->db_z_write_bo = reloc->robj;
  1340. track->db_dirty = true;
  1341. break;
  1342. case DB_STENCIL_READ_BASE:
  1343. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1344. if (r) {
  1345. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1346. "0x%04X\n", reg);
  1347. return -EINVAL;
  1348. }
  1349. track->db_s_read_offset = radeon_get_ib_value(p, idx);
  1350. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1351. track->db_s_read_bo = reloc->robj;
  1352. track->db_dirty = true;
  1353. break;
  1354. case DB_STENCIL_WRITE_BASE:
  1355. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1356. if (r) {
  1357. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1358. "0x%04X\n", reg);
  1359. return -EINVAL;
  1360. }
  1361. track->db_s_write_offset = radeon_get_ib_value(p, idx);
  1362. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1363. track->db_s_write_bo = reloc->robj;
  1364. track->db_dirty = true;
  1365. break;
  1366. case VGT_STRMOUT_CONFIG:
  1367. track->vgt_strmout_config = radeon_get_ib_value(p, idx);
  1368. track->streamout_dirty = true;
  1369. break;
  1370. case VGT_STRMOUT_BUFFER_CONFIG:
  1371. track->vgt_strmout_buffer_config = radeon_get_ib_value(p, idx);
  1372. track->streamout_dirty = true;
  1373. break;
  1374. case VGT_STRMOUT_BUFFER_BASE_0:
  1375. case VGT_STRMOUT_BUFFER_BASE_1:
  1376. case VGT_STRMOUT_BUFFER_BASE_2:
  1377. case VGT_STRMOUT_BUFFER_BASE_3:
  1378. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1379. if (r) {
  1380. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1381. "0x%04X\n", reg);
  1382. return -EINVAL;
  1383. }
  1384. tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
  1385. track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1386. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1387. track->vgt_strmout_bo[tmp] = reloc->robj;
  1388. track->streamout_dirty = true;
  1389. break;
  1390. case VGT_STRMOUT_BUFFER_SIZE_0:
  1391. case VGT_STRMOUT_BUFFER_SIZE_1:
  1392. case VGT_STRMOUT_BUFFER_SIZE_2:
  1393. case VGT_STRMOUT_BUFFER_SIZE_3:
  1394. tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
  1395. /* size in register is DWs, convert to bytes */
  1396. track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
  1397. track->streamout_dirty = true;
  1398. break;
  1399. case CP_COHER_BASE:
  1400. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1401. if (r) {
  1402. dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
  1403. "0x%04X\n", reg);
  1404. return -EINVAL;
  1405. }
  1406. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1407. case CB_TARGET_MASK:
  1408. track->cb_target_mask = radeon_get_ib_value(p, idx);
  1409. track->cb_dirty = true;
  1410. break;
  1411. case CB_SHADER_MASK:
  1412. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  1413. track->cb_dirty = true;
  1414. break;
  1415. case PA_SC_AA_CONFIG:
  1416. if (p->rdev->family >= CHIP_CAYMAN) {
  1417. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1418. "0x%04X\n", reg);
  1419. return -EINVAL;
  1420. }
  1421. tmp = radeon_get_ib_value(p, idx) & MSAA_NUM_SAMPLES_MASK;
  1422. track->nsamples = 1 << tmp;
  1423. break;
  1424. case CAYMAN_PA_SC_AA_CONFIG:
  1425. if (p->rdev->family < CHIP_CAYMAN) {
  1426. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1427. "0x%04X\n", reg);
  1428. return -EINVAL;
  1429. }
  1430. tmp = radeon_get_ib_value(p, idx) & CAYMAN_MSAA_NUM_SAMPLES_MASK;
  1431. track->nsamples = 1 << tmp;
  1432. break;
  1433. case CB_COLOR0_VIEW:
  1434. case CB_COLOR1_VIEW:
  1435. case CB_COLOR2_VIEW:
  1436. case CB_COLOR3_VIEW:
  1437. case CB_COLOR4_VIEW:
  1438. case CB_COLOR5_VIEW:
  1439. case CB_COLOR6_VIEW:
  1440. case CB_COLOR7_VIEW:
  1441. tmp = (reg - CB_COLOR0_VIEW) / 0x3c;
  1442. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1443. track->cb_dirty = true;
  1444. break;
  1445. case CB_COLOR8_VIEW:
  1446. case CB_COLOR9_VIEW:
  1447. case CB_COLOR10_VIEW:
  1448. case CB_COLOR11_VIEW:
  1449. tmp = ((reg - CB_COLOR8_VIEW) / 0x1c) + 8;
  1450. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1451. track->cb_dirty = true;
  1452. break;
  1453. case CB_COLOR0_INFO:
  1454. case CB_COLOR1_INFO:
  1455. case CB_COLOR2_INFO:
  1456. case CB_COLOR3_INFO:
  1457. case CB_COLOR4_INFO:
  1458. case CB_COLOR5_INFO:
  1459. case CB_COLOR6_INFO:
  1460. case CB_COLOR7_INFO:
  1461. tmp = (reg - CB_COLOR0_INFO) / 0x3c;
  1462. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1463. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1464. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1465. if (r) {
  1466. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1467. "0x%04X\n", reg);
  1468. return -EINVAL;
  1469. }
  1470. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1471. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1472. }
  1473. track->cb_dirty = true;
  1474. break;
  1475. case CB_COLOR8_INFO:
  1476. case CB_COLOR9_INFO:
  1477. case CB_COLOR10_INFO:
  1478. case CB_COLOR11_INFO:
  1479. tmp = ((reg - CB_COLOR8_INFO) / 0x1c) + 8;
  1480. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1481. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1482. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1483. if (r) {
  1484. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1485. "0x%04X\n", reg);
  1486. return -EINVAL;
  1487. }
  1488. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1489. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1490. }
  1491. track->cb_dirty = true;
  1492. break;
  1493. case CB_COLOR0_PITCH:
  1494. case CB_COLOR1_PITCH:
  1495. case CB_COLOR2_PITCH:
  1496. case CB_COLOR3_PITCH:
  1497. case CB_COLOR4_PITCH:
  1498. case CB_COLOR5_PITCH:
  1499. case CB_COLOR6_PITCH:
  1500. case CB_COLOR7_PITCH:
  1501. tmp = (reg - CB_COLOR0_PITCH) / 0x3c;
  1502. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1503. track->cb_dirty = true;
  1504. break;
  1505. case CB_COLOR8_PITCH:
  1506. case CB_COLOR9_PITCH:
  1507. case CB_COLOR10_PITCH:
  1508. case CB_COLOR11_PITCH:
  1509. tmp = ((reg - CB_COLOR8_PITCH) / 0x1c) + 8;
  1510. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1511. track->cb_dirty = true;
  1512. break;
  1513. case CB_COLOR0_SLICE:
  1514. case CB_COLOR1_SLICE:
  1515. case CB_COLOR2_SLICE:
  1516. case CB_COLOR3_SLICE:
  1517. case CB_COLOR4_SLICE:
  1518. case CB_COLOR5_SLICE:
  1519. case CB_COLOR6_SLICE:
  1520. case CB_COLOR7_SLICE:
  1521. tmp = (reg - CB_COLOR0_SLICE) / 0x3c;
  1522. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1523. track->cb_color_slice_idx[tmp] = idx;
  1524. track->cb_dirty = true;
  1525. break;
  1526. case CB_COLOR8_SLICE:
  1527. case CB_COLOR9_SLICE:
  1528. case CB_COLOR10_SLICE:
  1529. case CB_COLOR11_SLICE:
  1530. tmp = ((reg - CB_COLOR8_SLICE) / 0x1c) + 8;
  1531. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1532. track->cb_color_slice_idx[tmp] = idx;
  1533. track->cb_dirty = true;
  1534. break;
  1535. case CB_COLOR0_ATTRIB:
  1536. case CB_COLOR1_ATTRIB:
  1537. case CB_COLOR2_ATTRIB:
  1538. case CB_COLOR3_ATTRIB:
  1539. case CB_COLOR4_ATTRIB:
  1540. case CB_COLOR5_ATTRIB:
  1541. case CB_COLOR6_ATTRIB:
  1542. case CB_COLOR7_ATTRIB:
  1543. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1544. if (r) {
  1545. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1546. "0x%04X\n", reg);
  1547. return -EINVAL;
  1548. }
  1549. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1550. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1551. unsigned bankw, bankh, mtaspect, tile_split;
  1552. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1553. &bankw, &bankh, &mtaspect,
  1554. &tile_split);
  1555. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1556. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1557. CB_BANK_WIDTH(bankw) |
  1558. CB_BANK_HEIGHT(bankh) |
  1559. CB_MACRO_TILE_ASPECT(mtaspect);
  1560. }
  1561. }
  1562. tmp = ((reg - CB_COLOR0_ATTRIB) / 0x3c);
  1563. track->cb_color_attrib[tmp] = ib[idx];
  1564. track->cb_dirty = true;
  1565. break;
  1566. case CB_COLOR8_ATTRIB:
  1567. case CB_COLOR9_ATTRIB:
  1568. case CB_COLOR10_ATTRIB:
  1569. case CB_COLOR11_ATTRIB:
  1570. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1571. if (r) {
  1572. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1573. "0x%04X\n", reg);
  1574. return -EINVAL;
  1575. }
  1576. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1577. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1578. unsigned bankw, bankh, mtaspect, tile_split;
  1579. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1580. &bankw, &bankh, &mtaspect,
  1581. &tile_split);
  1582. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1583. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1584. CB_BANK_WIDTH(bankw) |
  1585. CB_BANK_HEIGHT(bankh) |
  1586. CB_MACRO_TILE_ASPECT(mtaspect);
  1587. }
  1588. }
  1589. tmp = ((reg - CB_COLOR8_ATTRIB) / 0x1c) + 8;
  1590. track->cb_color_attrib[tmp] = ib[idx];
  1591. track->cb_dirty = true;
  1592. break;
  1593. case CB_COLOR0_FMASK:
  1594. case CB_COLOR1_FMASK:
  1595. case CB_COLOR2_FMASK:
  1596. case CB_COLOR3_FMASK:
  1597. case CB_COLOR4_FMASK:
  1598. case CB_COLOR5_FMASK:
  1599. case CB_COLOR6_FMASK:
  1600. case CB_COLOR7_FMASK:
  1601. tmp = (reg - CB_COLOR0_FMASK) / 0x3c;
  1602. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1603. if (r) {
  1604. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1605. return -EINVAL;
  1606. }
  1607. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1608. track->cb_color_fmask_bo[tmp] = reloc->robj;
  1609. break;
  1610. case CB_COLOR0_CMASK:
  1611. case CB_COLOR1_CMASK:
  1612. case CB_COLOR2_CMASK:
  1613. case CB_COLOR3_CMASK:
  1614. case CB_COLOR4_CMASK:
  1615. case CB_COLOR5_CMASK:
  1616. case CB_COLOR6_CMASK:
  1617. case CB_COLOR7_CMASK:
  1618. tmp = (reg - CB_COLOR0_CMASK) / 0x3c;
  1619. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1620. if (r) {
  1621. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1622. return -EINVAL;
  1623. }
  1624. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1625. track->cb_color_cmask_bo[tmp] = reloc->robj;
  1626. break;
  1627. case CB_COLOR0_FMASK_SLICE:
  1628. case CB_COLOR1_FMASK_SLICE:
  1629. case CB_COLOR2_FMASK_SLICE:
  1630. case CB_COLOR3_FMASK_SLICE:
  1631. case CB_COLOR4_FMASK_SLICE:
  1632. case CB_COLOR5_FMASK_SLICE:
  1633. case CB_COLOR6_FMASK_SLICE:
  1634. case CB_COLOR7_FMASK_SLICE:
  1635. tmp = (reg - CB_COLOR0_FMASK_SLICE) / 0x3c;
  1636. track->cb_color_fmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1637. break;
  1638. case CB_COLOR0_CMASK_SLICE:
  1639. case CB_COLOR1_CMASK_SLICE:
  1640. case CB_COLOR2_CMASK_SLICE:
  1641. case CB_COLOR3_CMASK_SLICE:
  1642. case CB_COLOR4_CMASK_SLICE:
  1643. case CB_COLOR5_CMASK_SLICE:
  1644. case CB_COLOR6_CMASK_SLICE:
  1645. case CB_COLOR7_CMASK_SLICE:
  1646. tmp = (reg - CB_COLOR0_CMASK_SLICE) / 0x3c;
  1647. track->cb_color_cmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1648. break;
  1649. case CB_COLOR0_BASE:
  1650. case CB_COLOR1_BASE:
  1651. case CB_COLOR2_BASE:
  1652. case CB_COLOR3_BASE:
  1653. case CB_COLOR4_BASE:
  1654. case CB_COLOR5_BASE:
  1655. case CB_COLOR6_BASE:
  1656. case CB_COLOR7_BASE:
  1657. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1658. if (r) {
  1659. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1660. "0x%04X\n", reg);
  1661. return -EINVAL;
  1662. }
  1663. tmp = (reg - CB_COLOR0_BASE) / 0x3c;
  1664. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1665. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1666. track->cb_color_bo[tmp] = reloc->robj;
  1667. track->cb_dirty = true;
  1668. break;
  1669. case CB_COLOR8_BASE:
  1670. case CB_COLOR9_BASE:
  1671. case CB_COLOR10_BASE:
  1672. case CB_COLOR11_BASE:
  1673. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1674. if (r) {
  1675. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1676. "0x%04X\n", reg);
  1677. return -EINVAL;
  1678. }
  1679. tmp = ((reg - CB_COLOR8_BASE) / 0x1c) + 8;
  1680. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1681. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1682. track->cb_color_bo[tmp] = reloc->robj;
  1683. track->cb_dirty = true;
  1684. break;
  1685. case DB_HTILE_DATA_BASE:
  1686. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1687. if (r) {
  1688. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1689. "0x%04X\n", reg);
  1690. return -EINVAL;
  1691. }
  1692. track->htile_offset = radeon_get_ib_value(p, idx);
  1693. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1694. track->htile_bo = reloc->robj;
  1695. track->db_dirty = true;
  1696. break;
  1697. case DB_HTILE_SURFACE:
  1698. /* 8x8 only */
  1699. track->htile_surface = radeon_get_ib_value(p, idx);
  1700. /* force 8x8 htile width and height */
  1701. ib[idx] |= 3;
  1702. track->db_dirty = true;
  1703. break;
  1704. case CB_IMMED0_BASE:
  1705. case CB_IMMED1_BASE:
  1706. case CB_IMMED2_BASE:
  1707. case CB_IMMED3_BASE:
  1708. case CB_IMMED4_BASE:
  1709. case CB_IMMED5_BASE:
  1710. case CB_IMMED6_BASE:
  1711. case CB_IMMED7_BASE:
  1712. case CB_IMMED8_BASE:
  1713. case CB_IMMED9_BASE:
  1714. case CB_IMMED10_BASE:
  1715. case CB_IMMED11_BASE:
  1716. case SQ_PGM_START_FS:
  1717. case SQ_PGM_START_ES:
  1718. case SQ_PGM_START_VS:
  1719. case SQ_PGM_START_GS:
  1720. case SQ_PGM_START_PS:
  1721. case SQ_PGM_START_HS:
  1722. case SQ_PGM_START_LS:
  1723. case SQ_CONST_MEM_BASE:
  1724. case SQ_ALU_CONST_CACHE_GS_0:
  1725. case SQ_ALU_CONST_CACHE_GS_1:
  1726. case SQ_ALU_CONST_CACHE_GS_2:
  1727. case SQ_ALU_CONST_CACHE_GS_3:
  1728. case SQ_ALU_CONST_CACHE_GS_4:
  1729. case SQ_ALU_CONST_CACHE_GS_5:
  1730. case SQ_ALU_CONST_CACHE_GS_6:
  1731. case SQ_ALU_CONST_CACHE_GS_7:
  1732. case SQ_ALU_CONST_CACHE_GS_8:
  1733. case SQ_ALU_CONST_CACHE_GS_9:
  1734. case SQ_ALU_CONST_CACHE_GS_10:
  1735. case SQ_ALU_CONST_CACHE_GS_11:
  1736. case SQ_ALU_CONST_CACHE_GS_12:
  1737. case SQ_ALU_CONST_CACHE_GS_13:
  1738. case SQ_ALU_CONST_CACHE_GS_14:
  1739. case SQ_ALU_CONST_CACHE_GS_15:
  1740. case SQ_ALU_CONST_CACHE_PS_0:
  1741. case SQ_ALU_CONST_CACHE_PS_1:
  1742. case SQ_ALU_CONST_CACHE_PS_2:
  1743. case SQ_ALU_CONST_CACHE_PS_3:
  1744. case SQ_ALU_CONST_CACHE_PS_4:
  1745. case SQ_ALU_CONST_CACHE_PS_5:
  1746. case SQ_ALU_CONST_CACHE_PS_6:
  1747. case SQ_ALU_CONST_CACHE_PS_7:
  1748. case SQ_ALU_CONST_CACHE_PS_8:
  1749. case SQ_ALU_CONST_CACHE_PS_9:
  1750. case SQ_ALU_CONST_CACHE_PS_10:
  1751. case SQ_ALU_CONST_CACHE_PS_11:
  1752. case SQ_ALU_CONST_CACHE_PS_12:
  1753. case SQ_ALU_CONST_CACHE_PS_13:
  1754. case SQ_ALU_CONST_CACHE_PS_14:
  1755. case SQ_ALU_CONST_CACHE_PS_15:
  1756. case SQ_ALU_CONST_CACHE_VS_0:
  1757. case SQ_ALU_CONST_CACHE_VS_1:
  1758. case SQ_ALU_CONST_CACHE_VS_2:
  1759. case SQ_ALU_CONST_CACHE_VS_3:
  1760. case SQ_ALU_CONST_CACHE_VS_4:
  1761. case SQ_ALU_CONST_CACHE_VS_5:
  1762. case SQ_ALU_CONST_CACHE_VS_6:
  1763. case SQ_ALU_CONST_CACHE_VS_7:
  1764. case SQ_ALU_CONST_CACHE_VS_8:
  1765. case SQ_ALU_CONST_CACHE_VS_9:
  1766. case SQ_ALU_CONST_CACHE_VS_10:
  1767. case SQ_ALU_CONST_CACHE_VS_11:
  1768. case SQ_ALU_CONST_CACHE_VS_12:
  1769. case SQ_ALU_CONST_CACHE_VS_13:
  1770. case SQ_ALU_CONST_CACHE_VS_14:
  1771. case SQ_ALU_CONST_CACHE_VS_15:
  1772. case SQ_ALU_CONST_CACHE_HS_0:
  1773. case SQ_ALU_CONST_CACHE_HS_1:
  1774. case SQ_ALU_CONST_CACHE_HS_2:
  1775. case SQ_ALU_CONST_CACHE_HS_3:
  1776. case SQ_ALU_CONST_CACHE_HS_4:
  1777. case SQ_ALU_CONST_CACHE_HS_5:
  1778. case SQ_ALU_CONST_CACHE_HS_6:
  1779. case SQ_ALU_CONST_CACHE_HS_7:
  1780. case SQ_ALU_CONST_CACHE_HS_8:
  1781. case SQ_ALU_CONST_CACHE_HS_9:
  1782. case SQ_ALU_CONST_CACHE_HS_10:
  1783. case SQ_ALU_CONST_CACHE_HS_11:
  1784. case SQ_ALU_CONST_CACHE_HS_12:
  1785. case SQ_ALU_CONST_CACHE_HS_13:
  1786. case SQ_ALU_CONST_CACHE_HS_14:
  1787. case SQ_ALU_CONST_CACHE_HS_15:
  1788. case SQ_ALU_CONST_CACHE_LS_0:
  1789. case SQ_ALU_CONST_CACHE_LS_1:
  1790. case SQ_ALU_CONST_CACHE_LS_2:
  1791. case SQ_ALU_CONST_CACHE_LS_3:
  1792. case SQ_ALU_CONST_CACHE_LS_4:
  1793. case SQ_ALU_CONST_CACHE_LS_5:
  1794. case SQ_ALU_CONST_CACHE_LS_6:
  1795. case SQ_ALU_CONST_CACHE_LS_7:
  1796. case SQ_ALU_CONST_CACHE_LS_8:
  1797. case SQ_ALU_CONST_CACHE_LS_9:
  1798. case SQ_ALU_CONST_CACHE_LS_10:
  1799. case SQ_ALU_CONST_CACHE_LS_11:
  1800. case SQ_ALU_CONST_CACHE_LS_12:
  1801. case SQ_ALU_CONST_CACHE_LS_13:
  1802. case SQ_ALU_CONST_CACHE_LS_14:
  1803. case SQ_ALU_CONST_CACHE_LS_15:
  1804. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1805. if (r) {
  1806. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1807. "0x%04X\n", reg);
  1808. return -EINVAL;
  1809. }
  1810. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1811. break;
  1812. case SX_MEMORY_EXPORT_BASE:
  1813. if (p->rdev->family >= CHIP_CAYMAN) {
  1814. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1815. "0x%04X\n", reg);
  1816. return -EINVAL;
  1817. }
  1818. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1819. if (r) {
  1820. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1821. "0x%04X\n", reg);
  1822. return -EINVAL;
  1823. }
  1824. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1825. break;
  1826. case CAYMAN_SX_SCATTER_EXPORT_BASE:
  1827. if (p->rdev->family < CHIP_CAYMAN) {
  1828. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1829. "0x%04X\n", reg);
  1830. return -EINVAL;
  1831. }
  1832. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1833. if (r) {
  1834. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1835. "0x%04X\n", reg);
  1836. return -EINVAL;
  1837. }
  1838. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1839. break;
  1840. case SX_MISC:
  1841. track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
  1842. break;
  1843. default:
  1844. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1845. return -EINVAL;
  1846. }
  1847. return 0;
  1848. }
  1849. static bool evergreen_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1850. {
  1851. u32 last_reg, m, i;
  1852. if (p->rdev->family >= CHIP_CAYMAN)
  1853. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1854. else
  1855. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1856. i = (reg >> 7);
  1857. if (i >= last_reg) {
  1858. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1859. return false;
  1860. }
  1861. m = 1 << ((reg >> 2) & 31);
  1862. if (p->rdev->family >= CHIP_CAYMAN) {
  1863. if (!(cayman_reg_safe_bm[i] & m))
  1864. return true;
  1865. } else {
  1866. if (!(evergreen_reg_safe_bm[i] & m))
  1867. return true;
  1868. }
  1869. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1870. return false;
  1871. }
  1872. static int evergreen_packet3_check(struct radeon_cs_parser *p,
  1873. struct radeon_cs_packet *pkt)
  1874. {
  1875. struct radeon_cs_reloc *reloc;
  1876. struct evergreen_cs_track *track;
  1877. volatile u32 *ib;
  1878. unsigned idx;
  1879. unsigned i;
  1880. unsigned start_reg, end_reg, reg;
  1881. int r;
  1882. u32 idx_value;
  1883. track = (struct evergreen_cs_track *)p->track;
  1884. ib = p->ib.ptr;
  1885. idx = pkt->idx + 1;
  1886. idx_value = radeon_get_ib_value(p, idx);
  1887. switch (pkt->opcode) {
  1888. case PACKET3_SET_PREDICATION:
  1889. {
  1890. int pred_op;
  1891. int tmp;
  1892. uint64_t offset;
  1893. if (pkt->count != 1) {
  1894. DRM_ERROR("bad SET PREDICATION\n");
  1895. return -EINVAL;
  1896. }
  1897. tmp = radeon_get_ib_value(p, idx + 1);
  1898. pred_op = (tmp >> 16) & 0x7;
  1899. /* for the clear predicate operation */
  1900. if (pred_op == 0)
  1901. return 0;
  1902. if (pred_op > 2) {
  1903. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1904. return -EINVAL;
  1905. }
  1906. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1907. if (r) {
  1908. DRM_ERROR("bad SET PREDICATION\n");
  1909. return -EINVAL;
  1910. }
  1911. offset = reloc->lobj.gpu_offset +
  1912. (idx_value & 0xfffffff0) +
  1913. ((u64)(tmp & 0xff) << 32);
  1914. ib[idx + 0] = offset;
  1915. ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1916. }
  1917. break;
  1918. case PACKET3_CONTEXT_CONTROL:
  1919. if (pkt->count != 1) {
  1920. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1921. return -EINVAL;
  1922. }
  1923. break;
  1924. case PACKET3_INDEX_TYPE:
  1925. case PACKET3_NUM_INSTANCES:
  1926. case PACKET3_CLEAR_STATE:
  1927. if (pkt->count) {
  1928. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1929. return -EINVAL;
  1930. }
  1931. break;
  1932. case CAYMAN_PACKET3_DEALLOC_STATE:
  1933. if (p->rdev->family < CHIP_CAYMAN) {
  1934. DRM_ERROR("bad PACKET3_DEALLOC_STATE\n");
  1935. return -EINVAL;
  1936. }
  1937. if (pkt->count) {
  1938. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1939. return -EINVAL;
  1940. }
  1941. break;
  1942. case PACKET3_INDEX_BASE:
  1943. {
  1944. uint64_t offset;
  1945. if (pkt->count != 1) {
  1946. DRM_ERROR("bad INDEX_BASE\n");
  1947. return -EINVAL;
  1948. }
  1949. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1950. if (r) {
  1951. DRM_ERROR("bad INDEX_BASE\n");
  1952. return -EINVAL;
  1953. }
  1954. offset = reloc->lobj.gpu_offset +
  1955. idx_value +
  1956. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1957. ib[idx+0] = offset;
  1958. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1959. r = evergreen_cs_track_check(p);
  1960. if (r) {
  1961. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1962. return r;
  1963. }
  1964. break;
  1965. }
  1966. case PACKET3_DRAW_INDEX:
  1967. {
  1968. uint64_t offset;
  1969. if (pkt->count != 3) {
  1970. DRM_ERROR("bad DRAW_INDEX\n");
  1971. return -EINVAL;
  1972. }
  1973. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1974. if (r) {
  1975. DRM_ERROR("bad DRAW_INDEX\n");
  1976. return -EINVAL;
  1977. }
  1978. offset = reloc->lobj.gpu_offset +
  1979. idx_value +
  1980. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1981. ib[idx+0] = offset;
  1982. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1983. r = evergreen_cs_track_check(p);
  1984. if (r) {
  1985. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1986. return r;
  1987. }
  1988. break;
  1989. }
  1990. case PACKET3_DRAW_INDEX_2:
  1991. {
  1992. uint64_t offset;
  1993. if (pkt->count != 4) {
  1994. DRM_ERROR("bad DRAW_INDEX_2\n");
  1995. return -EINVAL;
  1996. }
  1997. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1998. if (r) {
  1999. DRM_ERROR("bad DRAW_INDEX_2\n");
  2000. return -EINVAL;
  2001. }
  2002. offset = reloc->lobj.gpu_offset +
  2003. radeon_get_ib_value(p, idx+1) +
  2004. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2005. ib[idx+1] = offset;
  2006. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2007. r = evergreen_cs_track_check(p);
  2008. if (r) {
  2009. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2010. return r;
  2011. }
  2012. break;
  2013. }
  2014. case PACKET3_DRAW_INDEX_AUTO:
  2015. if (pkt->count != 1) {
  2016. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  2017. return -EINVAL;
  2018. }
  2019. r = evergreen_cs_track_check(p);
  2020. if (r) {
  2021. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  2022. return r;
  2023. }
  2024. break;
  2025. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2026. if (pkt->count != 2) {
  2027. DRM_ERROR("bad DRAW_INDEX_MULTI_AUTO\n");
  2028. return -EINVAL;
  2029. }
  2030. r = evergreen_cs_track_check(p);
  2031. if (r) {
  2032. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  2033. return r;
  2034. }
  2035. break;
  2036. case PACKET3_DRAW_INDEX_IMMD:
  2037. if (pkt->count < 2) {
  2038. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  2039. return -EINVAL;
  2040. }
  2041. r = evergreen_cs_track_check(p);
  2042. if (r) {
  2043. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2044. return r;
  2045. }
  2046. break;
  2047. case PACKET3_DRAW_INDEX_OFFSET:
  2048. if (pkt->count != 2) {
  2049. DRM_ERROR("bad DRAW_INDEX_OFFSET\n");
  2050. return -EINVAL;
  2051. }
  2052. r = evergreen_cs_track_check(p);
  2053. if (r) {
  2054. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2055. return r;
  2056. }
  2057. break;
  2058. case PACKET3_DRAW_INDEX_OFFSET_2:
  2059. if (pkt->count != 3) {
  2060. DRM_ERROR("bad DRAW_INDEX_OFFSET_2\n");
  2061. return -EINVAL;
  2062. }
  2063. r = evergreen_cs_track_check(p);
  2064. if (r) {
  2065. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2066. return r;
  2067. }
  2068. break;
  2069. case PACKET3_DISPATCH_DIRECT:
  2070. if (pkt->count != 3) {
  2071. DRM_ERROR("bad DISPATCH_DIRECT\n");
  2072. return -EINVAL;
  2073. }
  2074. r = evergreen_cs_track_check(p);
  2075. if (r) {
  2076. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  2077. return r;
  2078. }
  2079. break;
  2080. case PACKET3_DISPATCH_INDIRECT:
  2081. if (pkt->count != 1) {
  2082. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  2083. return -EINVAL;
  2084. }
  2085. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2086. if (r) {
  2087. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  2088. return -EINVAL;
  2089. }
  2090. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  2091. r = evergreen_cs_track_check(p);
  2092. if (r) {
  2093. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2094. return r;
  2095. }
  2096. break;
  2097. case PACKET3_WAIT_REG_MEM:
  2098. if (pkt->count != 5) {
  2099. DRM_ERROR("bad WAIT_REG_MEM\n");
  2100. return -EINVAL;
  2101. }
  2102. /* bit 4 is reg (0) or mem (1) */
  2103. if (idx_value & 0x10) {
  2104. uint64_t offset;
  2105. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2106. if (r) {
  2107. DRM_ERROR("bad WAIT_REG_MEM\n");
  2108. return -EINVAL;
  2109. }
  2110. offset = reloc->lobj.gpu_offset +
  2111. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2112. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2113. ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffffc);
  2114. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2115. }
  2116. break;
  2117. case PACKET3_CP_DMA:
  2118. {
  2119. u32 command, size, info;
  2120. u64 offset, tmp;
  2121. if (pkt->count != 4) {
  2122. DRM_ERROR("bad CP DMA\n");
  2123. return -EINVAL;
  2124. }
  2125. command = radeon_get_ib_value(p, idx+4);
  2126. size = command & 0x1fffff;
  2127. info = radeon_get_ib_value(p, idx+1);
  2128. if (command & PACKET3_CP_DMA_CMD_SAS) {
  2129. /* src address space is register */
  2130. /* GDS is ok */
  2131. if (((info & 0x60000000) >> 29) != 1) {
  2132. DRM_ERROR("CP DMA SAS not supported\n");
  2133. return -EINVAL;
  2134. }
  2135. } else {
  2136. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  2137. DRM_ERROR("CP DMA SAIC only supported for registers\n");
  2138. return -EINVAL;
  2139. }
  2140. /* src address space is memory */
  2141. if (((info & 0x60000000) >> 29) == 0) {
  2142. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2143. if (r) {
  2144. DRM_ERROR("bad CP DMA SRC\n");
  2145. return -EINVAL;
  2146. }
  2147. tmp = radeon_get_ib_value(p, idx) +
  2148. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  2149. offset = reloc->lobj.gpu_offset + tmp;
  2150. if ((tmp + size) > radeon_bo_size(reloc->robj)) {
  2151. dev_warn(p->dev, "CP DMA src buffer too small (%llu %lu)\n",
  2152. tmp + size, radeon_bo_size(reloc->robj));
  2153. return -EINVAL;
  2154. }
  2155. ib[idx] = offset;
  2156. ib[idx+1] = (ib[idx+1] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2157. } else if (((info & 0x60000000) >> 29) != 2) {
  2158. DRM_ERROR("bad CP DMA SRC_SEL\n");
  2159. return -EINVAL;
  2160. }
  2161. }
  2162. if (command & PACKET3_CP_DMA_CMD_DAS) {
  2163. /* dst address space is register */
  2164. /* GDS is ok */
  2165. if (((info & 0x00300000) >> 20) != 1) {
  2166. DRM_ERROR("CP DMA DAS not supported\n");
  2167. return -EINVAL;
  2168. }
  2169. } else {
  2170. /* dst address space is memory */
  2171. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  2172. DRM_ERROR("CP DMA DAIC only supported for registers\n");
  2173. return -EINVAL;
  2174. }
  2175. if (((info & 0x00300000) >> 20) == 0) {
  2176. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2177. if (r) {
  2178. DRM_ERROR("bad CP DMA DST\n");
  2179. return -EINVAL;
  2180. }
  2181. tmp = radeon_get_ib_value(p, idx+2) +
  2182. ((u64)(radeon_get_ib_value(p, idx+3) & 0xff) << 32);
  2183. offset = reloc->lobj.gpu_offset + tmp;
  2184. if ((tmp + size) > radeon_bo_size(reloc->robj)) {
  2185. dev_warn(p->dev, "CP DMA dst buffer too small (%llu %lu)\n",
  2186. tmp + size, radeon_bo_size(reloc->robj));
  2187. return -EINVAL;
  2188. }
  2189. ib[idx+2] = offset;
  2190. ib[idx+3] = upper_32_bits(offset) & 0xff;
  2191. } else {
  2192. DRM_ERROR("bad CP DMA DST_SEL\n");
  2193. return -EINVAL;
  2194. }
  2195. }
  2196. break;
  2197. }
  2198. case PACKET3_SURFACE_SYNC:
  2199. if (pkt->count != 3) {
  2200. DRM_ERROR("bad SURFACE_SYNC\n");
  2201. return -EINVAL;
  2202. }
  2203. /* 0xffffffff/0x0 is flush all cache flag */
  2204. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  2205. radeon_get_ib_value(p, idx + 2) != 0) {
  2206. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2207. if (r) {
  2208. DRM_ERROR("bad SURFACE_SYNC\n");
  2209. return -EINVAL;
  2210. }
  2211. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2212. }
  2213. break;
  2214. case PACKET3_EVENT_WRITE:
  2215. if (pkt->count != 2 && pkt->count != 0) {
  2216. DRM_ERROR("bad EVENT_WRITE\n");
  2217. return -EINVAL;
  2218. }
  2219. if (pkt->count) {
  2220. uint64_t offset;
  2221. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2222. if (r) {
  2223. DRM_ERROR("bad EVENT_WRITE\n");
  2224. return -EINVAL;
  2225. }
  2226. offset = reloc->lobj.gpu_offset +
  2227. (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
  2228. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2229. ib[idx+1] = offset & 0xfffffff8;
  2230. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2231. }
  2232. break;
  2233. case PACKET3_EVENT_WRITE_EOP:
  2234. {
  2235. uint64_t offset;
  2236. if (pkt->count != 4) {
  2237. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  2238. return -EINVAL;
  2239. }
  2240. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2241. if (r) {
  2242. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  2243. return -EINVAL;
  2244. }
  2245. offset = reloc->lobj.gpu_offset +
  2246. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2247. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2248. ib[idx+1] = offset & 0xfffffffc;
  2249. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2250. break;
  2251. }
  2252. case PACKET3_EVENT_WRITE_EOS:
  2253. {
  2254. uint64_t offset;
  2255. if (pkt->count != 3) {
  2256. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2257. return -EINVAL;
  2258. }
  2259. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2260. if (r) {
  2261. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2262. return -EINVAL;
  2263. }
  2264. offset = reloc->lobj.gpu_offset +
  2265. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2266. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2267. ib[idx+1] = offset & 0xfffffffc;
  2268. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2269. break;
  2270. }
  2271. case PACKET3_SET_CONFIG_REG:
  2272. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2273. end_reg = 4 * pkt->count + start_reg - 4;
  2274. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2275. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2276. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2277. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2278. return -EINVAL;
  2279. }
  2280. for (i = 0; i < pkt->count; i++) {
  2281. reg = start_reg + (4 * i);
  2282. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  2283. if (r)
  2284. return r;
  2285. }
  2286. break;
  2287. case PACKET3_SET_CONTEXT_REG:
  2288. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_START;
  2289. end_reg = 4 * pkt->count + start_reg - 4;
  2290. if ((start_reg < PACKET3_SET_CONTEXT_REG_START) ||
  2291. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  2292. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  2293. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  2294. return -EINVAL;
  2295. }
  2296. for (i = 0; i < pkt->count; i++) {
  2297. reg = start_reg + (4 * i);
  2298. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  2299. if (r)
  2300. return r;
  2301. }
  2302. break;
  2303. case PACKET3_SET_RESOURCE:
  2304. if (pkt->count % 8) {
  2305. DRM_ERROR("bad SET_RESOURCE\n");
  2306. return -EINVAL;
  2307. }
  2308. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_START;
  2309. end_reg = 4 * pkt->count + start_reg - 4;
  2310. if ((start_reg < PACKET3_SET_RESOURCE_START) ||
  2311. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  2312. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  2313. DRM_ERROR("bad SET_RESOURCE\n");
  2314. return -EINVAL;
  2315. }
  2316. for (i = 0; i < (pkt->count / 8); i++) {
  2317. struct radeon_bo *texture, *mipmap;
  2318. u32 toffset, moffset;
  2319. u32 size, offset, mip_address, tex_dim;
  2320. switch (G__SQ_CONSTANT_TYPE(radeon_get_ib_value(p, idx+1+(i*8)+7))) {
  2321. case SQ_TEX_VTX_VALID_TEXTURE:
  2322. /* tex base */
  2323. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2324. if (r) {
  2325. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2326. return -EINVAL;
  2327. }
  2328. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  2329. ib[idx+1+(i*8)+1] |=
  2330. TEX_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  2331. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  2332. unsigned bankw, bankh, mtaspect, tile_split;
  2333. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  2334. &bankw, &bankh, &mtaspect,
  2335. &tile_split);
  2336. ib[idx+1+(i*8)+6] |= TEX_TILE_SPLIT(tile_split);
  2337. ib[idx+1+(i*8)+7] |=
  2338. TEX_BANK_WIDTH(bankw) |
  2339. TEX_BANK_HEIGHT(bankh) |
  2340. MACRO_TILE_ASPECT(mtaspect) |
  2341. TEX_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  2342. }
  2343. }
  2344. texture = reloc->robj;
  2345. toffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2346. /* tex mip base */
  2347. tex_dim = ib[idx+1+(i*8)+0] & 0x7;
  2348. mip_address = ib[idx+1+(i*8)+3];
  2349. if ((tex_dim == SQ_TEX_DIM_2D_MSAA || tex_dim == SQ_TEX_DIM_2D_ARRAY_MSAA) &&
  2350. !mip_address &&
  2351. !evergreen_cs_packet_next_is_pkt3_nop(p)) {
  2352. /* MIP_ADDRESS should point to FMASK for an MSAA texture.
  2353. * It should be 0 if FMASK is disabled. */
  2354. moffset = 0;
  2355. mipmap = NULL;
  2356. } else {
  2357. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2358. if (r) {
  2359. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2360. return -EINVAL;
  2361. }
  2362. moffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2363. mipmap = reloc->robj;
  2364. }
  2365. r = evergreen_cs_track_validate_texture(p, texture, mipmap, idx+1+(i*8));
  2366. if (r)
  2367. return r;
  2368. ib[idx+1+(i*8)+2] += toffset;
  2369. ib[idx+1+(i*8)+3] += moffset;
  2370. break;
  2371. case SQ_TEX_VTX_VALID_BUFFER:
  2372. {
  2373. uint64_t offset64;
  2374. /* vtx base */
  2375. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2376. if (r) {
  2377. DRM_ERROR("bad SET_RESOURCE (vtx)\n");
  2378. return -EINVAL;
  2379. }
  2380. offset = radeon_get_ib_value(p, idx+1+(i*8)+0);
  2381. size = radeon_get_ib_value(p, idx+1+(i*8)+1);
  2382. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  2383. /* force size to size of the buffer */
  2384. dev_warn(p->dev, "vbo resource seems too big for the bo\n");
  2385. ib[idx+1+(i*8)+1] = radeon_bo_size(reloc->robj) - offset;
  2386. }
  2387. offset64 = reloc->lobj.gpu_offset + offset;
  2388. ib[idx+1+(i*8)+0] = offset64;
  2389. ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
  2390. (upper_32_bits(offset64) & 0xff);
  2391. break;
  2392. }
  2393. case SQ_TEX_VTX_INVALID_TEXTURE:
  2394. case SQ_TEX_VTX_INVALID_BUFFER:
  2395. default:
  2396. DRM_ERROR("bad SET_RESOURCE\n");
  2397. return -EINVAL;
  2398. }
  2399. }
  2400. break;
  2401. case PACKET3_SET_ALU_CONST:
  2402. /* XXX fix me ALU const buffers only */
  2403. break;
  2404. case PACKET3_SET_BOOL_CONST:
  2405. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_START;
  2406. end_reg = 4 * pkt->count + start_reg - 4;
  2407. if ((start_reg < PACKET3_SET_BOOL_CONST_START) ||
  2408. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  2409. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  2410. DRM_ERROR("bad SET_BOOL_CONST\n");
  2411. return -EINVAL;
  2412. }
  2413. break;
  2414. case PACKET3_SET_LOOP_CONST:
  2415. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_START;
  2416. end_reg = 4 * pkt->count + start_reg - 4;
  2417. if ((start_reg < PACKET3_SET_LOOP_CONST_START) ||
  2418. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  2419. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  2420. DRM_ERROR("bad SET_LOOP_CONST\n");
  2421. return -EINVAL;
  2422. }
  2423. break;
  2424. case PACKET3_SET_CTL_CONST:
  2425. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_START;
  2426. end_reg = 4 * pkt->count + start_reg - 4;
  2427. if ((start_reg < PACKET3_SET_CTL_CONST_START) ||
  2428. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  2429. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  2430. DRM_ERROR("bad SET_CTL_CONST\n");
  2431. return -EINVAL;
  2432. }
  2433. break;
  2434. case PACKET3_SET_SAMPLER:
  2435. if (pkt->count % 3) {
  2436. DRM_ERROR("bad SET_SAMPLER\n");
  2437. return -EINVAL;
  2438. }
  2439. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_START;
  2440. end_reg = 4 * pkt->count + start_reg - 4;
  2441. if ((start_reg < PACKET3_SET_SAMPLER_START) ||
  2442. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  2443. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  2444. DRM_ERROR("bad SET_SAMPLER\n");
  2445. return -EINVAL;
  2446. }
  2447. break;
  2448. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2449. if (pkt->count != 4) {
  2450. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
  2451. return -EINVAL;
  2452. }
  2453. /* Updating memory at DST_ADDRESS. */
  2454. if (idx_value & 0x1) {
  2455. u64 offset;
  2456. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2457. if (r) {
  2458. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
  2459. return -EINVAL;
  2460. }
  2461. offset = radeon_get_ib_value(p, idx+1);
  2462. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2463. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2464. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
  2465. offset + 4, radeon_bo_size(reloc->robj));
  2466. return -EINVAL;
  2467. }
  2468. offset += reloc->lobj.gpu_offset;
  2469. ib[idx+1] = offset;
  2470. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2471. }
  2472. /* Reading data from SRC_ADDRESS. */
  2473. if (((idx_value >> 1) & 0x3) == 2) {
  2474. u64 offset;
  2475. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2476. if (r) {
  2477. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
  2478. return -EINVAL;
  2479. }
  2480. offset = radeon_get_ib_value(p, idx+3);
  2481. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2482. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2483. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
  2484. offset + 4, radeon_bo_size(reloc->robj));
  2485. return -EINVAL;
  2486. }
  2487. offset += reloc->lobj.gpu_offset;
  2488. ib[idx+3] = offset;
  2489. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2490. }
  2491. break;
  2492. case PACKET3_COPY_DW:
  2493. if (pkt->count != 4) {
  2494. DRM_ERROR("bad COPY_DW (invalid count)\n");
  2495. return -EINVAL;
  2496. }
  2497. if (idx_value & 0x1) {
  2498. u64 offset;
  2499. /* SRC is memory. */
  2500. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2501. if (r) {
  2502. DRM_ERROR("bad COPY_DW (missing src reloc)\n");
  2503. return -EINVAL;
  2504. }
  2505. offset = radeon_get_ib_value(p, idx+1);
  2506. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2507. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2508. DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
  2509. offset + 4, radeon_bo_size(reloc->robj));
  2510. return -EINVAL;
  2511. }
  2512. offset += reloc->lobj.gpu_offset;
  2513. ib[idx+1] = offset;
  2514. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2515. } else {
  2516. /* SRC is a reg. */
  2517. reg = radeon_get_ib_value(p, idx+1) << 2;
  2518. if (!evergreen_is_safe_reg(p, reg, idx+1))
  2519. return -EINVAL;
  2520. }
  2521. if (idx_value & 0x2) {
  2522. u64 offset;
  2523. /* DST is memory. */
  2524. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2525. if (r) {
  2526. DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
  2527. return -EINVAL;
  2528. }
  2529. offset = radeon_get_ib_value(p, idx+3);
  2530. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2531. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2532. DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
  2533. offset + 4, radeon_bo_size(reloc->robj));
  2534. return -EINVAL;
  2535. }
  2536. offset += reloc->lobj.gpu_offset;
  2537. ib[idx+3] = offset;
  2538. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2539. } else {
  2540. /* DST is a reg. */
  2541. reg = radeon_get_ib_value(p, idx+3) << 2;
  2542. if (!evergreen_is_safe_reg(p, reg, idx+3))
  2543. return -EINVAL;
  2544. }
  2545. break;
  2546. case PACKET3_NOP:
  2547. break;
  2548. default:
  2549. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  2550. return -EINVAL;
  2551. }
  2552. return 0;
  2553. }
  2554. int evergreen_cs_parse(struct radeon_cs_parser *p)
  2555. {
  2556. struct radeon_cs_packet pkt;
  2557. struct evergreen_cs_track *track;
  2558. u32 tmp;
  2559. int r;
  2560. if (p->track == NULL) {
  2561. /* initialize tracker, we are in kms */
  2562. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2563. if (track == NULL)
  2564. return -ENOMEM;
  2565. evergreen_cs_track_init(track);
  2566. if (p->rdev->family >= CHIP_CAYMAN)
  2567. tmp = p->rdev->config.cayman.tile_config;
  2568. else
  2569. tmp = p->rdev->config.evergreen.tile_config;
  2570. switch (tmp & 0xf) {
  2571. case 0:
  2572. track->npipes = 1;
  2573. break;
  2574. case 1:
  2575. default:
  2576. track->npipes = 2;
  2577. break;
  2578. case 2:
  2579. track->npipes = 4;
  2580. break;
  2581. case 3:
  2582. track->npipes = 8;
  2583. break;
  2584. }
  2585. switch ((tmp & 0xf0) >> 4) {
  2586. case 0:
  2587. track->nbanks = 4;
  2588. break;
  2589. case 1:
  2590. default:
  2591. track->nbanks = 8;
  2592. break;
  2593. case 2:
  2594. track->nbanks = 16;
  2595. break;
  2596. }
  2597. switch ((tmp & 0xf00) >> 8) {
  2598. case 0:
  2599. track->group_size = 256;
  2600. break;
  2601. case 1:
  2602. default:
  2603. track->group_size = 512;
  2604. break;
  2605. }
  2606. switch ((tmp & 0xf000) >> 12) {
  2607. case 0:
  2608. track->row_size = 1;
  2609. break;
  2610. case 1:
  2611. default:
  2612. track->row_size = 2;
  2613. break;
  2614. case 2:
  2615. track->row_size = 4;
  2616. break;
  2617. }
  2618. p->track = track;
  2619. }
  2620. do {
  2621. r = evergreen_cs_packet_parse(p, &pkt, p->idx);
  2622. if (r) {
  2623. kfree(p->track);
  2624. p->track = NULL;
  2625. return r;
  2626. }
  2627. p->idx += pkt.count + 2;
  2628. switch (pkt.type) {
  2629. case PACKET_TYPE0:
  2630. r = evergreen_cs_parse_packet0(p, &pkt);
  2631. break;
  2632. case PACKET_TYPE2:
  2633. break;
  2634. case PACKET_TYPE3:
  2635. r = evergreen_packet3_check(p, &pkt);
  2636. break;
  2637. default:
  2638. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  2639. kfree(p->track);
  2640. p->track = NULL;
  2641. return -EINVAL;
  2642. }
  2643. if (r) {
  2644. kfree(p->track);
  2645. p->track = NULL;
  2646. return r;
  2647. }
  2648. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2649. #if 0
  2650. for (r = 0; r < p->ib.length_dw; r++) {
  2651. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]);
  2652. mdelay(1);
  2653. }
  2654. #endif
  2655. kfree(p->track);
  2656. p->track = NULL;
  2657. return 0;
  2658. }
  2659. /* vm parser */
  2660. static bool evergreen_vm_reg_valid(u32 reg)
  2661. {
  2662. /* context regs are fine */
  2663. if (reg >= 0x28000)
  2664. return true;
  2665. /* check config regs */
  2666. switch (reg) {
  2667. case GRBM_GFX_INDEX:
  2668. case CP_STRMOUT_CNTL:
  2669. case CP_COHER_CNTL:
  2670. case CP_COHER_SIZE:
  2671. case VGT_VTX_VECT_EJECT_REG:
  2672. case VGT_CACHE_INVALIDATION:
  2673. case VGT_GS_VERTEX_REUSE:
  2674. case VGT_PRIMITIVE_TYPE:
  2675. case VGT_INDEX_TYPE:
  2676. case VGT_NUM_INDICES:
  2677. case VGT_NUM_INSTANCES:
  2678. case VGT_COMPUTE_DIM_X:
  2679. case VGT_COMPUTE_DIM_Y:
  2680. case VGT_COMPUTE_DIM_Z:
  2681. case VGT_COMPUTE_START_X:
  2682. case VGT_COMPUTE_START_Y:
  2683. case VGT_COMPUTE_START_Z:
  2684. case VGT_COMPUTE_INDEX:
  2685. case VGT_COMPUTE_THREAD_GROUP_SIZE:
  2686. case VGT_HS_OFFCHIP_PARAM:
  2687. case PA_CL_ENHANCE:
  2688. case PA_SU_LINE_STIPPLE_VALUE:
  2689. case PA_SC_LINE_STIPPLE_STATE:
  2690. case PA_SC_ENHANCE:
  2691. case SQ_DYN_GPR_CNTL_PS_FLUSH_REQ:
  2692. case SQ_DYN_GPR_SIMD_LOCK_EN:
  2693. case SQ_CONFIG:
  2694. case SQ_GPR_RESOURCE_MGMT_1:
  2695. case SQ_GLOBAL_GPR_RESOURCE_MGMT_1:
  2696. case SQ_GLOBAL_GPR_RESOURCE_MGMT_2:
  2697. case SQ_CONST_MEM_BASE:
  2698. case SQ_STATIC_THREAD_MGMT_1:
  2699. case SQ_STATIC_THREAD_MGMT_2:
  2700. case SQ_STATIC_THREAD_MGMT_3:
  2701. case SPI_CONFIG_CNTL:
  2702. case SPI_CONFIG_CNTL_1:
  2703. case TA_CNTL_AUX:
  2704. case DB_DEBUG:
  2705. case DB_DEBUG2:
  2706. case DB_DEBUG3:
  2707. case DB_DEBUG4:
  2708. case DB_WATERMARKS:
  2709. case TD_PS_BORDER_COLOR_INDEX:
  2710. case TD_PS_BORDER_COLOR_RED:
  2711. case TD_PS_BORDER_COLOR_GREEN:
  2712. case TD_PS_BORDER_COLOR_BLUE:
  2713. case TD_PS_BORDER_COLOR_ALPHA:
  2714. case TD_VS_BORDER_COLOR_INDEX:
  2715. case TD_VS_BORDER_COLOR_RED:
  2716. case TD_VS_BORDER_COLOR_GREEN:
  2717. case TD_VS_BORDER_COLOR_BLUE:
  2718. case TD_VS_BORDER_COLOR_ALPHA:
  2719. case TD_GS_BORDER_COLOR_INDEX:
  2720. case TD_GS_BORDER_COLOR_RED:
  2721. case TD_GS_BORDER_COLOR_GREEN:
  2722. case TD_GS_BORDER_COLOR_BLUE:
  2723. case TD_GS_BORDER_COLOR_ALPHA:
  2724. case TD_HS_BORDER_COLOR_INDEX:
  2725. case TD_HS_BORDER_COLOR_RED:
  2726. case TD_HS_BORDER_COLOR_GREEN:
  2727. case TD_HS_BORDER_COLOR_BLUE:
  2728. case TD_HS_BORDER_COLOR_ALPHA:
  2729. case TD_LS_BORDER_COLOR_INDEX:
  2730. case TD_LS_BORDER_COLOR_RED:
  2731. case TD_LS_BORDER_COLOR_GREEN:
  2732. case TD_LS_BORDER_COLOR_BLUE:
  2733. case TD_LS_BORDER_COLOR_ALPHA:
  2734. case TD_CS_BORDER_COLOR_INDEX:
  2735. case TD_CS_BORDER_COLOR_RED:
  2736. case TD_CS_BORDER_COLOR_GREEN:
  2737. case TD_CS_BORDER_COLOR_BLUE:
  2738. case TD_CS_BORDER_COLOR_ALPHA:
  2739. case SQ_ESGS_RING_SIZE:
  2740. case SQ_GSVS_RING_SIZE:
  2741. case SQ_ESTMP_RING_SIZE:
  2742. case SQ_GSTMP_RING_SIZE:
  2743. case SQ_HSTMP_RING_SIZE:
  2744. case SQ_LSTMP_RING_SIZE:
  2745. case SQ_PSTMP_RING_SIZE:
  2746. case SQ_VSTMP_RING_SIZE:
  2747. case SQ_ESGS_RING_ITEMSIZE:
  2748. case SQ_ESTMP_RING_ITEMSIZE:
  2749. case SQ_GSTMP_RING_ITEMSIZE:
  2750. case SQ_GSVS_RING_ITEMSIZE:
  2751. case SQ_GS_VERT_ITEMSIZE:
  2752. case SQ_GS_VERT_ITEMSIZE_1:
  2753. case SQ_GS_VERT_ITEMSIZE_2:
  2754. case SQ_GS_VERT_ITEMSIZE_3:
  2755. case SQ_GSVS_RING_OFFSET_1:
  2756. case SQ_GSVS_RING_OFFSET_2:
  2757. case SQ_GSVS_RING_OFFSET_3:
  2758. case SQ_HSTMP_RING_ITEMSIZE:
  2759. case SQ_LSTMP_RING_ITEMSIZE:
  2760. case SQ_PSTMP_RING_ITEMSIZE:
  2761. case SQ_VSTMP_RING_ITEMSIZE:
  2762. case VGT_TF_RING_SIZE:
  2763. case SQ_ESGS_RING_BASE:
  2764. case SQ_GSVS_RING_BASE:
  2765. case SQ_ESTMP_RING_BASE:
  2766. case SQ_GSTMP_RING_BASE:
  2767. case SQ_HSTMP_RING_BASE:
  2768. case SQ_LSTMP_RING_BASE:
  2769. case SQ_PSTMP_RING_BASE:
  2770. case SQ_VSTMP_RING_BASE:
  2771. case CAYMAN_VGT_OFFCHIP_LDS_BASE:
  2772. case CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS:
  2773. return true;
  2774. default:
  2775. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  2776. return false;
  2777. }
  2778. }
  2779. static int evergreen_vm_packet3_check(struct radeon_device *rdev,
  2780. u32 *ib, struct radeon_cs_packet *pkt)
  2781. {
  2782. u32 idx = pkt->idx + 1;
  2783. u32 idx_value = ib[idx];
  2784. u32 start_reg, end_reg, reg, i;
  2785. u32 command, info;
  2786. switch (pkt->opcode) {
  2787. case PACKET3_NOP:
  2788. case PACKET3_SET_BASE:
  2789. case PACKET3_CLEAR_STATE:
  2790. case PACKET3_INDEX_BUFFER_SIZE:
  2791. case PACKET3_DISPATCH_DIRECT:
  2792. case PACKET3_DISPATCH_INDIRECT:
  2793. case PACKET3_MODE_CONTROL:
  2794. case PACKET3_SET_PREDICATION:
  2795. case PACKET3_COND_EXEC:
  2796. case PACKET3_PRED_EXEC:
  2797. case PACKET3_DRAW_INDIRECT:
  2798. case PACKET3_DRAW_INDEX_INDIRECT:
  2799. case PACKET3_INDEX_BASE:
  2800. case PACKET3_DRAW_INDEX_2:
  2801. case PACKET3_CONTEXT_CONTROL:
  2802. case PACKET3_DRAW_INDEX_OFFSET:
  2803. case PACKET3_INDEX_TYPE:
  2804. case PACKET3_DRAW_INDEX:
  2805. case PACKET3_DRAW_INDEX_AUTO:
  2806. case PACKET3_DRAW_INDEX_IMMD:
  2807. case PACKET3_NUM_INSTANCES:
  2808. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2809. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2810. case PACKET3_DRAW_INDEX_OFFSET_2:
  2811. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2812. case PACKET3_MPEG_INDEX:
  2813. case PACKET3_WAIT_REG_MEM:
  2814. case PACKET3_MEM_WRITE:
  2815. case PACKET3_SURFACE_SYNC:
  2816. case PACKET3_EVENT_WRITE:
  2817. case PACKET3_EVENT_WRITE_EOP:
  2818. case PACKET3_EVENT_WRITE_EOS:
  2819. case PACKET3_SET_CONTEXT_REG:
  2820. case PACKET3_SET_BOOL_CONST:
  2821. case PACKET3_SET_LOOP_CONST:
  2822. case PACKET3_SET_RESOURCE:
  2823. case PACKET3_SET_SAMPLER:
  2824. case PACKET3_SET_CTL_CONST:
  2825. case PACKET3_SET_RESOURCE_OFFSET:
  2826. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2827. case PACKET3_SET_RESOURCE_INDIRECT:
  2828. case CAYMAN_PACKET3_DEALLOC_STATE:
  2829. break;
  2830. case PACKET3_COND_WRITE:
  2831. if (idx_value & 0x100) {
  2832. reg = ib[idx + 5] * 4;
  2833. if (!evergreen_vm_reg_valid(reg))
  2834. return -EINVAL;
  2835. }
  2836. break;
  2837. case PACKET3_COPY_DW:
  2838. if (idx_value & 0x2) {
  2839. reg = ib[idx + 3] * 4;
  2840. if (!evergreen_vm_reg_valid(reg))
  2841. return -EINVAL;
  2842. }
  2843. break;
  2844. case PACKET3_SET_CONFIG_REG:
  2845. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2846. end_reg = 4 * pkt->count + start_reg - 4;
  2847. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2848. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2849. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2850. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2851. return -EINVAL;
  2852. }
  2853. for (i = 0; i < pkt->count; i++) {
  2854. reg = start_reg + (4 * i);
  2855. if (!evergreen_vm_reg_valid(reg))
  2856. return -EINVAL;
  2857. }
  2858. break;
  2859. case PACKET3_CP_DMA:
  2860. command = ib[idx + 4];
  2861. info = ib[idx + 1];
  2862. if (command & PACKET3_CP_DMA_CMD_SAS) {
  2863. /* src address space is register */
  2864. if (((info & 0x60000000) >> 29) == 0) {
  2865. start_reg = idx_value << 2;
  2866. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  2867. reg = start_reg;
  2868. if (!evergreen_vm_reg_valid(reg)) {
  2869. DRM_ERROR("CP DMA Bad SRC register\n");
  2870. return -EINVAL;
  2871. }
  2872. } else {
  2873. for (i = 0; i < (command & 0x1fffff); i++) {
  2874. reg = start_reg + (4 * i);
  2875. if (!evergreen_vm_reg_valid(reg)) {
  2876. DRM_ERROR("CP DMA Bad SRC register\n");
  2877. return -EINVAL;
  2878. }
  2879. }
  2880. }
  2881. }
  2882. }
  2883. if (command & PACKET3_CP_DMA_CMD_DAS) {
  2884. /* dst address space is register */
  2885. if (((info & 0x00300000) >> 20) == 0) {
  2886. start_reg = ib[idx + 2];
  2887. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  2888. reg = start_reg;
  2889. if (!evergreen_vm_reg_valid(reg)) {
  2890. DRM_ERROR("CP DMA Bad DST register\n");
  2891. return -EINVAL;
  2892. }
  2893. } else {
  2894. for (i = 0; i < (command & 0x1fffff); i++) {
  2895. reg = start_reg + (4 * i);
  2896. if (!evergreen_vm_reg_valid(reg)) {
  2897. DRM_ERROR("CP DMA Bad DST register\n");
  2898. return -EINVAL;
  2899. }
  2900. }
  2901. }
  2902. }
  2903. }
  2904. break;
  2905. default:
  2906. return -EINVAL;
  2907. }
  2908. return 0;
  2909. }
  2910. int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2911. {
  2912. int ret = 0;
  2913. u32 idx = 0;
  2914. struct radeon_cs_packet pkt;
  2915. do {
  2916. pkt.idx = idx;
  2917. pkt.type = CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2918. pkt.count = CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2919. pkt.one_reg_wr = 0;
  2920. switch (pkt.type) {
  2921. case PACKET_TYPE0:
  2922. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2923. ret = -EINVAL;
  2924. break;
  2925. case PACKET_TYPE2:
  2926. idx += 1;
  2927. break;
  2928. case PACKET_TYPE3:
  2929. pkt.opcode = CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2930. ret = evergreen_vm_packet3_check(rdev, ib->ptr, &pkt);
  2931. idx += pkt.count + 2;
  2932. break;
  2933. default:
  2934. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2935. ret = -EINVAL;
  2936. break;
  2937. }
  2938. if (ret)
  2939. break;
  2940. } while (idx < ib->length_dw);
  2941. return ret;
  2942. }