rs600.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. #include "rs600_reg_safe.h"
  32. /* rs600 depends on : */
  33. void r100_hdp_reset(struct radeon_device *rdev);
  34. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  35. int r300_mc_wait_for_idle(struct radeon_device *rdev);
  36. void r420_pipes_init(struct radeon_device *rdev);
  37. /* This files gather functions specifics to :
  38. * rs600
  39. *
  40. * Some of these functions might be used by newer ASICs.
  41. */
  42. void rs600_gpu_init(struct radeon_device *rdev);
  43. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  44. void rs600_disable_vga(struct radeon_device *rdev);
  45. /*
  46. * GART.
  47. */
  48. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  49. {
  50. uint32_t tmp;
  51. tmp = RREG32_MC(RS600_MC_PT0_CNTL);
  52. tmp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  53. WREG32_MC(RS600_MC_PT0_CNTL, tmp);
  54. tmp = RREG32_MC(RS600_MC_PT0_CNTL);
  55. tmp |= RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE;
  56. WREG32_MC(RS600_MC_PT0_CNTL, tmp);
  57. tmp = RREG32_MC(RS600_MC_PT0_CNTL);
  58. tmp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  59. WREG32_MC(RS600_MC_PT0_CNTL, tmp);
  60. tmp = RREG32_MC(RS600_MC_PT0_CNTL);
  61. }
  62. int rs600_gart_init(struct radeon_device *rdev)
  63. {
  64. int r;
  65. if (rdev->gart.table.vram.robj) {
  66. WARN(1, "RS600 GART already initialized.\n");
  67. return 0;
  68. }
  69. /* Initialize common gart structure */
  70. r = radeon_gart_init(rdev);
  71. if (r) {
  72. return r;
  73. }
  74. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  75. return radeon_gart_table_vram_alloc(rdev);
  76. }
  77. int rs600_gart_enable(struct radeon_device *rdev)
  78. {
  79. uint32_t tmp;
  80. int r, i;
  81. if (rdev->gart.table.vram.robj == NULL) {
  82. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  83. return -EINVAL;
  84. }
  85. r = radeon_gart_table_vram_pin(rdev);
  86. if (r)
  87. return r;
  88. /* FIXME: setup default page */
  89. WREG32_MC(RS600_MC_PT0_CNTL,
  90. (RS600_EFFECTIVE_L2_CACHE_SIZE(6) |
  91. RS600_EFFECTIVE_L2_QUEUE_SIZE(6)));
  92. for (i = 0; i < 19; i++) {
  93. WREG32_MC(RS600_MC_PT0_CLIENT0_CNTL + i,
  94. (RS600_ENABLE_TRANSLATION_MODE_OVERRIDE |
  95. RS600_SYSTEM_ACCESS_MODE_IN_SYS |
  96. RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE |
  97. RS600_EFFECTIVE_L1_CACHE_SIZE(3) |
  98. RS600_ENABLE_FRAGMENT_PROCESSING |
  99. RS600_EFFECTIVE_L1_QUEUE_SIZE(3)));
  100. }
  101. /* System context map to GART space */
  102. WREG32_MC(RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.gtt_location);
  103. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  104. WREG32_MC(RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, tmp);
  105. /* enable first context */
  106. WREG32_MC(RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_location);
  107. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  108. WREG32_MC(RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR, tmp);
  109. WREG32_MC(RS600_MC_PT0_CONTEXT0_CNTL,
  110. (RS600_ENABLE_PAGE_TABLE | RS600_PAGE_TABLE_TYPE_FLAT));
  111. /* disable all other contexts */
  112. for (i = 1; i < 8; i++) {
  113. WREG32_MC(RS600_MC_PT0_CONTEXT0_CNTL + i, 0);
  114. }
  115. /* setup the page table */
  116. WREG32_MC(RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  117. rdev->gart.table_addr);
  118. WREG32_MC(RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  119. /* enable page tables */
  120. tmp = RREG32_MC(RS600_MC_PT0_CNTL);
  121. WREG32_MC(RS600_MC_PT0_CNTL, (tmp | RS600_ENABLE_PT));
  122. tmp = RREG32_MC(RS600_MC_CNTL1);
  123. WREG32_MC(RS600_MC_CNTL1, (tmp | RS600_ENABLE_PAGE_TABLES));
  124. rs600_gart_tlb_flush(rdev);
  125. rdev->gart.ready = true;
  126. return 0;
  127. }
  128. void rs600_gart_disable(struct radeon_device *rdev)
  129. {
  130. uint32_t tmp;
  131. /* FIXME: disable out of gart access */
  132. WREG32_MC(RS600_MC_PT0_CNTL, 0);
  133. tmp = RREG32_MC(RS600_MC_CNTL1);
  134. tmp &= ~RS600_ENABLE_PAGE_TABLES;
  135. WREG32_MC(RS600_MC_CNTL1, tmp);
  136. if (rdev->gart.table.vram.robj) {
  137. radeon_object_kunmap(rdev->gart.table.vram.robj);
  138. radeon_object_unpin(rdev->gart.table.vram.robj);
  139. }
  140. }
  141. void rs600_gart_fini(struct radeon_device *rdev)
  142. {
  143. rs600_gart_disable(rdev);
  144. radeon_gart_table_vram_free(rdev);
  145. radeon_gart_fini(rdev);
  146. }
  147. #define R600_PTE_VALID (1 << 0)
  148. #define R600_PTE_SYSTEM (1 << 1)
  149. #define R600_PTE_SNOOPED (1 << 2)
  150. #define R600_PTE_READABLE (1 << 5)
  151. #define R600_PTE_WRITEABLE (1 << 6)
  152. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  153. {
  154. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  155. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  156. return -EINVAL;
  157. }
  158. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  159. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  160. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  161. writeq(addr, ((void __iomem *)ptr) + (i * 8));
  162. return 0;
  163. }
  164. /*
  165. * MC.
  166. */
  167. void rs600_mc_disable_clients(struct radeon_device *rdev)
  168. {
  169. unsigned tmp;
  170. if (r100_gui_wait_for_idle(rdev)) {
  171. printk(KERN_WARNING "Failed to wait GUI idle while "
  172. "programming pipes. Bad things might happen.\n");
  173. }
  174. tmp = RREG32(AVIVO_D1VGA_CONTROL);
  175. WREG32(AVIVO_D1VGA_CONTROL, tmp & ~AVIVO_DVGA_CONTROL_MODE_ENABLE);
  176. tmp = RREG32(AVIVO_D2VGA_CONTROL);
  177. WREG32(AVIVO_D2VGA_CONTROL, tmp & ~AVIVO_DVGA_CONTROL_MODE_ENABLE);
  178. tmp = RREG32(AVIVO_D1CRTC_CONTROL);
  179. WREG32(AVIVO_D1CRTC_CONTROL, tmp & ~AVIVO_CRTC_EN);
  180. tmp = RREG32(AVIVO_D2CRTC_CONTROL);
  181. WREG32(AVIVO_D2CRTC_CONTROL, tmp & ~AVIVO_CRTC_EN);
  182. /* make sure all previous write got through */
  183. tmp = RREG32(AVIVO_D2CRTC_CONTROL);
  184. mdelay(1);
  185. }
  186. int rs600_mc_init(struct radeon_device *rdev)
  187. {
  188. uint32_t tmp;
  189. int r;
  190. if (r100_debugfs_rbbm_init(rdev)) {
  191. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  192. }
  193. rs600_gpu_init(rdev);
  194. rs600_gart_disable(rdev);
  195. /* Setup GPU memory space */
  196. rdev->mc.vram_location = 0xFFFFFFFFUL;
  197. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  198. r = radeon_mc_setup(rdev);
  199. if (r) {
  200. return r;
  201. }
  202. /* Program GPU memory space */
  203. /* Enable bus master */
  204. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  205. WREG32(RADEON_BUS_CNTL, tmp);
  206. /* FIXME: What does AGP means for such chipset ? */
  207. WREG32_MC(RS600_MC_AGP_LOCATION, 0x0FFFFFFF);
  208. /* FIXME: are this AGP reg in indirect MC range ? */
  209. WREG32_MC(RS600_MC_AGP_BASE, 0);
  210. WREG32_MC(RS600_MC_AGP_BASE_2, 0);
  211. rs600_mc_disable_clients(rdev);
  212. if (rs600_mc_wait_for_idle(rdev)) {
  213. printk(KERN_WARNING "Failed to wait MC idle while "
  214. "programming pipes. Bad things might happen.\n");
  215. }
  216. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  217. tmp = REG_SET(RS600_MC_FB_TOP, tmp >> 16);
  218. tmp |= REG_SET(RS600_MC_FB_START, rdev->mc.vram_location >> 16);
  219. WREG32_MC(RS600_MC_FB_LOCATION, tmp);
  220. WREG32(RS690_HDP_FB_LOCATION, rdev->mc.vram_location >> 16);
  221. return 0;
  222. }
  223. void rs600_mc_fini(struct radeon_device *rdev)
  224. {
  225. }
  226. /*
  227. * Interrupts
  228. */
  229. int rs600_irq_set(struct radeon_device *rdev)
  230. {
  231. uint32_t tmp = 0;
  232. uint32_t mode_int = 0;
  233. if (rdev->irq.sw_int) {
  234. tmp |= RADEON_SW_INT_ENABLE;
  235. }
  236. if (rdev->irq.crtc_vblank_int[0]) {
  237. tmp |= AVIVO_DISPLAY_INT_STATUS;
  238. mode_int |= AVIVO_D1MODE_INT_MASK;
  239. }
  240. if (rdev->irq.crtc_vblank_int[1]) {
  241. tmp |= AVIVO_DISPLAY_INT_STATUS;
  242. mode_int |= AVIVO_D2MODE_INT_MASK;
  243. }
  244. WREG32(RADEON_GEN_INT_CNTL, tmp);
  245. WREG32(AVIVO_DxMODE_INT_MASK, mode_int);
  246. return 0;
  247. }
  248. static inline uint32_t rs600_irq_ack(struct radeon_device *rdev, u32 *r500_disp_int)
  249. {
  250. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  251. uint32_t irq_mask = RADEON_SW_INT_TEST;
  252. if (irqs & AVIVO_DISPLAY_INT_STATUS) {
  253. *r500_disp_int = RREG32(AVIVO_DISP_INTERRUPT_STATUS);
  254. if (*r500_disp_int & AVIVO_D1_VBLANK_INTERRUPT) {
  255. WREG32(AVIVO_D1MODE_VBLANK_STATUS, AVIVO_VBLANK_ACK);
  256. }
  257. if (*r500_disp_int & AVIVO_D2_VBLANK_INTERRUPT) {
  258. WREG32(AVIVO_D2MODE_VBLANK_STATUS, AVIVO_VBLANK_ACK);
  259. }
  260. } else {
  261. *r500_disp_int = 0;
  262. }
  263. if (irqs) {
  264. WREG32(RADEON_GEN_INT_STATUS, irqs);
  265. }
  266. return irqs & irq_mask;
  267. }
  268. int rs600_irq_process(struct radeon_device *rdev)
  269. {
  270. uint32_t status;
  271. uint32_t r500_disp_int;
  272. status = rs600_irq_ack(rdev, &r500_disp_int);
  273. if (!status && !r500_disp_int) {
  274. return IRQ_NONE;
  275. }
  276. while (status || r500_disp_int) {
  277. /* SW interrupt */
  278. if (status & RADEON_SW_INT_TEST) {
  279. radeon_fence_process(rdev);
  280. }
  281. /* Vertical blank interrupts */
  282. if (r500_disp_int & AVIVO_D1_VBLANK_INTERRUPT) {
  283. drm_handle_vblank(rdev->ddev, 0);
  284. }
  285. if (r500_disp_int & AVIVO_D2_VBLANK_INTERRUPT) {
  286. drm_handle_vblank(rdev->ddev, 1);
  287. }
  288. status = rs600_irq_ack(rdev, &r500_disp_int);
  289. }
  290. return IRQ_HANDLED;
  291. }
  292. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  293. {
  294. if (crtc == 0)
  295. return RREG32(AVIVO_D1CRTC_FRAME_COUNT);
  296. else
  297. return RREG32(AVIVO_D2CRTC_FRAME_COUNT);
  298. }
  299. /*
  300. * Global GPU functions
  301. */
  302. void rs600_disable_vga(struct radeon_device *rdev)
  303. {
  304. unsigned tmp;
  305. WREG32(0x330, 0);
  306. WREG32(0x338, 0);
  307. tmp = RREG32(0x300);
  308. tmp &= ~(3 << 16);
  309. WREG32(0x300, tmp);
  310. WREG32(0x308, (1 << 8));
  311. WREG32(0x310, rdev->mc.vram_location);
  312. WREG32(0x594, 0);
  313. }
  314. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  315. {
  316. unsigned i;
  317. uint32_t tmp;
  318. for (i = 0; i < rdev->usec_timeout; i++) {
  319. /* read MC_STATUS */
  320. tmp = RREG32_MC(RS600_MC_STATUS);
  321. if (tmp & RS600_MC_STATUS_IDLE) {
  322. return 0;
  323. }
  324. DRM_UDELAY(1);
  325. }
  326. return -1;
  327. }
  328. void rs600_errata(struct radeon_device *rdev)
  329. {
  330. rdev->pll_errata = 0;
  331. }
  332. void rs600_gpu_init(struct radeon_device *rdev)
  333. {
  334. /* FIXME: HDP same place on rs600 ? */
  335. r100_hdp_reset(rdev);
  336. rs600_disable_vga(rdev);
  337. /* FIXME: is this correct ? */
  338. r420_pipes_init(rdev);
  339. if (rs600_mc_wait_for_idle(rdev)) {
  340. printk(KERN_WARNING "Failed to wait MC idle while "
  341. "programming pipes. Bad things might happen.\n");
  342. }
  343. }
  344. /*
  345. * VRAM info.
  346. */
  347. void rs600_vram_info(struct radeon_device *rdev)
  348. {
  349. /* FIXME: to do or is these values sane ? */
  350. rdev->mc.vram_is_ddr = true;
  351. rdev->mc.vram_width = 128;
  352. }
  353. void rs600_bandwidth_update(struct radeon_device *rdev)
  354. {
  355. /* FIXME: implement, should this be like rs690 ? */
  356. }
  357. /*
  358. * Indirect registers accessor
  359. */
  360. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  361. {
  362. uint32_t r;
  363. WREG32(RS600_MC_INDEX,
  364. ((reg & RS600_MC_ADDR_MASK) | RS600_MC_IND_CITF_ARB0));
  365. r = RREG32(RS600_MC_DATA);
  366. return r;
  367. }
  368. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  369. {
  370. WREG32(RS600_MC_INDEX,
  371. RS600_MC_IND_WR_EN | RS600_MC_IND_CITF_ARB0 |
  372. ((reg) & RS600_MC_ADDR_MASK));
  373. WREG32(RS600_MC_DATA, v);
  374. }
  375. int rs600_init(struct radeon_device *rdev)
  376. {
  377. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  378. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  379. return 0;
  380. }