radeon.h 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. #include "radeon_object.h"
  31. /* TODO: Here are things that needs to be done :
  32. * - surface allocator & initializer : (bit like scratch reg) should
  33. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  34. * related to surface
  35. * - WB : write back stuff (do it bit like scratch reg things)
  36. * - Vblank : look at Jesse's rework and what we should do
  37. * - r600/r700: gart & cp
  38. * - cs : clean cs ioctl use bitmap & things like that.
  39. * - power management stuff
  40. * - Barrier in gart code
  41. * - Unmappabled vram ?
  42. * - TESTING, TESTING, TESTING
  43. */
  44. #include <asm/atomic.h>
  45. #include <linux/wait.h>
  46. #include <linux/list.h>
  47. #include <linux/kref.h>
  48. #include "radeon_mode.h"
  49. #include "radeon_reg.h"
  50. /*
  51. * Modules parameters.
  52. */
  53. extern int radeon_no_wb;
  54. extern int radeon_modeset;
  55. extern int radeon_dynclks;
  56. extern int radeon_r4xx_atom;
  57. extern int radeon_agpmode;
  58. extern int radeon_vram_limit;
  59. extern int radeon_gart_size;
  60. extern int radeon_benchmarking;
  61. extern int radeon_testing;
  62. extern int radeon_connector_table;
  63. extern int radeon_tv;
  64. /*
  65. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  66. * symbol;
  67. */
  68. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  69. #define RADEON_IB_POOL_SIZE 16
  70. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  71. #define RADEONFB_CONN_LIMIT 4
  72. enum radeon_family {
  73. CHIP_R100,
  74. CHIP_RV100,
  75. CHIP_RS100,
  76. CHIP_RV200,
  77. CHIP_RS200,
  78. CHIP_R200,
  79. CHIP_RV250,
  80. CHIP_RS300,
  81. CHIP_RV280,
  82. CHIP_R300,
  83. CHIP_R350,
  84. CHIP_RV350,
  85. CHIP_RV380,
  86. CHIP_R420,
  87. CHIP_R423,
  88. CHIP_RV410,
  89. CHIP_RS400,
  90. CHIP_RS480,
  91. CHIP_RS600,
  92. CHIP_RS690,
  93. CHIP_RS740,
  94. CHIP_RV515,
  95. CHIP_R520,
  96. CHIP_RV530,
  97. CHIP_RV560,
  98. CHIP_RV570,
  99. CHIP_R580,
  100. CHIP_R600,
  101. CHIP_RV610,
  102. CHIP_RV630,
  103. CHIP_RV620,
  104. CHIP_RV635,
  105. CHIP_RV670,
  106. CHIP_RS780,
  107. CHIP_RS880,
  108. CHIP_RV770,
  109. CHIP_RV730,
  110. CHIP_RV710,
  111. CHIP_RV740,
  112. CHIP_LAST,
  113. };
  114. enum radeon_chip_flags {
  115. RADEON_FAMILY_MASK = 0x0000ffffUL,
  116. RADEON_FLAGS_MASK = 0xffff0000UL,
  117. RADEON_IS_MOBILITY = 0x00010000UL,
  118. RADEON_IS_IGP = 0x00020000UL,
  119. RADEON_SINGLE_CRTC = 0x00040000UL,
  120. RADEON_IS_AGP = 0x00080000UL,
  121. RADEON_HAS_HIERZ = 0x00100000UL,
  122. RADEON_IS_PCIE = 0x00200000UL,
  123. RADEON_NEW_MEMMAP = 0x00400000UL,
  124. RADEON_IS_PCI = 0x00800000UL,
  125. RADEON_IS_IGPGART = 0x01000000UL,
  126. };
  127. /*
  128. * Errata workarounds.
  129. */
  130. enum radeon_pll_errata {
  131. CHIP_ERRATA_R300_CG = 0x00000001,
  132. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  133. CHIP_ERRATA_PLL_DELAY = 0x00000004
  134. };
  135. struct radeon_device;
  136. /*
  137. * BIOS.
  138. */
  139. bool radeon_get_bios(struct radeon_device *rdev);
  140. /*
  141. * Dummy page
  142. */
  143. struct radeon_dummy_page {
  144. struct page *page;
  145. dma_addr_t addr;
  146. };
  147. int radeon_dummy_page_init(struct radeon_device *rdev);
  148. void radeon_dummy_page_fini(struct radeon_device *rdev);
  149. /*
  150. * Clocks
  151. */
  152. struct radeon_clock {
  153. struct radeon_pll p1pll;
  154. struct radeon_pll p2pll;
  155. struct radeon_pll spll;
  156. struct radeon_pll mpll;
  157. /* 10 Khz units */
  158. uint32_t default_mclk;
  159. uint32_t default_sclk;
  160. };
  161. /*
  162. * Fences.
  163. */
  164. struct radeon_fence_driver {
  165. uint32_t scratch_reg;
  166. atomic_t seq;
  167. uint32_t last_seq;
  168. unsigned long count_timeout;
  169. wait_queue_head_t queue;
  170. rwlock_t lock;
  171. struct list_head created;
  172. struct list_head emited;
  173. struct list_head signaled;
  174. };
  175. struct radeon_fence {
  176. struct radeon_device *rdev;
  177. struct kref kref;
  178. struct list_head list;
  179. /* protected by radeon_fence.lock */
  180. uint32_t seq;
  181. unsigned long timeout;
  182. bool emited;
  183. bool signaled;
  184. };
  185. int radeon_fence_driver_init(struct radeon_device *rdev);
  186. void radeon_fence_driver_fini(struct radeon_device *rdev);
  187. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  188. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  189. void radeon_fence_process(struct radeon_device *rdev);
  190. bool radeon_fence_signaled(struct radeon_fence *fence);
  191. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  192. int radeon_fence_wait_next(struct radeon_device *rdev);
  193. int radeon_fence_wait_last(struct radeon_device *rdev);
  194. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  195. void radeon_fence_unref(struct radeon_fence **fence);
  196. /*
  197. * Tiling registers
  198. */
  199. struct radeon_surface_reg {
  200. struct radeon_object *robj;
  201. };
  202. #define RADEON_GEM_MAX_SURFACES 8
  203. /*
  204. * Radeon buffer.
  205. */
  206. struct radeon_object;
  207. struct radeon_object_list {
  208. struct list_head list;
  209. struct radeon_object *robj;
  210. uint64_t gpu_offset;
  211. unsigned rdomain;
  212. unsigned wdomain;
  213. uint32_t tiling_flags;
  214. };
  215. int radeon_object_init(struct radeon_device *rdev);
  216. void radeon_object_fini(struct radeon_device *rdev);
  217. int radeon_object_create(struct radeon_device *rdev,
  218. struct drm_gem_object *gobj,
  219. unsigned long size,
  220. bool kernel,
  221. uint32_t domain,
  222. bool interruptible,
  223. struct radeon_object **robj_ptr);
  224. int radeon_object_kmap(struct radeon_object *robj, void **ptr);
  225. void radeon_object_kunmap(struct radeon_object *robj);
  226. void radeon_object_unref(struct radeon_object **robj);
  227. int radeon_object_pin(struct radeon_object *robj, uint32_t domain,
  228. uint64_t *gpu_addr);
  229. void radeon_object_unpin(struct radeon_object *robj);
  230. int radeon_object_wait(struct radeon_object *robj);
  231. int radeon_object_busy_domain(struct radeon_object *robj, uint32_t *cur_placement);
  232. int radeon_object_evict_vram(struct radeon_device *rdev);
  233. int radeon_object_mmap(struct radeon_object *robj, uint64_t *offset);
  234. void radeon_object_force_delete(struct radeon_device *rdev);
  235. void radeon_object_list_add_object(struct radeon_object_list *lobj,
  236. struct list_head *head);
  237. int radeon_object_list_validate(struct list_head *head, void *fence);
  238. void radeon_object_list_unvalidate(struct list_head *head);
  239. void radeon_object_list_clean(struct list_head *head);
  240. int radeon_object_fbdev_mmap(struct radeon_object *robj,
  241. struct vm_area_struct *vma);
  242. unsigned long radeon_object_size(struct radeon_object *robj);
  243. void radeon_object_clear_surface_reg(struct radeon_object *robj);
  244. int radeon_object_check_tiling(struct radeon_object *robj, bool has_moved,
  245. bool force_drop);
  246. void radeon_object_set_tiling_flags(struct radeon_object *robj,
  247. uint32_t tiling_flags, uint32_t pitch);
  248. void radeon_object_get_tiling_flags(struct radeon_object *robj, uint32_t *tiling_flags, uint32_t *pitch);
  249. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  250. struct ttm_mem_reg *mem);
  251. void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
  252. /*
  253. * GEM objects.
  254. */
  255. struct radeon_gem {
  256. struct list_head objects;
  257. };
  258. int radeon_gem_init(struct radeon_device *rdev);
  259. void radeon_gem_fini(struct radeon_device *rdev);
  260. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  261. int alignment, int initial_domain,
  262. bool discardable, bool kernel,
  263. bool interruptible,
  264. struct drm_gem_object **obj);
  265. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  266. uint64_t *gpu_addr);
  267. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  268. /*
  269. * GART structures, functions & helpers
  270. */
  271. struct radeon_mc;
  272. struct radeon_gart_table_ram {
  273. volatile uint32_t *ptr;
  274. };
  275. struct radeon_gart_table_vram {
  276. struct radeon_object *robj;
  277. volatile uint32_t *ptr;
  278. };
  279. union radeon_gart_table {
  280. struct radeon_gart_table_ram ram;
  281. struct radeon_gart_table_vram vram;
  282. };
  283. struct radeon_gart {
  284. dma_addr_t table_addr;
  285. unsigned num_gpu_pages;
  286. unsigned num_cpu_pages;
  287. unsigned table_size;
  288. union radeon_gart_table table;
  289. struct page **pages;
  290. dma_addr_t *pages_addr;
  291. bool ready;
  292. };
  293. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  294. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  295. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  296. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  297. int radeon_gart_init(struct radeon_device *rdev);
  298. void radeon_gart_fini(struct radeon_device *rdev);
  299. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  300. int pages);
  301. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  302. int pages, struct page **pagelist);
  303. /*
  304. * GPU MC structures, functions & helpers
  305. */
  306. struct radeon_mc {
  307. resource_size_t aper_size;
  308. resource_size_t aper_base;
  309. resource_size_t agp_base;
  310. /* for some chips with <= 32MB we need to lie
  311. * about vram size near mc fb location */
  312. u64 mc_vram_size;
  313. u64 gtt_location;
  314. u64 gtt_size;
  315. u64 gtt_start;
  316. u64 gtt_end;
  317. u64 vram_location;
  318. u64 vram_start;
  319. u64 vram_end;
  320. unsigned vram_width;
  321. u64 real_vram_size;
  322. int vram_mtrr;
  323. bool vram_is_ddr;
  324. };
  325. int radeon_mc_setup(struct radeon_device *rdev);
  326. /*
  327. * GPU scratch registers structures, functions & helpers
  328. */
  329. struct radeon_scratch {
  330. unsigned num_reg;
  331. bool free[32];
  332. uint32_t reg[32];
  333. };
  334. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  335. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  336. /*
  337. * IRQS.
  338. */
  339. struct radeon_irq {
  340. bool installed;
  341. bool sw_int;
  342. /* FIXME: use a define max crtc rather than hardcode it */
  343. bool crtc_vblank_int[2];
  344. };
  345. int radeon_irq_kms_init(struct radeon_device *rdev);
  346. void radeon_irq_kms_fini(struct radeon_device *rdev);
  347. /*
  348. * CP & ring.
  349. */
  350. struct radeon_ib {
  351. struct list_head list;
  352. unsigned long idx;
  353. uint64_t gpu_addr;
  354. struct radeon_fence *fence;
  355. volatile uint32_t *ptr;
  356. uint32_t length_dw;
  357. };
  358. struct radeon_ib_pool {
  359. struct mutex mutex;
  360. struct radeon_object *robj;
  361. struct list_head scheduled_ibs;
  362. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  363. bool ready;
  364. DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
  365. };
  366. struct radeon_cp {
  367. struct radeon_object *ring_obj;
  368. volatile uint32_t *ring;
  369. unsigned rptr;
  370. unsigned wptr;
  371. unsigned wptr_old;
  372. unsigned ring_size;
  373. unsigned ring_free_dw;
  374. int count_dw;
  375. uint64_t gpu_addr;
  376. uint32_t align_mask;
  377. uint32_t ptr_mask;
  378. struct mutex mutex;
  379. bool ready;
  380. };
  381. struct r600_blit {
  382. struct radeon_object *shader_obj;
  383. u64 shader_gpu_addr;
  384. u32 vs_offset, ps_offset;
  385. u32 state_offset;
  386. u32 state_len;
  387. u32 vb_used, vb_total;
  388. struct radeon_ib *vb_ib;
  389. };
  390. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  391. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  392. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  393. int radeon_ib_pool_init(struct radeon_device *rdev);
  394. void radeon_ib_pool_fini(struct radeon_device *rdev);
  395. int radeon_ib_test(struct radeon_device *rdev);
  396. /* Ring access between begin & end cannot sleep */
  397. void radeon_ring_free_size(struct radeon_device *rdev);
  398. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  399. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  400. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  401. int radeon_ring_test(struct radeon_device *rdev);
  402. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  403. void radeon_ring_fini(struct radeon_device *rdev);
  404. /*
  405. * CS.
  406. */
  407. struct radeon_cs_reloc {
  408. struct drm_gem_object *gobj;
  409. struct radeon_object *robj;
  410. struct radeon_object_list lobj;
  411. uint32_t handle;
  412. uint32_t flags;
  413. };
  414. struct radeon_cs_chunk {
  415. uint32_t chunk_id;
  416. uint32_t length_dw;
  417. uint32_t *kdata;
  418. };
  419. struct radeon_cs_parser {
  420. struct radeon_device *rdev;
  421. struct drm_file *filp;
  422. /* chunks */
  423. unsigned nchunks;
  424. struct radeon_cs_chunk *chunks;
  425. uint64_t *chunks_array;
  426. /* IB */
  427. unsigned idx;
  428. /* relocations */
  429. unsigned nrelocs;
  430. struct radeon_cs_reloc *relocs;
  431. struct radeon_cs_reloc **relocs_ptr;
  432. struct list_head validated;
  433. /* indices of various chunks */
  434. int chunk_ib_idx;
  435. int chunk_relocs_idx;
  436. struct radeon_ib *ib;
  437. void *track;
  438. unsigned family;
  439. };
  440. struct radeon_cs_packet {
  441. unsigned idx;
  442. unsigned type;
  443. unsigned reg;
  444. unsigned opcode;
  445. int count;
  446. unsigned one_reg_wr;
  447. };
  448. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  449. struct radeon_cs_packet *pkt,
  450. unsigned idx, unsigned reg);
  451. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  452. struct radeon_cs_packet *pkt);
  453. /*
  454. * AGP
  455. */
  456. int radeon_agp_init(struct radeon_device *rdev);
  457. void radeon_agp_fini(struct radeon_device *rdev);
  458. /*
  459. * Writeback
  460. */
  461. struct radeon_wb {
  462. struct radeon_object *wb_obj;
  463. volatile uint32_t *wb;
  464. uint64_t gpu_addr;
  465. };
  466. /**
  467. * struct radeon_pm - power management datas
  468. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  469. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  470. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  471. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  472. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  473. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  474. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  475. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  476. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  477. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  478. * @needed_bandwidth: current bandwidth needs
  479. *
  480. * It keeps track of various data needed to take powermanagement decision.
  481. * Bandwith need is used to determine minimun clock of the GPU and memory.
  482. * Equation between gpu/memory clock and available bandwidth is hw dependent
  483. * (type of memory, bus size, efficiency, ...)
  484. */
  485. struct radeon_pm {
  486. fixed20_12 max_bandwidth;
  487. fixed20_12 igp_sideport_mclk;
  488. fixed20_12 igp_system_mclk;
  489. fixed20_12 igp_ht_link_clk;
  490. fixed20_12 igp_ht_link_width;
  491. fixed20_12 k8_bandwidth;
  492. fixed20_12 sideport_bandwidth;
  493. fixed20_12 ht_bandwidth;
  494. fixed20_12 core_bandwidth;
  495. fixed20_12 sclk;
  496. fixed20_12 needed_bandwidth;
  497. };
  498. /*
  499. * Benchmarking
  500. */
  501. void radeon_benchmark(struct radeon_device *rdev);
  502. /*
  503. * Testing
  504. */
  505. void radeon_test_moves(struct radeon_device *rdev);
  506. /*
  507. * Debugfs
  508. */
  509. int radeon_debugfs_add_files(struct radeon_device *rdev,
  510. struct drm_info_list *files,
  511. unsigned nfiles);
  512. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  513. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  514. int r100_debugfs_cp_init(struct radeon_device *rdev);
  515. /*
  516. * ASIC specific functions.
  517. */
  518. struct radeon_asic {
  519. int (*init)(struct radeon_device *rdev);
  520. void (*fini)(struct radeon_device *rdev);
  521. int (*resume)(struct radeon_device *rdev);
  522. int (*suspend)(struct radeon_device *rdev);
  523. void (*errata)(struct radeon_device *rdev);
  524. void (*vram_info)(struct radeon_device *rdev);
  525. int (*gpu_reset)(struct radeon_device *rdev);
  526. int (*mc_init)(struct radeon_device *rdev);
  527. void (*mc_fini)(struct radeon_device *rdev);
  528. int (*wb_init)(struct radeon_device *rdev);
  529. void (*wb_fini)(struct radeon_device *rdev);
  530. int (*gart_init)(struct radeon_device *rdev);
  531. void (*gart_fini)(struct radeon_device *rdev);
  532. int (*gart_enable)(struct radeon_device *rdev);
  533. void (*gart_disable)(struct radeon_device *rdev);
  534. void (*gart_tlb_flush)(struct radeon_device *rdev);
  535. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  536. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  537. void (*cp_fini)(struct radeon_device *rdev);
  538. void (*cp_disable)(struct radeon_device *rdev);
  539. void (*cp_commit)(struct radeon_device *rdev);
  540. void (*ring_start)(struct radeon_device *rdev);
  541. int (*ring_test)(struct radeon_device *rdev);
  542. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  543. int (*ib_test)(struct radeon_device *rdev);
  544. int (*irq_set)(struct radeon_device *rdev);
  545. int (*irq_process)(struct radeon_device *rdev);
  546. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  547. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  548. int (*cs_parse)(struct radeon_cs_parser *p);
  549. int (*copy_blit)(struct radeon_device *rdev,
  550. uint64_t src_offset,
  551. uint64_t dst_offset,
  552. unsigned num_pages,
  553. struct radeon_fence *fence);
  554. int (*copy_dma)(struct radeon_device *rdev,
  555. uint64_t src_offset,
  556. uint64_t dst_offset,
  557. unsigned num_pages,
  558. struct radeon_fence *fence);
  559. int (*copy)(struct radeon_device *rdev,
  560. uint64_t src_offset,
  561. uint64_t dst_offset,
  562. unsigned num_pages,
  563. struct radeon_fence *fence);
  564. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  565. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  566. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  567. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  568. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  569. uint32_t tiling_flags, uint32_t pitch,
  570. uint32_t offset, uint32_t obj_size);
  571. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  572. void (*bandwidth_update)(struct radeon_device *rdev);
  573. };
  574. /*
  575. * Asic structures
  576. */
  577. struct r100_asic {
  578. const unsigned *reg_safe_bm;
  579. unsigned reg_safe_bm_size;
  580. };
  581. struct r300_asic {
  582. const unsigned *reg_safe_bm;
  583. unsigned reg_safe_bm_size;
  584. };
  585. struct r600_asic {
  586. unsigned max_pipes;
  587. unsigned max_tile_pipes;
  588. unsigned max_simds;
  589. unsigned max_backends;
  590. unsigned max_gprs;
  591. unsigned max_threads;
  592. unsigned max_stack_entries;
  593. unsigned max_hw_contexts;
  594. unsigned max_gs_threads;
  595. unsigned sx_max_export_size;
  596. unsigned sx_max_export_pos_size;
  597. unsigned sx_max_export_smx_size;
  598. unsigned sq_num_cf_insts;
  599. };
  600. struct rv770_asic {
  601. unsigned max_pipes;
  602. unsigned max_tile_pipes;
  603. unsigned max_simds;
  604. unsigned max_backends;
  605. unsigned max_gprs;
  606. unsigned max_threads;
  607. unsigned max_stack_entries;
  608. unsigned max_hw_contexts;
  609. unsigned max_gs_threads;
  610. unsigned sx_max_export_size;
  611. unsigned sx_max_export_pos_size;
  612. unsigned sx_max_export_smx_size;
  613. unsigned sq_num_cf_insts;
  614. unsigned sx_num_of_sets;
  615. unsigned sc_prim_fifo_size;
  616. unsigned sc_hiz_tile_fifo_size;
  617. unsigned sc_earlyz_tile_fifo_fize;
  618. };
  619. union radeon_asic_config {
  620. struct r300_asic r300;
  621. struct r100_asic r100;
  622. struct r600_asic r600;
  623. struct rv770_asic rv770;
  624. };
  625. /*
  626. * IOCTL.
  627. */
  628. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  629. struct drm_file *filp);
  630. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  631. struct drm_file *filp);
  632. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  633. struct drm_file *file_priv);
  634. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  635. struct drm_file *file_priv);
  636. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  637. struct drm_file *file_priv);
  638. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  639. struct drm_file *file_priv);
  640. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  641. struct drm_file *filp);
  642. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  643. struct drm_file *filp);
  644. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  645. struct drm_file *filp);
  646. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  647. struct drm_file *filp);
  648. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  649. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  650. struct drm_file *filp);
  651. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  652. struct drm_file *filp);
  653. /*
  654. * Core structure, functions and helpers.
  655. */
  656. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  657. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  658. struct radeon_device {
  659. struct device *dev;
  660. struct drm_device *ddev;
  661. struct pci_dev *pdev;
  662. /* ASIC */
  663. union radeon_asic_config config;
  664. enum radeon_family family;
  665. unsigned long flags;
  666. int usec_timeout;
  667. enum radeon_pll_errata pll_errata;
  668. int num_gb_pipes;
  669. int num_z_pipes;
  670. int disp_priority;
  671. /* BIOS */
  672. uint8_t *bios;
  673. bool is_atom_bios;
  674. uint16_t bios_header_start;
  675. struct radeon_object *stollen_vga_memory;
  676. struct fb_info *fbdev_info;
  677. struct radeon_object *fbdev_robj;
  678. struct radeon_framebuffer *fbdev_rfb;
  679. /* Register mmio */
  680. resource_size_t rmmio_base;
  681. resource_size_t rmmio_size;
  682. void *rmmio;
  683. radeon_rreg_t mc_rreg;
  684. radeon_wreg_t mc_wreg;
  685. radeon_rreg_t pll_rreg;
  686. radeon_wreg_t pll_wreg;
  687. uint32_t pcie_reg_mask;
  688. radeon_rreg_t pciep_rreg;
  689. radeon_wreg_t pciep_wreg;
  690. struct radeon_clock clock;
  691. struct radeon_mc mc;
  692. struct radeon_gart gart;
  693. struct radeon_mode_info mode_info;
  694. struct radeon_scratch scratch;
  695. struct radeon_mman mman;
  696. struct radeon_fence_driver fence_drv;
  697. struct radeon_cp cp;
  698. struct radeon_ib_pool ib_pool;
  699. struct radeon_irq irq;
  700. struct radeon_asic *asic;
  701. struct radeon_gem gem;
  702. struct radeon_pm pm;
  703. struct mutex cs_mutex;
  704. struct radeon_wb wb;
  705. struct radeon_dummy_page dummy_page;
  706. bool gpu_lockup;
  707. bool shutdown;
  708. bool suspend;
  709. bool need_dma32;
  710. bool new_init_path;
  711. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  712. const struct firmware *me_fw; /* all family ME firmware */
  713. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  714. struct r600_blit r600_blit;
  715. };
  716. int radeon_device_init(struct radeon_device *rdev,
  717. struct drm_device *ddev,
  718. struct pci_dev *pdev,
  719. uint32_t flags);
  720. void radeon_device_fini(struct radeon_device *rdev);
  721. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  722. /* r600 blit */
  723. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  724. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  725. void r600_kms_blit_copy(struct radeon_device *rdev,
  726. u64 src_gpu_addr, u64 dst_gpu_addr,
  727. int size_bytes);
  728. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  729. {
  730. if (reg < 0x10000)
  731. return readl(((void __iomem *)rdev->rmmio) + reg);
  732. else {
  733. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  734. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  735. }
  736. }
  737. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  738. {
  739. if (reg < 0x10000)
  740. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  741. else {
  742. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  743. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  744. }
  745. }
  746. /*
  747. * Registers read & write functions.
  748. */
  749. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  750. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  751. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  752. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  753. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  754. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  755. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  756. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  757. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  758. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  759. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  760. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  761. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  762. #define WREG32_P(reg, val, mask) \
  763. do { \
  764. uint32_t tmp_ = RREG32(reg); \
  765. tmp_ &= (mask); \
  766. tmp_ |= ((val) & ~(mask)); \
  767. WREG32(reg, tmp_); \
  768. } while (0)
  769. #define WREG32_PLL_P(reg, val, mask) \
  770. do { \
  771. uint32_t tmp_ = RREG32_PLL(reg); \
  772. tmp_ &= (mask); \
  773. tmp_ |= ((val) & ~(mask)); \
  774. WREG32_PLL(reg, tmp_); \
  775. } while (0)
  776. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  777. /*
  778. * Indirect registers accessor
  779. */
  780. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  781. {
  782. uint32_t r;
  783. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  784. r = RREG32(RADEON_PCIE_DATA);
  785. return r;
  786. }
  787. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  788. {
  789. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  790. WREG32(RADEON_PCIE_DATA, (v));
  791. }
  792. void r100_pll_errata_after_index(struct radeon_device *rdev);
  793. /*
  794. * ASICs helpers.
  795. */
  796. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  797. (rdev->pdev->device == 0x5969))
  798. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  799. (rdev->family == CHIP_RV200) || \
  800. (rdev->family == CHIP_RS100) || \
  801. (rdev->family == CHIP_RS200) || \
  802. (rdev->family == CHIP_RV250) || \
  803. (rdev->family == CHIP_RV280) || \
  804. (rdev->family == CHIP_RS300))
  805. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  806. (rdev->family == CHIP_RV350) || \
  807. (rdev->family == CHIP_R350) || \
  808. (rdev->family == CHIP_RV380) || \
  809. (rdev->family == CHIP_R420) || \
  810. (rdev->family == CHIP_R423) || \
  811. (rdev->family == CHIP_RV410) || \
  812. (rdev->family == CHIP_RS400) || \
  813. (rdev->family == CHIP_RS480))
  814. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  815. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  816. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  817. /*
  818. * BIOS helpers.
  819. */
  820. #define RBIOS8(i) (rdev->bios[i])
  821. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  822. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  823. int radeon_combios_init(struct radeon_device *rdev);
  824. void radeon_combios_fini(struct radeon_device *rdev);
  825. int radeon_atombios_init(struct radeon_device *rdev);
  826. void radeon_atombios_fini(struct radeon_device *rdev);
  827. /*
  828. * RING helpers.
  829. */
  830. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  831. {
  832. #if DRM_DEBUG_CODE
  833. if (rdev->cp.count_dw <= 0) {
  834. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  835. }
  836. #endif
  837. rdev->cp.ring[rdev->cp.wptr++] = v;
  838. rdev->cp.wptr &= rdev->cp.ptr_mask;
  839. rdev->cp.count_dw--;
  840. rdev->cp.ring_free_dw--;
  841. }
  842. /*
  843. * ASICs macro.
  844. */
  845. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  846. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  847. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  848. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  849. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  850. #define radeon_errata(rdev) (rdev)->asic->errata((rdev))
  851. #define radeon_vram_info(rdev) (rdev)->asic->vram_info((rdev))
  852. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  853. #define radeon_mc_init(rdev) (rdev)->asic->mc_init((rdev))
  854. #define radeon_mc_fini(rdev) (rdev)->asic->mc_fini((rdev))
  855. #define radeon_wb_init(rdev) (rdev)->asic->wb_init((rdev))
  856. #define radeon_wb_fini(rdev) (rdev)->asic->wb_fini((rdev))
  857. #define radeon_gpu_gart_init(rdev) (rdev)->asic->gart_init((rdev))
  858. #define radeon_gpu_gart_fini(rdev) (rdev)->asic->gart_fini((rdev))
  859. #define radeon_gart_enable(rdev) (rdev)->asic->gart_enable((rdev))
  860. #define radeon_gart_disable(rdev) (rdev)->asic->gart_disable((rdev))
  861. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  862. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  863. #define radeon_cp_init(rdev,rsize) (rdev)->asic->cp_init((rdev), (rsize))
  864. #define radeon_cp_fini(rdev) (rdev)->asic->cp_fini((rdev))
  865. #define radeon_cp_disable(rdev) (rdev)->asic->cp_disable((rdev))
  866. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  867. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  868. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  869. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  870. #define radeon_ib_test(rdev) (rdev)->asic->ib_test((rdev))
  871. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  872. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  873. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  874. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  875. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  876. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  877. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  878. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  879. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  880. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  881. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  882. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  883. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  884. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  885. /* Common functions */
  886. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  887. extern int radeon_modeset_init(struct radeon_device *rdev);
  888. extern void radeon_modeset_fini(struct radeon_device *rdev);
  889. extern bool radeon_card_posted(struct radeon_device *rdev);
  890. extern int radeon_clocks_init(struct radeon_device *rdev);
  891. extern void radeon_clocks_fini(struct radeon_device *rdev);
  892. extern void radeon_scratch_init(struct radeon_device *rdev);
  893. extern void radeon_surface_init(struct radeon_device *rdev);
  894. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  895. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  896. struct r100_mc_save {
  897. u32 GENMO_WT;
  898. u32 CRTC_EXT_CNTL;
  899. u32 CRTC_GEN_CNTL;
  900. u32 CRTC2_GEN_CNTL;
  901. u32 CUR_OFFSET;
  902. u32 CUR2_OFFSET;
  903. };
  904. extern void r100_cp_disable(struct radeon_device *rdev);
  905. extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  906. extern void r100_cp_fini(struct radeon_device *rdev);
  907. extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  908. extern int r100_pci_gart_init(struct radeon_device *rdev);
  909. extern void r100_pci_gart_fini(struct radeon_device *rdev);
  910. extern int r100_pci_gart_enable(struct radeon_device *rdev);
  911. extern void r100_pci_gart_disable(struct radeon_device *rdev);
  912. extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  913. extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  914. extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
  915. extern void r100_ib_fini(struct radeon_device *rdev);
  916. extern int r100_ib_init(struct radeon_device *rdev);
  917. extern void r100_irq_disable(struct radeon_device *rdev);
  918. extern int r100_irq_set(struct radeon_device *rdev);
  919. extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  920. extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  921. extern void r100_vram_init_sizes(struct radeon_device *rdev);
  922. extern void r100_wb_disable(struct radeon_device *rdev);
  923. extern void r100_wb_fini(struct radeon_device *rdev);
  924. extern int r100_wb_init(struct radeon_device *rdev);
  925. /* r300,r350,rv350,rv370,rv380 */
  926. extern void r300_set_reg_safe(struct radeon_device *rdev);
  927. extern void r300_mc_program(struct radeon_device *rdev);
  928. extern void r300_vram_info(struct radeon_device *rdev);
  929. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  930. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  931. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  932. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  933. /* r420,r423,rv410 */
  934. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  935. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  936. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  937. /* rv515 */
  938. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  939. /* rs690, rs740 */
  940. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  941. struct drm_display_mode *mode1,
  942. struct drm_display_mode *mode2);
  943. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  944. extern bool r600_card_posted(struct radeon_device *rdev);
  945. extern void r600_cp_stop(struct radeon_device *rdev);
  946. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  947. extern int r600_cp_resume(struct radeon_device *rdev);
  948. extern int r600_count_pipe_bits(uint32_t val);
  949. extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
  950. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  951. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  952. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  953. extern int r600_ib_test(struct radeon_device *rdev);
  954. extern int r600_ring_test(struct radeon_device *rdev);
  955. extern int r600_wb_init(struct radeon_device *rdev);
  956. extern void r600_wb_fini(struct radeon_device *rdev);
  957. extern void r600_scratch_init(struct radeon_device *rdev);
  958. extern int r600_blit_init(struct radeon_device *rdev);
  959. extern void r600_blit_fini(struct radeon_device *rdev);
  960. extern int r600_cp_init_microcode(struct radeon_device *rdev);
  961. #endif