radeon_encoders.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
  93. else
  94. ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  102. else*/
  103. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  109. else
  110. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  117. else
  118. ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
  127. else
  128. ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  138. else
  139. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  214. struct drm_display_mode *adjusted_mode)
  215. {
  216. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  217. struct drm_device *dev = encoder->dev;
  218. struct radeon_device *rdev = dev->dev_private;
  219. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  220. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  221. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  222. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  223. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  224. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  225. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  226. adjusted_mode->clock = native_mode->clock;
  227. adjusted_mode->flags = native_mode->flags;
  228. if (ASIC_IS_AVIVO(rdev)) {
  229. adjusted_mode->hdisplay = native_mode->hdisplay;
  230. adjusted_mode->vdisplay = native_mode->vdisplay;
  231. }
  232. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  233. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  234. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  235. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  236. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  237. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  238. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  239. if (ASIC_IS_AVIVO(rdev)) {
  240. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  241. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  242. }
  243. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  244. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  245. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  246. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  247. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  248. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  249. }
  250. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  251. struct drm_display_mode *mode,
  252. struct drm_display_mode *adjusted_mode)
  253. {
  254. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  255. struct drm_device *dev = encoder->dev;
  256. struct radeon_device *rdev = dev->dev_private;
  257. /* set the active encoder to connector routing */
  258. radeon_encoder_set_active_device(encoder);
  259. drm_mode_set_crtcinfo(adjusted_mode, 0);
  260. /* hw bug */
  261. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  262. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  263. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  264. /* get the native mode for LVDS */
  265. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  266. radeon_panel_mode_fixup(encoder, adjusted_mode);
  267. /* get the native mode for TV */
  268. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  269. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  270. if (tv_dac) {
  271. if (tv_dac->tv_std == TV_STD_NTSC ||
  272. tv_dac->tv_std == TV_STD_NTSC_J ||
  273. tv_dac->tv_std == TV_STD_PAL_M)
  274. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  275. else
  276. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  277. }
  278. }
  279. if (ASIC_IS_DCE3(rdev) &&
  280. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
  281. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  282. radeon_dp_set_link_config(connector, mode);
  283. }
  284. return true;
  285. }
  286. static void
  287. atombios_dac_setup(struct drm_encoder *encoder, int action)
  288. {
  289. struct drm_device *dev = encoder->dev;
  290. struct radeon_device *rdev = dev->dev_private;
  291. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  292. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  293. int index = 0;
  294. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  295. memset(&args, 0, sizeof(args));
  296. switch (radeon_encoder->encoder_id) {
  297. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  298. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  299. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  300. break;
  301. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  302. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  303. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  304. break;
  305. }
  306. args.ucAction = action;
  307. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  308. args.ucDacStandard = ATOM_DAC1_PS2;
  309. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  310. args.ucDacStandard = ATOM_DAC1_CV;
  311. else {
  312. switch (dac_info->tv_std) {
  313. case TV_STD_PAL:
  314. case TV_STD_PAL_M:
  315. case TV_STD_SCART_PAL:
  316. case TV_STD_SECAM:
  317. case TV_STD_PAL_CN:
  318. args.ucDacStandard = ATOM_DAC1_PAL;
  319. break;
  320. case TV_STD_NTSC:
  321. case TV_STD_NTSC_J:
  322. case TV_STD_PAL_60:
  323. default:
  324. args.ucDacStandard = ATOM_DAC1_NTSC;
  325. break;
  326. }
  327. }
  328. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  329. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  330. }
  331. static void
  332. atombios_tv_setup(struct drm_encoder *encoder, int action)
  333. {
  334. struct drm_device *dev = encoder->dev;
  335. struct radeon_device *rdev = dev->dev_private;
  336. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  337. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  338. int index = 0;
  339. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  340. memset(&args, 0, sizeof(args));
  341. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  342. args.sTVEncoder.ucAction = action;
  343. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  344. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  345. else {
  346. switch (dac_info->tv_std) {
  347. case TV_STD_NTSC:
  348. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  349. break;
  350. case TV_STD_PAL:
  351. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  352. break;
  353. case TV_STD_PAL_M:
  354. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  355. break;
  356. case TV_STD_PAL_60:
  357. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  358. break;
  359. case TV_STD_NTSC_J:
  360. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  361. break;
  362. case TV_STD_SCART_PAL:
  363. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  364. break;
  365. case TV_STD_SECAM:
  366. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  367. break;
  368. case TV_STD_PAL_CN:
  369. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  370. break;
  371. default:
  372. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  373. break;
  374. }
  375. }
  376. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  377. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  378. }
  379. void
  380. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  381. {
  382. struct drm_device *dev = encoder->dev;
  383. struct radeon_device *rdev = dev->dev_private;
  384. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  385. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  386. int index = 0;
  387. memset(&args, 0, sizeof(args));
  388. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  389. args.sXTmdsEncoder.ucEnable = action;
  390. if (radeon_encoder->pixel_clock > 165000)
  391. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  392. /*if (pScrn->rgbBits == 8)*/
  393. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  394. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  395. }
  396. static void
  397. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  398. {
  399. struct drm_device *dev = encoder->dev;
  400. struct radeon_device *rdev = dev->dev_private;
  401. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  402. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  403. int index = 0;
  404. memset(&args, 0, sizeof(args));
  405. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  406. args.sDVOEncoder.ucAction = action;
  407. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  408. if (radeon_encoder->pixel_clock > 165000)
  409. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  410. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  411. }
  412. union lvds_encoder_control {
  413. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  414. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  415. };
  416. void
  417. atombios_digital_setup(struct drm_encoder *encoder, int action)
  418. {
  419. struct drm_device *dev = encoder->dev;
  420. struct radeon_device *rdev = dev->dev_private;
  421. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  422. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  423. union lvds_encoder_control args;
  424. int index = 0;
  425. int hdmi_detected = 0;
  426. uint8_t frev, crev;
  427. if (!dig)
  428. return;
  429. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  430. hdmi_detected = 1;
  431. memset(&args, 0, sizeof(args));
  432. switch (radeon_encoder->encoder_id) {
  433. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  434. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  435. break;
  436. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  437. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  438. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  439. break;
  440. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  441. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  442. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  443. else
  444. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  445. break;
  446. }
  447. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  448. return;
  449. switch (frev) {
  450. case 1:
  451. case 2:
  452. switch (crev) {
  453. case 1:
  454. args.v1.ucMisc = 0;
  455. args.v1.ucAction = action;
  456. if (hdmi_detected)
  457. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  458. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  459. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  460. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  461. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  462. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  463. args.v1.ucMisc |= (1 << 1);
  464. } else {
  465. if (dig->linkb)
  466. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  467. if (radeon_encoder->pixel_clock > 165000)
  468. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  469. /*if (pScrn->rgbBits == 8) */
  470. args.v1.ucMisc |= (1 << 1);
  471. }
  472. break;
  473. case 2:
  474. case 3:
  475. args.v2.ucMisc = 0;
  476. args.v2.ucAction = action;
  477. if (crev == 3) {
  478. if (dig->coherent_mode)
  479. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  480. }
  481. if (hdmi_detected)
  482. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  483. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  484. args.v2.ucTruncate = 0;
  485. args.v2.ucSpatial = 0;
  486. args.v2.ucTemporal = 0;
  487. args.v2.ucFRC = 0;
  488. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  489. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  490. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  491. if (dig->lvds_misc & ATOM_PANEL_MISC_SPATIAL) {
  492. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  493. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  494. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  495. }
  496. if (dig->lvds_misc & ATOM_PANEL_MISC_TEMPORAL) {
  497. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  498. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  499. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  500. if (((dig->lvds_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  501. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  502. }
  503. } else {
  504. if (dig->linkb)
  505. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  506. if (radeon_encoder->pixel_clock > 165000)
  507. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  508. }
  509. break;
  510. default:
  511. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  512. break;
  513. }
  514. break;
  515. default:
  516. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  517. break;
  518. }
  519. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  520. }
  521. int
  522. atombios_get_encoder_mode(struct drm_encoder *encoder)
  523. {
  524. struct drm_connector *connector;
  525. struct radeon_connector *radeon_connector;
  526. struct radeon_connector_atom_dig *dig_connector;
  527. connector = radeon_get_connector_for_encoder(encoder);
  528. if (!connector)
  529. return 0;
  530. radeon_connector = to_radeon_connector(connector);
  531. switch (connector->connector_type) {
  532. case DRM_MODE_CONNECTOR_DVII:
  533. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  534. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  535. return ATOM_ENCODER_MODE_HDMI;
  536. else if (radeon_connector->use_digital)
  537. return ATOM_ENCODER_MODE_DVI;
  538. else
  539. return ATOM_ENCODER_MODE_CRT;
  540. break;
  541. case DRM_MODE_CONNECTOR_DVID:
  542. case DRM_MODE_CONNECTOR_HDMIA:
  543. default:
  544. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  545. return ATOM_ENCODER_MODE_HDMI;
  546. else
  547. return ATOM_ENCODER_MODE_DVI;
  548. break;
  549. case DRM_MODE_CONNECTOR_LVDS:
  550. return ATOM_ENCODER_MODE_LVDS;
  551. break;
  552. case DRM_MODE_CONNECTOR_DisplayPort:
  553. case DRM_MODE_CONNECTOR_eDP:
  554. dig_connector = radeon_connector->con_priv;
  555. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  556. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  557. return ATOM_ENCODER_MODE_DP;
  558. else if (drm_detect_hdmi_monitor(radeon_connector->edid))
  559. return ATOM_ENCODER_MODE_HDMI;
  560. else
  561. return ATOM_ENCODER_MODE_DVI;
  562. break;
  563. case DRM_MODE_CONNECTOR_DVIA:
  564. case DRM_MODE_CONNECTOR_VGA:
  565. return ATOM_ENCODER_MODE_CRT;
  566. break;
  567. case DRM_MODE_CONNECTOR_Composite:
  568. case DRM_MODE_CONNECTOR_SVIDEO:
  569. case DRM_MODE_CONNECTOR_9PinDIN:
  570. /* fix me */
  571. return ATOM_ENCODER_MODE_TV;
  572. /*return ATOM_ENCODER_MODE_CV;*/
  573. break;
  574. }
  575. }
  576. /*
  577. * DIG Encoder/Transmitter Setup
  578. *
  579. * DCE 3.0/3.1
  580. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  581. * Supports up to 3 digital outputs
  582. * - 2 DIG encoder blocks.
  583. * DIG1 can drive UNIPHY link A or link B
  584. * DIG2 can drive UNIPHY link B or LVTMA
  585. *
  586. * DCE 3.2
  587. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  588. * Supports up to 5 digital outputs
  589. * - 2 DIG encoder blocks.
  590. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  591. *
  592. * DCE 4.0
  593. * - 3 DIG transmitter blocks UNPHY0/1/2 (links A and B).
  594. * Supports up to 6 digital outputs
  595. * - 6 DIG encoder blocks.
  596. * - DIG to PHY mapping is hardcoded
  597. * DIG1 drives UNIPHY0 link A, A+B
  598. * DIG2 drives UNIPHY0 link B
  599. * DIG3 drives UNIPHY1 link A, A+B
  600. * DIG4 drives UNIPHY1 link B
  601. * DIG5 drives UNIPHY2 link A, A+B
  602. * DIG6 drives UNIPHY2 link B
  603. *
  604. * Routing
  605. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  606. * Examples:
  607. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  608. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  609. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  610. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  611. */
  612. union dig_encoder_control {
  613. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  614. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  615. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  616. };
  617. void
  618. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  619. {
  620. struct drm_device *dev = encoder->dev;
  621. struct radeon_device *rdev = dev->dev_private;
  622. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  623. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  624. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  625. union dig_encoder_control args;
  626. int index = 0;
  627. uint8_t frev, crev;
  628. int dp_clock = 0;
  629. int dp_lane_count = 0;
  630. if (connector) {
  631. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  632. struct radeon_connector_atom_dig *dig_connector =
  633. radeon_connector->con_priv;
  634. dp_clock = dig_connector->dp_clock;
  635. dp_lane_count = dig_connector->dp_lane_count;
  636. }
  637. /* no dig encoder assigned */
  638. if (dig->dig_encoder == -1)
  639. return;
  640. memset(&args, 0, sizeof(args));
  641. if (ASIC_IS_DCE4(rdev))
  642. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  643. else {
  644. if (dig->dig_encoder)
  645. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  646. else
  647. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  648. }
  649. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  650. return;
  651. args.v1.ucAction = action;
  652. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  653. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  654. if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  655. if (dp_clock == 270000)
  656. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  657. args.v1.ucLaneNum = dp_lane_count;
  658. } else if (radeon_encoder->pixel_clock > 165000)
  659. args.v1.ucLaneNum = 8;
  660. else
  661. args.v1.ucLaneNum = 4;
  662. if (ASIC_IS_DCE4(rdev)) {
  663. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  664. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  665. } else {
  666. switch (radeon_encoder->encoder_id) {
  667. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  668. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  669. break;
  670. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  671. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  672. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  673. break;
  674. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  675. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  676. break;
  677. }
  678. if (dig->linkb)
  679. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  680. else
  681. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  682. }
  683. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  684. }
  685. union dig_transmitter_control {
  686. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  687. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  688. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  689. };
  690. void
  691. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  692. {
  693. struct drm_device *dev = encoder->dev;
  694. struct radeon_device *rdev = dev->dev_private;
  695. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  696. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  697. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  698. union dig_transmitter_control args;
  699. int index = 0;
  700. uint8_t frev, crev;
  701. bool is_dp = false;
  702. int pll_id = 0;
  703. int dp_clock = 0;
  704. int dp_lane_count = 0;
  705. int connector_object_id = 0;
  706. int igp_lane_info = 0;
  707. if (connector) {
  708. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  709. struct radeon_connector_atom_dig *dig_connector =
  710. radeon_connector->con_priv;
  711. dp_clock = dig_connector->dp_clock;
  712. dp_lane_count = dig_connector->dp_lane_count;
  713. connector_object_id =
  714. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  715. igp_lane_info = dig_connector->igp_lane_info;
  716. }
  717. /* no dig encoder assigned */
  718. if (dig->dig_encoder == -1)
  719. return;
  720. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  721. is_dp = true;
  722. memset(&args, 0, sizeof(args));
  723. switch (radeon_encoder->encoder_id) {
  724. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  725. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  726. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  727. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  728. break;
  729. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  730. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  731. break;
  732. }
  733. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  734. return;
  735. args.v1.ucAction = action;
  736. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  737. args.v1.usInitInfo = connector_object_id;
  738. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  739. args.v1.asMode.ucLaneSel = lane_num;
  740. args.v1.asMode.ucLaneSet = lane_set;
  741. } else {
  742. if (is_dp)
  743. args.v1.usPixelClock =
  744. cpu_to_le16(dp_clock / 10);
  745. else if (radeon_encoder->pixel_clock > 165000)
  746. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  747. else
  748. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  749. }
  750. if (ASIC_IS_DCE4(rdev)) {
  751. if (is_dp)
  752. args.v3.ucLaneNum = dp_lane_count;
  753. else if (radeon_encoder->pixel_clock > 165000)
  754. args.v3.ucLaneNum = 8;
  755. else
  756. args.v3.ucLaneNum = 4;
  757. if (dig->linkb) {
  758. args.v3.acConfig.ucLinkSel = 1;
  759. args.v3.acConfig.ucEncoderSel = 1;
  760. }
  761. /* Select the PLL for the PHY
  762. * DP PHY should be clocked from external src if there is
  763. * one.
  764. */
  765. if (encoder->crtc) {
  766. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  767. pll_id = radeon_crtc->pll_id;
  768. }
  769. if (is_dp && rdev->clock.dp_extclk)
  770. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  771. else
  772. args.v3.acConfig.ucRefClkSource = pll_id;
  773. switch (radeon_encoder->encoder_id) {
  774. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  775. args.v3.acConfig.ucTransmitterSel = 0;
  776. break;
  777. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  778. args.v3.acConfig.ucTransmitterSel = 1;
  779. break;
  780. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  781. args.v3.acConfig.ucTransmitterSel = 2;
  782. break;
  783. }
  784. if (is_dp)
  785. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  786. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  787. if (dig->coherent_mode)
  788. args.v3.acConfig.fCoherentMode = 1;
  789. if (radeon_encoder->pixel_clock > 165000)
  790. args.v3.acConfig.fDualLinkConnector = 1;
  791. }
  792. } else if (ASIC_IS_DCE32(rdev)) {
  793. args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
  794. if (dig->linkb)
  795. args.v2.acConfig.ucLinkSel = 1;
  796. switch (radeon_encoder->encoder_id) {
  797. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  798. args.v2.acConfig.ucTransmitterSel = 0;
  799. break;
  800. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  801. args.v2.acConfig.ucTransmitterSel = 1;
  802. break;
  803. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  804. args.v2.acConfig.ucTransmitterSel = 2;
  805. break;
  806. }
  807. if (is_dp)
  808. args.v2.acConfig.fCoherentMode = 1;
  809. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  810. if (dig->coherent_mode)
  811. args.v2.acConfig.fCoherentMode = 1;
  812. if (radeon_encoder->pixel_clock > 165000)
  813. args.v2.acConfig.fDualLinkConnector = 1;
  814. }
  815. } else {
  816. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  817. if (dig->dig_encoder)
  818. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  819. else
  820. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  821. if ((rdev->flags & RADEON_IS_IGP) &&
  822. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  823. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  824. if (igp_lane_info & 0x1)
  825. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  826. else if (igp_lane_info & 0x2)
  827. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  828. else if (igp_lane_info & 0x4)
  829. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  830. else if (igp_lane_info & 0x8)
  831. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  832. } else {
  833. if (igp_lane_info & 0x3)
  834. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  835. else if (igp_lane_info & 0xc)
  836. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  837. }
  838. }
  839. if (dig->linkb)
  840. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  841. else
  842. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  843. if (is_dp)
  844. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  845. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  846. if (dig->coherent_mode)
  847. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  848. if (radeon_encoder->pixel_clock > 165000)
  849. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  850. }
  851. }
  852. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  853. }
  854. static void
  855. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  856. {
  857. struct drm_device *dev = encoder->dev;
  858. struct radeon_device *rdev = dev->dev_private;
  859. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  860. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  861. ENABLE_YUV_PS_ALLOCATION args;
  862. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  863. uint32_t temp, reg;
  864. memset(&args, 0, sizeof(args));
  865. if (rdev->family >= CHIP_R600)
  866. reg = R600_BIOS_3_SCRATCH;
  867. else
  868. reg = RADEON_BIOS_3_SCRATCH;
  869. /* XXX: fix up scratch reg handling */
  870. temp = RREG32(reg);
  871. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  872. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  873. (radeon_crtc->crtc_id << 18)));
  874. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  875. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  876. else
  877. WREG32(reg, 0);
  878. if (enable)
  879. args.ucEnable = ATOM_ENABLE;
  880. args.ucCRTC = radeon_crtc->crtc_id;
  881. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  882. WREG32(reg, temp);
  883. }
  884. static void
  885. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  886. {
  887. struct drm_device *dev = encoder->dev;
  888. struct radeon_device *rdev = dev->dev_private;
  889. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  890. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  891. int index = 0;
  892. bool is_dig = false;
  893. memset(&args, 0, sizeof(args));
  894. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  895. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  896. radeon_encoder->active_device);
  897. switch (radeon_encoder->encoder_id) {
  898. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  899. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  900. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  901. break;
  902. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  903. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  904. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  905. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  906. is_dig = true;
  907. break;
  908. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  909. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  910. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  911. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  912. break;
  913. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  914. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  915. break;
  916. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  917. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  918. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  919. else
  920. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  921. break;
  922. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  923. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  924. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  925. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  926. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  927. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  928. else
  929. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  930. break;
  931. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  932. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  933. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  934. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  935. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  936. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  937. else
  938. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  939. break;
  940. }
  941. if (is_dig) {
  942. switch (mode) {
  943. case DRM_MODE_DPMS_ON:
  944. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  945. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  946. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  947. dp_link_train(encoder, connector);
  948. if (ASIC_IS_DCE4(rdev))
  949. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
  950. }
  951. break;
  952. case DRM_MODE_DPMS_STANDBY:
  953. case DRM_MODE_DPMS_SUSPEND:
  954. case DRM_MODE_DPMS_OFF:
  955. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  956. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  957. if (ASIC_IS_DCE4(rdev))
  958. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
  959. }
  960. break;
  961. }
  962. } else {
  963. switch (mode) {
  964. case DRM_MODE_DPMS_ON:
  965. args.ucAction = ATOM_ENABLE;
  966. break;
  967. case DRM_MODE_DPMS_STANDBY:
  968. case DRM_MODE_DPMS_SUSPEND:
  969. case DRM_MODE_DPMS_OFF:
  970. args.ucAction = ATOM_DISABLE;
  971. break;
  972. }
  973. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  974. }
  975. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  976. }
  977. union crtc_source_param {
  978. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  979. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  980. };
  981. static void
  982. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  983. {
  984. struct drm_device *dev = encoder->dev;
  985. struct radeon_device *rdev = dev->dev_private;
  986. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  987. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  988. union crtc_source_param args;
  989. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  990. uint8_t frev, crev;
  991. struct radeon_encoder_atom_dig *dig;
  992. memset(&args, 0, sizeof(args));
  993. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  994. return;
  995. switch (frev) {
  996. case 1:
  997. switch (crev) {
  998. case 1:
  999. default:
  1000. if (ASIC_IS_AVIVO(rdev))
  1001. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1002. else {
  1003. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1004. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1005. } else {
  1006. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1007. }
  1008. }
  1009. switch (radeon_encoder->encoder_id) {
  1010. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1011. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1012. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1013. break;
  1014. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1015. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1016. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1017. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1018. else
  1019. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1020. break;
  1021. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1022. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1023. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1024. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1025. break;
  1026. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1027. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1028. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1029. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1030. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1031. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1032. else
  1033. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1034. break;
  1035. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1036. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1037. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1038. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1039. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1040. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1041. else
  1042. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1043. break;
  1044. }
  1045. break;
  1046. case 2:
  1047. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1048. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1049. switch (radeon_encoder->encoder_id) {
  1050. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1051. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1052. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1053. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1054. dig = radeon_encoder->enc_priv;
  1055. switch (dig->dig_encoder) {
  1056. case 0:
  1057. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1058. break;
  1059. case 1:
  1060. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1061. break;
  1062. case 2:
  1063. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1064. break;
  1065. case 3:
  1066. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1067. break;
  1068. case 4:
  1069. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1070. break;
  1071. case 5:
  1072. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1073. break;
  1074. }
  1075. break;
  1076. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1077. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1078. break;
  1079. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1080. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1081. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1082. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1083. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1084. else
  1085. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1086. break;
  1087. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1088. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1089. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1090. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1091. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1092. else
  1093. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1094. break;
  1095. }
  1096. break;
  1097. }
  1098. break;
  1099. default:
  1100. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1101. break;
  1102. }
  1103. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1104. /* update scratch regs with new routing */
  1105. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1106. }
  1107. static void
  1108. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1109. struct drm_display_mode *mode)
  1110. {
  1111. struct drm_device *dev = encoder->dev;
  1112. struct radeon_device *rdev = dev->dev_private;
  1113. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1114. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1115. /* Funky macbooks */
  1116. if ((dev->pdev->device == 0x71C5) &&
  1117. (dev->pdev->subsystem_vendor == 0x106b) &&
  1118. (dev->pdev->subsystem_device == 0x0080)) {
  1119. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1120. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1121. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1122. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1123. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1124. }
  1125. }
  1126. /* set scaler clears this on some chips */
  1127. /* XXX check DCE4 */
  1128. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1129. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1130. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1131. AVIVO_D1MODE_INTERLEAVE_EN);
  1132. }
  1133. }
  1134. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1135. {
  1136. struct drm_device *dev = encoder->dev;
  1137. struct radeon_device *rdev = dev->dev_private;
  1138. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1139. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1140. struct drm_encoder *test_encoder;
  1141. struct radeon_encoder_atom_dig *dig;
  1142. uint32_t dig_enc_in_use = 0;
  1143. if (ASIC_IS_DCE4(rdev)) {
  1144. dig = radeon_encoder->enc_priv;
  1145. switch (radeon_encoder->encoder_id) {
  1146. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1147. if (dig->linkb)
  1148. return 1;
  1149. else
  1150. return 0;
  1151. break;
  1152. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1153. if (dig->linkb)
  1154. return 3;
  1155. else
  1156. return 2;
  1157. break;
  1158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1159. if (dig->linkb)
  1160. return 5;
  1161. else
  1162. return 4;
  1163. break;
  1164. }
  1165. }
  1166. /* on DCE32 and encoder can driver any block so just crtc id */
  1167. if (ASIC_IS_DCE32(rdev)) {
  1168. return radeon_crtc->crtc_id;
  1169. }
  1170. /* on DCE3 - LVTMA can only be driven by DIGB */
  1171. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1172. struct radeon_encoder *radeon_test_encoder;
  1173. if (encoder == test_encoder)
  1174. continue;
  1175. if (!radeon_encoder_is_digital(test_encoder))
  1176. continue;
  1177. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1178. dig = radeon_test_encoder->enc_priv;
  1179. if (dig->dig_encoder >= 0)
  1180. dig_enc_in_use |= (1 << dig->dig_encoder);
  1181. }
  1182. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1183. if (dig_enc_in_use & 0x2)
  1184. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1185. return 1;
  1186. }
  1187. if (!(dig_enc_in_use & 1))
  1188. return 0;
  1189. return 1;
  1190. }
  1191. static void
  1192. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1193. struct drm_display_mode *mode,
  1194. struct drm_display_mode *adjusted_mode)
  1195. {
  1196. struct drm_device *dev = encoder->dev;
  1197. struct radeon_device *rdev = dev->dev_private;
  1198. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1199. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1200. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1201. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1202. atombios_yuv_setup(encoder, true);
  1203. else
  1204. atombios_yuv_setup(encoder, false);
  1205. }
  1206. switch (radeon_encoder->encoder_id) {
  1207. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1208. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1209. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1210. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1211. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1212. break;
  1213. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1214. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1215. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1216. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1217. if (ASIC_IS_DCE4(rdev)) {
  1218. /* disable the transmitter */
  1219. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1220. /* setup and enable the encoder */
  1221. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
  1222. /* init and enable the transmitter */
  1223. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1224. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1225. } else {
  1226. /* disable the encoder and transmitter */
  1227. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1228. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1229. /* setup and enable the encoder and transmitter */
  1230. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1231. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1232. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1233. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1234. }
  1235. break;
  1236. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1237. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1238. break;
  1239. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1240. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1241. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1242. break;
  1243. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1244. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1245. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1246. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1247. atombios_dac_setup(encoder, ATOM_ENABLE);
  1248. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1249. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1250. atombios_tv_setup(encoder, ATOM_ENABLE);
  1251. else
  1252. atombios_tv_setup(encoder, ATOM_DISABLE);
  1253. }
  1254. break;
  1255. }
  1256. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1257. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1258. r600_hdmi_enable(encoder);
  1259. r600_hdmi_setmode(encoder, adjusted_mode);
  1260. }
  1261. }
  1262. static bool
  1263. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1264. {
  1265. struct drm_device *dev = encoder->dev;
  1266. struct radeon_device *rdev = dev->dev_private;
  1267. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1268. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1269. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1270. ATOM_DEVICE_CV_SUPPORT |
  1271. ATOM_DEVICE_CRT_SUPPORT)) {
  1272. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1273. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1274. uint8_t frev, crev;
  1275. memset(&args, 0, sizeof(args));
  1276. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1277. return false;
  1278. args.sDacload.ucMisc = 0;
  1279. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1280. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1281. args.sDacload.ucDacType = ATOM_DAC_A;
  1282. else
  1283. args.sDacload.ucDacType = ATOM_DAC_B;
  1284. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1285. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1286. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1287. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1288. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1289. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1290. if (crev >= 3)
  1291. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1292. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1293. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1294. if (crev >= 3)
  1295. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1296. }
  1297. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1298. return true;
  1299. } else
  1300. return false;
  1301. }
  1302. static enum drm_connector_status
  1303. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1304. {
  1305. struct drm_device *dev = encoder->dev;
  1306. struct radeon_device *rdev = dev->dev_private;
  1307. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1308. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1309. uint32_t bios_0_scratch;
  1310. if (!atombios_dac_load_detect(encoder, connector)) {
  1311. DRM_DEBUG_KMS("detect returned false \n");
  1312. return connector_status_unknown;
  1313. }
  1314. if (rdev->family >= CHIP_R600)
  1315. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1316. else
  1317. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1318. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1319. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1320. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1321. return connector_status_connected;
  1322. }
  1323. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1324. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1325. return connector_status_connected;
  1326. }
  1327. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1328. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1329. return connector_status_connected;
  1330. }
  1331. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1332. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1333. return connector_status_connected; /* CTV */
  1334. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1335. return connector_status_connected; /* STV */
  1336. }
  1337. return connector_status_disconnected;
  1338. }
  1339. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1340. {
  1341. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1342. if (radeon_encoder->active_device &
  1343. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1344. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1345. if (dig)
  1346. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1347. }
  1348. radeon_atom_output_lock(encoder, true);
  1349. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1350. /* this is needed for the pll/ss setup to work correctly in some cases */
  1351. atombios_set_encoder_crtc_source(encoder);
  1352. }
  1353. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1354. {
  1355. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1356. radeon_atom_output_lock(encoder, false);
  1357. }
  1358. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1359. {
  1360. struct drm_device *dev = encoder->dev;
  1361. struct radeon_device *rdev = dev->dev_private;
  1362. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1363. struct radeon_encoder_atom_dig *dig;
  1364. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1365. switch (radeon_encoder->encoder_id) {
  1366. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1367. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1368. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1369. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1370. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1371. break;
  1372. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1373. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1374. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1375. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1376. if (ASIC_IS_DCE4(rdev))
  1377. /* disable the transmitter */
  1378. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1379. else {
  1380. /* disable the encoder and transmitter */
  1381. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1382. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1383. }
  1384. break;
  1385. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1386. atombios_ddia_setup(encoder, ATOM_DISABLE);
  1387. break;
  1388. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1389. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1390. atombios_external_tmds_setup(encoder, ATOM_DISABLE);
  1391. break;
  1392. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1393. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1394. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1395. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1396. atombios_dac_setup(encoder, ATOM_DISABLE);
  1397. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1398. atombios_tv_setup(encoder, ATOM_DISABLE);
  1399. break;
  1400. }
  1401. if (radeon_encoder_is_digital(encoder)) {
  1402. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1403. r600_hdmi_disable(encoder);
  1404. dig = radeon_encoder->enc_priv;
  1405. dig->dig_encoder = -1;
  1406. }
  1407. radeon_encoder->active_device = 0;
  1408. }
  1409. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1410. .dpms = radeon_atom_encoder_dpms,
  1411. .mode_fixup = radeon_atom_mode_fixup,
  1412. .prepare = radeon_atom_encoder_prepare,
  1413. .mode_set = radeon_atom_encoder_mode_set,
  1414. .commit = radeon_atom_encoder_commit,
  1415. .disable = radeon_atom_encoder_disable,
  1416. /* no detect for TMDS/LVDS yet */
  1417. };
  1418. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1419. .dpms = radeon_atom_encoder_dpms,
  1420. .mode_fixup = radeon_atom_mode_fixup,
  1421. .prepare = radeon_atom_encoder_prepare,
  1422. .mode_set = radeon_atom_encoder_mode_set,
  1423. .commit = radeon_atom_encoder_commit,
  1424. .detect = radeon_atom_dac_detect,
  1425. };
  1426. void radeon_enc_destroy(struct drm_encoder *encoder)
  1427. {
  1428. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1429. kfree(radeon_encoder->enc_priv);
  1430. drm_encoder_cleanup(encoder);
  1431. kfree(radeon_encoder);
  1432. }
  1433. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1434. .destroy = radeon_enc_destroy,
  1435. };
  1436. struct radeon_encoder_atom_dac *
  1437. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1438. {
  1439. struct drm_device *dev = radeon_encoder->base.dev;
  1440. struct radeon_device *rdev = dev->dev_private;
  1441. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1442. if (!dac)
  1443. return NULL;
  1444. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1445. return dac;
  1446. }
  1447. struct radeon_encoder_atom_dig *
  1448. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1449. {
  1450. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1451. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1452. if (!dig)
  1453. return NULL;
  1454. /* coherent mode by default */
  1455. dig->coherent_mode = true;
  1456. dig->dig_encoder = -1;
  1457. if (encoder_enum == 2)
  1458. dig->linkb = true;
  1459. else
  1460. dig->linkb = false;
  1461. return dig;
  1462. }
  1463. void
  1464. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1465. {
  1466. struct radeon_device *rdev = dev->dev_private;
  1467. struct drm_encoder *encoder;
  1468. struct radeon_encoder *radeon_encoder;
  1469. /* see if we already added it */
  1470. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1471. radeon_encoder = to_radeon_encoder(encoder);
  1472. if (radeon_encoder->encoder_enum == encoder_enum) {
  1473. radeon_encoder->devices |= supported_device;
  1474. return;
  1475. }
  1476. }
  1477. /* add a new one */
  1478. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1479. if (!radeon_encoder)
  1480. return;
  1481. encoder = &radeon_encoder->base;
  1482. switch (rdev->num_crtc) {
  1483. case 1:
  1484. encoder->possible_crtcs = 0x1;
  1485. break;
  1486. case 2:
  1487. default:
  1488. encoder->possible_crtcs = 0x3;
  1489. break;
  1490. case 6:
  1491. encoder->possible_crtcs = 0x3f;
  1492. break;
  1493. }
  1494. radeon_encoder->enc_priv = NULL;
  1495. radeon_encoder->encoder_enum = encoder_enum;
  1496. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1497. radeon_encoder->devices = supported_device;
  1498. radeon_encoder->rmx_type = RMX_OFF;
  1499. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  1500. switch (radeon_encoder->encoder_id) {
  1501. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1502. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1503. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1504. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1505. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1506. radeon_encoder->rmx_type = RMX_FULL;
  1507. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1508. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1509. } else {
  1510. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1511. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1512. if (ASIC_IS_AVIVO(rdev))
  1513. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1514. }
  1515. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1516. break;
  1517. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1518. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1519. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1520. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1521. break;
  1522. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1523. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1524. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1525. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1526. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1527. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1528. break;
  1529. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1530. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1531. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1532. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1533. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1534. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1535. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1536. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1537. radeon_encoder->rmx_type = RMX_FULL;
  1538. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1539. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1540. } else {
  1541. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1542. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1543. if (ASIC_IS_AVIVO(rdev))
  1544. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1545. }
  1546. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1547. break;
  1548. }
  1549. }