pci.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/nl80211.h>
  17. #include <linux/pci.h>
  18. #include <linux/pci-aspm.h>
  19. #include "../ath.h"
  20. #include "ath5k.h"
  21. #include "debug.h"
  22. #include "base.h"
  23. #include "reg.h"
  24. /* Known PCI ids */
  25. static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
  26. { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
  27. { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
  28. { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
  29. { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
  30. { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
  31. { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
  32. { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
  33. { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
  34. { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
  35. { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
  36. { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
  37. { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
  38. { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
  39. { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
  40. { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
  41. { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
  42. { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
  43. { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
  44. { 0 }
  45. };
  46. /* return bus cachesize in 4B word units */
  47. static void ath5k_pci_read_cachesize(struct ath_common *common, int *csz)
  48. {
  49. struct ath5k_softc *sc = (struct ath5k_softc *) common->priv;
  50. u8 u8tmp;
  51. pci_read_config_byte(sc->pdev, PCI_CACHE_LINE_SIZE, &u8tmp);
  52. *csz = (int)u8tmp;
  53. /*
  54. * This check was put in to avoid "unplesant" consequences if
  55. * the bootrom has not fully initialized all PCI devices.
  56. * Sometimes the cache line size register is not set
  57. */
  58. if (*csz == 0)
  59. *csz = L1_CACHE_BYTES >> 2; /* Use the default size */
  60. }
  61. /*
  62. * Read from eeprom
  63. */
  64. bool ath5k_pci_eeprom_read(struct ath_common *common, u32 offset, u16 *data)
  65. {
  66. struct ath5k_hw *ah = (struct ath5k_hw *) common->ah;
  67. u32 status, timeout;
  68. /*
  69. * Initialize EEPROM access
  70. */
  71. if (ah->ah_version == AR5K_AR5210) {
  72. AR5K_REG_ENABLE_BITS(ah, AR5K_PCICFG, AR5K_PCICFG_EEAE);
  73. (void)ath5k_hw_reg_read(ah, AR5K_EEPROM_BASE + (4 * offset));
  74. } else {
  75. ath5k_hw_reg_write(ah, offset, AR5K_EEPROM_BASE);
  76. AR5K_REG_ENABLE_BITS(ah, AR5K_EEPROM_CMD,
  77. AR5K_EEPROM_CMD_READ);
  78. }
  79. for (timeout = AR5K_TUNE_REGISTER_TIMEOUT; timeout > 0; timeout--) {
  80. status = ath5k_hw_reg_read(ah, AR5K_EEPROM_STATUS);
  81. if (status & AR5K_EEPROM_STAT_RDDONE) {
  82. if (status & AR5K_EEPROM_STAT_RDERR)
  83. return -EIO;
  84. *data = (u16)(ath5k_hw_reg_read(ah, AR5K_EEPROM_DATA) &
  85. 0xffff);
  86. return 0;
  87. }
  88. udelay(15);
  89. }
  90. return -ETIMEDOUT;
  91. }
  92. /* Common ath_bus_opts structure */
  93. static const struct ath_bus_ops ath_pci_bus_ops = {
  94. .ath_bus_type = ATH_PCI,
  95. .read_cachesize = ath5k_pci_read_cachesize,
  96. .eeprom_read = ath5k_pci_eeprom_read,
  97. };
  98. /********************\
  99. * PCI Initialization *
  100. \********************/
  101. static int __devinit
  102. ath5k_pci_probe(struct pci_dev *pdev,
  103. const struct pci_device_id *id)
  104. {
  105. void __iomem *mem;
  106. struct ath5k_softc *sc;
  107. struct ieee80211_hw *hw;
  108. int ret;
  109. u8 csz;
  110. /*
  111. * L0s needs to be disabled on all ath5k cards.
  112. *
  113. * For distributions shipping with CONFIG_PCIEASPM (this will be enabled
  114. * by default in the future in 2.6.36) this will also mean both L1 and
  115. * L0s will be disabled when a pre 1.1 PCIe device is detected. We do
  116. * know L1 works correctly even for all ath5k pre 1.1 PCIe devices
  117. * though but cannot currently undue the effect of a blacklist, for
  118. * details you can read pcie_aspm_sanity_check() and see how it adjusts
  119. * the device link capability.
  120. *
  121. * It may be possible in the future to implement some PCI API to allow
  122. * drivers to override blacklists for pre 1.1 PCIe but for now it is
  123. * best to accept that both L0s and L1 will be disabled completely for
  124. * distributions shipping with CONFIG_PCIEASPM rather than having this
  125. * issue present. Motivation for adding this new API will be to help
  126. * with power consumption for some of these devices.
  127. */
  128. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S);
  129. ret = pci_enable_device(pdev);
  130. if (ret) {
  131. dev_err(&pdev->dev, "can't enable device\n");
  132. goto err;
  133. }
  134. /* XXX 32-bit addressing only */
  135. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  136. if (ret) {
  137. dev_err(&pdev->dev, "32-bit DMA not available\n");
  138. goto err_dis;
  139. }
  140. /*
  141. * Cache line size is used to size and align various
  142. * structures used to communicate with the hardware.
  143. */
  144. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  145. if (csz == 0) {
  146. /*
  147. * Linux 2.4.18 (at least) writes the cache line size
  148. * register as a 16-bit wide register which is wrong.
  149. * We must have this setup properly for rx buffer
  150. * DMA to work so force a reasonable value here if it
  151. * comes up zero.
  152. */
  153. csz = L1_CACHE_BYTES >> 2;
  154. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  155. }
  156. /*
  157. * The default setting of latency timer yields poor results,
  158. * set it to the value used by other systems. It may be worth
  159. * tweaking this setting more.
  160. */
  161. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  162. /* Enable bus mastering */
  163. pci_set_master(pdev);
  164. /*
  165. * Disable the RETRY_TIMEOUT register (0x41) to keep
  166. * PCI Tx retries from interfering with C3 CPU state.
  167. */
  168. pci_write_config_byte(pdev, 0x41, 0);
  169. ret = pci_request_region(pdev, 0, "ath5k");
  170. if (ret) {
  171. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  172. goto err_dis;
  173. }
  174. mem = pci_iomap(pdev, 0, 0);
  175. if (!mem) {
  176. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  177. ret = -EIO;
  178. goto err_reg;
  179. }
  180. /*
  181. * Allocate hw (mac80211 main struct)
  182. * and hw->priv (driver private data)
  183. */
  184. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  185. if (hw == NULL) {
  186. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  187. ret = -ENOMEM;
  188. goto err_map;
  189. }
  190. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  191. sc = hw->priv;
  192. sc->hw = hw;
  193. sc->pdev = pdev;
  194. sc->dev = &pdev->dev;
  195. sc->irq = pdev->irq;
  196. sc->devid = id->device;
  197. sc->iobase = mem; /* So we can unmap it on detach */
  198. /* Initialize */
  199. ret = ath5k_init_softc(sc, &ath_pci_bus_ops);
  200. if (ret)
  201. goto err_free;
  202. /* Set private data */
  203. pci_set_drvdata(pdev, hw);
  204. return 0;
  205. err_free:
  206. ieee80211_free_hw(hw);
  207. err_map:
  208. pci_iounmap(pdev, mem);
  209. err_reg:
  210. pci_release_region(pdev, 0);
  211. err_dis:
  212. pci_disable_device(pdev);
  213. err:
  214. return ret;
  215. }
  216. static void __devexit
  217. ath5k_pci_remove(struct pci_dev *pdev)
  218. {
  219. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  220. struct ath5k_softc *sc = hw->priv;
  221. ath5k_deinit_softc(sc);
  222. pci_iounmap(pdev, sc->iobase);
  223. pci_release_region(pdev, 0);
  224. pci_disable_device(pdev);
  225. ieee80211_free_hw(hw);
  226. }
  227. #ifdef CONFIG_PM_SLEEP
  228. static int ath5k_pci_suspend(struct device *dev)
  229. {
  230. struct ath5k_softc *sc = pci_get_drvdata(to_pci_dev(dev));
  231. ath5k_led_off(sc);
  232. return 0;
  233. }
  234. static int ath5k_pci_resume(struct device *dev)
  235. {
  236. struct pci_dev *pdev = to_pci_dev(dev);
  237. struct ath5k_softc *sc = pci_get_drvdata(pdev);
  238. /*
  239. * Suspend/Resume resets the PCI configuration space, so we have to
  240. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  241. * PCI Tx retries from interfering with C3 CPU state
  242. */
  243. pci_write_config_byte(pdev, 0x41, 0);
  244. ath5k_led_enable(sc);
  245. return 0;
  246. }
  247. static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
  248. #define ATH5K_PM_OPS (&ath5k_pm_ops)
  249. #else
  250. #define ATH5K_PM_OPS NULL
  251. #endif /* CONFIG_PM_SLEEP */
  252. static struct pci_driver ath5k_pci_driver = {
  253. .name = KBUILD_MODNAME,
  254. .id_table = ath5k_pci_id_table,
  255. .probe = ath5k_pci_probe,
  256. .remove = __devexit_p(ath5k_pci_remove),
  257. .driver.pm = ATH5K_PM_OPS,
  258. };
  259. /*
  260. * Module init/exit functions
  261. */
  262. static int __init
  263. init_ath5k_pci(void)
  264. {
  265. int ret;
  266. ret = pci_register_driver(&ath5k_pci_driver);
  267. if (ret) {
  268. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  269. return ret;
  270. }
  271. return 0;
  272. }
  273. static void __exit
  274. exit_ath5k_pci(void)
  275. {
  276. pci_unregister_driver(&ath5k_pci_driver);
  277. }
  278. module_init(init_ath5k_pci);
  279. module_exit(exit_ath5k_pci);