mach-mx31ads.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/init.h>
  18. #include <linux/clk.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/gpio.h>
  21. #include <linux/i2c.h>
  22. #include <linux/irq.h>
  23. #include <mach/hardware.h>
  24. #include <asm/mach-types.h>
  25. #include <asm/mach/arch.h>
  26. #include <asm/mach/time.h>
  27. #include <asm/memory.h>
  28. #include <asm/mach/map.h>
  29. #include <mach/common.h>
  30. #include <mach/imx-uart.h>
  31. #include <mach/iomux-mx3.h>
  32. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  33. #include <linux/mfd/wm8350/audio.h>
  34. #include <linux/mfd/wm8350/core.h>
  35. #include <linux/mfd/wm8350/pmic.h>
  36. #endif
  37. #include "devices-imx31.h"
  38. #include "devices.h"
  39. /* Base address of PBC controller */
  40. #define PBC_BASE_ADDRESS MX31_CS4_BASE_ADDR_VIRT
  41. /* Offsets for the PBC Controller register */
  42. /* PBC Board interrupt status register */
  43. #define PBC_INTSTATUS 0x000016
  44. /* PBC Board interrupt current status register */
  45. #define PBC_INTCURR_STATUS 0x000018
  46. /* PBC Interrupt mask register set address */
  47. #define PBC_INTMASK_SET 0x00001A
  48. /* PBC Interrupt mask register clear address */
  49. #define PBC_INTMASK_CLEAR 0x00001C
  50. /* External UART A */
  51. #define PBC_SC16C652_UARTA 0x010000
  52. /* External UART B */
  53. #define PBC_SC16C652_UARTB 0x010010
  54. #define PBC_INTSTATUS_REG (PBC_INTSTATUS + PBC_BASE_ADDRESS)
  55. #define PBC_INTMASK_SET_REG (PBC_INTMASK_SET + PBC_BASE_ADDRESS)
  56. #define PBC_INTMASK_CLEAR_REG (PBC_INTMASK_CLEAR + PBC_BASE_ADDRESS)
  57. #define EXPIO_PARENT_INT IOMUX_TO_IRQ(MX31_PIN_GPIO1_4)
  58. #define MXC_EXP_IO_BASE (MXC_BOARD_IRQ_START)
  59. #define MXC_IRQ_TO_EXPIO(irq) ((irq) - MXC_EXP_IO_BASE)
  60. #define EXPIO_INT_XUART_INTA (MXC_EXP_IO_BASE + 10)
  61. #define EXPIO_INT_XUART_INTB (MXC_EXP_IO_BASE + 11)
  62. #define MXC_MAX_EXP_IO_LINES 16
  63. /*
  64. * This file contains the board-specific initialization routines.
  65. */
  66. #if defined(CONFIG_SERIAL_8250) || defined(CONFIG_SERIAL_8250_MODULE)
  67. /*!
  68. * The serial port definition structure.
  69. */
  70. static struct plat_serial8250_port serial_platform_data[] = {
  71. {
  72. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTA),
  73. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTA),
  74. .irq = EXPIO_INT_XUART_INTA,
  75. .uartclk = 14745600,
  76. .regshift = 0,
  77. .iotype = UPIO_MEM,
  78. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  79. }, {
  80. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTB),
  81. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTB),
  82. .irq = EXPIO_INT_XUART_INTB,
  83. .uartclk = 14745600,
  84. .regshift = 0,
  85. .iotype = UPIO_MEM,
  86. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  87. },
  88. {},
  89. };
  90. static struct platform_device serial_device = {
  91. .name = "serial8250",
  92. .id = 0,
  93. .dev = {
  94. .platform_data = serial_platform_data,
  95. },
  96. };
  97. static int __init mxc_init_extuart(void)
  98. {
  99. return platform_device_register(&serial_device);
  100. }
  101. #else
  102. static inline int mxc_init_extuart(void)
  103. {
  104. return 0;
  105. }
  106. #endif
  107. #if defined(CONFIG_SERIAL_IMX) || defined(CONFIG_SERIAL_IMX_MODULE)
  108. static struct imxuart_platform_data uart_pdata = {
  109. .flags = IMXUART_HAVE_RTSCTS,
  110. };
  111. static unsigned int uart_pins[] = {
  112. MX31_PIN_CTS1__CTS1,
  113. MX31_PIN_RTS1__RTS1,
  114. MX31_PIN_TXD1__TXD1,
  115. MX31_PIN_RXD1__RXD1
  116. };
  117. static inline void mxc_init_imx_uart(void)
  118. {
  119. mxc_iomux_setup_multiple_pins(uart_pins, ARRAY_SIZE(uart_pins), "uart-0");
  120. mxc_register_device(&mxc_uart_device0, &uart_pdata);
  121. }
  122. #else /* !SERIAL_IMX */
  123. static inline void mxc_init_imx_uart(void)
  124. {
  125. }
  126. #endif /* !SERIAL_IMX */
  127. static void mx31ads_expio_irq_handler(u32 irq, struct irq_desc *desc)
  128. {
  129. u32 imr_val;
  130. u32 int_valid;
  131. u32 expio_irq;
  132. imr_val = __raw_readw(PBC_INTMASK_SET_REG);
  133. int_valid = __raw_readw(PBC_INTSTATUS_REG) & imr_val;
  134. expio_irq = MXC_EXP_IO_BASE;
  135. for (; int_valid != 0; int_valid >>= 1, expio_irq++) {
  136. if ((int_valid & 1) == 0)
  137. continue;
  138. generic_handle_irq(expio_irq);
  139. }
  140. }
  141. /*
  142. * Disable an expio pin's interrupt by setting the bit in the imr.
  143. * @param irq an expio virtual irq number
  144. */
  145. static void expio_mask_irq(u32 irq)
  146. {
  147. u32 expio = MXC_IRQ_TO_EXPIO(irq);
  148. /* mask the interrupt */
  149. __raw_writew(1 << expio, PBC_INTMASK_CLEAR_REG);
  150. __raw_readw(PBC_INTMASK_CLEAR_REG);
  151. }
  152. /*
  153. * Acknowledge an expanded io pin's interrupt by clearing the bit in the isr.
  154. * @param irq an expanded io virtual irq number
  155. */
  156. static void expio_ack_irq(u32 irq)
  157. {
  158. u32 expio = MXC_IRQ_TO_EXPIO(irq);
  159. /* clear the interrupt status */
  160. __raw_writew(1 << expio, PBC_INTSTATUS_REG);
  161. }
  162. /*
  163. * Enable a expio pin's interrupt by clearing the bit in the imr.
  164. * @param irq a expio virtual irq number
  165. */
  166. static void expio_unmask_irq(u32 irq)
  167. {
  168. u32 expio = MXC_IRQ_TO_EXPIO(irq);
  169. /* unmask the interrupt */
  170. __raw_writew(1 << expio, PBC_INTMASK_SET_REG);
  171. }
  172. static struct irq_chip expio_irq_chip = {
  173. .name = "EXPIO(CPLD)",
  174. .ack = expio_ack_irq,
  175. .mask = expio_mask_irq,
  176. .unmask = expio_unmask_irq,
  177. };
  178. static void __init mx31ads_init_expio(void)
  179. {
  180. int i;
  181. printk(KERN_INFO "MX31ADS EXPIO(CPLD) hardware\n");
  182. /*
  183. * Configure INT line as GPIO input
  184. */
  185. mxc_iomux_alloc_pin(IOMUX_MODE(MX31_PIN_GPIO1_4, IOMUX_CONFIG_GPIO), "expio");
  186. /* disable the interrupt and clear the status */
  187. __raw_writew(0xFFFF, PBC_INTMASK_CLEAR_REG);
  188. __raw_writew(0xFFFF, PBC_INTSTATUS_REG);
  189. for (i = MXC_EXP_IO_BASE; i < (MXC_EXP_IO_BASE + MXC_MAX_EXP_IO_LINES);
  190. i++) {
  191. set_irq_chip(i, &expio_irq_chip);
  192. set_irq_handler(i, handle_level_irq);
  193. set_irq_flags(i, IRQF_VALID);
  194. }
  195. set_irq_type(EXPIO_PARENT_INT, IRQ_TYPE_LEVEL_HIGH);
  196. set_irq_chained_handler(EXPIO_PARENT_INT, mx31ads_expio_irq_handler);
  197. }
  198. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  199. /* This section defines setup for the Wolfson Microelectronics
  200. * 1133-EV1 PMU/audio board. When other PMU boards are supported the
  201. * regulator definitions may be shared with them, but for now they can
  202. * only be used with this board so would generate warnings about
  203. * unused statics and some of the configuration is specific to this
  204. * module.
  205. */
  206. /* CPU */
  207. static struct regulator_consumer_supply sw1a_consumers[] = {
  208. {
  209. .supply = "cpu_vcc",
  210. }
  211. };
  212. static struct regulator_init_data sw1a_data = {
  213. .constraints = {
  214. .name = "SW1A",
  215. .min_uV = 1275000,
  216. .max_uV = 1600000,
  217. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE |
  218. REGULATOR_CHANGE_MODE,
  219. .valid_modes_mask = REGULATOR_MODE_NORMAL |
  220. REGULATOR_MODE_FAST,
  221. .state_mem = {
  222. .uV = 1400000,
  223. .mode = REGULATOR_MODE_NORMAL,
  224. .enabled = 1,
  225. },
  226. .initial_state = PM_SUSPEND_MEM,
  227. .always_on = 1,
  228. .boot_on = 1,
  229. },
  230. .num_consumer_supplies = ARRAY_SIZE(sw1a_consumers),
  231. .consumer_supplies = sw1a_consumers,
  232. };
  233. /* System IO - High */
  234. static struct regulator_init_data viohi_data = {
  235. .constraints = {
  236. .name = "VIOHO",
  237. .min_uV = 2800000,
  238. .max_uV = 2800000,
  239. .state_mem = {
  240. .uV = 2800000,
  241. .mode = REGULATOR_MODE_NORMAL,
  242. .enabled = 1,
  243. },
  244. .initial_state = PM_SUSPEND_MEM,
  245. .always_on = 1,
  246. .boot_on = 1,
  247. },
  248. };
  249. /* System IO - Low */
  250. static struct regulator_init_data violo_data = {
  251. .constraints = {
  252. .name = "VIOLO",
  253. .min_uV = 1800000,
  254. .max_uV = 1800000,
  255. .state_mem = {
  256. .uV = 1800000,
  257. .mode = REGULATOR_MODE_NORMAL,
  258. .enabled = 1,
  259. },
  260. .initial_state = PM_SUSPEND_MEM,
  261. .always_on = 1,
  262. .boot_on = 1,
  263. },
  264. };
  265. /* DDR RAM */
  266. static struct regulator_init_data sw2a_data = {
  267. .constraints = {
  268. .name = "SW2A",
  269. .min_uV = 1800000,
  270. .max_uV = 1800000,
  271. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  272. .state_mem = {
  273. .uV = 1800000,
  274. .mode = REGULATOR_MODE_NORMAL,
  275. .enabled = 1,
  276. },
  277. .state_disk = {
  278. .mode = REGULATOR_MODE_NORMAL,
  279. .enabled = 0,
  280. },
  281. .always_on = 1,
  282. .boot_on = 1,
  283. .initial_state = PM_SUSPEND_MEM,
  284. },
  285. };
  286. static struct regulator_init_data ldo1_data = {
  287. .constraints = {
  288. .name = "VCAM/VMMC1/VMMC2",
  289. .min_uV = 2800000,
  290. .max_uV = 2800000,
  291. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  292. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  293. .apply_uV = 1,
  294. },
  295. };
  296. static struct regulator_consumer_supply ldo2_consumers[] = {
  297. { .supply = "AVDD", .dev_name = "1-001a" },
  298. { .supply = "HPVDD", .dev_name = "1-001a" },
  299. };
  300. /* CODEC and SIM */
  301. static struct regulator_init_data ldo2_data = {
  302. .constraints = {
  303. .name = "VESIM/VSIM/AVDD",
  304. .min_uV = 3300000,
  305. .max_uV = 3300000,
  306. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  307. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  308. .apply_uV = 1,
  309. },
  310. .num_consumer_supplies = ARRAY_SIZE(ldo2_consumers),
  311. .consumer_supplies = ldo2_consumers,
  312. };
  313. /* General */
  314. static struct regulator_init_data vdig_data = {
  315. .constraints = {
  316. .name = "VDIG",
  317. .min_uV = 1500000,
  318. .max_uV = 1500000,
  319. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  320. .apply_uV = 1,
  321. .always_on = 1,
  322. .boot_on = 1,
  323. },
  324. };
  325. /* Tranceivers */
  326. static struct regulator_init_data ldo4_data = {
  327. .constraints = {
  328. .name = "VRF1/CVDD_2.775",
  329. .min_uV = 2500000,
  330. .max_uV = 2500000,
  331. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  332. .apply_uV = 1,
  333. .always_on = 1,
  334. .boot_on = 1,
  335. },
  336. };
  337. static struct wm8350_led_platform_data wm8350_led_data = {
  338. .name = "wm8350:white",
  339. .default_trigger = "heartbeat",
  340. .max_uA = 27899,
  341. };
  342. static struct wm8350_audio_platform_data imx32ads_wm8350_setup = {
  343. .vmid_discharge_msecs = 1000,
  344. .drain_msecs = 30,
  345. .cap_discharge_msecs = 700,
  346. .vmid_charge_msecs = 700,
  347. .vmid_s_curve = WM8350_S_CURVE_SLOW,
  348. .dis_out4 = WM8350_DISCHARGE_SLOW,
  349. .dis_out3 = WM8350_DISCHARGE_SLOW,
  350. .dis_out2 = WM8350_DISCHARGE_SLOW,
  351. .dis_out1 = WM8350_DISCHARGE_SLOW,
  352. .vroi_out4 = WM8350_TIE_OFF_500R,
  353. .vroi_out3 = WM8350_TIE_OFF_500R,
  354. .vroi_out2 = WM8350_TIE_OFF_500R,
  355. .vroi_out1 = WM8350_TIE_OFF_500R,
  356. .vroi_enable = 0,
  357. .codec_current_on = WM8350_CODEC_ISEL_1_0,
  358. .codec_current_standby = WM8350_CODEC_ISEL_0_5,
  359. .codec_current_charge = WM8350_CODEC_ISEL_1_5,
  360. };
  361. static int mx31_wm8350_init(struct wm8350 *wm8350)
  362. {
  363. wm8350_gpio_config(wm8350, 0, WM8350_GPIO_DIR_IN,
  364. WM8350_GPIO0_PWR_ON_IN, WM8350_GPIO_ACTIVE_LOW,
  365. WM8350_GPIO_PULL_UP, WM8350_GPIO_INVERT_OFF,
  366. WM8350_GPIO_DEBOUNCE_ON);
  367. wm8350_gpio_config(wm8350, 3, WM8350_GPIO_DIR_IN,
  368. WM8350_GPIO3_PWR_OFF_IN, WM8350_GPIO_ACTIVE_HIGH,
  369. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  370. WM8350_GPIO_DEBOUNCE_ON);
  371. wm8350_gpio_config(wm8350, 4, WM8350_GPIO_DIR_IN,
  372. WM8350_GPIO4_MR_IN, WM8350_GPIO_ACTIVE_HIGH,
  373. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  374. WM8350_GPIO_DEBOUNCE_OFF);
  375. wm8350_gpio_config(wm8350, 7, WM8350_GPIO_DIR_IN,
  376. WM8350_GPIO7_HIBERNATE_IN, WM8350_GPIO_ACTIVE_HIGH,
  377. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  378. WM8350_GPIO_DEBOUNCE_OFF);
  379. wm8350_gpio_config(wm8350, 6, WM8350_GPIO_DIR_OUT,
  380. WM8350_GPIO6_SDOUT_OUT, WM8350_GPIO_ACTIVE_HIGH,
  381. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  382. WM8350_GPIO_DEBOUNCE_OFF);
  383. wm8350_gpio_config(wm8350, 8, WM8350_GPIO_DIR_OUT,
  384. WM8350_GPIO8_VCC_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  385. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  386. WM8350_GPIO_DEBOUNCE_OFF);
  387. wm8350_gpio_config(wm8350, 9, WM8350_GPIO_DIR_OUT,
  388. WM8350_GPIO9_BATT_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  389. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  390. WM8350_GPIO_DEBOUNCE_OFF);
  391. wm8350_register_regulator(wm8350, WM8350_DCDC_1, &sw1a_data);
  392. wm8350_register_regulator(wm8350, WM8350_DCDC_3, &viohi_data);
  393. wm8350_register_regulator(wm8350, WM8350_DCDC_4, &violo_data);
  394. wm8350_register_regulator(wm8350, WM8350_DCDC_6, &sw2a_data);
  395. wm8350_register_regulator(wm8350, WM8350_LDO_1, &ldo1_data);
  396. wm8350_register_regulator(wm8350, WM8350_LDO_2, &ldo2_data);
  397. wm8350_register_regulator(wm8350, WM8350_LDO_3, &vdig_data);
  398. wm8350_register_regulator(wm8350, WM8350_LDO_4, &ldo4_data);
  399. /* LEDs */
  400. wm8350_dcdc_set_slot(wm8350, WM8350_DCDC_5, 1, 1,
  401. WM8350_DC5_ERRACT_SHUTDOWN_CONV);
  402. wm8350_isink_set_flash(wm8350, WM8350_ISINK_A,
  403. WM8350_ISINK_FLASH_DISABLE,
  404. WM8350_ISINK_FLASH_TRIG_BIT,
  405. WM8350_ISINK_FLASH_DUR_32MS,
  406. WM8350_ISINK_FLASH_ON_INSTANT,
  407. WM8350_ISINK_FLASH_OFF_INSTANT,
  408. WM8350_ISINK_FLASH_MODE_EN);
  409. wm8350_dcdc25_set_mode(wm8350, WM8350_DCDC_5,
  410. WM8350_ISINK_MODE_BOOST,
  411. WM8350_ISINK_ILIM_NORMAL,
  412. WM8350_DC5_RMP_20V,
  413. WM8350_DC5_FBSRC_ISINKA);
  414. wm8350_register_led(wm8350, 0, WM8350_DCDC_5, WM8350_ISINK_A,
  415. &wm8350_led_data);
  416. wm8350->codec.platform_data = &imx32ads_wm8350_setup;
  417. regulator_has_full_constraints();
  418. return 0;
  419. }
  420. static struct wm8350_platform_data __initdata mx31_wm8350_pdata = {
  421. .init = mx31_wm8350_init,
  422. .irq_base = MXC_BOARD_IRQ_START + MXC_MAX_EXP_IO_LINES,
  423. };
  424. #endif
  425. #if defined(CONFIG_I2C_IMX) || defined(CONFIG_I2C_IMX_MODULE)
  426. static struct i2c_board_info __initdata mx31ads_i2c1_devices[] = {
  427. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  428. {
  429. I2C_BOARD_INFO("wm8350", 0x1a),
  430. .platform_data = &mx31_wm8350_pdata,
  431. .irq = IOMUX_TO_IRQ(MX31_PIN_GPIO1_3),
  432. },
  433. #endif
  434. };
  435. static void mxc_init_i2c(void)
  436. {
  437. i2c_register_board_info(1, mx31ads_i2c1_devices,
  438. ARRAY_SIZE(mx31ads_i2c1_devices));
  439. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MOSI, IOMUX_CONFIG_ALT1));
  440. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MISO, IOMUX_CONFIG_ALT1));
  441. imx31_add_imx_i2c1(NULL);
  442. }
  443. #else
  444. static void mxc_init_i2c(void)
  445. {
  446. }
  447. #endif
  448. static unsigned int ssi_pins[] = {
  449. MX31_PIN_SFS5__SFS5,
  450. MX31_PIN_SCK5__SCK5,
  451. MX31_PIN_SRXD5__SRXD5,
  452. MX31_PIN_STXD5__STXD5,
  453. };
  454. static void mxc_init_audio(void)
  455. {
  456. mxc_register_device(&imx_ssi_device0, NULL);
  457. mxc_iomux_setup_multiple_pins(ssi_pins, ARRAY_SIZE(ssi_pins), "ssi");
  458. }
  459. /*!
  460. * This structure defines static mappings for the i.MX31ADS board.
  461. */
  462. static struct map_desc mx31ads_io_desc[] __initdata = {
  463. {
  464. .virtual = MX31_CS4_BASE_ADDR_VIRT,
  465. .pfn = __phys_to_pfn(MX31_CS4_BASE_ADDR),
  466. .length = MX31_CS4_SIZE / 2,
  467. .type = MT_DEVICE
  468. },
  469. };
  470. /*!
  471. * Set up static virtual mappings.
  472. */
  473. static void __init mx31ads_map_io(void)
  474. {
  475. mx31_map_io();
  476. iotable_init(mx31ads_io_desc, ARRAY_SIZE(mx31ads_io_desc));
  477. }
  478. static void __init mx31ads_init_irq(void)
  479. {
  480. mx31_init_irq();
  481. mx31ads_init_expio();
  482. }
  483. /*!
  484. * Board specific initialization.
  485. */
  486. static void __init mxc_board_init(void)
  487. {
  488. mxc_init_extuart();
  489. mxc_init_imx_uart();
  490. mxc_init_i2c();
  491. mxc_init_audio();
  492. }
  493. static void __init mx31ads_timer_init(void)
  494. {
  495. mx31_clocks_init(26000000);
  496. }
  497. static struct sys_timer mx31ads_timer = {
  498. .init = mx31ads_timer_init,
  499. };
  500. /*
  501. * The following uses standard kernel macros defined in arch.h in order to
  502. * initialize __mach_desc_MX31ADS data structure.
  503. */
  504. MACHINE_START(MX31ADS, "Freescale MX31ADS")
  505. /* Maintainer: Freescale Semiconductor, Inc. */
  506. .phys_io = MX31_AIPS1_BASE_ADDR,
  507. .io_pg_offst = (MX31_AIPS1_BASE_ADDR_VIRT >> 18) & 0xfffc,
  508. .boot_params = MX3x_PHYS_OFFSET + 0x100,
  509. .map_io = mx31ads_map_io,
  510. .init_irq = mx31ads_init_irq,
  511. .init_machine = mxc_board_init,
  512. .timer = &mx31ads_timer,
  513. MACHINE_END