clock.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /* linux/arch/arm/mach-s3c2440/clock.c
  2. *
  3. * Copyright (c) 2004-2005 Simtec Electronics
  4. * http://armlinux.simtec.co.uk/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * S3C2440 Clock support
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/errno.h>
  28. #include <linux/err.h>
  29. #include <linux/device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/ioport.h>
  32. #include <linux/mutex.h>
  33. #include <linux/clk.h>
  34. #include <linux/io.h>
  35. #include <mach/hardware.h>
  36. #include <linux/atomic.h>
  37. #include <asm/irq.h>
  38. #include <mach/regs-clock.h>
  39. #include <plat/clock.h>
  40. #include <plat/cpu.h>
  41. /* S3C2440 extended clock support */
  42. static unsigned long s3c2440_camif_upll_round(struct clk *clk,
  43. unsigned long rate)
  44. {
  45. unsigned long parent_rate = clk_get_rate(clk->parent);
  46. int div;
  47. if (rate > parent_rate)
  48. return parent_rate;
  49. /* note, we remove the +/- 1 calculations for the divisor */
  50. div = (parent_rate / rate) / 2;
  51. if (div < 1)
  52. div = 1;
  53. else if (div > 16)
  54. div = 16;
  55. return parent_rate / (div * 2);
  56. }
  57. static int s3c2440_camif_upll_setrate(struct clk *clk, unsigned long rate)
  58. {
  59. unsigned long parent_rate = clk_get_rate(clk->parent);
  60. unsigned long camdivn = __raw_readl(S3C2440_CAMDIVN);
  61. rate = s3c2440_camif_upll_round(clk, rate);
  62. camdivn &= ~(S3C2440_CAMDIVN_CAMCLK_SEL | S3C2440_CAMDIVN_CAMCLK_MASK);
  63. if (rate != parent_rate) {
  64. camdivn |= S3C2440_CAMDIVN_CAMCLK_SEL;
  65. camdivn |= (((parent_rate / rate) / 2) - 1);
  66. }
  67. __raw_writel(camdivn, S3C2440_CAMDIVN);
  68. return 0;
  69. }
  70. /* Extra S3C2440 clocks */
  71. static struct clk s3c2440_clk_cam = {
  72. .name = "camif",
  73. .enable = s3c2410_clkcon_enable,
  74. .ctrlbit = S3C2440_CLKCON_CAMERA,
  75. };
  76. static struct clk s3c2440_clk_cam_upll = {
  77. .name = "camif-upll",
  78. .ops = &(struct clk_ops) {
  79. .set_rate = s3c2440_camif_upll_setrate,
  80. .round_rate = s3c2440_camif_upll_round,
  81. },
  82. };
  83. static struct clk s3c2440_clk_ac97 = {
  84. .name = "ac97",
  85. .enable = s3c2410_clkcon_enable,
  86. .ctrlbit = S3C2440_CLKCON_CAMERA,
  87. };
  88. static int s3c2440_clk_add(struct device *dev)
  89. {
  90. struct clk *clock_upll;
  91. struct clk *clock_h;
  92. struct clk *clock_p;
  93. clock_p = clk_get(NULL, "pclk");
  94. clock_h = clk_get(NULL, "hclk");
  95. clock_upll = clk_get(NULL, "upll");
  96. if (IS_ERR(clock_p) || IS_ERR(clock_h) || IS_ERR(clock_upll)) {
  97. printk(KERN_ERR "S3C2440: Failed to get parent clocks\n");
  98. return -EINVAL;
  99. }
  100. s3c2440_clk_cam.parent = clock_h;
  101. s3c2440_clk_ac97.parent = clock_p;
  102. s3c2440_clk_cam_upll.parent = clock_upll;
  103. s3c24xx_register_clock(&s3c2440_clk_ac97);
  104. s3c24xx_register_clock(&s3c2440_clk_cam);
  105. s3c24xx_register_clock(&s3c2440_clk_cam_upll);
  106. clk_disable(&s3c2440_clk_ac97);
  107. clk_disable(&s3c2440_clk_cam);
  108. return 0;
  109. }
  110. static struct subsys_interface s3c2440_clk_interface = {
  111. .name = "s3c2440_clk",
  112. .subsys = &s3c2440_subsys,
  113. .add_dev = s3c2440_clk_add,
  114. };
  115. static __init int s3c24xx_clk_init(void)
  116. {
  117. return subsys_interface_register(&s3c2440_clk_interface);
  118. }
  119. arch_initcall(s3c24xx_clk_init);