radeon_pm.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #include <linux/power_supply.h>
  28. #include <linux/hwmon.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. static const char *radeon_pm_state_type_name[5] = {
  34. "",
  35. "Powersave",
  36. "Battery",
  37. "Balanced",
  38. "Performance",
  39. };
  40. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  41. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  42. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  43. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  44. static void radeon_pm_update_profile(struct radeon_device *rdev);
  45. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  46. int radeon_pm_get_type_index(struct radeon_device *rdev,
  47. enum radeon_pm_state_type ps_type,
  48. int instance)
  49. {
  50. int i;
  51. int found_instance = -1;
  52. for (i = 0; i < rdev->pm.num_power_states; i++) {
  53. if (rdev->pm.power_state[i].type == ps_type) {
  54. found_instance++;
  55. if (found_instance == instance)
  56. return i;
  57. }
  58. }
  59. /* return default if no match */
  60. return rdev->pm.default_power_state_index;
  61. }
  62. void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
  63. {
  64. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  65. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  66. mutex_lock(&rdev->pm.mutex);
  67. radeon_pm_update_profile(rdev);
  68. radeon_pm_set_clocks(rdev);
  69. mutex_unlock(&rdev->pm.mutex);
  70. }
  71. }
  72. }
  73. static void radeon_pm_update_profile(struct radeon_device *rdev)
  74. {
  75. switch (rdev->pm.profile) {
  76. case PM_PROFILE_DEFAULT:
  77. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  78. break;
  79. case PM_PROFILE_AUTO:
  80. if (power_supply_is_system_supplied() > 0) {
  81. if (rdev->pm.active_crtc_count > 1)
  82. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  83. else
  84. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  85. } else {
  86. if (rdev->pm.active_crtc_count > 1)
  87. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  88. else
  89. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  90. }
  91. break;
  92. case PM_PROFILE_LOW:
  93. if (rdev->pm.active_crtc_count > 1)
  94. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  95. else
  96. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  97. break;
  98. case PM_PROFILE_MID:
  99. if (rdev->pm.active_crtc_count > 1)
  100. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  101. else
  102. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  103. break;
  104. case PM_PROFILE_HIGH:
  105. if (rdev->pm.active_crtc_count > 1)
  106. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  107. else
  108. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  109. break;
  110. }
  111. if (rdev->pm.active_crtc_count == 0) {
  112. rdev->pm.requested_power_state_index =
  113. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  114. rdev->pm.requested_clock_mode_index =
  115. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  116. } else {
  117. rdev->pm.requested_power_state_index =
  118. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  119. rdev->pm.requested_clock_mode_index =
  120. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  121. }
  122. }
  123. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  124. {
  125. struct radeon_bo *bo, *n;
  126. if (list_empty(&rdev->gem.objects))
  127. return;
  128. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  129. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  130. ttm_bo_unmap_virtual(&bo->tbo);
  131. }
  132. }
  133. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  134. {
  135. if (rdev->pm.active_crtcs) {
  136. rdev->pm.vblank_sync = false;
  137. wait_event_timeout(
  138. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  139. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  140. }
  141. }
  142. static void radeon_set_power_state(struct radeon_device *rdev)
  143. {
  144. u32 sclk, mclk;
  145. bool misc_after = false;
  146. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  147. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  148. return;
  149. if (radeon_gui_idle(rdev)) {
  150. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  151. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  152. if (sclk > rdev->pm.default_sclk)
  153. sclk = rdev->pm.default_sclk;
  154. /* starting with BTC, there is one state that is used for both
  155. * MH and SH. Difference is that we always use the high clock index for
  156. * mclk and vddci.
  157. */
  158. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  159. (rdev->family >= CHIP_BARTS) &&
  160. rdev->pm.active_crtc_count &&
  161. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  162. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  163. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  164. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
  165. else
  166. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  167. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  168. if (mclk > rdev->pm.default_mclk)
  169. mclk = rdev->pm.default_mclk;
  170. /* upvolt before raising clocks, downvolt after lowering clocks */
  171. if (sclk < rdev->pm.current_sclk)
  172. misc_after = true;
  173. radeon_sync_with_vblank(rdev);
  174. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  175. if (!radeon_pm_in_vbl(rdev))
  176. return;
  177. }
  178. radeon_pm_prepare(rdev);
  179. if (!misc_after)
  180. /* voltage, pcie lanes, etc.*/
  181. radeon_pm_misc(rdev);
  182. /* set engine clock */
  183. if (sclk != rdev->pm.current_sclk) {
  184. radeon_pm_debug_check_in_vbl(rdev, false);
  185. radeon_set_engine_clock(rdev, sclk);
  186. radeon_pm_debug_check_in_vbl(rdev, true);
  187. rdev->pm.current_sclk = sclk;
  188. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  189. }
  190. /* set memory clock */
  191. if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  192. radeon_pm_debug_check_in_vbl(rdev, false);
  193. radeon_set_memory_clock(rdev, mclk);
  194. radeon_pm_debug_check_in_vbl(rdev, true);
  195. rdev->pm.current_mclk = mclk;
  196. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  197. }
  198. if (misc_after)
  199. /* voltage, pcie lanes, etc.*/
  200. radeon_pm_misc(rdev);
  201. radeon_pm_finish(rdev);
  202. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  203. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  204. } else
  205. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  206. }
  207. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  208. {
  209. int i, r;
  210. /* no need to take locks, etc. if nothing's going to change */
  211. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  212. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  213. return;
  214. mutex_lock(&rdev->ddev->struct_mutex);
  215. down_write(&rdev->pm.mclk_lock);
  216. mutex_lock(&rdev->ring_lock);
  217. /* wait for the rings to drain */
  218. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  219. struct radeon_ring *ring = &rdev->ring[i];
  220. if (!ring->ready) {
  221. continue;
  222. }
  223. r = radeon_fence_wait_empty_locked(rdev, i);
  224. if (r) {
  225. /* needs a GPU reset dont reset here */
  226. mutex_unlock(&rdev->ring_lock);
  227. up_write(&rdev->pm.mclk_lock);
  228. mutex_unlock(&rdev->ddev->struct_mutex);
  229. return;
  230. }
  231. }
  232. radeon_unmap_vram_bos(rdev);
  233. if (rdev->irq.installed) {
  234. for (i = 0; i < rdev->num_crtc; i++) {
  235. if (rdev->pm.active_crtcs & (1 << i)) {
  236. rdev->pm.req_vblank |= (1 << i);
  237. drm_vblank_get(rdev->ddev, i);
  238. }
  239. }
  240. }
  241. radeon_set_power_state(rdev);
  242. if (rdev->irq.installed) {
  243. for (i = 0; i < rdev->num_crtc; i++) {
  244. if (rdev->pm.req_vblank & (1 << i)) {
  245. rdev->pm.req_vblank &= ~(1 << i);
  246. drm_vblank_put(rdev->ddev, i);
  247. }
  248. }
  249. }
  250. /* update display watermarks based on new power state */
  251. radeon_update_bandwidth_info(rdev);
  252. if (rdev->pm.active_crtc_count)
  253. radeon_bandwidth_update(rdev);
  254. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  255. mutex_unlock(&rdev->ring_lock);
  256. up_write(&rdev->pm.mclk_lock);
  257. mutex_unlock(&rdev->ddev->struct_mutex);
  258. }
  259. static void radeon_pm_print_states(struct radeon_device *rdev)
  260. {
  261. int i, j;
  262. struct radeon_power_state *power_state;
  263. struct radeon_pm_clock_info *clock_info;
  264. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  265. for (i = 0; i < rdev->pm.num_power_states; i++) {
  266. power_state = &rdev->pm.power_state[i];
  267. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  268. radeon_pm_state_type_name[power_state->type]);
  269. if (i == rdev->pm.default_power_state_index)
  270. DRM_DEBUG_DRIVER("\tDefault");
  271. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  272. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  273. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  274. DRM_DEBUG_DRIVER("\tSingle display only\n");
  275. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  276. for (j = 0; j < power_state->num_clock_modes; j++) {
  277. clock_info = &(power_state->clock_info[j]);
  278. if (rdev->flags & RADEON_IS_IGP)
  279. DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
  280. j,
  281. clock_info->sclk * 10);
  282. else
  283. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
  284. j,
  285. clock_info->sclk * 10,
  286. clock_info->mclk * 10,
  287. clock_info->voltage.voltage);
  288. }
  289. }
  290. }
  291. static ssize_t radeon_get_pm_profile(struct device *dev,
  292. struct device_attribute *attr,
  293. char *buf)
  294. {
  295. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  296. struct radeon_device *rdev = ddev->dev_private;
  297. int cp = rdev->pm.profile;
  298. return snprintf(buf, PAGE_SIZE, "%s\n",
  299. (cp == PM_PROFILE_AUTO) ? "auto" :
  300. (cp == PM_PROFILE_LOW) ? "low" :
  301. (cp == PM_PROFILE_MID) ? "mid" :
  302. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  303. }
  304. static ssize_t radeon_set_pm_profile(struct device *dev,
  305. struct device_attribute *attr,
  306. const char *buf,
  307. size_t count)
  308. {
  309. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  310. struct radeon_device *rdev = ddev->dev_private;
  311. mutex_lock(&rdev->pm.mutex);
  312. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  313. if (strncmp("default", buf, strlen("default")) == 0)
  314. rdev->pm.profile = PM_PROFILE_DEFAULT;
  315. else if (strncmp("auto", buf, strlen("auto")) == 0)
  316. rdev->pm.profile = PM_PROFILE_AUTO;
  317. else if (strncmp("low", buf, strlen("low")) == 0)
  318. rdev->pm.profile = PM_PROFILE_LOW;
  319. else if (strncmp("mid", buf, strlen("mid")) == 0)
  320. rdev->pm.profile = PM_PROFILE_MID;
  321. else if (strncmp("high", buf, strlen("high")) == 0)
  322. rdev->pm.profile = PM_PROFILE_HIGH;
  323. else {
  324. count = -EINVAL;
  325. goto fail;
  326. }
  327. radeon_pm_update_profile(rdev);
  328. radeon_pm_set_clocks(rdev);
  329. } else
  330. count = -EINVAL;
  331. fail:
  332. mutex_unlock(&rdev->pm.mutex);
  333. return count;
  334. }
  335. static ssize_t radeon_get_pm_method(struct device *dev,
  336. struct device_attribute *attr,
  337. char *buf)
  338. {
  339. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  340. struct radeon_device *rdev = ddev->dev_private;
  341. int pm = rdev->pm.pm_method;
  342. return snprintf(buf, PAGE_SIZE, "%s\n",
  343. (pm == PM_METHOD_DYNPM) ? "dynpm" :
  344. (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
  345. }
  346. static ssize_t radeon_set_pm_method(struct device *dev,
  347. struct device_attribute *attr,
  348. const char *buf,
  349. size_t count)
  350. {
  351. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  352. struct radeon_device *rdev = ddev->dev_private;
  353. /* we don't support the legacy modes with dpm */
  354. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  355. count = -EINVAL;
  356. goto fail;
  357. }
  358. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  359. mutex_lock(&rdev->pm.mutex);
  360. rdev->pm.pm_method = PM_METHOD_DYNPM;
  361. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  362. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  363. mutex_unlock(&rdev->pm.mutex);
  364. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  365. mutex_lock(&rdev->pm.mutex);
  366. /* disable dynpm */
  367. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  368. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  369. rdev->pm.pm_method = PM_METHOD_PROFILE;
  370. mutex_unlock(&rdev->pm.mutex);
  371. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  372. } else {
  373. count = -EINVAL;
  374. goto fail;
  375. }
  376. radeon_pm_compute_clocks(rdev);
  377. fail:
  378. return count;
  379. }
  380. static ssize_t radeon_get_dpm_state(struct device *dev,
  381. struct device_attribute *attr,
  382. char *buf)
  383. {
  384. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  385. struct radeon_device *rdev = ddev->dev_private;
  386. enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
  387. return snprintf(buf, PAGE_SIZE, "%s\n",
  388. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  389. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  390. }
  391. static ssize_t radeon_set_dpm_state(struct device *dev,
  392. struct device_attribute *attr,
  393. const char *buf,
  394. size_t count)
  395. {
  396. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  397. struct radeon_device *rdev = ddev->dev_private;
  398. mutex_lock(&rdev->pm.mutex);
  399. if (strncmp("battery", buf, strlen("battery")) == 0)
  400. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
  401. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  402. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  403. else if (strncmp("performance", buf, strlen("performance")) == 0)
  404. rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
  405. else {
  406. mutex_unlock(&rdev->pm.mutex);
  407. count = -EINVAL;
  408. goto fail;
  409. }
  410. mutex_unlock(&rdev->pm.mutex);
  411. radeon_pm_compute_clocks(rdev);
  412. fail:
  413. return count;
  414. }
  415. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  416. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  417. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
  418. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  419. struct device_attribute *attr,
  420. char *buf)
  421. {
  422. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  423. struct radeon_device *rdev = ddev->dev_private;
  424. int temp;
  425. if (rdev->asic->pm.get_temperature)
  426. temp = radeon_get_temperature(rdev);
  427. else
  428. temp = 0;
  429. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  430. }
  431. static ssize_t radeon_hwmon_show_name(struct device *dev,
  432. struct device_attribute *attr,
  433. char *buf)
  434. {
  435. return sprintf(buf, "radeon\n");
  436. }
  437. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  438. static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
  439. static struct attribute *hwmon_attributes[] = {
  440. &sensor_dev_attr_temp1_input.dev_attr.attr,
  441. &sensor_dev_attr_name.dev_attr.attr,
  442. NULL
  443. };
  444. static const struct attribute_group hwmon_attrgroup = {
  445. .attrs = hwmon_attributes,
  446. };
  447. static int radeon_hwmon_init(struct radeon_device *rdev)
  448. {
  449. int err = 0;
  450. rdev->pm.int_hwmon_dev = NULL;
  451. switch (rdev->pm.int_thermal_type) {
  452. case THERMAL_TYPE_RV6XX:
  453. case THERMAL_TYPE_RV770:
  454. case THERMAL_TYPE_EVERGREEN:
  455. case THERMAL_TYPE_NI:
  456. case THERMAL_TYPE_SUMO:
  457. case THERMAL_TYPE_SI:
  458. if (rdev->asic->pm.get_temperature == NULL)
  459. return err;
  460. rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
  461. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  462. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  463. dev_err(rdev->dev,
  464. "Unable to register hwmon device: %d\n", err);
  465. break;
  466. }
  467. dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
  468. err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
  469. &hwmon_attrgroup);
  470. if (err) {
  471. dev_err(rdev->dev,
  472. "Unable to create hwmon sysfs file: %d\n", err);
  473. hwmon_device_unregister(rdev->dev);
  474. }
  475. break;
  476. default:
  477. break;
  478. }
  479. return err;
  480. }
  481. static void radeon_hwmon_fini(struct radeon_device *rdev)
  482. {
  483. if (rdev->pm.int_hwmon_dev) {
  484. sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
  485. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  486. }
  487. }
  488. static void radeon_dpm_thermal_work_handler(struct work_struct *work)
  489. {
  490. struct radeon_device *rdev =
  491. container_of(work, struct radeon_device,
  492. pm.dpm.thermal.work);
  493. /* switch to the thermal state */
  494. enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  495. if (!rdev->pm.dpm_enabled)
  496. return;
  497. if (rdev->asic->pm.get_temperature) {
  498. int temp = radeon_get_temperature(rdev);
  499. if (temp < rdev->pm.dpm.thermal.min_temp)
  500. /* switch back the user state */
  501. dpm_state = rdev->pm.dpm.user_state;
  502. } else {
  503. if (rdev->pm.dpm.thermal.high_to_low)
  504. /* switch back the user state */
  505. dpm_state = rdev->pm.dpm.user_state;
  506. }
  507. radeon_dpm_enable_power_state(rdev, dpm_state);
  508. }
  509. static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
  510. enum radeon_pm_state_type dpm_state)
  511. {
  512. int i;
  513. struct radeon_ps *ps;
  514. u32 ui_class;
  515. restart_search:
  516. /* balanced states don't exist at the moment */
  517. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  518. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  519. /* Pick the best power state based on current conditions */
  520. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  521. ps = &rdev->pm.dpm.ps[i];
  522. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  523. switch (dpm_state) {
  524. /* user states */
  525. case POWER_STATE_TYPE_BATTERY:
  526. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  527. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  528. if (rdev->pm.dpm.new_active_crtc_count < 2)
  529. return ps;
  530. } else
  531. return ps;
  532. }
  533. break;
  534. case POWER_STATE_TYPE_BALANCED:
  535. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  536. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  537. if (rdev->pm.dpm.new_active_crtc_count < 2)
  538. return ps;
  539. } else
  540. return ps;
  541. }
  542. break;
  543. case POWER_STATE_TYPE_PERFORMANCE:
  544. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  545. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  546. if (rdev->pm.dpm.new_active_crtc_count < 2)
  547. return ps;
  548. } else
  549. return ps;
  550. }
  551. break;
  552. /* internal states */
  553. case POWER_STATE_TYPE_INTERNAL_UVD:
  554. return rdev->pm.dpm.uvd_ps;
  555. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  556. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  557. return ps;
  558. break;
  559. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  560. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  561. return ps;
  562. break;
  563. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  564. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  565. return ps;
  566. break;
  567. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  568. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  569. return ps;
  570. break;
  571. case POWER_STATE_TYPE_INTERNAL_BOOT:
  572. return rdev->pm.dpm.boot_ps;
  573. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  574. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  575. return ps;
  576. break;
  577. case POWER_STATE_TYPE_INTERNAL_ACPI:
  578. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  579. return ps;
  580. break;
  581. case POWER_STATE_TYPE_INTERNAL_ULV:
  582. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  583. return ps;
  584. break;
  585. default:
  586. break;
  587. }
  588. }
  589. /* use a fallback state if we didn't match */
  590. switch (dpm_state) {
  591. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  592. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  593. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  594. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  595. return rdev->pm.dpm.uvd_ps;
  596. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  597. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  598. goto restart_search;
  599. case POWER_STATE_TYPE_INTERNAL_ACPI:
  600. dpm_state = POWER_STATE_TYPE_BATTERY;
  601. goto restart_search;
  602. case POWER_STATE_TYPE_BATTERY:
  603. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  604. goto restart_search;
  605. default:
  606. break;
  607. }
  608. return NULL;
  609. }
  610. static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
  611. {
  612. int i;
  613. struct radeon_ps *ps;
  614. enum radeon_pm_state_type dpm_state;
  615. /* if dpm init failed */
  616. if (!rdev->pm.dpm_enabled)
  617. return;
  618. if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
  619. /* add other state override checks here */
  620. if (!rdev->pm.dpm.thermal_active)
  621. rdev->pm.dpm.state = rdev->pm.dpm.user_state;
  622. }
  623. dpm_state = rdev->pm.dpm.state;
  624. ps = radeon_dpm_pick_power_state(rdev, dpm_state);
  625. if (ps)
  626. rdev->pm.dpm.requested_ps = ps;
  627. else
  628. return;
  629. /* no need to reprogram if nothing changed */
  630. if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
  631. /* update display watermarks based on new power state */
  632. if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
  633. radeon_bandwidth_update(rdev);
  634. /* update displays */
  635. radeon_dpm_display_configuration_changed(rdev);
  636. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  637. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  638. }
  639. return;
  640. }
  641. printk("switching from power state:\n");
  642. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
  643. printk("switching to power state:\n");
  644. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
  645. mutex_lock(&rdev->ddev->struct_mutex);
  646. down_write(&rdev->pm.mclk_lock);
  647. mutex_lock(&rdev->ring_lock);
  648. /* update display watermarks based on new power state */
  649. radeon_bandwidth_update(rdev);
  650. /* update displays */
  651. radeon_dpm_display_configuration_changed(rdev);
  652. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  653. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  654. /* wait for the rings to drain */
  655. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  656. struct radeon_ring *ring = &rdev->ring[i];
  657. if (ring->ready)
  658. radeon_fence_wait_empty_locked(rdev, i);
  659. }
  660. /* program the new power state */
  661. radeon_dpm_set_power_state(rdev);
  662. /* update current power state */
  663. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
  664. mutex_unlock(&rdev->ring_lock);
  665. up_write(&rdev->pm.mclk_lock);
  666. mutex_unlock(&rdev->ddev->struct_mutex);
  667. }
  668. void radeon_dpm_enable_power_state(struct radeon_device *rdev,
  669. enum radeon_pm_state_type dpm_state)
  670. {
  671. if (!rdev->pm.dpm_enabled)
  672. return;
  673. mutex_lock(&rdev->pm.mutex);
  674. switch (dpm_state) {
  675. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  676. rdev->pm.dpm.thermal_active = true;
  677. break;
  678. default:
  679. rdev->pm.dpm.thermal_active = false;
  680. break;
  681. }
  682. rdev->pm.dpm.state = dpm_state;
  683. mutex_unlock(&rdev->pm.mutex);
  684. radeon_pm_compute_clocks(rdev);
  685. }
  686. static void radeon_pm_suspend_old(struct radeon_device *rdev)
  687. {
  688. mutex_lock(&rdev->pm.mutex);
  689. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  690. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  691. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  692. }
  693. mutex_unlock(&rdev->pm.mutex);
  694. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  695. }
  696. static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
  697. {
  698. mutex_lock(&rdev->pm.mutex);
  699. /* disable dpm */
  700. radeon_dpm_disable(rdev);
  701. /* reset the power state */
  702. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  703. rdev->pm.dpm_enabled = false;
  704. mutex_unlock(&rdev->pm.mutex);
  705. }
  706. void radeon_pm_suspend(struct radeon_device *rdev)
  707. {
  708. if (rdev->pm.pm_method == PM_METHOD_DPM)
  709. radeon_pm_suspend_dpm(rdev);
  710. else
  711. radeon_pm_suspend_old(rdev);
  712. }
  713. static void radeon_pm_resume_old(struct radeon_device *rdev)
  714. {
  715. /* set up the default clocks if the MC ucode is loaded */
  716. if ((rdev->family >= CHIP_BARTS) &&
  717. (rdev->family <= CHIP_CAYMAN) &&
  718. rdev->mc_fw) {
  719. if (rdev->pm.default_vddc)
  720. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  721. SET_VOLTAGE_TYPE_ASIC_VDDC);
  722. if (rdev->pm.default_vddci)
  723. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  724. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  725. if (rdev->pm.default_sclk)
  726. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  727. if (rdev->pm.default_mclk)
  728. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  729. }
  730. /* asic init will reset the default power state */
  731. mutex_lock(&rdev->pm.mutex);
  732. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  733. rdev->pm.current_clock_mode_index = 0;
  734. rdev->pm.current_sclk = rdev->pm.default_sclk;
  735. rdev->pm.current_mclk = rdev->pm.default_mclk;
  736. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  737. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  738. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  739. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  740. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  741. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  742. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  743. }
  744. mutex_unlock(&rdev->pm.mutex);
  745. radeon_pm_compute_clocks(rdev);
  746. }
  747. static void radeon_pm_resume_dpm(struct radeon_device *rdev)
  748. {
  749. int ret;
  750. /* asic init will reset to the boot state */
  751. mutex_lock(&rdev->pm.mutex);
  752. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  753. radeon_dpm_setup_asic(rdev);
  754. ret = radeon_dpm_enable(rdev);
  755. mutex_unlock(&rdev->pm.mutex);
  756. if (ret) {
  757. DRM_ERROR("radeon: dpm resume failed\n");
  758. if ((rdev->family >= CHIP_BARTS) &&
  759. (rdev->family <= CHIP_CAYMAN) &&
  760. rdev->mc_fw) {
  761. if (rdev->pm.default_vddc)
  762. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  763. SET_VOLTAGE_TYPE_ASIC_VDDC);
  764. if (rdev->pm.default_vddci)
  765. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  766. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  767. if (rdev->pm.default_sclk)
  768. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  769. if (rdev->pm.default_mclk)
  770. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  771. }
  772. } else {
  773. rdev->pm.dpm_enabled = true;
  774. radeon_pm_compute_clocks(rdev);
  775. }
  776. }
  777. void radeon_pm_resume(struct radeon_device *rdev)
  778. {
  779. if (rdev->pm.pm_method == PM_METHOD_DPM)
  780. radeon_pm_resume_dpm(rdev);
  781. else
  782. radeon_pm_resume_old(rdev);
  783. }
  784. static int radeon_pm_init_old(struct radeon_device *rdev)
  785. {
  786. int ret;
  787. rdev->pm.profile = PM_PROFILE_DEFAULT;
  788. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  789. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  790. rdev->pm.dynpm_can_upclock = true;
  791. rdev->pm.dynpm_can_downclock = true;
  792. rdev->pm.default_sclk = rdev->clock.default_sclk;
  793. rdev->pm.default_mclk = rdev->clock.default_mclk;
  794. rdev->pm.current_sclk = rdev->clock.default_sclk;
  795. rdev->pm.current_mclk = rdev->clock.default_mclk;
  796. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  797. if (rdev->bios) {
  798. if (rdev->is_atom_bios)
  799. radeon_atombios_get_power_modes(rdev);
  800. else
  801. radeon_combios_get_power_modes(rdev);
  802. radeon_pm_print_states(rdev);
  803. radeon_pm_init_profile(rdev);
  804. /* set up the default clocks if the MC ucode is loaded */
  805. if ((rdev->family >= CHIP_BARTS) &&
  806. (rdev->family <= CHIP_CAYMAN) &&
  807. rdev->mc_fw) {
  808. if (rdev->pm.default_vddc)
  809. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  810. SET_VOLTAGE_TYPE_ASIC_VDDC);
  811. if (rdev->pm.default_vddci)
  812. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  813. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  814. if (rdev->pm.default_sclk)
  815. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  816. if (rdev->pm.default_mclk)
  817. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  818. }
  819. }
  820. /* set up the internal thermal sensor if applicable */
  821. ret = radeon_hwmon_init(rdev);
  822. if (ret)
  823. return ret;
  824. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  825. if (rdev->pm.num_power_states > 1) {
  826. /* where's the best place to put these? */
  827. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  828. if (ret)
  829. DRM_ERROR("failed to create device file for power profile\n");
  830. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  831. if (ret)
  832. DRM_ERROR("failed to create device file for power method\n");
  833. if (radeon_debugfs_pm_init(rdev)) {
  834. DRM_ERROR("Failed to register debugfs file for PM!\n");
  835. }
  836. DRM_INFO("radeon: power management initialized\n");
  837. }
  838. return 0;
  839. }
  840. static void radeon_dpm_print_power_states(struct radeon_device *rdev)
  841. {
  842. int i;
  843. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  844. printk("== power state %d ==\n", i);
  845. radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
  846. }
  847. }
  848. static int radeon_pm_init_dpm(struct radeon_device *rdev)
  849. {
  850. int ret;
  851. /* default to performance state */
  852. rdev->pm.dpm.state = POWER_STATE_TYPE_PERFORMANCE;
  853. rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
  854. rdev->pm.default_sclk = rdev->clock.default_sclk;
  855. rdev->pm.default_mclk = rdev->clock.default_mclk;
  856. rdev->pm.current_sclk = rdev->clock.default_sclk;
  857. rdev->pm.current_mclk = rdev->clock.default_mclk;
  858. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  859. if (rdev->bios && rdev->is_atom_bios)
  860. radeon_atombios_get_power_modes(rdev);
  861. else
  862. return -EINVAL;
  863. /* set up the internal thermal sensor if applicable */
  864. ret = radeon_hwmon_init(rdev);
  865. if (ret)
  866. return ret;
  867. INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
  868. mutex_lock(&rdev->pm.mutex);
  869. radeon_dpm_init(rdev);
  870. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  871. radeon_dpm_print_power_states(rdev);
  872. radeon_dpm_setup_asic(rdev);
  873. ret = radeon_dpm_enable(rdev);
  874. mutex_unlock(&rdev->pm.mutex);
  875. if (ret) {
  876. rdev->pm.dpm_enabled = false;
  877. if ((rdev->family >= CHIP_BARTS) &&
  878. (rdev->family <= CHIP_CAYMAN) &&
  879. rdev->mc_fw) {
  880. if (rdev->pm.default_vddc)
  881. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  882. SET_VOLTAGE_TYPE_ASIC_VDDC);
  883. if (rdev->pm.default_vddci)
  884. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  885. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  886. if (rdev->pm.default_sclk)
  887. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  888. if (rdev->pm.default_mclk)
  889. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  890. }
  891. DRM_ERROR("radeon: dpm initialization failed\n");
  892. return ret;
  893. }
  894. rdev->pm.dpm_enabled = true;
  895. radeon_pm_compute_clocks(rdev);
  896. if (rdev->pm.num_power_states > 1) {
  897. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
  898. if (ret)
  899. DRM_ERROR("failed to create device file for dpm state\n");
  900. /* XXX: these are noops for dpm but are here for backwards compat */
  901. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  902. if (ret)
  903. DRM_ERROR("failed to create device file for power profile\n");
  904. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  905. if (ret)
  906. DRM_ERROR("failed to create device file for power method\n");
  907. DRM_INFO("radeon: dpm initialized\n");
  908. }
  909. return 0;
  910. }
  911. int radeon_pm_init(struct radeon_device *rdev)
  912. {
  913. /* enable dpm on rv6xx+ */
  914. switch (rdev->family) {
  915. case CHIP_RV610:
  916. case CHIP_RV630:
  917. case CHIP_RV620:
  918. case CHIP_RV635:
  919. case CHIP_RV670:
  920. case CHIP_RS780:
  921. case CHIP_RS880:
  922. if (radeon_dpm == 1)
  923. rdev->pm.pm_method = PM_METHOD_DPM;
  924. else
  925. rdev->pm.pm_method = PM_METHOD_PROFILE;
  926. break;
  927. default:
  928. /* default to profile method */
  929. rdev->pm.pm_method = PM_METHOD_PROFILE;
  930. break;
  931. }
  932. if (rdev->pm.pm_method == PM_METHOD_DPM)
  933. return radeon_pm_init_dpm(rdev);
  934. else
  935. return radeon_pm_init_old(rdev);
  936. }
  937. static void radeon_pm_fini_old(struct radeon_device *rdev)
  938. {
  939. if (rdev->pm.num_power_states > 1) {
  940. mutex_lock(&rdev->pm.mutex);
  941. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  942. rdev->pm.profile = PM_PROFILE_DEFAULT;
  943. radeon_pm_update_profile(rdev);
  944. radeon_pm_set_clocks(rdev);
  945. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  946. /* reset default clocks */
  947. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  948. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  949. radeon_pm_set_clocks(rdev);
  950. }
  951. mutex_unlock(&rdev->pm.mutex);
  952. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  953. device_remove_file(rdev->dev, &dev_attr_power_profile);
  954. device_remove_file(rdev->dev, &dev_attr_power_method);
  955. }
  956. if (rdev->pm.power_state)
  957. kfree(rdev->pm.power_state);
  958. radeon_hwmon_fini(rdev);
  959. }
  960. static void radeon_pm_fini_dpm(struct radeon_device *rdev)
  961. {
  962. if (rdev->pm.num_power_states > 1) {
  963. mutex_lock(&rdev->pm.mutex);
  964. radeon_dpm_disable(rdev);
  965. mutex_unlock(&rdev->pm.mutex);
  966. device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
  967. /* XXX backwards compat */
  968. device_remove_file(rdev->dev, &dev_attr_power_profile);
  969. device_remove_file(rdev->dev, &dev_attr_power_method);
  970. }
  971. radeon_dpm_fini(rdev);
  972. if (rdev->pm.power_state)
  973. kfree(rdev->pm.power_state);
  974. radeon_hwmon_fini(rdev);
  975. }
  976. void radeon_pm_fini(struct radeon_device *rdev)
  977. {
  978. if (rdev->pm.pm_method == PM_METHOD_DPM)
  979. radeon_pm_fini_dpm(rdev);
  980. else
  981. radeon_pm_fini_old(rdev);
  982. }
  983. static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
  984. {
  985. struct drm_device *ddev = rdev->ddev;
  986. struct drm_crtc *crtc;
  987. struct radeon_crtc *radeon_crtc;
  988. if (rdev->pm.num_power_states < 2)
  989. return;
  990. INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
  991. mutex_lock(&rdev->pm.mutex);
  992. rdev->pm.active_crtcs = 0;
  993. rdev->pm.active_crtc_count = 0;
  994. list_for_each_entry(crtc,
  995. &ddev->mode_config.crtc_list, head) {
  996. radeon_crtc = to_radeon_crtc(crtc);
  997. if (radeon_crtc->enabled) {
  998. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  999. rdev->pm.active_crtc_count++;
  1000. }
  1001. }
  1002. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1003. radeon_pm_update_profile(rdev);
  1004. radeon_pm_set_clocks(rdev);
  1005. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1006. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  1007. if (rdev->pm.active_crtc_count > 1) {
  1008. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1009. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1010. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  1011. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1012. radeon_pm_get_dynpm_state(rdev);
  1013. radeon_pm_set_clocks(rdev);
  1014. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  1015. }
  1016. } else if (rdev->pm.active_crtc_count == 1) {
  1017. /* TODO: Increase clocks if needed for current mode */
  1018. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  1019. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1020. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  1021. radeon_pm_get_dynpm_state(rdev);
  1022. radeon_pm_set_clocks(rdev);
  1023. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1024. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1025. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  1026. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1027. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1028. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1029. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  1030. }
  1031. } else { /* count == 0 */
  1032. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  1033. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1034. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  1035. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  1036. radeon_pm_get_dynpm_state(rdev);
  1037. radeon_pm_set_clocks(rdev);
  1038. }
  1039. }
  1040. }
  1041. }
  1042. mutex_unlock(&rdev->pm.mutex);
  1043. }
  1044. static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
  1045. {
  1046. struct drm_device *ddev = rdev->ddev;
  1047. struct drm_crtc *crtc;
  1048. struct radeon_crtc *radeon_crtc;
  1049. mutex_lock(&rdev->pm.mutex);
  1050. rdev->pm.dpm.new_active_crtcs = 0;
  1051. rdev->pm.dpm.new_active_crtc_count = 0;
  1052. list_for_each_entry(crtc,
  1053. &ddev->mode_config.crtc_list, head) {
  1054. radeon_crtc = to_radeon_crtc(crtc);
  1055. if (crtc->enabled) {
  1056. rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
  1057. rdev->pm.dpm.new_active_crtc_count++;
  1058. }
  1059. }
  1060. radeon_dpm_change_power_state_locked(rdev);
  1061. mutex_unlock(&rdev->pm.mutex);
  1062. }
  1063. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  1064. {
  1065. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1066. radeon_pm_compute_clocks_dpm(rdev);
  1067. else
  1068. radeon_pm_compute_clocks_old(rdev);
  1069. }
  1070. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  1071. {
  1072. int crtc, vpos, hpos, vbl_status;
  1073. bool in_vbl = true;
  1074. /* Iterate over all active crtc's. All crtc's must be in vblank,
  1075. * otherwise return in_vbl == false.
  1076. */
  1077. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  1078. if (rdev->pm.active_crtcs & (1 << crtc)) {
  1079. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
  1080. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  1081. !(vbl_status & DRM_SCANOUTPOS_INVBL))
  1082. in_vbl = false;
  1083. }
  1084. }
  1085. return in_vbl;
  1086. }
  1087. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  1088. {
  1089. u32 stat_crtc = 0;
  1090. bool in_vbl = radeon_pm_in_vbl(rdev);
  1091. if (in_vbl == false)
  1092. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  1093. finish ? "exit" : "entry");
  1094. return in_vbl;
  1095. }
  1096. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  1097. {
  1098. struct radeon_device *rdev;
  1099. int resched;
  1100. rdev = container_of(work, struct radeon_device,
  1101. pm.dynpm_idle_work.work);
  1102. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1103. mutex_lock(&rdev->pm.mutex);
  1104. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1105. int not_processed = 0;
  1106. int i;
  1107. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1108. struct radeon_ring *ring = &rdev->ring[i];
  1109. if (ring->ready) {
  1110. not_processed += radeon_fence_count_emitted(rdev, i);
  1111. if (not_processed >= 3)
  1112. break;
  1113. }
  1114. }
  1115. if (not_processed >= 3) { /* should upclock */
  1116. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  1117. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1118. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1119. rdev->pm.dynpm_can_upclock) {
  1120. rdev->pm.dynpm_planned_action =
  1121. DYNPM_ACTION_UPCLOCK;
  1122. rdev->pm.dynpm_action_timeout = jiffies +
  1123. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1124. }
  1125. } else if (not_processed == 0) { /* should downclock */
  1126. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  1127. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1128. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1129. rdev->pm.dynpm_can_downclock) {
  1130. rdev->pm.dynpm_planned_action =
  1131. DYNPM_ACTION_DOWNCLOCK;
  1132. rdev->pm.dynpm_action_timeout = jiffies +
  1133. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1134. }
  1135. }
  1136. /* Note, radeon_pm_set_clocks is called with static_switch set
  1137. * to false since we want to wait for vbl to avoid flicker.
  1138. */
  1139. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  1140. jiffies > rdev->pm.dynpm_action_timeout) {
  1141. radeon_pm_get_dynpm_state(rdev);
  1142. radeon_pm_set_clocks(rdev);
  1143. }
  1144. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1145. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1146. }
  1147. mutex_unlock(&rdev->pm.mutex);
  1148. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1149. }
  1150. /*
  1151. * Debugfs info
  1152. */
  1153. #if defined(CONFIG_DEBUG_FS)
  1154. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  1155. {
  1156. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1157. struct drm_device *dev = node->minor->dev;
  1158. struct radeon_device *rdev = dev->dev_private;
  1159. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  1160. /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
  1161. if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
  1162. seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
  1163. else
  1164. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  1165. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  1166. if (rdev->asic->pm.get_memory_clock)
  1167. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  1168. if (rdev->pm.current_vddc)
  1169. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  1170. if (rdev->asic->pm.get_pcie_lanes)
  1171. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  1172. return 0;
  1173. }
  1174. static struct drm_info_list radeon_pm_info_list[] = {
  1175. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  1176. };
  1177. #endif
  1178. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  1179. {
  1180. #if defined(CONFIG_DEBUG_FS)
  1181. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  1182. #else
  1183. return 0;
  1184. #endif
  1185. }