r600_dpm.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "r600d.h"
  27. #include "r600_dpm.h"
  28. #include "atom.h"
  29. const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
  30. {
  31. R600_UTC_DFLT_00,
  32. R600_UTC_DFLT_01,
  33. R600_UTC_DFLT_02,
  34. R600_UTC_DFLT_03,
  35. R600_UTC_DFLT_04,
  36. R600_UTC_DFLT_05,
  37. R600_UTC_DFLT_06,
  38. R600_UTC_DFLT_07,
  39. R600_UTC_DFLT_08,
  40. R600_UTC_DFLT_09,
  41. R600_UTC_DFLT_10,
  42. R600_UTC_DFLT_11,
  43. R600_UTC_DFLT_12,
  44. R600_UTC_DFLT_13,
  45. R600_UTC_DFLT_14,
  46. };
  47. const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
  48. {
  49. R600_DTC_DFLT_00,
  50. R600_DTC_DFLT_01,
  51. R600_DTC_DFLT_02,
  52. R600_DTC_DFLT_03,
  53. R600_DTC_DFLT_04,
  54. R600_DTC_DFLT_05,
  55. R600_DTC_DFLT_06,
  56. R600_DTC_DFLT_07,
  57. R600_DTC_DFLT_08,
  58. R600_DTC_DFLT_09,
  59. R600_DTC_DFLT_10,
  60. R600_DTC_DFLT_11,
  61. R600_DTC_DFLT_12,
  62. R600_DTC_DFLT_13,
  63. R600_DTC_DFLT_14,
  64. };
  65. void r600_dpm_print_class_info(u32 class, u32 class2)
  66. {
  67. printk("\tui class: ");
  68. switch (class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  69. case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
  70. default:
  71. printk("none\n");
  72. break;
  73. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  74. printk("battery\n");
  75. break;
  76. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  77. printk("balanced\n");
  78. break;
  79. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  80. printk("performance\n");
  81. break;
  82. }
  83. printk("\tinternal class: ");
  84. if (((class & ~ATOM_PPLIB_CLASSIFICATION_UI_MASK) == 0) &&
  85. (class2 == 0))
  86. printk("none");
  87. else {
  88. if (class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  89. printk("boot ");
  90. if (class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  91. printk("thermal ");
  92. if (class & ATOM_PPLIB_CLASSIFICATION_LIMITEDPOWERSOURCE)
  93. printk("limited_pwr ");
  94. if (class & ATOM_PPLIB_CLASSIFICATION_REST)
  95. printk("rest ");
  96. if (class & ATOM_PPLIB_CLASSIFICATION_FORCED)
  97. printk("forced ");
  98. if (class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  99. printk("3d_perf ");
  100. if (class & ATOM_PPLIB_CLASSIFICATION_OVERDRIVETEMPLATE)
  101. printk("ovrdrv ");
  102. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  103. printk("uvd ");
  104. if (class & ATOM_PPLIB_CLASSIFICATION_3DLOW)
  105. printk("3d_low ");
  106. if (class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  107. printk("acpi ");
  108. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  109. printk("uvd_hd2 ");
  110. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  111. printk("uvd_hd ");
  112. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  113. printk("uvd_sd ");
  114. if (class2 & ATOM_PPLIB_CLASSIFICATION2_LIMITEDPOWERSOURCE_2)
  115. printk("limited_pwr2 ");
  116. if (class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  117. printk("ulv ");
  118. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  119. printk("uvd_mvc ");
  120. }
  121. printk("\n");
  122. }
  123. void r600_dpm_print_cap_info(u32 caps)
  124. {
  125. printk("\tcaps: ");
  126. if (caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  127. printk("single_disp ");
  128. if (caps & ATOM_PPLIB_SUPPORTS_VIDEO_PLAYBACK)
  129. printk("video ");
  130. if (caps & ATOM_PPLIB_DISALLOW_ON_DC)
  131. printk("no_dc ");
  132. printk("\n");
  133. }
  134. void r600_dpm_print_ps_status(struct radeon_device *rdev,
  135. struct radeon_ps *rps)
  136. {
  137. printk("\tstatus: ");
  138. if (rps == rdev->pm.dpm.current_ps)
  139. printk("c ");
  140. if (rps == rdev->pm.dpm.requested_ps)
  141. printk("r ");
  142. if (rps == rdev->pm.dpm.boot_ps)
  143. printk("b ");
  144. printk("\n");
  145. }
  146. void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
  147. u32 *p, u32 *u)
  148. {
  149. u32 b_c = 0;
  150. u32 i_c;
  151. u32 tmp;
  152. i_c = (i * r_c) / 100;
  153. tmp = i_c >> p_b;
  154. while (tmp) {
  155. b_c++;
  156. tmp >>= 1;
  157. }
  158. *u = (b_c + 1) / 2;
  159. *p = i_c / (1 << (2 * (*u)));
  160. }
  161. int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
  162. {
  163. u32 k, a, ah, al;
  164. u32 t1;
  165. if ((fl == 0) || (fh == 0) || (fl > fh))
  166. return -EINVAL;
  167. k = (100 * fh) / fl;
  168. t1 = (t * (k - 100));
  169. a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
  170. a = (a + 5) / 10;
  171. ah = ((a * t) + 5000) / 10000;
  172. al = a - ah;
  173. *th = t - ah;
  174. *tl = t + al;
  175. return 0;
  176. }
  177. void r600_gfx_clockgating_enable(struct radeon_device *rdev, bool enable)
  178. {
  179. int i;
  180. if (enable) {
  181. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  182. } else {
  183. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  184. WREG32(CG_RLC_REQ_AND_RSP, 0x2);
  185. for (i = 0; i < rdev->usec_timeout; i++) {
  186. if (((RREG32(CG_RLC_REQ_AND_RSP) & CG_RLC_RSP_TYPE_MASK) >> CG_RLC_RSP_TYPE_SHIFT) == 1)
  187. break;
  188. udelay(1);
  189. }
  190. WREG32(CG_RLC_REQ_AND_RSP, 0x0);
  191. WREG32(GRBM_PWR_CNTL, 0x1);
  192. RREG32(GRBM_PWR_CNTL);
  193. }
  194. }
  195. void r600_dynamicpm_enable(struct radeon_device *rdev, bool enable)
  196. {
  197. if (enable)
  198. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  199. else
  200. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  201. }
  202. void r600_enable_thermal_protection(struct radeon_device *rdev, bool enable)
  203. {
  204. if (enable)
  205. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  206. else
  207. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  208. }
  209. void r600_enable_acpi_pm(struct radeon_device *rdev)
  210. {
  211. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  212. }
  213. void r600_enable_dynamic_pcie_gen2(struct radeon_device *rdev, bool enable)
  214. {
  215. if (enable)
  216. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  217. else
  218. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  219. }
  220. bool r600_dynamicpm_enabled(struct radeon_device *rdev)
  221. {
  222. if (RREG32(GENERAL_PWRMGT) & GLOBAL_PWRMGT_EN)
  223. return true;
  224. else
  225. return false;
  226. }
  227. void r600_enable_sclk_control(struct radeon_device *rdev, bool enable)
  228. {
  229. if (enable)
  230. WREG32_P(GENERAL_PWRMGT, 0, ~SCLK_PWRMGT_OFF);
  231. else
  232. WREG32_P(GENERAL_PWRMGT, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  233. }
  234. void r600_enable_mclk_control(struct radeon_device *rdev, bool enable)
  235. {
  236. if (enable)
  237. WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
  238. else
  239. WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
  240. }
  241. void r600_enable_spll_bypass(struct radeon_device *rdev, bool enable)
  242. {
  243. if (enable)
  244. WREG32_P(CG_SPLL_FUNC_CNTL, SPLL_BYPASS_EN, ~SPLL_BYPASS_EN);
  245. else
  246. WREG32_P(CG_SPLL_FUNC_CNTL, 0, ~SPLL_BYPASS_EN);
  247. }
  248. void r600_wait_for_spll_change(struct radeon_device *rdev)
  249. {
  250. int i;
  251. for (i = 0; i < rdev->usec_timeout; i++) {
  252. if (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_CHG_STATUS)
  253. break;
  254. udelay(1);
  255. }
  256. }
  257. void r600_set_bsp(struct radeon_device *rdev, u32 u, u32 p)
  258. {
  259. WREG32(CG_BSP, BSP(p) | BSU(u));
  260. }
  261. void r600_set_at(struct radeon_device *rdev,
  262. u32 l_to_m, u32 m_to_h,
  263. u32 h_to_m, u32 m_to_l)
  264. {
  265. WREG32(CG_RT, FLS(l_to_m) | FMS(m_to_h));
  266. WREG32(CG_LT, FHS(h_to_m) | FMS(m_to_l));
  267. }
  268. void r600_set_tc(struct radeon_device *rdev,
  269. u32 index, u32 u_t, u32 d_t)
  270. {
  271. WREG32(CG_FFCT_0 + (index * 4), UTC_0(u_t) | DTC_0(d_t));
  272. }
  273. void r600_select_td(struct radeon_device *rdev,
  274. enum r600_td td)
  275. {
  276. if (td == R600_TD_AUTO)
  277. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  278. else
  279. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  280. if (td == R600_TD_UP)
  281. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  282. if (td == R600_TD_DOWN)
  283. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  284. }
  285. void r600_set_vrc(struct radeon_device *rdev, u32 vrv)
  286. {
  287. WREG32(CG_FTV, vrv);
  288. }
  289. void r600_set_tpu(struct radeon_device *rdev, u32 u)
  290. {
  291. WREG32_P(CG_TPC, TPU(u), ~TPU_MASK);
  292. }
  293. void r600_set_tpc(struct radeon_device *rdev, u32 c)
  294. {
  295. WREG32_P(CG_TPC, TPCC(c), ~TPCC_MASK);
  296. }
  297. void r600_set_sstu(struct radeon_device *rdev, u32 u)
  298. {
  299. WREG32_P(CG_SSP, CG_SSTU(u), ~CG_SSTU_MASK);
  300. }
  301. void r600_set_sst(struct radeon_device *rdev, u32 t)
  302. {
  303. WREG32_P(CG_SSP, CG_SST(t), ~CG_SST_MASK);
  304. }
  305. void r600_set_git(struct radeon_device *rdev, u32 t)
  306. {
  307. WREG32_P(CG_GIT, CG_GICST(t), ~CG_GICST_MASK);
  308. }
  309. void r600_set_fctu(struct radeon_device *rdev, u32 u)
  310. {
  311. WREG32_P(CG_FC_T, FC_TU(u), ~FC_TU_MASK);
  312. }
  313. void r600_set_fct(struct radeon_device *rdev, u32 t)
  314. {
  315. WREG32_P(CG_FC_T, FC_T(t), ~FC_T_MASK);
  316. }
  317. void r600_set_ctxcgtt3d_rphc(struct radeon_device *rdev, u32 p)
  318. {
  319. WREG32_P(CG_CTX_CGTT3D_R, PHC(p), ~PHC_MASK);
  320. }
  321. void r600_set_ctxcgtt3d_rsdc(struct radeon_device *rdev, u32 s)
  322. {
  323. WREG32_P(CG_CTX_CGTT3D_R, SDC(s), ~SDC_MASK);
  324. }
  325. void r600_set_vddc3d_oorsu(struct radeon_device *rdev, u32 u)
  326. {
  327. WREG32_P(CG_VDDC3D_OOR, SU(u), ~SU_MASK);
  328. }
  329. void r600_set_vddc3d_oorphc(struct radeon_device *rdev, u32 p)
  330. {
  331. WREG32_P(CG_VDDC3D_OOR, PHC(p), ~PHC_MASK);
  332. }
  333. void r600_set_vddc3d_oorsdc(struct radeon_device *rdev, u32 s)
  334. {
  335. WREG32_P(CG_VDDC3D_OOR, SDC(s), ~SDC_MASK);
  336. }
  337. void r600_set_mpll_lock_time(struct radeon_device *rdev, u32 lock_time)
  338. {
  339. WREG32_P(MPLL_TIME, MPLL_LOCK_TIME(lock_time), ~MPLL_LOCK_TIME_MASK);
  340. }
  341. void r600_set_mpll_reset_time(struct radeon_device *rdev, u32 reset_time)
  342. {
  343. WREG32_P(MPLL_TIME, MPLL_RESET_TIME(reset_time), ~MPLL_RESET_TIME_MASK);
  344. }
  345. void r600_engine_clock_entry_enable(struct radeon_device *rdev,
  346. u32 index, bool enable)
  347. {
  348. if (enable)
  349. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  350. STEP_0_SPLL_ENTRY_VALID, ~STEP_0_SPLL_ENTRY_VALID);
  351. else
  352. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  353. 0, ~STEP_0_SPLL_ENTRY_VALID);
  354. }
  355. void r600_engine_clock_entry_enable_pulse_skipping(struct radeon_device *rdev,
  356. u32 index, bool enable)
  357. {
  358. if (enable)
  359. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  360. STEP_0_SPLL_STEP_ENABLE, ~STEP_0_SPLL_STEP_ENABLE);
  361. else
  362. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  363. 0, ~STEP_0_SPLL_STEP_ENABLE);
  364. }
  365. void r600_engine_clock_entry_enable_post_divider(struct radeon_device *rdev,
  366. u32 index, bool enable)
  367. {
  368. if (enable)
  369. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  370. STEP_0_POST_DIV_EN, ~STEP_0_POST_DIV_EN);
  371. else
  372. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  373. 0, ~STEP_0_POST_DIV_EN);
  374. }
  375. void r600_engine_clock_entry_set_post_divider(struct radeon_device *rdev,
  376. u32 index, u32 divider)
  377. {
  378. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  379. STEP_0_SPLL_POST_DIV(divider), ~STEP_0_SPLL_POST_DIV_MASK);
  380. }
  381. void r600_engine_clock_entry_set_reference_divider(struct radeon_device *rdev,
  382. u32 index, u32 divider)
  383. {
  384. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  385. STEP_0_SPLL_REF_DIV(divider), ~STEP_0_SPLL_REF_DIV_MASK);
  386. }
  387. void r600_engine_clock_entry_set_feedback_divider(struct radeon_device *rdev,
  388. u32 index, u32 divider)
  389. {
  390. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  391. STEP_0_SPLL_FB_DIV(divider), ~STEP_0_SPLL_FB_DIV_MASK);
  392. }
  393. void r600_engine_clock_entry_set_step_time(struct radeon_device *rdev,
  394. u32 index, u32 step_time)
  395. {
  396. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  397. STEP_0_SPLL_STEP_TIME(step_time), ~STEP_0_SPLL_STEP_TIME_MASK);
  398. }
  399. void r600_vid_rt_set_ssu(struct radeon_device *rdev, u32 u)
  400. {
  401. WREG32_P(VID_RT, SSTU(u), ~SSTU_MASK);
  402. }
  403. void r600_vid_rt_set_vru(struct radeon_device *rdev, u32 u)
  404. {
  405. WREG32_P(VID_RT, VID_CRTU(u), ~VID_CRTU_MASK);
  406. }
  407. void r600_vid_rt_set_vrt(struct radeon_device *rdev, u32 rt)
  408. {
  409. WREG32_P(VID_RT, VID_CRT(rt), ~VID_CRT_MASK);
  410. }
  411. void r600_voltage_control_enable_pins(struct radeon_device *rdev,
  412. u64 mask)
  413. {
  414. WREG32(LOWER_GPIO_ENABLE, mask & 0xffffffff);
  415. WREG32(UPPER_GPIO_ENABLE, upper_32_bits(mask));
  416. }
  417. void r600_voltage_control_program_voltages(struct radeon_device *rdev,
  418. enum r600_power_level index, u64 pins)
  419. {
  420. u32 tmp, mask;
  421. u32 ix = 3 - (3 & index);
  422. WREG32(CTXSW_VID_LOWER_GPIO_CNTL + (ix * 4), pins & 0xffffffff);
  423. mask = 7 << (3 * ix);
  424. tmp = RREG32(VID_UPPER_GPIO_CNTL);
  425. tmp = (tmp & ~mask) | ((pins >> (32 - (3 * ix))) & mask);
  426. WREG32(VID_UPPER_GPIO_CNTL, tmp);
  427. }
  428. void r600_voltage_control_deactivate_static_control(struct radeon_device *rdev,
  429. u64 mask)
  430. {
  431. u32 gpio;
  432. gpio = RREG32(GPIOPAD_MASK);
  433. gpio &= ~mask;
  434. WREG32(GPIOPAD_MASK, gpio);
  435. gpio = RREG32(GPIOPAD_EN);
  436. gpio &= ~mask;
  437. WREG32(GPIOPAD_EN, gpio);
  438. gpio = RREG32(GPIOPAD_A);
  439. gpio &= ~mask;
  440. WREG32(GPIOPAD_A, gpio);
  441. }
  442. void r600_power_level_enable(struct radeon_device *rdev,
  443. enum r600_power_level index, bool enable)
  444. {
  445. u32 ix = 3 - (3 & index);
  446. if (enable)
  447. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), CTXSW_FREQ_STATE_ENABLE,
  448. ~CTXSW_FREQ_STATE_ENABLE);
  449. else
  450. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), 0,
  451. ~CTXSW_FREQ_STATE_ENABLE);
  452. }
  453. void r600_power_level_set_voltage_index(struct radeon_device *rdev,
  454. enum r600_power_level index, u32 voltage_index)
  455. {
  456. u32 ix = 3 - (3 & index);
  457. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
  458. CTXSW_FREQ_VIDS_CFG_INDEX(voltage_index), ~CTXSW_FREQ_VIDS_CFG_INDEX_MASK);
  459. }
  460. void r600_power_level_set_mem_clock_index(struct radeon_device *rdev,
  461. enum r600_power_level index, u32 mem_clock_index)
  462. {
  463. u32 ix = 3 - (3 & index);
  464. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
  465. CTXSW_FREQ_MCLK_CFG_INDEX(mem_clock_index), ~CTXSW_FREQ_MCLK_CFG_INDEX_MASK);
  466. }
  467. void r600_power_level_set_eng_clock_index(struct radeon_device *rdev,
  468. enum r600_power_level index, u32 eng_clock_index)
  469. {
  470. u32 ix = 3 - (3 & index);
  471. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
  472. CTXSW_FREQ_SCLK_CFG_INDEX(eng_clock_index), ~CTXSW_FREQ_SCLK_CFG_INDEX_MASK);
  473. }
  474. void r600_power_level_set_watermark_id(struct radeon_device *rdev,
  475. enum r600_power_level index,
  476. enum r600_display_watermark watermark_id)
  477. {
  478. u32 ix = 3 - (3 & index);
  479. u32 tmp = 0;
  480. if (watermark_id == R600_DISPLAY_WATERMARK_HIGH)
  481. tmp = CTXSW_FREQ_DISPLAY_WATERMARK;
  482. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), tmp, ~CTXSW_FREQ_DISPLAY_WATERMARK);
  483. }
  484. void r600_power_level_set_pcie_gen2(struct radeon_device *rdev,
  485. enum r600_power_level index, bool compatible)
  486. {
  487. u32 ix = 3 - (3 & index);
  488. u32 tmp = 0;
  489. if (compatible)
  490. tmp = CTXSW_FREQ_GEN2PCIE_VOLT;
  491. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), tmp, ~CTXSW_FREQ_GEN2PCIE_VOLT);
  492. }
  493. enum r600_power_level r600_power_level_get_current_index(struct radeon_device *rdev)
  494. {
  495. u32 tmp;
  496. tmp = RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK;
  497. tmp >>= CURRENT_PROFILE_INDEX_SHIFT;
  498. return tmp;
  499. }
  500. enum r600_power_level r600_power_level_get_target_index(struct radeon_device *rdev)
  501. {
  502. u32 tmp;
  503. tmp = RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & TARGET_PROFILE_INDEX_MASK;
  504. tmp >>= TARGET_PROFILE_INDEX_SHIFT;
  505. return tmp;
  506. }
  507. void r600_power_level_set_enter_index(struct radeon_device *rdev,
  508. enum r600_power_level index)
  509. {
  510. WREG32_P(TARGET_AND_CURRENT_PROFILE_INDEX, DYN_PWR_ENTER_INDEX(index),
  511. ~DYN_PWR_ENTER_INDEX_MASK);
  512. }
  513. void r600_wait_for_power_level_unequal(struct radeon_device *rdev,
  514. enum r600_power_level index)
  515. {
  516. int i;
  517. for (i = 0; i < rdev->usec_timeout; i++) {
  518. if (r600_power_level_get_target_index(rdev) != index)
  519. break;
  520. udelay(1);
  521. }
  522. for (i = 0; i < rdev->usec_timeout; i++) {
  523. if (r600_power_level_get_current_index(rdev) != index)
  524. break;
  525. udelay(1);
  526. }
  527. }
  528. void r600_wait_for_power_level(struct radeon_device *rdev,
  529. enum r600_power_level index)
  530. {
  531. int i;
  532. for (i = 0; i < rdev->usec_timeout; i++) {
  533. if (r600_power_level_get_target_index(rdev) == index)
  534. break;
  535. udelay(1);
  536. }
  537. for (i = 0; i < rdev->usec_timeout; i++) {
  538. if (r600_power_level_get_current_index(rdev) == index)
  539. break;
  540. udelay(1);
  541. }
  542. }
  543. void r600_start_dpm(struct radeon_device *rdev)
  544. {
  545. r600_enable_sclk_control(rdev, false);
  546. r600_enable_mclk_control(rdev, false);
  547. r600_dynamicpm_enable(rdev, true);
  548. radeon_wait_for_vblank(rdev, 0);
  549. radeon_wait_for_vblank(rdev, 1);
  550. r600_enable_spll_bypass(rdev, true);
  551. r600_wait_for_spll_change(rdev);
  552. r600_enable_spll_bypass(rdev, false);
  553. r600_wait_for_spll_change(rdev);
  554. r600_enable_spll_bypass(rdev, true);
  555. r600_wait_for_spll_change(rdev);
  556. r600_enable_spll_bypass(rdev, false);
  557. r600_wait_for_spll_change(rdev);
  558. r600_enable_sclk_control(rdev, true);
  559. r600_enable_mclk_control(rdev, true);
  560. }
  561. void r600_stop_dpm(struct radeon_device *rdev)
  562. {
  563. r600_dynamicpm_enable(rdev, false);
  564. }
  565. bool r600_is_uvd_state(u32 class, u32 class2)
  566. {
  567. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  568. return true;
  569. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  570. return true;
  571. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  572. return true;
  573. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  574. return true;
  575. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  576. return true;
  577. return false;
  578. }
  579. int r600_set_thermal_temperature_range(struct radeon_device *rdev,
  580. int min_temp, int max_temp)
  581. {
  582. int low_temp = 0 * 1000;
  583. int high_temp = 255 * 1000;
  584. if (low_temp < min_temp)
  585. low_temp = min_temp;
  586. if (high_temp > max_temp)
  587. high_temp = max_temp;
  588. if (high_temp < low_temp) {
  589. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  590. return -EINVAL;
  591. }
  592. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  593. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  594. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  595. rdev->pm.dpm.thermal.min_temp = low_temp;
  596. rdev->pm.dpm.thermal.max_temp = high_temp;
  597. return 0;
  598. }
  599. bool r600_is_internal_thermal_sensor(enum radeon_int_thermal_type sensor)
  600. {
  601. switch (sensor) {
  602. case THERMAL_TYPE_RV6XX:
  603. case THERMAL_TYPE_RV770:
  604. case THERMAL_TYPE_EVERGREEN:
  605. case THERMAL_TYPE_SUMO:
  606. case THERMAL_TYPE_NI:
  607. return true;
  608. case THERMAL_TYPE_ADT7473_WITH_INTERNAL:
  609. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  610. return false; /* need special handling */
  611. case THERMAL_TYPE_NONE:
  612. case THERMAL_TYPE_EXTERNAL:
  613. case THERMAL_TYPE_EXTERNAL_GPIO:
  614. default:
  615. return false;
  616. }
  617. }