ohci.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/compiler.h>
  21. #include <linux/delay.h>
  22. #include <linux/device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/firewire.h>
  25. #include <linux/firewire-constants.h>
  26. #include <linux/gfp.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/io.h>
  30. #include <linux/kernel.h>
  31. #include <linux/list.h>
  32. #include <linux/mm.h>
  33. #include <linux/module.h>
  34. #include <linux/moduleparam.h>
  35. #include <linux/pci.h>
  36. #include <linux/pci_ids.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/string.h>
  39. #include <asm/byteorder.h>
  40. #include <asm/page.h>
  41. #include <asm/system.h>
  42. #ifdef CONFIG_PPC_PMAC
  43. #include <asm/pmac_feature.h>
  44. #endif
  45. #include "core.h"
  46. #include "ohci.h"
  47. #define DESCRIPTOR_OUTPUT_MORE 0
  48. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  49. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  50. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  51. #define DESCRIPTOR_STATUS (1 << 11)
  52. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  53. #define DESCRIPTOR_PING (1 << 7)
  54. #define DESCRIPTOR_YY (1 << 6)
  55. #define DESCRIPTOR_NO_IRQ (0 << 4)
  56. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  57. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  58. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  59. #define DESCRIPTOR_WAIT (3 << 0)
  60. struct descriptor {
  61. __le16 req_count;
  62. __le16 control;
  63. __le32 data_address;
  64. __le32 branch_address;
  65. __le16 res_count;
  66. __le16 transfer_status;
  67. } __attribute__((aligned(16)));
  68. #define CONTROL_SET(regs) (regs)
  69. #define CONTROL_CLEAR(regs) ((regs) + 4)
  70. #define COMMAND_PTR(regs) ((regs) + 12)
  71. #define CONTEXT_MATCH(regs) ((regs) + 16)
  72. struct ar_buffer {
  73. struct descriptor descriptor;
  74. struct ar_buffer *next;
  75. __le32 data[0];
  76. };
  77. struct ar_context {
  78. struct fw_ohci *ohci;
  79. struct ar_buffer *current_buffer;
  80. struct ar_buffer *last_buffer;
  81. void *pointer;
  82. u32 regs;
  83. struct tasklet_struct tasklet;
  84. };
  85. struct context;
  86. typedef int (*descriptor_callback_t)(struct context *ctx,
  87. struct descriptor *d,
  88. struct descriptor *last);
  89. /*
  90. * A buffer that contains a block of DMA-able coherent memory used for
  91. * storing a portion of a DMA descriptor program.
  92. */
  93. struct descriptor_buffer {
  94. struct list_head list;
  95. dma_addr_t buffer_bus;
  96. size_t buffer_size;
  97. size_t used;
  98. struct descriptor buffer[0];
  99. };
  100. struct context {
  101. struct fw_ohci *ohci;
  102. u32 regs;
  103. int total_allocation;
  104. /*
  105. * List of page-sized buffers for storing DMA descriptors.
  106. * Head of list contains buffers in use and tail of list contains
  107. * free buffers.
  108. */
  109. struct list_head buffer_list;
  110. /*
  111. * Pointer to a buffer inside buffer_list that contains the tail
  112. * end of the current DMA program.
  113. */
  114. struct descriptor_buffer *buffer_tail;
  115. /*
  116. * The descriptor containing the branch address of the first
  117. * descriptor that has not yet been filled by the device.
  118. */
  119. struct descriptor *last;
  120. /*
  121. * The last descriptor in the DMA program. It contains the branch
  122. * address that must be updated upon appending a new descriptor.
  123. */
  124. struct descriptor *prev;
  125. descriptor_callback_t callback;
  126. struct tasklet_struct tasklet;
  127. };
  128. #define IT_HEADER_SY(v) ((v) << 0)
  129. #define IT_HEADER_TCODE(v) ((v) << 4)
  130. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  131. #define IT_HEADER_TAG(v) ((v) << 14)
  132. #define IT_HEADER_SPEED(v) ((v) << 16)
  133. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  134. struct iso_context {
  135. struct fw_iso_context base;
  136. struct context context;
  137. int excess_bytes;
  138. void *header;
  139. size_t header_length;
  140. };
  141. #define CONFIG_ROM_SIZE 1024
  142. struct fw_ohci {
  143. struct fw_card card;
  144. __iomem char *registers;
  145. int node_id;
  146. int generation;
  147. int request_generation; /* for timestamping incoming requests */
  148. unsigned quirks;
  149. /*
  150. * Spinlock for accessing fw_ohci data. Never call out of
  151. * this driver with this lock held.
  152. */
  153. spinlock_t lock;
  154. struct ar_context ar_request_ctx;
  155. struct ar_context ar_response_ctx;
  156. struct context at_request_ctx;
  157. struct context at_response_ctx;
  158. u32 it_context_mask;
  159. struct iso_context *it_context_list;
  160. u64 ir_context_channels;
  161. u32 ir_context_mask;
  162. struct iso_context *ir_context_list;
  163. __be32 *config_rom;
  164. dma_addr_t config_rom_bus;
  165. __be32 *next_config_rom;
  166. dma_addr_t next_config_rom_bus;
  167. __be32 next_header;
  168. __le32 *self_id_cpu;
  169. dma_addr_t self_id_bus;
  170. struct tasklet_struct bus_reset_tasklet;
  171. u32 self_id_buffer[512];
  172. };
  173. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  174. {
  175. return container_of(card, struct fw_ohci, card);
  176. }
  177. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  178. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  179. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  180. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  181. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  182. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  183. #define CONTEXT_RUN 0x8000
  184. #define CONTEXT_WAKE 0x1000
  185. #define CONTEXT_DEAD 0x0800
  186. #define CONTEXT_ACTIVE 0x0400
  187. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  188. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  189. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  190. #define OHCI1394_REGISTER_SIZE 0x800
  191. #define OHCI_LOOP_COUNT 500
  192. #define OHCI1394_PCI_HCI_Control 0x40
  193. #define SELF_ID_BUF_SIZE 0x800
  194. #define OHCI_TCODE_PHY_PACKET 0x0e
  195. #define OHCI_VERSION_1_1 0x010010
  196. static char ohci_driver_name[] = KBUILD_MODNAME;
  197. #define QUIRK_CYCLE_TIMER 1
  198. #define QUIRK_RESET_PACKET 2
  199. #define QUIRK_BE_HEADERS 4
  200. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  201. static const struct {
  202. unsigned short vendor, device, flags;
  203. } ohci_quirks[] = {
  204. {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
  205. {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  206. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  207. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  208. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
  209. };
  210. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  211. #define OHCI_PARAM_DEBUG_AT_AR 1
  212. #define OHCI_PARAM_DEBUG_SELFIDS 2
  213. #define OHCI_PARAM_DEBUG_IRQS 4
  214. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  215. static int param_debug;
  216. module_param_named(debug, param_debug, int, 0644);
  217. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  218. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  219. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  220. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  221. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  222. ", or a combination, or all = -1)");
  223. static void log_irqs(u32 evt)
  224. {
  225. if (likely(!(param_debug &
  226. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  227. return;
  228. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  229. !(evt & OHCI1394_busReset))
  230. return;
  231. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  232. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  233. evt & OHCI1394_RQPkt ? " AR_req" : "",
  234. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  235. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  236. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  237. evt & OHCI1394_isochRx ? " IR" : "",
  238. evt & OHCI1394_isochTx ? " IT" : "",
  239. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  240. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  241. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  242. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  243. evt & OHCI1394_busReset ? " busReset" : "",
  244. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  245. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  246. OHCI1394_respTxComplete | OHCI1394_isochRx |
  247. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  248. OHCI1394_cycleTooLong | OHCI1394_cycleInconsistent |
  249. OHCI1394_regAccessFail | OHCI1394_busReset)
  250. ? " ?" : "");
  251. }
  252. static const char *speed[] = {
  253. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  254. };
  255. static const char *power[] = {
  256. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  257. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  258. };
  259. static const char port[] = { '.', '-', 'p', 'c', };
  260. static char _p(u32 *s, int shift)
  261. {
  262. return port[*s >> shift & 3];
  263. }
  264. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  265. {
  266. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  267. return;
  268. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  269. self_id_count, generation, node_id);
  270. for (; self_id_count--; ++s)
  271. if ((*s & 1 << 23) == 0)
  272. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  273. "%s gc=%d %s %s%s%s\n",
  274. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  275. speed[*s >> 14 & 3], *s >> 16 & 63,
  276. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  277. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  278. else
  279. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  280. *s, *s >> 24 & 63,
  281. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  282. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  283. }
  284. static const char *evts[] = {
  285. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  286. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  287. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  288. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  289. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  290. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  291. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  292. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  293. [0x10] = "-reserved-", [0x11] = "ack_complete",
  294. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  295. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  296. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  297. [0x18] = "-reserved-", [0x19] = "-reserved-",
  298. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  299. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  300. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  301. [0x20] = "pending/cancelled",
  302. };
  303. static const char *tcodes[] = {
  304. [0x0] = "QW req", [0x1] = "BW req",
  305. [0x2] = "W resp", [0x3] = "-reserved-",
  306. [0x4] = "QR req", [0x5] = "BR req",
  307. [0x6] = "QR resp", [0x7] = "BR resp",
  308. [0x8] = "cycle start", [0x9] = "Lk req",
  309. [0xa] = "async stream packet", [0xb] = "Lk resp",
  310. [0xc] = "-reserved-", [0xd] = "-reserved-",
  311. [0xe] = "link internal", [0xf] = "-reserved-",
  312. };
  313. static const char *phys[] = {
  314. [0x0] = "phy config packet", [0x1] = "link-on packet",
  315. [0x2] = "self-id packet", [0x3] = "-reserved-",
  316. };
  317. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  318. {
  319. int tcode = header[0] >> 4 & 0xf;
  320. char specific[12];
  321. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  322. return;
  323. if (unlikely(evt >= ARRAY_SIZE(evts)))
  324. evt = 0x1f;
  325. if (evt == OHCI1394_evt_bus_reset) {
  326. fw_notify("A%c evt_bus_reset, generation %d\n",
  327. dir, (header[2] >> 16) & 0xff);
  328. return;
  329. }
  330. if (header[0] == ~header[1]) {
  331. fw_notify("A%c %s, %s, %08x\n",
  332. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  333. return;
  334. }
  335. switch (tcode) {
  336. case 0x0: case 0x6: case 0x8:
  337. snprintf(specific, sizeof(specific), " = %08x",
  338. be32_to_cpu((__force __be32)header[3]));
  339. break;
  340. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  341. snprintf(specific, sizeof(specific), " %x,%x",
  342. header[3] >> 16, header[3] & 0xffff);
  343. break;
  344. default:
  345. specific[0] = '\0';
  346. }
  347. switch (tcode) {
  348. case 0xe: case 0xa:
  349. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  350. break;
  351. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  352. fw_notify("A%c spd %x tl %02x, "
  353. "%04x -> %04x, %s, "
  354. "%s, %04x%08x%s\n",
  355. dir, speed, header[0] >> 10 & 0x3f,
  356. header[1] >> 16, header[0] >> 16, evts[evt],
  357. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  358. break;
  359. default:
  360. fw_notify("A%c spd %x tl %02x, "
  361. "%04x -> %04x, %s, "
  362. "%s%s\n",
  363. dir, speed, header[0] >> 10 & 0x3f,
  364. header[1] >> 16, header[0] >> 16, evts[evt],
  365. tcodes[tcode], specific);
  366. }
  367. }
  368. #else
  369. #define log_irqs(evt)
  370. #define log_selfids(node_id, generation, self_id_count, sid)
  371. #define log_ar_at_event(dir, speed, header, evt)
  372. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  373. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  374. {
  375. writel(data, ohci->registers + offset);
  376. }
  377. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  378. {
  379. return readl(ohci->registers + offset);
  380. }
  381. static inline void flush_writes(const struct fw_ohci *ohci)
  382. {
  383. /* Do a dummy read to flush writes. */
  384. reg_read(ohci, OHCI1394_Version);
  385. }
  386. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  387. int clear_bits, int set_bits)
  388. {
  389. struct fw_ohci *ohci = fw_ohci(card);
  390. u32 val, old;
  391. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  392. flush_writes(ohci);
  393. msleep(2);
  394. val = reg_read(ohci, OHCI1394_PhyControl);
  395. if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
  396. fw_error("failed to set phy reg bits.\n");
  397. return -EBUSY;
  398. }
  399. old = OHCI1394_PhyControl_ReadData(val);
  400. old = (old & ~clear_bits) | set_bits;
  401. reg_write(ohci, OHCI1394_PhyControl,
  402. OHCI1394_PhyControl_Write(addr, old));
  403. return 0;
  404. }
  405. static int ar_context_add_page(struct ar_context *ctx)
  406. {
  407. struct device *dev = ctx->ohci->card.device;
  408. struct ar_buffer *ab;
  409. dma_addr_t uninitialized_var(ab_bus);
  410. size_t offset;
  411. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  412. if (ab == NULL)
  413. return -ENOMEM;
  414. ab->next = NULL;
  415. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  416. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  417. DESCRIPTOR_STATUS |
  418. DESCRIPTOR_BRANCH_ALWAYS);
  419. offset = offsetof(struct ar_buffer, data);
  420. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  421. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  422. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  423. ab->descriptor.branch_address = 0;
  424. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  425. ctx->last_buffer->next = ab;
  426. ctx->last_buffer = ab;
  427. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  428. flush_writes(ctx->ohci);
  429. return 0;
  430. }
  431. static void ar_context_release(struct ar_context *ctx)
  432. {
  433. struct ar_buffer *ab, *ab_next;
  434. size_t offset;
  435. dma_addr_t ab_bus;
  436. for (ab = ctx->current_buffer; ab; ab = ab_next) {
  437. ab_next = ab->next;
  438. offset = offsetof(struct ar_buffer, data);
  439. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  440. dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
  441. ab, ab_bus);
  442. }
  443. }
  444. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  445. #define cond_le32_to_cpu(v) \
  446. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  447. #else
  448. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  449. #endif
  450. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  451. {
  452. struct fw_ohci *ohci = ctx->ohci;
  453. struct fw_packet p;
  454. u32 status, length, tcode;
  455. int evt;
  456. p.header[0] = cond_le32_to_cpu(buffer[0]);
  457. p.header[1] = cond_le32_to_cpu(buffer[1]);
  458. p.header[2] = cond_le32_to_cpu(buffer[2]);
  459. tcode = (p.header[0] >> 4) & 0x0f;
  460. switch (tcode) {
  461. case TCODE_WRITE_QUADLET_REQUEST:
  462. case TCODE_READ_QUADLET_RESPONSE:
  463. p.header[3] = (__force __u32) buffer[3];
  464. p.header_length = 16;
  465. p.payload_length = 0;
  466. break;
  467. case TCODE_READ_BLOCK_REQUEST :
  468. p.header[3] = cond_le32_to_cpu(buffer[3]);
  469. p.header_length = 16;
  470. p.payload_length = 0;
  471. break;
  472. case TCODE_WRITE_BLOCK_REQUEST:
  473. case TCODE_READ_BLOCK_RESPONSE:
  474. case TCODE_LOCK_REQUEST:
  475. case TCODE_LOCK_RESPONSE:
  476. p.header[3] = cond_le32_to_cpu(buffer[3]);
  477. p.header_length = 16;
  478. p.payload_length = p.header[3] >> 16;
  479. break;
  480. case TCODE_WRITE_RESPONSE:
  481. case TCODE_READ_QUADLET_REQUEST:
  482. case OHCI_TCODE_PHY_PACKET:
  483. p.header_length = 12;
  484. p.payload_length = 0;
  485. break;
  486. default:
  487. /* FIXME: Stop context, discard everything, and restart? */
  488. p.header_length = 0;
  489. p.payload_length = 0;
  490. }
  491. p.payload = (void *) buffer + p.header_length;
  492. /* FIXME: What to do about evt_* errors? */
  493. length = (p.header_length + p.payload_length + 3) / 4;
  494. status = cond_le32_to_cpu(buffer[length]);
  495. evt = (status >> 16) & 0x1f;
  496. p.ack = evt - 16;
  497. p.speed = (status >> 21) & 0x7;
  498. p.timestamp = status & 0xffff;
  499. p.generation = ohci->request_generation;
  500. log_ar_at_event('R', p.speed, p.header, evt);
  501. /*
  502. * The OHCI bus reset handler synthesizes a phy packet with
  503. * the new generation number when a bus reset happens (see
  504. * section 8.4.2.3). This helps us determine when a request
  505. * was received and make sure we send the response in the same
  506. * generation. We only need this for requests; for responses
  507. * we use the unique tlabel for finding the matching
  508. * request.
  509. *
  510. * Alas some chips sometimes emit bus reset packets with a
  511. * wrong generation. We set the correct generation for these
  512. * at a slightly incorrect time (in bus_reset_tasklet).
  513. */
  514. if (evt == OHCI1394_evt_bus_reset) {
  515. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  516. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  517. } else if (ctx == &ohci->ar_request_ctx) {
  518. fw_core_handle_request(&ohci->card, &p);
  519. } else {
  520. fw_core_handle_response(&ohci->card, &p);
  521. }
  522. return buffer + length + 1;
  523. }
  524. static void ar_context_tasklet(unsigned long data)
  525. {
  526. struct ar_context *ctx = (struct ar_context *)data;
  527. struct fw_ohci *ohci = ctx->ohci;
  528. struct ar_buffer *ab;
  529. struct descriptor *d;
  530. void *buffer, *end;
  531. ab = ctx->current_buffer;
  532. d = &ab->descriptor;
  533. if (d->res_count == 0) {
  534. size_t size, rest, offset;
  535. dma_addr_t start_bus;
  536. void *start;
  537. /*
  538. * This descriptor is finished and we may have a
  539. * packet split across this and the next buffer. We
  540. * reuse the page for reassembling the split packet.
  541. */
  542. offset = offsetof(struct ar_buffer, data);
  543. start = buffer = ab;
  544. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  545. ab = ab->next;
  546. d = &ab->descriptor;
  547. size = buffer + PAGE_SIZE - ctx->pointer;
  548. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  549. memmove(buffer, ctx->pointer, size);
  550. memcpy(buffer + size, ab->data, rest);
  551. ctx->current_buffer = ab;
  552. ctx->pointer = (void *) ab->data + rest;
  553. end = buffer + size + rest;
  554. while (buffer < end)
  555. buffer = handle_ar_packet(ctx, buffer);
  556. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  557. start, start_bus);
  558. ar_context_add_page(ctx);
  559. } else {
  560. buffer = ctx->pointer;
  561. ctx->pointer = end =
  562. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  563. while (buffer < end)
  564. buffer = handle_ar_packet(ctx, buffer);
  565. }
  566. }
  567. static int ar_context_init(struct ar_context *ctx,
  568. struct fw_ohci *ohci, u32 regs)
  569. {
  570. struct ar_buffer ab;
  571. ctx->regs = regs;
  572. ctx->ohci = ohci;
  573. ctx->last_buffer = &ab;
  574. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  575. ar_context_add_page(ctx);
  576. ar_context_add_page(ctx);
  577. ctx->current_buffer = ab.next;
  578. ctx->pointer = ctx->current_buffer->data;
  579. return 0;
  580. }
  581. static void ar_context_run(struct ar_context *ctx)
  582. {
  583. struct ar_buffer *ab = ctx->current_buffer;
  584. dma_addr_t ab_bus;
  585. size_t offset;
  586. offset = offsetof(struct ar_buffer, data);
  587. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  588. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  589. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  590. flush_writes(ctx->ohci);
  591. }
  592. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  593. {
  594. int b, key;
  595. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  596. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  597. /* figure out which descriptor the branch address goes in */
  598. if (z == 2 && (b == 3 || key == 2))
  599. return d;
  600. else
  601. return d + z - 1;
  602. }
  603. static void context_tasklet(unsigned long data)
  604. {
  605. struct context *ctx = (struct context *) data;
  606. struct descriptor *d, *last;
  607. u32 address;
  608. int z;
  609. struct descriptor_buffer *desc;
  610. desc = list_entry(ctx->buffer_list.next,
  611. struct descriptor_buffer, list);
  612. last = ctx->last;
  613. while (last->branch_address != 0) {
  614. struct descriptor_buffer *old_desc = desc;
  615. address = le32_to_cpu(last->branch_address);
  616. z = address & 0xf;
  617. address &= ~0xf;
  618. /* If the branch address points to a buffer outside of the
  619. * current buffer, advance to the next buffer. */
  620. if (address < desc->buffer_bus ||
  621. address >= desc->buffer_bus + desc->used)
  622. desc = list_entry(desc->list.next,
  623. struct descriptor_buffer, list);
  624. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  625. last = find_branch_descriptor(d, z);
  626. if (!ctx->callback(ctx, d, last))
  627. break;
  628. if (old_desc != desc) {
  629. /* If we've advanced to the next buffer, move the
  630. * previous buffer to the free list. */
  631. unsigned long flags;
  632. old_desc->used = 0;
  633. spin_lock_irqsave(&ctx->ohci->lock, flags);
  634. list_move_tail(&old_desc->list, &ctx->buffer_list);
  635. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  636. }
  637. ctx->last = last;
  638. }
  639. }
  640. /*
  641. * Allocate a new buffer and add it to the list of free buffers for this
  642. * context. Must be called with ohci->lock held.
  643. */
  644. static int context_add_buffer(struct context *ctx)
  645. {
  646. struct descriptor_buffer *desc;
  647. dma_addr_t uninitialized_var(bus_addr);
  648. int offset;
  649. /*
  650. * 16MB of descriptors should be far more than enough for any DMA
  651. * program. This will catch run-away userspace or DoS attacks.
  652. */
  653. if (ctx->total_allocation >= 16*1024*1024)
  654. return -ENOMEM;
  655. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  656. &bus_addr, GFP_ATOMIC);
  657. if (!desc)
  658. return -ENOMEM;
  659. offset = (void *)&desc->buffer - (void *)desc;
  660. desc->buffer_size = PAGE_SIZE - offset;
  661. desc->buffer_bus = bus_addr + offset;
  662. desc->used = 0;
  663. list_add_tail(&desc->list, &ctx->buffer_list);
  664. ctx->total_allocation += PAGE_SIZE;
  665. return 0;
  666. }
  667. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  668. u32 regs, descriptor_callback_t callback)
  669. {
  670. ctx->ohci = ohci;
  671. ctx->regs = regs;
  672. ctx->total_allocation = 0;
  673. INIT_LIST_HEAD(&ctx->buffer_list);
  674. if (context_add_buffer(ctx) < 0)
  675. return -ENOMEM;
  676. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  677. struct descriptor_buffer, list);
  678. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  679. ctx->callback = callback;
  680. /*
  681. * We put a dummy descriptor in the buffer that has a NULL
  682. * branch address and looks like it's been sent. That way we
  683. * have a descriptor to append DMA programs to.
  684. */
  685. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  686. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  687. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  688. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  689. ctx->last = ctx->buffer_tail->buffer;
  690. ctx->prev = ctx->buffer_tail->buffer;
  691. return 0;
  692. }
  693. static void context_release(struct context *ctx)
  694. {
  695. struct fw_card *card = &ctx->ohci->card;
  696. struct descriptor_buffer *desc, *tmp;
  697. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  698. dma_free_coherent(card->device, PAGE_SIZE, desc,
  699. desc->buffer_bus -
  700. ((void *)&desc->buffer - (void *)desc));
  701. }
  702. /* Must be called with ohci->lock held */
  703. static struct descriptor *context_get_descriptors(struct context *ctx,
  704. int z, dma_addr_t *d_bus)
  705. {
  706. struct descriptor *d = NULL;
  707. struct descriptor_buffer *desc = ctx->buffer_tail;
  708. if (z * sizeof(*d) > desc->buffer_size)
  709. return NULL;
  710. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  711. /* No room for the descriptor in this buffer, so advance to the
  712. * next one. */
  713. if (desc->list.next == &ctx->buffer_list) {
  714. /* If there is no free buffer next in the list,
  715. * allocate one. */
  716. if (context_add_buffer(ctx) < 0)
  717. return NULL;
  718. }
  719. desc = list_entry(desc->list.next,
  720. struct descriptor_buffer, list);
  721. ctx->buffer_tail = desc;
  722. }
  723. d = desc->buffer + desc->used / sizeof(*d);
  724. memset(d, 0, z * sizeof(*d));
  725. *d_bus = desc->buffer_bus + desc->used;
  726. return d;
  727. }
  728. static void context_run(struct context *ctx, u32 extra)
  729. {
  730. struct fw_ohci *ohci = ctx->ohci;
  731. reg_write(ohci, COMMAND_PTR(ctx->regs),
  732. le32_to_cpu(ctx->last->branch_address));
  733. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  734. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  735. flush_writes(ohci);
  736. }
  737. static void context_append(struct context *ctx,
  738. struct descriptor *d, int z, int extra)
  739. {
  740. dma_addr_t d_bus;
  741. struct descriptor_buffer *desc = ctx->buffer_tail;
  742. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  743. desc->used += (z + extra) * sizeof(*d);
  744. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  745. ctx->prev = find_branch_descriptor(d, z);
  746. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  747. flush_writes(ctx->ohci);
  748. }
  749. static void context_stop(struct context *ctx)
  750. {
  751. u32 reg;
  752. int i;
  753. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  754. flush_writes(ctx->ohci);
  755. for (i = 0; i < 10; i++) {
  756. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  757. if ((reg & CONTEXT_ACTIVE) == 0)
  758. return;
  759. mdelay(1);
  760. }
  761. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  762. }
  763. struct driver_data {
  764. struct fw_packet *packet;
  765. };
  766. /*
  767. * This function apppends a packet to the DMA queue for transmission.
  768. * Must always be called with the ochi->lock held to ensure proper
  769. * generation handling and locking around packet queue manipulation.
  770. */
  771. static int at_context_queue_packet(struct context *ctx,
  772. struct fw_packet *packet)
  773. {
  774. struct fw_ohci *ohci = ctx->ohci;
  775. dma_addr_t d_bus, uninitialized_var(payload_bus);
  776. struct driver_data *driver_data;
  777. struct descriptor *d, *last;
  778. __le32 *header;
  779. int z, tcode;
  780. u32 reg;
  781. d = context_get_descriptors(ctx, 4, &d_bus);
  782. if (d == NULL) {
  783. packet->ack = RCODE_SEND_ERROR;
  784. return -1;
  785. }
  786. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  787. d[0].res_count = cpu_to_le16(packet->timestamp);
  788. /*
  789. * The DMA format for asyncronous link packets is different
  790. * from the IEEE1394 layout, so shift the fields around
  791. * accordingly. If header_length is 8, it's a PHY packet, to
  792. * which we need to prepend an extra quadlet.
  793. */
  794. header = (__le32 *) &d[1];
  795. switch (packet->header_length) {
  796. case 16:
  797. case 12:
  798. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  799. (packet->speed << 16));
  800. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  801. (packet->header[0] & 0xffff0000));
  802. header[2] = cpu_to_le32(packet->header[2]);
  803. tcode = (packet->header[0] >> 4) & 0x0f;
  804. if (TCODE_IS_BLOCK_PACKET(tcode))
  805. header[3] = cpu_to_le32(packet->header[3]);
  806. else
  807. header[3] = (__force __le32) packet->header[3];
  808. d[0].req_count = cpu_to_le16(packet->header_length);
  809. break;
  810. case 8:
  811. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  812. (packet->speed << 16));
  813. header[1] = cpu_to_le32(packet->header[0]);
  814. header[2] = cpu_to_le32(packet->header[1]);
  815. d[0].req_count = cpu_to_le16(12);
  816. break;
  817. case 4:
  818. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  819. (packet->speed << 16));
  820. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  821. d[0].req_count = cpu_to_le16(8);
  822. break;
  823. default:
  824. /* BUG(); */
  825. packet->ack = RCODE_SEND_ERROR;
  826. return -1;
  827. }
  828. driver_data = (struct driver_data *) &d[3];
  829. driver_data->packet = packet;
  830. packet->driver_data = driver_data;
  831. if (packet->payload_length > 0) {
  832. payload_bus =
  833. dma_map_single(ohci->card.device, packet->payload,
  834. packet->payload_length, DMA_TO_DEVICE);
  835. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  836. packet->ack = RCODE_SEND_ERROR;
  837. return -1;
  838. }
  839. packet->payload_bus = payload_bus;
  840. packet->payload_mapped = true;
  841. d[2].req_count = cpu_to_le16(packet->payload_length);
  842. d[2].data_address = cpu_to_le32(payload_bus);
  843. last = &d[2];
  844. z = 3;
  845. } else {
  846. last = &d[0];
  847. z = 2;
  848. }
  849. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  850. DESCRIPTOR_IRQ_ALWAYS |
  851. DESCRIPTOR_BRANCH_ALWAYS);
  852. /*
  853. * If the controller and packet generations don't match, we need to
  854. * bail out and try again. If IntEvent.busReset is set, the AT context
  855. * is halted, so appending to the context and trying to run it is
  856. * futile. Most controllers do the right thing and just flush the AT
  857. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  858. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  859. * up stalling out. So we just bail out in software and try again
  860. * later, and everyone is happy.
  861. * FIXME: Document how the locking works.
  862. */
  863. if (ohci->generation != packet->generation ||
  864. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  865. if (packet->payload_mapped)
  866. dma_unmap_single(ohci->card.device, payload_bus,
  867. packet->payload_length, DMA_TO_DEVICE);
  868. packet->ack = RCODE_GENERATION;
  869. return -1;
  870. }
  871. context_append(ctx, d, z, 4 - z);
  872. /* If the context isn't already running, start it up. */
  873. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  874. if ((reg & CONTEXT_RUN) == 0)
  875. context_run(ctx, 0);
  876. return 0;
  877. }
  878. static int handle_at_packet(struct context *context,
  879. struct descriptor *d,
  880. struct descriptor *last)
  881. {
  882. struct driver_data *driver_data;
  883. struct fw_packet *packet;
  884. struct fw_ohci *ohci = context->ohci;
  885. int evt;
  886. if (last->transfer_status == 0)
  887. /* This descriptor isn't done yet, stop iteration. */
  888. return 0;
  889. driver_data = (struct driver_data *) &d[3];
  890. packet = driver_data->packet;
  891. if (packet == NULL)
  892. /* This packet was cancelled, just continue. */
  893. return 1;
  894. if (packet->payload_mapped)
  895. dma_unmap_single(ohci->card.device, packet->payload_bus,
  896. packet->payload_length, DMA_TO_DEVICE);
  897. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  898. packet->timestamp = le16_to_cpu(last->res_count);
  899. log_ar_at_event('T', packet->speed, packet->header, evt);
  900. switch (evt) {
  901. case OHCI1394_evt_timeout:
  902. /* Async response transmit timed out. */
  903. packet->ack = RCODE_CANCELLED;
  904. break;
  905. case OHCI1394_evt_flushed:
  906. /*
  907. * The packet was flushed should give same error as
  908. * when we try to use a stale generation count.
  909. */
  910. packet->ack = RCODE_GENERATION;
  911. break;
  912. case OHCI1394_evt_missing_ack:
  913. /*
  914. * Using a valid (current) generation count, but the
  915. * node is not on the bus or not sending acks.
  916. */
  917. packet->ack = RCODE_NO_ACK;
  918. break;
  919. case ACK_COMPLETE + 0x10:
  920. case ACK_PENDING + 0x10:
  921. case ACK_BUSY_X + 0x10:
  922. case ACK_BUSY_A + 0x10:
  923. case ACK_BUSY_B + 0x10:
  924. case ACK_DATA_ERROR + 0x10:
  925. case ACK_TYPE_ERROR + 0x10:
  926. packet->ack = evt - 0x10;
  927. break;
  928. default:
  929. packet->ack = RCODE_SEND_ERROR;
  930. break;
  931. }
  932. packet->callback(packet, &ohci->card, packet->ack);
  933. return 1;
  934. }
  935. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  936. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  937. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  938. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  939. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  940. static void handle_local_rom(struct fw_ohci *ohci,
  941. struct fw_packet *packet, u32 csr)
  942. {
  943. struct fw_packet response;
  944. int tcode, length, i;
  945. tcode = HEADER_GET_TCODE(packet->header[0]);
  946. if (TCODE_IS_BLOCK_PACKET(tcode))
  947. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  948. else
  949. length = 4;
  950. i = csr - CSR_CONFIG_ROM;
  951. if (i + length > CONFIG_ROM_SIZE) {
  952. fw_fill_response(&response, packet->header,
  953. RCODE_ADDRESS_ERROR, NULL, 0);
  954. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  955. fw_fill_response(&response, packet->header,
  956. RCODE_TYPE_ERROR, NULL, 0);
  957. } else {
  958. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  959. (void *) ohci->config_rom + i, length);
  960. }
  961. fw_core_handle_response(&ohci->card, &response);
  962. }
  963. static void handle_local_lock(struct fw_ohci *ohci,
  964. struct fw_packet *packet, u32 csr)
  965. {
  966. struct fw_packet response;
  967. int tcode, length, ext_tcode, sel;
  968. __be32 *payload, lock_old;
  969. u32 lock_arg, lock_data;
  970. tcode = HEADER_GET_TCODE(packet->header[0]);
  971. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  972. payload = packet->payload;
  973. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  974. if (tcode == TCODE_LOCK_REQUEST &&
  975. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  976. lock_arg = be32_to_cpu(payload[0]);
  977. lock_data = be32_to_cpu(payload[1]);
  978. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  979. lock_arg = 0;
  980. lock_data = 0;
  981. } else {
  982. fw_fill_response(&response, packet->header,
  983. RCODE_TYPE_ERROR, NULL, 0);
  984. goto out;
  985. }
  986. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  987. reg_write(ohci, OHCI1394_CSRData, lock_data);
  988. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  989. reg_write(ohci, OHCI1394_CSRControl, sel);
  990. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  991. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  992. else
  993. fw_notify("swap not done yet\n");
  994. fw_fill_response(&response, packet->header,
  995. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  996. out:
  997. fw_core_handle_response(&ohci->card, &response);
  998. }
  999. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1000. {
  1001. u64 offset;
  1002. u32 csr;
  1003. if (ctx == &ctx->ohci->at_request_ctx) {
  1004. packet->ack = ACK_PENDING;
  1005. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1006. }
  1007. offset =
  1008. ((unsigned long long)
  1009. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1010. packet->header[2];
  1011. csr = offset - CSR_REGISTER_BASE;
  1012. /* Handle config rom reads. */
  1013. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1014. handle_local_rom(ctx->ohci, packet, csr);
  1015. else switch (csr) {
  1016. case CSR_BUS_MANAGER_ID:
  1017. case CSR_BANDWIDTH_AVAILABLE:
  1018. case CSR_CHANNELS_AVAILABLE_HI:
  1019. case CSR_CHANNELS_AVAILABLE_LO:
  1020. handle_local_lock(ctx->ohci, packet, csr);
  1021. break;
  1022. default:
  1023. if (ctx == &ctx->ohci->at_request_ctx)
  1024. fw_core_handle_request(&ctx->ohci->card, packet);
  1025. else
  1026. fw_core_handle_response(&ctx->ohci->card, packet);
  1027. break;
  1028. }
  1029. if (ctx == &ctx->ohci->at_response_ctx) {
  1030. packet->ack = ACK_COMPLETE;
  1031. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1032. }
  1033. }
  1034. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1035. {
  1036. unsigned long flags;
  1037. int ret;
  1038. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1039. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1040. ctx->ohci->generation == packet->generation) {
  1041. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1042. handle_local_request(ctx, packet);
  1043. return;
  1044. }
  1045. ret = at_context_queue_packet(ctx, packet);
  1046. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1047. if (ret < 0)
  1048. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1049. }
  1050. static void bus_reset_tasklet(unsigned long data)
  1051. {
  1052. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1053. int self_id_count, i, j, reg;
  1054. int generation, new_generation;
  1055. unsigned long flags;
  1056. void *free_rom = NULL;
  1057. dma_addr_t free_rom_bus = 0;
  1058. reg = reg_read(ohci, OHCI1394_NodeID);
  1059. if (!(reg & OHCI1394_NodeID_idValid)) {
  1060. fw_notify("node ID not valid, new bus reset in progress\n");
  1061. return;
  1062. }
  1063. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1064. fw_notify("malconfigured bus\n");
  1065. return;
  1066. }
  1067. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1068. OHCI1394_NodeID_nodeNumber);
  1069. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1070. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1071. fw_notify("inconsistent self IDs\n");
  1072. return;
  1073. }
  1074. /*
  1075. * The count in the SelfIDCount register is the number of
  1076. * bytes in the self ID receive buffer. Since we also receive
  1077. * the inverted quadlets and a header quadlet, we shift one
  1078. * bit extra to get the actual number of self IDs.
  1079. */
  1080. self_id_count = (reg >> 3) & 0xff;
  1081. if (self_id_count == 0 || self_id_count > 252) {
  1082. fw_notify("inconsistent self IDs\n");
  1083. return;
  1084. }
  1085. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1086. rmb();
  1087. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1088. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1089. fw_notify("inconsistent self IDs\n");
  1090. return;
  1091. }
  1092. ohci->self_id_buffer[j] =
  1093. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1094. }
  1095. rmb();
  1096. /*
  1097. * Check the consistency of the self IDs we just read. The
  1098. * problem we face is that a new bus reset can start while we
  1099. * read out the self IDs from the DMA buffer. If this happens,
  1100. * the DMA buffer will be overwritten with new self IDs and we
  1101. * will read out inconsistent data. The OHCI specification
  1102. * (section 11.2) recommends a technique similar to
  1103. * linux/seqlock.h, where we remember the generation of the
  1104. * self IDs in the buffer before reading them out and compare
  1105. * it to the current generation after reading them out. If
  1106. * the two generations match we know we have a consistent set
  1107. * of self IDs.
  1108. */
  1109. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1110. if (new_generation != generation) {
  1111. fw_notify("recursive bus reset detected, "
  1112. "discarding self ids\n");
  1113. return;
  1114. }
  1115. /* FIXME: Document how the locking works. */
  1116. spin_lock_irqsave(&ohci->lock, flags);
  1117. ohci->generation = generation;
  1118. context_stop(&ohci->at_request_ctx);
  1119. context_stop(&ohci->at_response_ctx);
  1120. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1121. if (ohci->quirks & QUIRK_RESET_PACKET)
  1122. ohci->request_generation = generation;
  1123. /*
  1124. * This next bit is unrelated to the AT context stuff but we
  1125. * have to do it under the spinlock also. If a new config rom
  1126. * was set up before this reset, the old one is now no longer
  1127. * in use and we can free it. Update the config rom pointers
  1128. * to point to the current config rom and clear the
  1129. * next_config_rom pointer so a new udpate can take place.
  1130. */
  1131. if (ohci->next_config_rom != NULL) {
  1132. if (ohci->next_config_rom != ohci->config_rom) {
  1133. free_rom = ohci->config_rom;
  1134. free_rom_bus = ohci->config_rom_bus;
  1135. }
  1136. ohci->config_rom = ohci->next_config_rom;
  1137. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1138. ohci->next_config_rom = NULL;
  1139. /*
  1140. * Restore config_rom image and manually update
  1141. * config_rom registers. Writing the header quadlet
  1142. * will indicate that the config rom is ready, so we
  1143. * do that last.
  1144. */
  1145. reg_write(ohci, OHCI1394_BusOptions,
  1146. be32_to_cpu(ohci->config_rom[2]));
  1147. ohci->config_rom[0] = ohci->next_header;
  1148. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1149. be32_to_cpu(ohci->next_header));
  1150. }
  1151. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1152. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1153. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1154. #endif
  1155. spin_unlock_irqrestore(&ohci->lock, flags);
  1156. if (free_rom)
  1157. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1158. free_rom, free_rom_bus);
  1159. log_selfids(ohci->node_id, generation,
  1160. self_id_count, ohci->self_id_buffer);
  1161. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1162. self_id_count, ohci->self_id_buffer);
  1163. }
  1164. static irqreturn_t irq_handler(int irq, void *data)
  1165. {
  1166. struct fw_ohci *ohci = data;
  1167. u32 event, iso_event;
  1168. int i;
  1169. event = reg_read(ohci, OHCI1394_IntEventClear);
  1170. if (!event || !~event)
  1171. return IRQ_NONE;
  1172. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1173. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1174. log_irqs(event);
  1175. if (event & OHCI1394_selfIDComplete)
  1176. tasklet_schedule(&ohci->bus_reset_tasklet);
  1177. if (event & OHCI1394_RQPkt)
  1178. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1179. if (event & OHCI1394_RSPkt)
  1180. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1181. if (event & OHCI1394_reqTxComplete)
  1182. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1183. if (event & OHCI1394_respTxComplete)
  1184. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1185. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1186. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1187. while (iso_event) {
  1188. i = ffs(iso_event) - 1;
  1189. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1190. iso_event &= ~(1 << i);
  1191. }
  1192. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1193. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1194. while (iso_event) {
  1195. i = ffs(iso_event) - 1;
  1196. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1197. iso_event &= ~(1 << i);
  1198. }
  1199. if (unlikely(event & OHCI1394_regAccessFail))
  1200. fw_error("Register access failure - "
  1201. "please notify linux1394-devel@lists.sf.net\n");
  1202. if (unlikely(event & OHCI1394_postedWriteErr))
  1203. fw_error("PCI posted write error\n");
  1204. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1205. if (printk_ratelimit())
  1206. fw_notify("isochronous cycle too long\n");
  1207. reg_write(ohci, OHCI1394_LinkControlSet,
  1208. OHCI1394_LinkControl_cycleMaster);
  1209. }
  1210. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1211. /*
  1212. * We need to clear this event bit in order to make
  1213. * cycleMatch isochronous I/O work. In theory we should
  1214. * stop active cycleMatch iso contexts now and restart
  1215. * them at least two cycles later. (FIXME?)
  1216. */
  1217. if (printk_ratelimit())
  1218. fw_notify("isochronous cycle inconsistent\n");
  1219. }
  1220. return IRQ_HANDLED;
  1221. }
  1222. static int software_reset(struct fw_ohci *ohci)
  1223. {
  1224. int i;
  1225. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1226. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1227. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1228. OHCI1394_HCControl_softReset) == 0)
  1229. return 0;
  1230. msleep(1);
  1231. }
  1232. return -EBUSY;
  1233. }
  1234. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1235. {
  1236. size_t size = length * 4;
  1237. memcpy(dest, src, size);
  1238. if (size < CONFIG_ROM_SIZE)
  1239. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1240. }
  1241. static int ohci_enable(struct fw_card *card,
  1242. const __be32 *config_rom, size_t length)
  1243. {
  1244. struct fw_ohci *ohci = fw_ohci(card);
  1245. struct pci_dev *dev = to_pci_dev(card->device);
  1246. u32 lps;
  1247. int i;
  1248. if (software_reset(ohci)) {
  1249. fw_error("Failed to reset ohci card.\n");
  1250. return -EBUSY;
  1251. }
  1252. /*
  1253. * Now enable LPS, which we need in order to start accessing
  1254. * most of the registers. In fact, on some cards (ALI M5251),
  1255. * accessing registers in the SClk domain without LPS enabled
  1256. * will lock up the machine. Wait 50msec to make sure we have
  1257. * full link enabled. However, with some cards (well, at least
  1258. * a JMicron PCIe card), we have to try again sometimes.
  1259. */
  1260. reg_write(ohci, OHCI1394_HCControlSet,
  1261. OHCI1394_HCControl_LPS |
  1262. OHCI1394_HCControl_postedWriteEnable);
  1263. flush_writes(ohci);
  1264. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1265. msleep(50);
  1266. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1267. OHCI1394_HCControl_LPS;
  1268. }
  1269. if (!lps) {
  1270. fw_error("Failed to set Link Power Status\n");
  1271. return -EIO;
  1272. }
  1273. reg_write(ohci, OHCI1394_HCControlClear,
  1274. OHCI1394_HCControl_noByteSwapData);
  1275. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1276. reg_write(ohci, OHCI1394_LinkControlClear,
  1277. OHCI1394_LinkControl_rcvPhyPkt);
  1278. reg_write(ohci, OHCI1394_LinkControlSet,
  1279. OHCI1394_LinkControl_rcvSelfID |
  1280. OHCI1394_LinkControl_cycleTimerEnable |
  1281. OHCI1394_LinkControl_cycleMaster);
  1282. reg_write(ohci, OHCI1394_ATRetries,
  1283. OHCI1394_MAX_AT_REQ_RETRIES |
  1284. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1285. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
  1286. ar_context_run(&ohci->ar_request_ctx);
  1287. ar_context_run(&ohci->ar_response_ctx);
  1288. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1289. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1290. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1291. reg_write(ohci, OHCI1394_IntMaskSet,
  1292. OHCI1394_selfIDComplete |
  1293. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1294. OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1295. OHCI1394_isochRx | OHCI1394_isochTx |
  1296. OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
  1297. OHCI1394_cycleInconsistent | OHCI1394_regAccessFail |
  1298. OHCI1394_masterIntEnable);
  1299. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1300. reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
  1301. /* Activate link_on bit and contender bit in our self ID packets.*/
  1302. if (ohci_update_phy_reg(card, 4, 0,
  1303. PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
  1304. return -EIO;
  1305. /*
  1306. * When the link is not yet enabled, the atomic config rom
  1307. * update mechanism described below in ohci_set_config_rom()
  1308. * is not active. We have to update ConfigRomHeader and
  1309. * BusOptions manually, and the write to ConfigROMmap takes
  1310. * effect immediately. We tie this to the enabling of the
  1311. * link, so we have a valid config rom before enabling - the
  1312. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1313. * values before enabling.
  1314. *
  1315. * However, when the ConfigROMmap is written, some controllers
  1316. * always read back quadlets 0 and 2 from the config rom to
  1317. * the ConfigRomHeader and BusOptions registers on bus reset.
  1318. * They shouldn't do that in this initial case where the link
  1319. * isn't enabled. This means we have to use the same
  1320. * workaround here, setting the bus header to 0 and then write
  1321. * the right values in the bus reset tasklet.
  1322. */
  1323. if (config_rom) {
  1324. ohci->next_config_rom =
  1325. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1326. &ohci->next_config_rom_bus,
  1327. GFP_KERNEL);
  1328. if (ohci->next_config_rom == NULL)
  1329. return -ENOMEM;
  1330. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1331. } else {
  1332. /*
  1333. * In the suspend case, config_rom is NULL, which
  1334. * means that we just reuse the old config rom.
  1335. */
  1336. ohci->next_config_rom = ohci->config_rom;
  1337. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1338. }
  1339. ohci->next_header = ohci->next_config_rom[0];
  1340. ohci->next_config_rom[0] = 0;
  1341. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1342. reg_write(ohci, OHCI1394_BusOptions,
  1343. be32_to_cpu(ohci->next_config_rom[2]));
  1344. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1345. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1346. if (request_irq(dev->irq, irq_handler,
  1347. IRQF_SHARED, ohci_driver_name, ohci)) {
  1348. fw_error("Failed to allocate shared interrupt %d.\n",
  1349. dev->irq);
  1350. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1351. ohci->config_rom, ohci->config_rom_bus);
  1352. return -EIO;
  1353. }
  1354. reg_write(ohci, OHCI1394_HCControlSet,
  1355. OHCI1394_HCControl_linkEnable |
  1356. OHCI1394_HCControl_BIBimageValid);
  1357. flush_writes(ohci);
  1358. /*
  1359. * We are ready to go, initiate bus reset to finish the
  1360. * initialization.
  1361. */
  1362. fw_core_initiate_bus_reset(&ohci->card, 1);
  1363. return 0;
  1364. }
  1365. static int ohci_set_config_rom(struct fw_card *card,
  1366. const __be32 *config_rom, size_t length)
  1367. {
  1368. struct fw_ohci *ohci;
  1369. unsigned long flags;
  1370. int ret = -EBUSY;
  1371. __be32 *next_config_rom;
  1372. dma_addr_t uninitialized_var(next_config_rom_bus);
  1373. ohci = fw_ohci(card);
  1374. /*
  1375. * When the OHCI controller is enabled, the config rom update
  1376. * mechanism is a bit tricky, but easy enough to use. See
  1377. * section 5.5.6 in the OHCI specification.
  1378. *
  1379. * The OHCI controller caches the new config rom address in a
  1380. * shadow register (ConfigROMmapNext) and needs a bus reset
  1381. * for the changes to take place. When the bus reset is
  1382. * detected, the controller loads the new values for the
  1383. * ConfigRomHeader and BusOptions registers from the specified
  1384. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1385. * shadow register. All automatically and atomically.
  1386. *
  1387. * Now, there's a twist to this story. The automatic load of
  1388. * ConfigRomHeader and BusOptions doesn't honor the
  1389. * noByteSwapData bit, so with a be32 config rom, the
  1390. * controller will load be32 values in to these registers
  1391. * during the atomic update, even on litte endian
  1392. * architectures. The workaround we use is to put a 0 in the
  1393. * header quadlet; 0 is endian agnostic and means that the
  1394. * config rom isn't ready yet. In the bus reset tasklet we
  1395. * then set up the real values for the two registers.
  1396. *
  1397. * We use ohci->lock to avoid racing with the code that sets
  1398. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1399. */
  1400. next_config_rom =
  1401. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1402. &next_config_rom_bus, GFP_KERNEL);
  1403. if (next_config_rom == NULL)
  1404. return -ENOMEM;
  1405. spin_lock_irqsave(&ohci->lock, flags);
  1406. if (ohci->next_config_rom == NULL) {
  1407. ohci->next_config_rom = next_config_rom;
  1408. ohci->next_config_rom_bus = next_config_rom_bus;
  1409. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1410. ohci->next_header = config_rom[0];
  1411. ohci->next_config_rom[0] = 0;
  1412. reg_write(ohci, OHCI1394_ConfigROMmap,
  1413. ohci->next_config_rom_bus);
  1414. ret = 0;
  1415. }
  1416. spin_unlock_irqrestore(&ohci->lock, flags);
  1417. /*
  1418. * Now initiate a bus reset to have the changes take
  1419. * effect. We clean up the old config rom memory and DMA
  1420. * mappings in the bus reset tasklet, since the OHCI
  1421. * controller could need to access it before the bus reset
  1422. * takes effect.
  1423. */
  1424. if (ret == 0)
  1425. fw_core_initiate_bus_reset(&ohci->card, 1);
  1426. else
  1427. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1428. next_config_rom, next_config_rom_bus);
  1429. return ret;
  1430. }
  1431. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1432. {
  1433. struct fw_ohci *ohci = fw_ohci(card);
  1434. at_context_transmit(&ohci->at_request_ctx, packet);
  1435. }
  1436. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1437. {
  1438. struct fw_ohci *ohci = fw_ohci(card);
  1439. at_context_transmit(&ohci->at_response_ctx, packet);
  1440. }
  1441. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1442. {
  1443. struct fw_ohci *ohci = fw_ohci(card);
  1444. struct context *ctx = &ohci->at_request_ctx;
  1445. struct driver_data *driver_data = packet->driver_data;
  1446. int ret = -ENOENT;
  1447. tasklet_disable(&ctx->tasklet);
  1448. if (packet->ack != 0)
  1449. goto out;
  1450. if (packet->payload_mapped)
  1451. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1452. packet->payload_length, DMA_TO_DEVICE);
  1453. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1454. driver_data->packet = NULL;
  1455. packet->ack = RCODE_CANCELLED;
  1456. packet->callback(packet, &ohci->card, packet->ack);
  1457. ret = 0;
  1458. out:
  1459. tasklet_enable(&ctx->tasklet);
  1460. return ret;
  1461. }
  1462. static int ohci_enable_phys_dma(struct fw_card *card,
  1463. int node_id, int generation)
  1464. {
  1465. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1466. return 0;
  1467. #else
  1468. struct fw_ohci *ohci = fw_ohci(card);
  1469. unsigned long flags;
  1470. int n, ret = 0;
  1471. /*
  1472. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1473. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1474. */
  1475. spin_lock_irqsave(&ohci->lock, flags);
  1476. if (ohci->generation != generation) {
  1477. ret = -ESTALE;
  1478. goto out;
  1479. }
  1480. /*
  1481. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1482. * enabled for _all_ nodes on remote buses.
  1483. */
  1484. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1485. if (n < 32)
  1486. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1487. else
  1488. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1489. flush_writes(ohci);
  1490. out:
  1491. spin_unlock_irqrestore(&ohci->lock, flags);
  1492. return ret;
  1493. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1494. }
  1495. static u32 cycle_timer_ticks(u32 cycle_timer)
  1496. {
  1497. u32 ticks;
  1498. ticks = cycle_timer & 0xfff;
  1499. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1500. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1501. return ticks;
  1502. }
  1503. /*
  1504. * Some controllers exhibit one or more of the following bugs when updating the
  1505. * iso cycle timer register:
  1506. * - When the lowest six bits are wrapping around to zero, a read that happens
  1507. * at the same time will return garbage in the lowest ten bits.
  1508. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1509. * not incremented for about 60 ns.
  1510. * - Occasionally, the entire register reads zero.
  1511. *
  1512. * To catch these, we read the register three times and ensure that the
  1513. * difference between each two consecutive reads is approximately the same, i.e.
  1514. * less than twice the other. Furthermore, any negative difference indicates an
  1515. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1516. * execute, so we have enough precision to compute the ratio of the differences.)
  1517. */
  1518. static u32 ohci_get_cycle_time(struct fw_card *card)
  1519. {
  1520. struct fw_ohci *ohci = fw_ohci(card);
  1521. u32 c0, c1, c2;
  1522. u32 t0, t1, t2;
  1523. s32 diff01, diff12;
  1524. int i;
  1525. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1526. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1527. i = 0;
  1528. c1 = c2;
  1529. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1530. do {
  1531. c0 = c1;
  1532. c1 = c2;
  1533. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1534. t0 = cycle_timer_ticks(c0);
  1535. t1 = cycle_timer_ticks(c1);
  1536. t2 = cycle_timer_ticks(c2);
  1537. diff01 = t1 - t0;
  1538. diff12 = t2 - t1;
  1539. } while ((diff01 <= 0 || diff12 <= 0 ||
  1540. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1541. && i++ < 20);
  1542. }
  1543. return c2;
  1544. }
  1545. static void copy_iso_headers(struct iso_context *ctx, void *p)
  1546. {
  1547. int i = ctx->header_length;
  1548. if (i + ctx->base.header_size > PAGE_SIZE)
  1549. return;
  1550. /*
  1551. * The iso header is byteswapped to little endian by
  1552. * the controller, but the remaining header quadlets
  1553. * are big endian. We want to present all the headers
  1554. * as big endian, so we have to swap the first quadlet.
  1555. */
  1556. if (ctx->base.header_size > 0)
  1557. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1558. if (ctx->base.header_size > 4)
  1559. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  1560. if (ctx->base.header_size > 8)
  1561. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  1562. ctx->header_length += ctx->base.header_size;
  1563. }
  1564. static int handle_ir_packet_per_buffer(struct context *context,
  1565. struct descriptor *d,
  1566. struct descriptor *last)
  1567. {
  1568. struct iso_context *ctx =
  1569. container_of(context, struct iso_context, context);
  1570. struct descriptor *pd;
  1571. __le32 *ir_header;
  1572. void *p;
  1573. for (pd = d; pd <= last; pd++) {
  1574. if (pd->transfer_status)
  1575. break;
  1576. }
  1577. if (pd > last)
  1578. /* Descriptor(s) not done yet, stop iteration */
  1579. return 0;
  1580. p = last + 1;
  1581. copy_iso_headers(ctx, p);
  1582. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1583. ir_header = (__le32 *) p;
  1584. ctx->base.callback(&ctx->base,
  1585. le32_to_cpu(ir_header[0]) & 0xffff,
  1586. ctx->header_length, ctx->header,
  1587. ctx->base.callback_data);
  1588. ctx->header_length = 0;
  1589. }
  1590. return 1;
  1591. }
  1592. static int handle_it_packet(struct context *context,
  1593. struct descriptor *d,
  1594. struct descriptor *last)
  1595. {
  1596. struct iso_context *ctx =
  1597. container_of(context, struct iso_context, context);
  1598. int i;
  1599. struct descriptor *pd;
  1600. for (pd = d; pd <= last; pd++)
  1601. if (pd->transfer_status)
  1602. break;
  1603. if (pd > last)
  1604. /* Descriptor(s) not done yet, stop iteration */
  1605. return 0;
  1606. i = ctx->header_length;
  1607. if (i + 4 < PAGE_SIZE) {
  1608. /* Present this value as big-endian to match the receive code */
  1609. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  1610. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  1611. le16_to_cpu(pd->res_count));
  1612. ctx->header_length += 4;
  1613. }
  1614. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1615. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1616. ctx->header_length, ctx->header,
  1617. ctx->base.callback_data);
  1618. ctx->header_length = 0;
  1619. }
  1620. return 1;
  1621. }
  1622. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  1623. int type, int channel, size_t header_size)
  1624. {
  1625. struct fw_ohci *ohci = fw_ohci(card);
  1626. struct iso_context *ctx, *list;
  1627. descriptor_callback_t callback;
  1628. u64 *channels, dont_care = ~0ULL;
  1629. u32 *mask, regs;
  1630. unsigned long flags;
  1631. int index, ret = -ENOMEM;
  1632. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1633. channels = &dont_care;
  1634. mask = &ohci->it_context_mask;
  1635. list = ohci->it_context_list;
  1636. callback = handle_it_packet;
  1637. } else {
  1638. channels = &ohci->ir_context_channels;
  1639. mask = &ohci->ir_context_mask;
  1640. list = ohci->ir_context_list;
  1641. callback = handle_ir_packet_per_buffer;
  1642. }
  1643. spin_lock_irqsave(&ohci->lock, flags);
  1644. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  1645. if (index >= 0) {
  1646. *channels &= ~(1ULL << channel);
  1647. *mask &= ~(1 << index);
  1648. }
  1649. spin_unlock_irqrestore(&ohci->lock, flags);
  1650. if (index < 0)
  1651. return ERR_PTR(-EBUSY);
  1652. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1653. regs = OHCI1394_IsoXmitContextBase(index);
  1654. else
  1655. regs = OHCI1394_IsoRcvContextBase(index);
  1656. ctx = &list[index];
  1657. memset(ctx, 0, sizeof(*ctx));
  1658. ctx->header_length = 0;
  1659. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1660. if (ctx->header == NULL)
  1661. goto out;
  1662. ret = context_init(&ctx->context, ohci, regs, callback);
  1663. if (ret < 0)
  1664. goto out_with_header;
  1665. return &ctx->base;
  1666. out_with_header:
  1667. free_page((unsigned long)ctx->header);
  1668. out:
  1669. spin_lock_irqsave(&ohci->lock, flags);
  1670. *mask |= 1 << index;
  1671. spin_unlock_irqrestore(&ohci->lock, flags);
  1672. return ERR_PTR(ret);
  1673. }
  1674. static int ohci_start_iso(struct fw_iso_context *base,
  1675. s32 cycle, u32 sync, u32 tags)
  1676. {
  1677. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1678. struct fw_ohci *ohci = ctx->context.ohci;
  1679. u32 control, match;
  1680. int index;
  1681. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1682. index = ctx - ohci->it_context_list;
  1683. match = 0;
  1684. if (cycle >= 0)
  1685. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1686. (cycle & 0x7fff) << 16;
  1687. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1688. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1689. context_run(&ctx->context, match);
  1690. } else {
  1691. index = ctx - ohci->ir_context_list;
  1692. control = IR_CONTEXT_ISOCH_HEADER;
  1693. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1694. if (cycle >= 0) {
  1695. match |= (cycle & 0x07fff) << 12;
  1696. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1697. }
  1698. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1699. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1700. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1701. context_run(&ctx->context, control);
  1702. }
  1703. return 0;
  1704. }
  1705. static int ohci_stop_iso(struct fw_iso_context *base)
  1706. {
  1707. struct fw_ohci *ohci = fw_ohci(base->card);
  1708. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1709. int index;
  1710. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1711. index = ctx - ohci->it_context_list;
  1712. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1713. } else {
  1714. index = ctx - ohci->ir_context_list;
  1715. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1716. }
  1717. flush_writes(ohci);
  1718. context_stop(&ctx->context);
  1719. return 0;
  1720. }
  1721. static void ohci_free_iso_context(struct fw_iso_context *base)
  1722. {
  1723. struct fw_ohci *ohci = fw_ohci(base->card);
  1724. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1725. unsigned long flags;
  1726. int index;
  1727. ohci_stop_iso(base);
  1728. context_release(&ctx->context);
  1729. free_page((unsigned long)ctx->header);
  1730. spin_lock_irqsave(&ohci->lock, flags);
  1731. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1732. index = ctx - ohci->it_context_list;
  1733. ohci->it_context_mask |= 1 << index;
  1734. } else {
  1735. index = ctx - ohci->ir_context_list;
  1736. ohci->ir_context_mask |= 1 << index;
  1737. ohci->ir_context_channels |= 1ULL << base->channel;
  1738. }
  1739. spin_unlock_irqrestore(&ohci->lock, flags);
  1740. }
  1741. static int ohci_queue_iso_transmit(struct fw_iso_context *base,
  1742. struct fw_iso_packet *packet,
  1743. struct fw_iso_buffer *buffer,
  1744. unsigned long payload)
  1745. {
  1746. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1747. struct descriptor *d, *last, *pd;
  1748. struct fw_iso_packet *p;
  1749. __le32 *header;
  1750. dma_addr_t d_bus, page_bus;
  1751. u32 z, header_z, payload_z, irq;
  1752. u32 payload_index, payload_end_index, next_page_index;
  1753. int page, end_page, i, length, offset;
  1754. p = packet;
  1755. payload_index = payload;
  1756. if (p->skip)
  1757. z = 1;
  1758. else
  1759. z = 2;
  1760. if (p->header_length > 0)
  1761. z++;
  1762. /* Determine the first page the payload isn't contained in. */
  1763. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  1764. if (p->payload_length > 0)
  1765. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  1766. else
  1767. payload_z = 0;
  1768. z += payload_z;
  1769. /* Get header size in number of descriptors. */
  1770. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  1771. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  1772. if (d == NULL)
  1773. return -ENOMEM;
  1774. if (!p->skip) {
  1775. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1776. d[0].req_count = cpu_to_le16(8);
  1777. /*
  1778. * Link the skip address to this descriptor itself. This causes
  1779. * a context to skip a cycle whenever lost cycles or FIFO
  1780. * overruns occur, without dropping the data. The application
  1781. * should then decide whether this is an error condition or not.
  1782. * FIXME: Make the context's cycle-lost behaviour configurable?
  1783. */
  1784. d[0].branch_address = cpu_to_le32(d_bus | z);
  1785. header = (__le32 *) &d[1];
  1786. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  1787. IT_HEADER_TAG(p->tag) |
  1788. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  1789. IT_HEADER_CHANNEL(ctx->base.channel) |
  1790. IT_HEADER_SPEED(ctx->base.speed));
  1791. header[1] =
  1792. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  1793. p->payload_length));
  1794. }
  1795. if (p->header_length > 0) {
  1796. d[2].req_count = cpu_to_le16(p->header_length);
  1797. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  1798. memcpy(&d[z], p->header, p->header_length);
  1799. }
  1800. pd = d + z - payload_z;
  1801. payload_end_index = payload_index + p->payload_length;
  1802. for (i = 0; i < payload_z; i++) {
  1803. page = payload_index >> PAGE_SHIFT;
  1804. offset = payload_index & ~PAGE_MASK;
  1805. next_page_index = (page + 1) << PAGE_SHIFT;
  1806. length =
  1807. min(next_page_index, payload_end_index) - payload_index;
  1808. pd[i].req_count = cpu_to_le16(length);
  1809. page_bus = page_private(buffer->pages[page]);
  1810. pd[i].data_address = cpu_to_le32(page_bus + offset);
  1811. payload_index += length;
  1812. }
  1813. if (p->interrupt)
  1814. irq = DESCRIPTOR_IRQ_ALWAYS;
  1815. else
  1816. irq = DESCRIPTOR_NO_IRQ;
  1817. last = z == 2 ? d : d + z - 1;
  1818. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1819. DESCRIPTOR_STATUS |
  1820. DESCRIPTOR_BRANCH_ALWAYS |
  1821. irq);
  1822. context_append(&ctx->context, d, z, header_z);
  1823. return 0;
  1824. }
  1825. static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  1826. struct fw_iso_packet *packet,
  1827. struct fw_iso_buffer *buffer,
  1828. unsigned long payload)
  1829. {
  1830. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1831. struct descriptor *d, *pd;
  1832. struct fw_iso_packet *p = packet;
  1833. dma_addr_t d_bus, page_bus;
  1834. u32 z, header_z, rest;
  1835. int i, j, length;
  1836. int page, offset, packet_count, header_size, payload_per_buffer;
  1837. /*
  1838. * The OHCI controller puts the isochronous header and trailer in the
  1839. * buffer, so we need at least 8 bytes.
  1840. */
  1841. packet_count = p->header_length / ctx->base.header_size;
  1842. header_size = max(ctx->base.header_size, (size_t)8);
  1843. /* Get header size in number of descriptors. */
  1844. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1845. page = payload >> PAGE_SHIFT;
  1846. offset = payload & ~PAGE_MASK;
  1847. payload_per_buffer = p->payload_length / packet_count;
  1848. for (i = 0; i < packet_count; i++) {
  1849. /* d points to the header descriptor */
  1850. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  1851. d = context_get_descriptors(&ctx->context,
  1852. z + header_z, &d_bus);
  1853. if (d == NULL)
  1854. return -ENOMEM;
  1855. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1856. DESCRIPTOR_INPUT_MORE);
  1857. if (p->skip && i == 0)
  1858. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1859. d->req_count = cpu_to_le16(header_size);
  1860. d->res_count = d->req_count;
  1861. d->transfer_status = 0;
  1862. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  1863. rest = payload_per_buffer;
  1864. pd = d;
  1865. for (j = 1; j < z; j++) {
  1866. pd++;
  1867. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1868. DESCRIPTOR_INPUT_MORE);
  1869. if (offset + rest < PAGE_SIZE)
  1870. length = rest;
  1871. else
  1872. length = PAGE_SIZE - offset;
  1873. pd->req_count = cpu_to_le16(length);
  1874. pd->res_count = pd->req_count;
  1875. pd->transfer_status = 0;
  1876. page_bus = page_private(buffer->pages[page]);
  1877. pd->data_address = cpu_to_le32(page_bus + offset);
  1878. offset = (offset + length) & ~PAGE_MASK;
  1879. rest -= length;
  1880. if (offset == 0)
  1881. page++;
  1882. }
  1883. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1884. DESCRIPTOR_INPUT_LAST |
  1885. DESCRIPTOR_BRANCH_ALWAYS);
  1886. if (p->interrupt && i == packet_count - 1)
  1887. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1888. context_append(&ctx->context, d, z, header_z);
  1889. }
  1890. return 0;
  1891. }
  1892. static int ohci_queue_iso(struct fw_iso_context *base,
  1893. struct fw_iso_packet *packet,
  1894. struct fw_iso_buffer *buffer,
  1895. unsigned long payload)
  1896. {
  1897. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1898. unsigned long flags;
  1899. int ret;
  1900. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  1901. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  1902. ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
  1903. else
  1904. ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  1905. buffer, payload);
  1906. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  1907. return ret;
  1908. }
  1909. static const struct fw_card_driver ohci_driver = {
  1910. .enable = ohci_enable,
  1911. .update_phy_reg = ohci_update_phy_reg,
  1912. .set_config_rom = ohci_set_config_rom,
  1913. .send_request = ohci_send_request,
  1914. .send_response = ohci_send_response,
  1915. .cancel_packet = ohci_cancel_packet,
  1916. .enable_phys_dma = ohci_enable_phys_dma,
  1917. .get_cycle_time = ohci_get_cycle_time,
  1918. .allocate_iso_context = ohci_allocate_iso_context,
  1919. .free_iso_context = ohci_free_iso_context,
  1920. .queue_iso = ohci_queue_iso,
  1921. .start_iso = ohci_start_iso,
  1922. .stop_iso = ohci_stop_iso,
  1923. };
  1924. #ifdef CONFIG_PPC_PMAC
  1925. static void ohci_pmac_on(struct pci_dev *dev)
  1926. {
  1927. if (machine_is(powermac)) {
  1928. struct device_node *ofn = pci_device_to_OF_node(dev);
  1929. if (ofn) {
  1930. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  1931. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  1932. }
  1933. }
  1934. }
  1935. static void ohci_pmac_off(struct pci_dev *dev)
  1936. {
  1937. if (machine_is(powermac)) {
  1938. struct device_node *ofn = pci_device_to_OF_node(dev);
  1939. if (ofn) {
  1940. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  1941. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  1942. }
  1943. }
  1944. }
  1945. #else
  1946. #define ohci_pmac_on(dev)
  1947. #define ohci_pmac_off(dev)
  1948. #endif /* CONFIG_PPC_PMAC */
  1949. static int __devinit pci_probe(struct pci_dev *dev,
  1950. const struct pci_device_id *ent)
  1951. {
  1952. struct fw_ohci *ohci;
  1953. u32 bus_options, max_receive, link_speed, version;
  1954. u64 guid;
  1955. int i, err;
  1956. size_t size;
  1957. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  1958. if (ohci == NULL) {
  1959. err = -ENOMEM;
  1960. goto fail;
  1961. }
  1962. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  1963. ohci_pmac_on(dev);
  1964. err = pci_enable_device(dev);
  1965. if (err) {
  1966. fw_error("Failed to enable OHCI hardware\n");
  1967. goto fail_free;
  1968. }
  1969. pci_set_master(dev);
  1970. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  1971. pci_set_drvdata(dev, ohci);
  1972. spin_lock_init(&ohci->lock);
  1973. tasklet_init(&ohci->bus_reset_tasklet,
  1974. bus_reset_tasklet, (unsigned long)ohci);
  1975. err = pci_request_region(dev, 0, ohci_driver_name);
  1976. if (err) {
  1977. fw_error("MMIO resource unavailable\n");
  1978. goto fail_disable;
  1979. }
  1980. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  1981. if (ohci->registers == NULL) {
  1982. fw_error("Failed to remap registers\n");
  1983. err = -ENXIO;
  1984. goto fail_iomem;
  1985. }
  1986. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1987. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  1988. if (ohci_quirks[i].vendor == dev->vendor &&
  1989. (ohci_quirks[i].device == dev->device ||
  1990. ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
  1991. ohci->quirks = ohci_quirks[i].flags;
  1992. break;
  1993. }
  1994. ar_context_init(&ohci->ar_request_ctx, ohci,
  1995. OHCI1394_AsReqRcvContextControlSet);
  1996. ar_context_init(&ohci->ar_response_ctx, ohci,
  1997. OHCI1394_AsRspRcvContextControlSet);
  1998. context_init(&ohci->at_request_ctx, ohci,
  1999. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2000. context_init(&ohci->at_response_ctx, ohci,
  2001. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2002. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2003. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2004. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2005. size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
  2006. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2007. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2008. ohci->ir_context_channels = ~0ULL;
  2009. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2010. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2011. size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
  2012. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2013. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2014. err = -ENOMEM;
  2015. goto fail_contexts;
  2016. }
  2017. /* self-id dma buffer allocation */
  2018. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2019. SELF_ID_BUF_SIZE,
  2020. &ohci->self_id_bus,
  2021. GFP_KERNEL);
  2022. if (ohci->self_id_cpu == NULL) {
  2023. err = -ENOMEM;
  2024. goto fail_contexts;
  2025. }
  2026. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2027. max_receive = (bus_options >> 12) & 0xf;
  2028. link_speed = bus_options & 0x7;
  2029. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2030. reg_read(ohci, OHCI1394_GUIDLo);
  2031. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2032. if (err)
  2033. goto fail_self_id;
  2034. fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
  2035. dev_name(&dev->dev), version >> 16, version & 0xff);
  2036. return 0;
  2037. fail_self_id:
  2038. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2039. ohci->self_id_cpu, ohci->self_id_bus);
  2040. fail_contexts:
  2041. kfree(ohci->ir_context_list);
  2042. kfree(ohci->it_context_list);
  2043. context_release(&ohci->at_response_ctx);
  2044. context_release(&ohci->at_request_ctx);
  2045. ar_context_release(&ohci->ar_response_ctx);
  2046. ar_context_release(&ohci->ar_request_ctx);
  2047. pci_iounmap(dev, ohci->registers);
  2048. fail_iomem:
  2049. pci_release_region(dev, 0);
  2050. fail_disable:
  2051. pci_disable_device(dev);
  2052. fail_free:
  2053. kfree(&ohci->card);
  2054. ohci_pmac_off(dev);
  2055. fail:
  2056. if (err == -ENOMEM)
  2057. fw_error("Out of memory\n");
  2058. return err;
  2059. }
  2060. static void pci_remove(struct pci_dev *dev)
  2061. {
  2062. struct fw_ohci *ohci;
  2063. ohci = pci_get_drvdata(dev);
  2064. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2065. flush_writes(ohci);
  2066. fw_core_remove_card(&ohci->card);
  2067. /*
  2068. * FIXME: Fail all pending packets here, now that the upper
  2069. * layers can't queue any more.
  2070. */
  2071. software_reset(ohci);
  2072. free_irq(dev->irq, ohci);
  2073. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2074. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2075. ohci->next_config_rom, ohci->next_config_rom_bus);
  2076. if (ohci->config_rom)
  2077. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2078. ohci->config_rom, ohci->config_rom_bus);
  2079. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2080. ohci->self_id_cpu, ohci->self_id_bus);
  2081. ar_context_release(&ohci->ar_request_ctx);
  2082. ar_context_release(&ohci->ar_response_ctx);
  2083. context_release(&ohci->at_request_ctx);
  2084. context_release(&ohci->at_response_ctx);
  2085. kfree(ohci->it_context_list);
  2086. kfree(ohci->ir_context_list);
  2087. pci_iounmap(dev, ohci->registers);
  2088. pci_release_region(dev, 0);
  2089. pci_disable_device(dev);
  2090. kfree(&ohci->card);
  2091. ohci_pmac_off(dev);
  2092. fw_notify("Removed fw-ohci device.\n");
  2093. }
  2094. #ifdef CONFIG_PM
  2095. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2096. {
  2097. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2098. int err;
  2099. software_reset(ohci);
  2100. free_irq(dev->irq, ohci);
  2101. err = pci_save_state(dev);
  2102. if (err) {
  2103. fw_error("pci_save_state failed\n");
  2104. return err;
  2105. }
  2106. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2107. if (err)
  2108. fw_error("pci_set_power_state failed with %d\n", err);
  2109. ohci_pmac_off(dev);
  2110. return 0;
  2111. }
  2112. static int pci_resume(struct pci_dev *dev)
  2113. {
  2114. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2115. int err;
  2116. ohci_pmac_on(dev);
  2117. pci_set_power_state(dev, PCI_D0);
  2118. pci_restore_state(dev);
  2119. err = pci_enable_device(dev);
  2120. if (err) {
  2121. fw_error("pci_enable_device failed\n");
  2122. return err;
  2123. }
  2124. return ohci_enable(&ohci->card, NULL, 0);
  2125. }
  2126. #endif
  2127. static const struct pci_device_id pci_table[] = {
  2128. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2129. { }
  2130. };
  2131. MODULE_DEVICE_TABLE(pci, pci_table);
  2132. static struct pci_driver fw_ohci_pci_driver = {
  2133. .name = ohci_driver_name,
  2134. .id_table = pci_table,
  2135. .probe = pci_probe,
  2136. .remove = pci_remove,
  2137. #ifdef CONFIG_PM
  2138. .resume = pci_resume,
  2139. .suspend = pci_suspend,
  2140. #endif
  2141. };
  2142. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2143. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2144. MODULE_LICENSE("GPL");
  2145. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2146. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2147. MODULE_ALIAS("ohci1394");
  2148. #endif
  2149. static int __init fw_ohci_init(void)
  2150. {
  2151. return pci_register_driver(&fw_ohci_pci_driver);
  2152. }
  2153. static void __exit fw_ohci_cleanup(void)
  2154. {
  2155. pci_unregister_driver(&fw_ohci_pci_driver);
  2156. }
  2157. module_init(fw_ohci_init);
  2158. module_exit(fw_ohci_cleanup);