falcon_hwdefs.h 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2006-2008 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #ifndef EFX_FALCON_HWDEFS_H
  11. #define EFX_FALCON_HWDEFS_H
  12. /*
  13. * Falcon hardware value definitions.
  14. * Falcon is the internal codename for the SFC4000 controller that is
  15. * present in SFE400X evaluation boards
  16. */
  17. /**************************************************************************
  18. *
  19. * Falcon registers
  20. *
  21. **************************************************************************
  22. */
  23. /* Address region register */
  24. #define ADR_REGION_REG_KER 0x00
  25. #define ADR_REGION0_LBN 0
  26. #define ADR_REGION0_WIDTH 18
  27. #define ADR_REGION1_LBN 32
  28. #define ADR_REGION1_WIDTH 18
  29. #define ADR_REGION2_LBN 64
  30. #define ADR_REGION2_WIDTH 18
  31. #define ADR_REGION3_LBN 96
  32. #define ADR_REGION3_WIDTH 18
  33. /* Interrupt enable register */
  34. #define INT_EN_REG_KER 0x0010
  35. #define KER_INT_KER_LBN 3
  36. #define KER_INT_KER_WIDTH 1
  37. #define DRV_INT_EN_KER_LBN 0
  38. #define DRV_INT_EN_KER_WIDTH 1
  39. /* Interrupt status address register */
  40. #define INT_ADR_REG_KER 0x0030
  41. #define NORM_INT_VEC_DIS_KER_LBN 64
  42. #define NORM_INT_VEC_DIS_KER_WIDTH 1
  43. #define INT_ADR_KER_LBN 0
  44. #define INT_ADR_KER_WIDTH EFX_DMA_TYPE_WIDTH(64) /* not 46 for this one */
  45. /* Interrupt status register (B0 only) */
  46. #define INT_ISR0_B0 0x90
  47. #define INT_ISR1_B0 0xA0
  48. /* Interrupt acknowledge register (A0/A1 only) */
  49. #define INT_ACK_REG_KER_A1 0x0050
  50. #define INT_ACK_DUMMY_DATA_LBN 0
  51. #define INT_ACK_DUMMY_DATA_WIDTH 32
  52. /* Interrupt acknowledge work-around register (A0/A1 only )*/
  53. #define WORK_AROUND_BROKEN_PCI_READS_REG_KER_A1 0x0070
  54. /* SPI host command register */
  55. #define EE_SPI_HCMD_REG_KER 0x0100
  56. #define EE_SPI_HCMD_CMD_EN_LBN 31
  57. #define EE_SPI_HCMD_CMD_EN_WIDTH 1
  58. #define EE_WR_TIMER_ACTIVE_LBN 28
  59. #define EE_WR_TIMER_ACTIVE_WIDTH 1
  60. #define EE_SPI_HCMD_SF_SEL_LBN 24
  61. #define EE_SPI_HCMD_SF_SEL_WIDTH 1
  62. #define EE_SPI_EEPROM 0
  63. #define EE_SPI_FLASH 1
  64. #define EE_SPI_HCMD_DABCNT_LBN 16
  65. #define EE_SPI_HCMD_DABCNT_WIDTH 5
  66. #define EE_SPI_HCMD_READ_LBN 15
  67. #define EE_SPI_HCMD_READ_WIDTH 1
  68. #define EE_SPI_READ 1
  69. #define EE_SPI_WRITE 0
  70. #define EE_SPI_HCMD_DUBCNT_LBN 12
  71. #define EE_SPI_HCMD_DUBCNT_WIDTH 2
  72. #define EE_SPI_HCMD_ADBCNT_LBN 8
  73. #define EE_SPI_HCMD_ADBCNT_WIDTH 2
  74. #define EE_SPI_HCMD_ENC_LBN 0
  75. #define EE_SPI_HCMD_ENC_WIDTH 8
  76. /* SPI host address register */
  77. #define EE_SPI_HADR_REG_KER 0x0110
  78. #define EE_SPI_HADR_ADR_LBN 0
  79. #define EE_SPI_HADR_ADR_WIDTH 24
  80. /* SPI host data register */
  81. #define EE_SPI_HDATA_REG_KER 0x0120
  82. /* SPI/VPD config register */
  83. #define EE_VPD_CFG_REG_KER 0x0140
  84. #define EE_VPD_EN_LBN 0
  85. #define EE_VPD_EN_WIDTH 1
  86. #define EE_VPD_EN_AD9_MODE_LBN 1
  87. #define EE_VPD_EN_AD9_MODE_WIDTH 1
  88. #define EE_EE_CLOCK_DIV_LBN 112
  89. #define EE_EE_CLOCK_DIV_WIDTH 7
  90. #define EE_SF_CLOCK_DIV_LBN 120
  91. #define EE_SF_CLOCK_DIV_WIDTH 7
  92. /* PCIE CORE ACCESS REG */
  93. #define PCIE_CORE_ADDR_PCIE_DEVICE_CTRL_STAT 0x68
  94. #define PCIE_CORE_ADDR_PCIE_LINK_CTRL_STAT 0x70
  95. #define PCIE_CORE_ADDR_ACK_RPL_TIMER 0x700
  96. #define PCIE_CORE_ADDR_ACK_FREQ 0x70C
  97. /* NIC status register */
  98. #define NIC_STAT_REG 0x0200
  99. #define ONCHIP_SRAM_LBN 16
  100. #define ONCHIP_SRAM_WIDTH 1
  101. #define SF_PRST_LBN 9
  102. #define SF_PRST_WIDTH 1
  103. #define EE_PRST_LBN 8
  104. #define EE_PRST_WIDTH 1
  105. /* See pic_mode_t for decoding of this field */
  106. /* These bit definitions are extrapolated from the list of numerical
  107. * values for STRAP_PINS.
  108. */
  109. #define STRAP_10G_LBN 2
  110. #define STRAP_10G_WIDTH 1
  111. #define STRAP_PCIE_LBN 0
  112. #define STRAP_PCIE_WIDTH 1
  113. #define BOOTED_USING_NVDEVICE_LBN 3
  114. #define BOOTED_USING_NVDEVICE_WIDTH 1
  115. /* GPIO control register */
  116. #define GPIO_CTL_REG_KER 0x0210
  117. #define GPIO_OUTPUTS_LBN (16)
  118. #define GPIO_OUTPUTS_WIDTH (4)
  119. #define GPIO_INPUTS_LBN (8)
  120. #define GPIO_DIRECTION_LBN (24)
  121. #define GPIO_DIRECTION_WIDTH (4)
  122. #define GPIO_DIRECTION_OUT (1)
  123. #define GPIO_SRAM_SLEEP (1 << 1)
  124. #define GPIO3_OEN_LBN (GPIO_DIRECTION_LBN + 3)
  125. #define GPIO3_OEN_WIDTH 1
  126. #define GPIO2_OEN_LBN (GPIO_DIRECTION_LBN + 2)
  127. #define GPIO2_OEN_WIDTH 1
  128. #define GPIO1_OEN_LBN (GPIO_DIRECTION_LBN + 1)
  129. #define GPIO1_OEN_WIDTH 1
  130. #define GPIO0_OEN_LBN (GPIO_DIRECTION_LBN + 0)
  131. #define GPIO0_OEN_WIDTH 1
  132. #define GPIO3_OUT_LBN (GPIO_OUTPUTS_LBN + 3)
  133. #define GPIO3_OUT_WIDTH 1
  134. #define GPIO2_OUT_LBN (GPIO_OUTPUTS_LBN + 2)
  135. #define GPIO2_OUT_WIDTH 1
  136. #define GPIO1_OUT_LBN (GPIO_OUTPUTS_LBN + 1)
  137. #define GPIO1_OUT_WIDTH 1
  138. #define GPIO0_OUT_LBN (GPIO_OUTPUTS_LBN + 0)
  139. #define GPIO0_OUT_WIDTH 1
  140. #define GPIO3_IN_LBN (GPIO_INPUTS_LBN + 3)
  141. #define GPIO3_IN_WIDTH 1
  142. #define GPIO2_IN_WIDTH 1
  143. #define GPIO1_IN_WIDTH 1
  144. #define GPIO0_IN_LBN (GPIO_INPUTS_LBN + 0)
  145. #define GPIO0_IN_WIDTH 1
  146. /* Global control register */
  147. #define GLB_CTL_REG_KER 0x0220
  148. #define EXT_PHY_RST_CTL_LBN 63
  149. #define EXT_PHY_RST_CTL_WIDTH 1
  150. #define PCIE_SD_RST_CTL_LBN 61
  151. #define PCIE_SD_RST_CTL_WIDTH 1
  152. #define PCIE_NSTCK_RST_CTL_LBN 58
  153. #define PCIE_NSTCK_RST_CTL_WIDTH 1
  154. #define PCIE_CORE_RST_CTL_LBN 57
  155. #define PCIE_CORE_RST_CTL_WIDTH 1
  156. #define EE_RST_CTL_LBN 49
  157. #define EE_RST_CTL_WIDTH 1
  158. #define RST_XGRX_LBN 24
  159. #define RST_XGRX_WIDTH 1
  160. #define RST_XGTX_LBN 23
  161. #define RST_XGTX_WIDTH 1
  162. #define RST_EM_LBN 22
  163. #define RST_EM_WIDTH 1
  164. #define EXT_PHY_RST_DUR_LBN 1
  165. #define EXT_PHY_RST_DUR_WIDTH 3
  166. #define SWRST_LBN 0
  167. #define SWRST_WIDTH 1
  168. #define INCLUDE_IN_RESET 0
  169. #define EXCLUDE_FROM_RESET 1
  170. /* Fatal interrupt register */
  171. #define FATAL_INTR_REG_KER 0x0230
  172. #define RBUF_OWN_INT_KER_EN_LBN 39
  173. #define RBUF_OWN_INT_KER_EN_WIDTH 1
  174. #define TBUF_OWN_INT_KER_EN_LBN 38
  175. #define TBUF_OWN_INT_KER_EN_WIDTH 1
  176. #define ILL_ADR_INT_KER_EN_LBN 33
  177. #define ILL_ADR_INT_KER_EN_WIDTH 1
  178. #define MEM_PERR_INT_KER_LBN 8
  179. #define MEM_PERR_INT_KER_WIDTH 1
  180. #define INT_KER_ERROR_LBN 0
  181. #define INT_KER_ERROR_WIDTH 12
  182. #define DP_CTRL_REG 0x250
  183. #define FLS_EVQ_ID_LBN 0
  184. #define FLS_EVQ_ID_WIDTH 11
  185. #define MEM_STAT_REG_KER 0x260
  186. /* Debug probe register */
  187. #define DEBUG_BLK_SEL_MISC 7
  188. #define DEBUG_BLK_SEL_SERDES 6
  189. #define DEBUG_BLK_SEL_EM 5
  190. #define DEBUG_BLK_SEL_SR 4
  191. #define DEBUG_BLK_SEL_EV 3
  192. #define DEBUG_BLK_SEL_RX 2
  193. #define DEBUG_BLK_SEL_TX 1
  194. #define DEBUG_BLK_SEL_BIU 0
  195. /* FPGA build version */
  196. #define ALTERA_BUILD_REG_KER 0x0300
  197. #define VER_ALL_LBN 0
  198. #define VER_ALL_WIDTH 32
  199. /* Spare EEPROM bits register (flash 0x390) */
  200. #define SPARE_REG_KER 0x310
  201. #define MEM_PERR_EN_TX_DATA_LBN 72
  202. #define MEM_PERR_EN_TX_DATA_WIDTH 2
  203. /* Timer table for kernel access */
  204. #define TIMER_CMD_REG_KER 0x420
  205. #define TIMER_MODE_LBN 12
  206. #define TIMER_MODE_WIDTH 2
  207. #define TIMER_MODE_DIS 0
  208. #define TIMER_MODE_INT_HLDOFF 2
  209. #define TIMER_VAL_LBN 0
  210. #define TIMER_VAL_WIDTH 12
  211. /* Driver generated event register */
  212. #define DRV_EV_REG_KER 0x440
  213. #define DRV_EV_QID_LBN 64
  214. #define DRV_EV_QID_WIDTH 12
  215. #define DRV_EV_DATA_LBN 0
  216. #define DRV_EV_DATA_WIDTH 64
  217. /* Buffer table configuration register */
  218. #define BUF_TBL_CFG_REG_KER 0x600
  219. #define BUF_TBL_MODE_LBN 3
  220. #define BUF_TBL_MODE_WIDTH 1
  221. #define BUF_TBL_MODE_HALF 0
  222. #define BUF_TBL_MODE_FULL 1
  223. /* SRAM receive descriptor cache configuration register */
  224. #define SRM_RX_DC_CFG_REG_KER 0x610
  225. #define SRM_RX_DC_BASE_ADR_LBN 0
  226. #define SRM_RX_DC_BASE_ADR_WIDTH 21
  227. /* SRAM transmit descriptor cache configuration register */
  228. #define SRM_TX_DC_CFG_REG_KER 0x620
  229. #define SRM_TX_DC_BASE_ADR_LBN 0
  230. #define SRM_TX_DC_BASE_ADR_WIDTH 21
  231. /* SRAM configuration register */
  232. #define SRM_CFG_REG_KER 0x630
  233. #define SRAM_OOB_BT_INIT_EN_LBN 3
  234. #define SRAM_OOB_BT_INIT_EN_WIDTH 1
  235. #define SRM_NUM_BANKS_AND_BANK_SIZE_LBN 0
  236. #define SRM_NUM_BANKS_AND_BANK_SIZE_WIDTH 3
  237. #define SRM_NB_BSZ_1BANKS_2M 0
  238. #define SRM_NB_BSZ_1BANKS_4M 1
  239. #define SRM_NB_BSZ_1BANKS_8M 2
  240. #define SRM_NB_BSZ_DEFAULT 3 /* char driver will set the default */
  241. #define SRM_NB_BSZ_2BANKS_4M 4
  242. #define SRM_NB_BSZ_2BANKS_8M 5
  243. #define SRM_NB_BSZ_2BANKS_16M 6
  244. #define SRM_NB_BSZ_RESERVED 7
  245. /* Special buffer table update register */
  246. #define BUF_TBL_UPD_REG_KER 0x0650
  247. #define BUF_UPD_CMD_LBN 63
  248. #define BUF_UPD_CMD_WIDTH 1
  249. #define BUF_CLR_CMD_LBN 62
  250. #define BUF_CLR_CMD_WIDTH 1
  251. #define BUF_CLR_END_ID_LBN 32
  252. #define BUF_CLR_END_ID_WIDTH 20
  253. #define BUF_CLR_START_ID_LBN 0
  254. #define BUF_CLR_START_ID_WIDTH 20
  255. /* Receive configuration register */
  256. #define RX_CFG_REG_KER 0x800
  257. /* B0 */
  258. #define RX_INGR_EN_B0_LBN 47
  259. #define RX_INGR_EN_B0_WIDTH 1
  260. #define RX_DESC_PUSH_EN_B0_LBN 43
  261. #define RX_DESC_PUSH_EN_B0_WIDTH 1
  262. #define RX_XON_TX_TH_B0_LBN 33
  263. #define RX_XON_TX_TH_B0_WIDTH 5
  264. #define RX_XOFF_TX_TH_B0_LBN 28
  265. #define RX_XOFF_TX_TH_B0_WIDTH 5
  266. #define RX_USR_BUF_SIZE_B0_LBN 19
  267. #define RX_USR_BUF_SIZE_B0_WIDTH 9
  268. #define RX_XON_MAC_TH_B0_LBN 10
  269. #define RX_XON_MAC_TH_B0_WIDTH 9
  270. #define RX_XOFF_MAC_TH_B0_LBN 1
  271. #define RX_XOFF_MAC_TH_B0_WIDTH 9
  272. #define RX_XOFF_MAC_EN_B0_LBN 0
  273. #define RX_XOFF_MAC_EN_B0_WIDTH 1
  274. /* A1 */
  275. #define RX_DESC_PUSH_EN_A1_LBN 35
  276. #define RX_DESC_PUSH_EN_A1_WIDTH 1
  277. #define RX_XON_TX_TH_A1_LBN 25
  278. #define RX_XON_TX_TH_A1_WIDTH 5
  279. #define RX_XOFF_TX_TH_A1_LBN 20
  280. #define RX_XOFF_TX_TH_A1_WIDTH 5
  281. #define RX_USR_BUF_SIZE_A1_LBN 11
  282. #define RX_USR_BUF_SIZE_A1_WIDTH 9
  283. #define RX_XON_MAC_TH_A1_LBN 6
  284. #define RX_XON_MAC_TH_A1_WIDTH 5
  285. #define RX_XOFF_MAC_TH_A1_LBN 1
  286. #define RX_XOFF_MAC_TH_A1_WIDTH 5
  287. #define RX_XOFF_MAC_EN_A1_LBN 0
  288. #define RX_XOFF_MAC_EN_A1_WIDTH 1
  289. /* Receive filter control register */
  290. #define RX_FILTER_CTL_REG 0x810
  291. #define UDP_FULL_SRCH_LIMIT_LBN 32
  292. #define UDP_FULL_SRCH_LIMIT_WIDTH 8
  293. #define NUM_KER_LBN 24
  294. #define NUM_KER_WIDTH 2
  295. #define UDP_WILD_SRCH_LIMIT_LBN 16
  296. #define UDP_WILD_SRCH_LIMIT_WIDTH 8
  297. #define TCP_WILD_SRCH_LIMIT_LBN 8
  298. #define TCP_WILD_SRCH_LIMIT_WIDTH 8
  299. #define TCP_FULL_SRCH_LIMIT_LBN 0
  300. #define TCP_FULL_SRCH_LIMIT_WIDTH 8
  301. /* RX queue flush register */
  302. #define RX_FLUSH_DESCQ_REG_KER 0x0820
  303. #define RX_FLUSH_DESCQ_CMD_LBN 24
  304. #define RX_FLUSH_DESCQ_CMD_WIDTH 1
  305. #define RX_FLUSH_DESCQ_LBN 0
  306. #define RX_FLUSH_DESCQ_WIDTH 12
  307. /* Receive descriptor update register */
  308. #define RX_DESC_UPD_REG_KER_DWORD (0x830 + 12)
  309. #define RX_DESC_WPTR_DWORD_LBN 0
  310. #define RX_DESC_WPTR_DWORD_WIDTH 12
  311. /* Receive descriptor cache configuration register */
  312. #define RX_DC_CFG_REG_KER 0x840
  313. #define RX_DC_SIZE_LBN 0
  314. #define RX_DC_SIZE_WIDTH 2
  315. #define RX_DC_PF_WM_REG_KER 0x850
  316. #define RX_DC_PF_LWM_LBN 0
  317. #define RX_DC_PF_LWM_WIDTH 6
  318. /* RX no descriptor drop counter */
  319. #define RX_NODESC_DROP_REG_KER 0x880
  320. #define RX_NODESC_DROP_CNT_LBN 0
  321. #define RX_NODESC_DROP_CNT_WIDTH 16
  322. /* RX black magic register */
  323. #define RX_SELF_RST_REG_KER 0x890
  324. #define RX_ISCSI_DIS_LBN 17
  325. #define RX_ISCSI_DIS_WIDTH 1
  326. #define RX_NODESC_WAIT_DIS_LBN 9
  327. #define RX_NODESC_WAIT_DIS_WIDTH 1
  328. #define RX_RECOVERY_EN_LBN 8
  329. #define RX_RECOVERY_EN_WIDTH 1
  330. /* TX queue flush register */
  331. #define TX_FLUSH_DESCQ_REG_KER 0x0a00
  332. #define TX_FLUSH_DESCQ_CMD_LBN 12
  333. #define TX_FLUSH_DESCQ_CMD_WIDTH 1
  334. #define TX_FLUSH_DESCQ_LBN 0
  335. #define TX_FLUSH_DESCQ_WIDTH 12
  336. /* Transmit descriptor update register */
  337. #define TX_DESC_UPD_REG_KER_DWORD (0xa10 + 12)
  338. #define TX_DESC_WPTR_DWORD_LBN 0
  339. #define TX_DESC_WPTR_DWORD_WIDTH 12
  340. /* Transmit descriptor cache configuration register */
  341. #define TX_DC_CFG_REG_KER 0xa20
  342. #define TX_DC_SIZE_LBN 0
  343. #define TX_DC_SIZE_WIDTH 2
  344. /* Transmit checksum configuration register (A0/A1 only) */
  345. #define TX_CHKSM_CFG_REG_KER_A1 0xa30
  346. /* Transmit configuration register */
  347. #define TX_CFG_REG_KER 0xa50
  348. #define TX_NO_EOP_DISC_EN_LBN 5
  349. #define TX_NO_EOP_DISC_EN_WIDTH 1
  350. /* Transmit configuration register 2 */
  351. #define TX_CFG2_REG_KER 0xa80
  352. #define TX_CSR_PUSH_EN_LBN 89
  353. #define TX_CSR_PUSH_EN_WIDTH 1
  354. #define TX_RX_SPACER_LBN 64
  355. #define TX_RX_SPACER_WIDTH 8
  356. #define TX_SW_EV_EN_LBN 59
  357. #define TX_SW_EV_EN_WIDTH 1
  358. #define TX_RX_SPACER_EN_LBN 57
  359. #define TX_RX_SPACER_EN_WIDTH 1
  360. #define TX_PREF_THRESHOLD_LBN 19
  361. #define TX_PREF_THRESHOLD_WIDTH 2
  362. #define TX_ONE_PKT_PER_Q_LBN 18
  363. #define TX_ONE_PKT_PER_Q_WIDTH 1
  364. #define TX_DIS_NON_IP_EV_LBN 17
  365. #define TX_DIS_NON_IP_EV_WIDTH 1
  366. #define TX_FLUSH_MIN_LEN_EN_B0_LBN 7
  367. #define TX_FLUSH_MIN_LEN_EN_B0_WIDTH 1
  368. /* PHY management transmit data register */
  369. #define MD_TXD_REG_KER 0xc00
  370. #define MD_TXD_LBN 0
  371. #define MD_TXD_WIDTH 16
  372. /* PHY management receive data register */
  373. #define MD_RXD_REG_KER 0xc10
  374. #define MD_RXD_LBN 0
  375. #define MD_RXD_WIDTH 16
  376. /* PHY management configuration & status register */
  377. #define MD_CS_REG_KER 0xc20
  378. #define MD_GC_LBN 4
  379. #define MD_GC_WIDTH 1
  380. #define MD_RIC_LBN 2
  381. #define MD_RIC_WIDTH 1
  382. #define MD_RDC_LBN 1
  383. #define MD_RDC_WIDTH 1
  384. #define MD_WRC_LBN 0
  385. #define MD_WRC_WIDTH 1
  386. /* PHY management PHY address register */
  387. #define MD_PHY_ADR_REG_KER 0xc30
  388. #define MD_PHY_ADR_LBN 0
  389. #define MD_PHY_ADR_WIDTH 16
  390. /* PHY management ID register */
  391. #define MD_ID_REG_KER 0xc40
  392. #define MD_PRT_ADR_LBN 11
  393. #define MD_PRT_ADR_WIDTH 5
  394. #define MD_DEV_ADR_LBN 6
  395. #define MD_DEV_ADR_WIDTH 5
  396. /* Used for writing both at once */
  397. #define MD_PRT_DEV_ADR_LBN 6
  398. #define MD_PRT_DEV_ADR_WIDTH 10
  399. /* PHY management status & mask register (DWORD read only) */
  400. #define MD_STAT_REG_KER 0xc50
  401. #define MD_BSERR_LBN 2
  402. #define MD_BSERR_WIDTH 1
  403. #define MD_LNFL_LBN 1
  404. #define MD_LNFL_WIDTH 1
  405. #define MD_BSY_LBN 0
  406. #define MD_BSY_WIDTH 1
  407. /* Port 0 and 1 MAC stats registers */
  408. #define MAC0_STAT_DMA_REG_KER 0xc60
  409. #define MAC_STAT_DMA_CMD_LBN 48
  410. #define MAC_STAT_DMA_CMD_WIDTH 1
  411. #define MAC_STAT_DMA_ADR_LBN 0
  412. #define MAC_STAT_DMA_ADR_WIDTH EFX_DMA_TYPE_WIDTH(46)
  413. /* Port 0 and 1 MAC control registers */
  414. #define MAC0_CTRL_REG_KER 0xc80
  415. #define MAC_XOFF_VAL_LBN 16
  416. #define MAC_XOFF_VAL_WIDTH 16
  417. #define TXFIFO_DRAIN_EN_B0_LBN 7
  418. #define TXFIFO_DRAIN_EN_B0_WIDTH 1
  419. #define MAC_BCAD_ACPT_LBN 4
  420. #define MAC_BCAD_ACPT_WIDTH 1
  421. #define MAC_UC_PROM_LBN 3
  422. #define MAC_UC_PROM_WIDTH 1
  423. #define MAC_LINK_STATUS_LBN 2
  424. #define MAC_LINK_STATUS_WIDTH 1
  425. #define MAC_SPEED_LBN 0
  426. #define MAC_SPEED_WIDTH 2
  427. /* 10G XAUI XGXS default values */
  428. #define XX_TXDRV_DEQ_DEFAULT 0xe /* deq=.6 */
  429. #define XX_TXDRV_DTX_DEFAULT 0x5 /* 1.25 */
  430. #define XX_SD_CTL_DRV_DEFAULT 0 /* 20mA */
  431. /* Multicast address hash table */
  432. #define MAC_MCAST_HASH_REG0_KER 0xca0
  433. #define MAC_MCAST_HASH_REG1_KER 0xcb0
  434. /* GMAC registers */
  435. #define FALCON_GMAC_REGBANK 0xe00
  436. #define FALCON_GMAC_REGBANK_SIZE 0x200
  437. #define FALCON_GMAC_REG_SIZE 0x10
  438. /* XMAC registers */
  439. #define FALCON_XMAC_REGBANK 0x1200
  440. #define FALCON_XMAC_REGBANK_SIZE 0x200
  441. #define FALCON_XMAC_REG_SIZE 0x10
  442. /* XGMAC address register low */
  443. #define XM_ADR_LO_REG_MAC 0x00
  444. #define XM_ADR_3_LBN 24
  445. #define XM_ADR_3_WIDTH 8
  446. #define XM_ADR_2_LBN 16
  447. #define XM_ADR_2_WIDTH 8
  448. #define XM_ADR_1_LBN 8
  449. #define XM_ADR_1_WIDTH 8
  450. #define XM_ADR_0_LBN 0
  451. #define XM_ADR_0_WIDTH 8
  452. /* XGMAC address register high */
  453. #define XM_ADR_HI_REG_MAC 0x01
  454. #define XM_ADR_5_LBN 8
  455. #define XM_ADR_5_WIDTH 8
  456. #define XM_ADR_4_LBN 0
  457. #define XM_ADR_4_WIDTH 8
  458. /* XGMAC global configuration */
  459. #define XM_GLB_CFG_REG_MAC 0x02
  460. #define XM_RX_STAT_EN_LBN 11
  461. #define XM_RX_STAT_EN_WIDTH 1
  462. #define XM_TX_STAT_EN_LBN 10
  463. #define XM_TX_STAT_EN_WIDTH 1
  464. #define XM_RX_JUMBO_MODE_LBN 6
  465. #define XM_RX_JUMBO_MODE_WIDTH 1
  466. #define XM_INTCLR_MODE_LBN 3
  467. #define XM_INTCLR_MODE_WIDTH 1
  468. #define XM_CORE_RST_LBN 0
  469. #define XM_CORE_RST_WIDTH 1
  470. /* XGMAC transmit configuration */
  471. #define XM_TX_CFG_REG_MAC 0x03
  472. #define XM_IPG_LBN 16
  473. #define XM_IPG_WIDTH 4
  474. #define XM_FCNTL_LBN 10
  475. #define XM_FCNTL_WIDTH 1
  476. #define XM_TXCRC_LBN 8
  477. #define XM_TXCRC_WIDTH 1
  478. #define XM_AUTO_PAD_LBN 5
  479. #define XM_AUTO_PAD_WIDTH 1
  480. #define XM_TX_PRMBL_LBN 2
  481. #define XM_TX_PRMBL_WIDTH 1
  482. #define XM_TXEN_LBN 1
  483. #define XM_TXEN_WIDTH 1
  484. /* XGMAC receive configuration */
  485. #define XM_RX_CFG_REG_MAC 0x04
  486. #define XM_PASS_CRC_ERR_LBN 25
  487. #define XM_PASS_CRC_ERR_WIDTH 1
  488. #define XM_ACPT_ALL_MCAST_LBN 11
  489. #define XM_ACPT_ALL_MCAST_WIDTH 1
  490. #define XM_ACPT_ALL_UCAST_LBN 9
  491. #define XM_ACPT_ALL_UCAST_WIDTH 1
  492. #define XM_AUTO_DEPAD_LBN 8
  493. #define XM_AUTO_DEPAD_WIDTH 1
  494. #define XM_RXEN_LBN 1
  495. #define XM_RXEN_WIDTH 1
  496. /* XGMAC management interrupt mask register */
  497. #define XM_MGT_INT_MSK_REG_MAC_B0 0x5
  498. #define XM_MSK_PRMBLE_ERR_LBN 2
  499. #define XM_MSK_PRMBLE_ERR_WIDTH 1
  500. #define XM_MSK_RMTFLT_LBN 1
  501. #define XM_MSK_RMTFLT_WIDTH 1
  502. #define XM_MSK_LCLFLT_LBN 0
  503. #define XM_MSK_LCLFLT_WIDTH 1
  504. /* XGMAC flow control register */
  505. #define XM_FC_REG_MAC 0x7
  506. #define XM_PAUSE_TIME_LBN 16
  507. #define XM_PAUSE_TIME_WIDTH 16
  508. #define XM_DIS_FCNTL_LBN 0
  509. #define XM_DIS_FCNTL_WIDTH 1
  510. /* XGMAC pause time count register */
  511. #define XM_PAUSE_TIME_REG_MAC 0x9
  512. /* XGMAC transmit parameter register */
  513. #define XM_TX_PARAM_REG_MAC 0x0d
  514. #define XM_TX_JUMBO_MODE_LBN 31
  515. #define XM_TX_JUMBO_MODE_WIDTH 1
  516. #define XM_MAX_TX_FRM_SIZE_LBN 16
  517. #define XM_MAX_TX_FRM_SIZE_WIDTH 14
  518. /* XGMAC receive parameter register */
  519. #define XM_RX_PARAM_REG_MAC 0x0e
  520. #define XM_MAX_RX_FRM_SIZE_LBN 0
  521. #define XM_MAX_RX_FRM_SIZE_WIDTH 14
  522. /* XGMAC management interrupt status register */
  523. #define XM_MGT_INT_REG_MAC_B0 0x0f
  524. #define XM_PRMBLE_ERR 2
  525. #define XM_PRMBLE_WIDTH 1
  526. #define XM_RMTFLT_LBN 1
  527. #define XM_RMTFLT_WIDTH 1
  528. #define XM_LCLFLT_LBN 0
  529. #define XM_LCLFLT_WIDTH 1
  530. /* XGXS/XAUI powerdown/reset register */
  531. #define XX_PWR_RST_REG_MAC 0x10
  532. #define XX_PWRDND_EN_LBN 15
  533. #define XX_PWRDND_EN_WIDTH 1
  534. #define XX_PWRDNC_EN_LBN 14
  535. #define XX_PWRDNC_EN_WIDTH 1
  536. #define XX_PWRDNB_EN_LBN 13
  537. #define XX_PWRDNB_EN_WIDTH 1
  538. #define XX_PWRDNA_EN_LBN 12
  539. #define XX_PWRDNA_EN_WIDTH 1
  540. #define XX_RSTPLLCD_EN_LBN 9
  541. #define XX_RSTPLLCD_EN_WIDTH 1
  542. #define XX_RSTPLLAB_EN_LBN 8
  543. #define XX_RSTPLLAB_EN_WIDTH 1
  544. #define XX_RESETD_EN_LBN 7
  545. #define XX_RESETD_EN_WIDTH 1
  546. #define XX_RESETC_EN_LBN 6
  547. #define XX_RESETC_EN_WIDTH 1
  548. #define XX_RESETB_EN_LBN 5
  549. #define XX_RESETB_EN_WIDTH 1
  550. #define XX_RESETA_EN_LBN 4
  551. #define XX_RESETA_EN_WIDTH 1
  552. #define XX_RSTXGXSRX_EN_LBN 2
  553. #define XX_RSTXGXSRX_EN_WIDTH 1
  554. #define XX_RSTXGXSTX_EN_LBN 1
  555. #define XX_RSTXGXSTX_EN_WIDTH 1
  556. #define XX_RST_XX_EN_LBN 0
  557. #define XX_RST_XX_EN_WIDTH 1
  558. /* XGXS/XAUI powerdown/reset control register */
  559. #define XX_SD_CTL_REG_MAC 0x11
  560. #define XX_HIDRVD_LBN 15
  561. #define XX_HIDRVD_WIDTH 1
  562. #define XX_LODRVD_LBN 14
  563. #define XX_LODRVD_WIDTH 1
  564. #define XX_HIDRVC_LBN 13
  565. #define XX_HIDRVC_WIDTH 1
  566. #define XX_LODRVC_LBN 12
  567. #define XX_LODRVC_WIDTH 1
  568. #define XX_HIDRVB_LBN 11
  569. #define XX_HIDRVB_WIDTH 1
  570. #define XX_LODRVB_LBN 10
  571. #define XX_LODRVB_WIDTH 1
  572. #define XX_HIDRVA_LBN 9
  573. #define XX_HIDRVA_WIDTH 1
  574. #define XX_LODRVA_LBN 8
  575. #define XX_LODRVA_WIDTH 1
  576. #define XX_LPBKD_LBN 3
  577. #define XX_LPBKD_WIDTH 1
  578. #define XX_LPBKC_LBN 2
  579. #define XX_LPBKC_WIDTH 1
  580. #define XX_LPBKB_LBN 1
  581. #define XX_LPBKB_WIDTH 1
  582. #define XX_LPBKA_LBN 0
  583. #define XX_LPBKA_WIDTH 1
  584. #define XX_TXDRV_CTL_REG_MAC 0x12
  585. #define XX_DEQD_LBN 28
  586. #define XX_DEQD_WIDTH 4
  587. #define XX_DEQC_LBN 24
  588. #define XX_DEQC_WIDTH 4
  589. #define XX_DEQB_LBN 20
  590. #define XX_DEQB_WIDTH 4
  591. #define XX_DEQA_LBN 16
  592. #define XX_DEQA_WIDTH 4
  593. #define XX_DTXD_LBN 12
  594. #define XX_DTXD_WIDTH 4
  595. #define XX_DTXC_LBN 8
  596. #define XX_DTXC_WIDTH 4
  597. #define XX_DTXB_LBN 4
  598. #define XX_DTXB_WIDTH 4
  599. #define XX_DTXA_LBN 0
  600. #define XX_DTXA_WIDTH 4
  601. /* XAUI XGXS core status register */
  602. #define XX_CORE_STAT_REG_MAC 0x16
  603. #define XX_FORCE_SIG_LBN 24
  604. #define XX_FORCE_SIG_WIDTH 8
  605. #define XX_FORCE_SIG_DECODE_FORCED 0xff
  606. #define XX_XGXS_LB_EN_LBN 23
  607. #define XX_XGXS_LB_EN_WIDTH 1
  608. #define XX_XGMII_LB_EN_LBN 22
  609. #define XX_XGMII_LB_EN_WIDTH 1
  610. #define XX_ALIGN_DONE_LBN 20
  611. #define XX_ALIGN_DONE_WIDTH 1
  612. #define XX_SYNC_STAT_LBN 16
  613. #define XX_SYNC_STAT_WIDTH 4
  614. #define XX_SYNC_STAT_DECODE_SYNCED 0xf
  615. #define XX_COMMA_DET_LBN 12
  616. #define XX_COMMA_DET_WIDTH 4
  617. #define XX_COMMA_DET_DECODE_DETECTED 0xf
  618. #define XX_COMMA_DET_RESET 0xf
  619. #define XX_CHARERR_LBN 4
  620. #define XX_CHARERR_WIDTH 4
  621. #define XX_CHARERR_RESET 0xf
  622. #define XX_DISPERR_LBN 0
  623. #define XX_DISPERR_WIDTH 4
  624. #define XX_DISPERR_RESET 0xf
  625. /* Receive filter table */
  626. #define RX_FILTER_TBL0 0xF00000
  627. /* Receive descriptor pointer table */
  628. #define RX_DESC_PTR_TBL_KER_A1 0x11800
  629. #define RX_DESC_PTR_TBL_KER_B0 0xF40000
  630. #define RX_DESC_PTR_TBL_KER_P0 0x900
  631. #define RX_ISCSI_DDIG_EN_LBN 88
  632. #define RX_ISCSI_DDIG_EN_WIDTH 1
  633. #define RX_ISCSI_HDIG_EN_LBN 87
  634. #define RX_ISCSI_HDIG_EN_WIDTH 1
  635. #define RX_DESCQ_BUF_BASE_ID_LBN 36
  636. #define RX_DESCQ_BUF_BASE_ID_WIDTH 20
  637. #define RX_DESCQ_EVQ_ID_LBN 24
  638. #define RX_DESCQ_EVQ_ID_WIDTH 12
  639. #define RX_DESCQ_OWNER_ID_LBN 10
  640. #define RX_DESCQ_OWNER_ID_WIDTH 14
  641. #define RX_DESCQ_LABEL_LBN 5
  642. #define RX_DESCQ_LABEL_WIDTH 5
  643. #define RX_DESCQ_SIZE_LBN 3
  644. #define RX_DESCQ_SIZE_WIDTH 2
  645. #define RX_DESCQ_SIZE_4K 3
  646. #define RX_DESCQ_SIZE_2K 2
  647. #define RX_DESCQ_SIZE_1K 1
  648. #define RX_DESCQ_SIZE_512 0
  649. #define RX_DESCQ_TYPE_LBN 2
  650. #define RX_DESCQ_TYPE_WIDTH 1
  651. #define RX_DESCQ_JUMBO_LBN 1
  652. #define RX_DESCQ_JUMBO_WIDTH 1
  653. #define RX_DESCQ_EN_LBN 0
  654. #define RX_DESCQ_EN_WIDTH 1
  655. /* Transmit descriptor pointer table */
  656. #define TX_DESC_PTR_TBL_KER_A1 0x11900
  657. #define TX_DESC_PTR_TBL_KER_B0 0xF50000
  658. #define TX_DESC_PTR_TBL_KER_P0 0xa40
  659. #define TX_NON_IP_DROP_DIS_B0_LBN 91
  660. #define TX_NON_IP_DROP_DIS_B0_WIDTH 1
  661. #define TX_IP_CHKSM_DIS_B0_LBN 90
  662. #define TX_IP_CHKSM_DIS_B0_WIDTH 1
  663. #define TX_TCP_CHKSM_DIS_B0_LBN 89
  664. #define TX_TCP_CHKSM_DIS_B0_WIDTH 1
  665. #define TX_DESCQ_EN_LBN 88
  666. #define TX_DESCQ_EN_WIDTH 1
  667. #define TX_ISCSI_DDIG_EN_LBN 87
  668. #define TX_ISCSI_DDIG_EN_WIDTH 1
  669. #define TX_ISCSI_HDIG_EN_LBN 86
  670. #define TX_ISCSI_HDIG_EN_WIDTH 1
  671. #define TX_DESCQ_BUF_BASE_ID_LBN 36
  672. #define TX_DESCQ_BUF_BASE_ID_WIDTH 20
  673. #define TX_DESCQ_EVQ_ID_LBN 24
  674. #define TX_DESCQ_EVQ_ID_WIDTH 12
  675. #define TX_DESCQ_OWNER_ID_LBN 10
  676. #define TX_DESCQ_OWNER_ID_WIDTH 14
  677. #define TX_DESCQ_LABEL_LBN 5
  678. #define TX_DESCQ_LABEL_WIDTH 5
  679. #define TX_DESCQ_SIZE_LBN 3
  680. #define TX_DESCQ_SIZE_WIDTH 2
  681. #define TX_DESCQ_SIZE_4K 3
  682. #define TX_DESCQ_SIZE_2K 2
  683. #define TX_DESCQ_SIZE_1K 1
  684. #define TX_DESCQ_SIZE_512 0
  685. #define TX_DESCQ_TYPE_LBN 1
  686. #define TX_DESCQ_TYPE_WIDTH 2
  687. /* Event queue pointer */
  688. #define EVQ_PTR_TBL_KER_A1 0x11a00
  689. #define EVQ_PTR_TBL_KER_B0 0xf60000
  690. #define EVQ_PTR_TBL_KER_P0 0x500
  691. #define EVQ_EN_LBN 23
  692. #define EVQ_EN_WIDTH 1
  693. #define EVQ_SIZE_LBN 20
  694. #define EVQ_SIZE_WIDTH 3
  695. #define EVQ_SIZE_32K 6
  696. #define EVQ_SIZE_16K 5
  697. #define EVQ_SIZE_8K 4
  698. #define EVQ_SIZE_4K 3
  699. #define EVQ_SIZE_2K 2
  700. #define EVQ_SIZE_1K 1
  701. #define EVQ_SIZE_512 0
  702. #define EVQ_BUF_BASE_ID_LBN 0
  703. #define EVQ_BUF_BASE_ID_WIDTH 20
  704. /* Event queue read pointer */
  705. #define EVQ_RPTR_REG_KER_A1 0x11b00
  706. #define EVQ_RPTR_REG_KER_B0 0xfa0000
  707. #define EVQ_RPTR_REG_KER_DWORD (EVQ_RPTR_REG_KER + 0)
  708. #define EVQ_RPTR_DWORD_LBN 0
  709. #define EVQ_RPTR_DWORD_WIDTH 14
  710. /* RSS indirection table */
  711. #define RX_RSS_INDIR_TBL_B0 0xFB0000
  712. #define RX_RSS_INDIR_ENT_B0_LBN 0
  713. #define RX_RSS_INDIR_ENT_B0_WIDTH 6
  714. /* Special buffer descriptors (full-mode) */
  715. #define BUF_FULL_TBL_KER_A1 0x8000
  716. #define BUF_FULL_TBL_KER_B0 0x800000
  717. #define IP_DAT_BUF_SIZE_LBN 50
  718. #define IP_DAT_BUF_SIZE_WIDTH 1
  719. #define IP_DAT_BUF_SIZE_8K 1
  720. #define IP_DAT_BUF_SIZE_4K 0
  721. #define BUF_ADR_REGION_LBN 48
  722. #define BUF_ADR_REGION_WIDTH 2
  723. #define BUF_ADR_FBUF_LBN 14
  724. #define BUF_ADR_FBUF_WIDTH 34
  725. #define BUF_OWNER_ID_FBUF_LBN 0
  726. #define BUF_OWNER_ID_FBUF_WIDTH 14
  727. /* Transmit descriptor */
  728. #define TX_KER_PORT_LBN 63
  729. #define TX_KER_PORT_WIDTH 1
  730. #define TX_KER_CONT_LBN 62
  731. #define TX_KER_CONT_WIDTH 1
  732. #define TX_KER_BYTE_CNT_LBN 48
  733. #define TX_KER_BYTE_CNT_WIDTH 14
  734. #define TX_KER_BUF_REGION_LBN 46
  735. #define TX_KER_BUF_REGION_WIDTH 2
  736. #define TX_KER_BUF_REGION0_DECODE 0
  737. #define TX_KER_BUF_REGION1_DECODE 1
  738. #define TX_KER_BUF_REGION2_DECODE 2
  739. #define TX_KER_BUF_REGION3_DECODE 3
  740. #define TX_KER_BUF_ADR_LBN 0
  741. #define TX_KER_BUF_ADR_WIDTH EFX_DMA_TYPE_WIDTH(46)
  742. /* Receive descriptor */
  743. #define RX_KER_BUF_SIZE_LBN 48
  744. #define RX_KER_BUF_SIZE_WIDTH 14
  745. #define RX_KER_BUF_REGION_LBN 46
  746. #define RX_KER_BUF_REGION_WIDTH 2
  747. #define RX_KER_BUF_REGION0_DECODE 0
  748. #define RX_KER_BUF_REGION1_DECODE 1
  749. #define RX_KER_BUF_REGION2_DECODE 2
  750. #define RX_KER_BUF_REGION3_DECODE 3
  751. #define RX_KER_BUF_ADR_LBN 0
  752. #define RX_KER_BUF_ADR_WIDTH EFX_DMA_TYPE_WIDTH(46)
  753. /**************************************************************************
  754. *
  755. * Falcon events
  756. *
  757. **************************************************************************
  758. */
  759. /* Event queue entries */
  760. #define EV_CODE_LBN 60
  761. #define EV_CODE_WIDTH 4
  762. #define RX_IP_EV_DECODE 0
  763. #define TX_IP_EV_DECODE 2
  764. #define DRIVER_EV_DECODE 5
  765. #define GLOBAL_EV_DECODE 6
  766. #define DRV_GEN_EV_DECODE 7
  767. #define WHOLE_EVENT_LBN 0
  768. #define WHOLE_EVENT_WIDTH 64
  769. /* Receive events */
  770. #define RX_EV_PKT_OK_LBN 56
  771. #define RX_EV_PKT_OK_WIDTH 1
  772. #define RX_EV_PAUSE_FRM_ERR_LBN 55
  773. #define RX_EV_PAUSE_FRM_ERR_WIDTH 1
  774. #define RX_EV_BUF_OWNER_ID_ERR_LBN 54
  775. #define RX_EV_BUF_OWNER_ID_ERR_WIDTH 1
  776. #define RX_EV_IF_FRAG_ERR_LBN 53
  777. #define RX_EV_IF_FRAG_ERR_WIDTH 1
  778. #define RX_EV_IP_HDR_CHKSUM_ERR_LBN 52
  779. #define RX_EV_IP_HDR_CHKSUM_ERR_WIDTH 1
  780. #define RX_EV_TCP_UDP_CHKSUM_ERR_LBN 51
  781. #define RX_EV_TCP_UDP_CHKSUM_ERR_WIDTH 1
  782. #define RX_EV_ETH_CRC_ERR_LBN 50
  783. #define RX_EV_ETH_CRC_ERR_WIDTH 1
  784. #define RX_EV_FRM_TRUNC_LBN 49
  785. #define RX_EV_FRM_TRUNC_WIDTH 1
  786. #define RX_EV_DRIB_NIB_LBN 48
  787. #define RX_EV_DRIB_NIB_WIDTH 1
  788. #define RX_EV_TOBE_DISC_LBN 47
  789. #define RX_EV_TOBE_DISC_WIDTH 1
  790. #define RX_EV_PKT_TYPE_LBN 44
  791. #define RX_EV_PKT_TYPE_WIDTH 3
  792. #define RX_EV_PKT_TYPE_ETH_DECODE 0
  793. #define RX_EV_PKT_TYPE_LLC_DECODE 1
  794. #define RX_EV_PKT_TYPE_JUMBO_DECODE 2
  795. #define RX_EV_PKT_TYPE_VLAN_DECODE 3
  796. #define RX_EV_PKT_TYPE_VLAN_LLC_DECODE 4
  797. #define RX_EV_PKT_TYPE_VLAN_JUMBO_DECODE 5
  798. #define RX_EV_HDR_TYPE_LBN 42
  799. #define RX_EV_HDR_TYPE_WIDTH 2
  800. #define RX_EV_HDR_TYPE_TCP_IPV4_DECODE 0
  801. #define RX_EV_HDR_TYPE_UDP_IPV4_DECODE 1
  802. #define RX_EV_HDR_TYPE_OTHER_IP_DECODE 2
  803. #define RX_EV_HDR_TYPE_NON_IP_DECODE 3
  804. #define RX_EV_HDR_TYPE_HAS_CHECKSUMS(hdr_type) \
  805. ((hdr_type) <= RX_EV_HDR_TYPE_UDP_IPV4_DECODE)
  806. #define RX_EV_MCAST_HASH_MATCH_LBN 40
  807. #define RX_EV_MCAST_HASH_MATCH_WIDTH 1
  808. #define RX_EV_MCAST_PKT_LBN 39
  809. #define RX_EV_MCAST_PKT_WIDTH 1
  810. #define RX_EV_Q_LABEL_LBN 32
  811. #define RX_EV_Q_LABEL_WIDTH 5
  812. #define RX_EV_JUMBO_CONT_LBN 31
  813. #define RX_EV_JUMBO_CONT_WIDTH 1
  814. #define RX_EV_BYTE_CNT_LBN 16
  815. #define RX_EV_BYTE_CNT_WIDTH 14
  816. #define RX_EV_SOP_LBN 15
  817. #define RX_EV_SOP_WIDTH 1
  818. #define RX_EV_DESC_PTR_LBN 0
  819. #define RX_EV_DESC_PTR_WIDTH 12
  820. /* Transmit events */
  821. #define TX_EV_PKT_ERR_LBN 38
  822. #define TX_EV_PKT_ERR_WIDTH 1
  823. #define TX_EV_Q_LABEL_LBN 32
  824. #define TX_EV_Q_LABEL_WIDTH 5
  825. #define TX_EV_WQ_FF_FULL_LBN 15
  826. #define TX_EV_WQ_FF_FULL_WIDTH 1
  827. #define TX_EV_COMP_LBN 12
  828. #define TX_EV_COMP_WIDTH 1
  829. #define TX_EV_DESC_PTR_LBN 0
  830. #define TX_EV_DESC_PTR_WIDTH 12
  831. /* Driver events */
  832. #define DRIVER_EV_SUB_CODE_LBN 56
  833. #define DRIVER_EV_SUB_CODE_WIDTH 4
  834. #define DRIVER_EV_SUB_DATA_LBN 0
  835. #define DRIVER_EV_SUB_DATA_WIDTH 14
  836. #define TX_DESCQ_FLS_DONE_EV_DECODE 0
  837. #define RX_DESCQ_FLS_DONE_EV_DECODE 1
  838. #define EVQ_INIT_DONE_EV_DECODE 2
  839. #define EVQ_NOT_EN_EV_DECODE 3
  840. #define RX_DESCQ_FLSFF_OVFL_EV_DECODE 4
  841. #define SRM_UPD_DONE_EV_DECODE 5
  842. #define WAKE_UP_EV_DECODE 6
  843. #define TX_PKT_NON_TCP_UDP_DECODE 9
  844. #define TIMER_EV_DECODE 10
  845. #define RX_RECOVERY_EV_DECODE 11
  846. #define RX_DSC_ERROR_EV_DECODE 14
  847. #define TX_DSC_ERROR_EV_DECODE 15
  848. #define DRIVER_EV_TX_DESCQ_ID_LBN 0
  849. #define DRIVER_EV_TX_DESCQ_ID_WIDTH 12
  850. #define DRIVER_EV_RX_FLUSH_FAIL_LBN 12
  851. #define DRIVER_EV_RX_FLUSH_FAIL_WIDTH 1
  852. #define DRIVER_EV_RX_DESCQ_ID_LBN 0
  853. #define DRIVER_EV_RX_DESCQ_ID_WIDTH 12
  854. #define SRM_CLR_EV_DECODE 0
  855. #define SRM_UPD_EV_DECODE 1
  856. #define SRM_ILLCLR_EV_DECODE 2
  857. /* Global events */
  858. #define RX_RECOVERY_B0_LBN 12
  859. #define RX_RECOVERY_B0_WIDTH 1
  860. #define XG_MNT_INTR_B0_LBN 11
  861. #define XG_MNT_INTR_B0_WIDTH 1
  862. #define RX_RECOVERY_A1_LBN 11
  863. #define RX_RECOVERY_A1_WIDTH 1
  864. #define XG_PHY_INTR_LBN 9
  865. #define XG_PHY_INTR_WIDTH 1
  866. #define G_PHY1_INTR_LBN 8
  867. #define G_PHY1_INTR_WIDTH 1
  868. #define G_PHY0_INTR_LBN 7
  869. #define G_PHY0_INTR_WIDTH 1
  870. /* Driver-generated test events */
  871. #define EVQ_MAGIC_LBN 0
  872. #define EVQ_MAGIC_WIDTH 32
  873. /**************************************************************************
  874. *
  875. * Falcon MAC stats
  876. *
  877. **************************************************************************
  878. *
  879. */
  880. #define GRxGoodOct_offset 0x0
  881. #define GRxBadOct_offset 0x8
  882. #define GRxMissPkt_offset 0x10
  883. #define GRxFalseCRS_offset 0x14
  884. #define GRxPausePkt_offset 0x18
  885. #define GRxBadPkt_offset 0x1C
  886. #define GRxUcastPkt_offset 0x20
  887. #define GRxMcastPkt_offset 0x24
  888. #define GRxBcastPkt_offset 0x28
  889. #define GRxGoodLt64Pkt_offset 0x2C
  890. #define GRxBadLt64Pkt_offset 0x30
  891. #define GRx64Pkt_offset 0x34
  892. #define GRx65to127Pkt_offset 0x38
  893. #define GRx128to255Pkt_offset 0x3C
  894. #define GRx256to511Pkt_offset 0x40
  895. #define GRx512to1023Pkt_offset 0x44
  896. #define GRx1024to15xxPkt_offset 0x48
  897. #define GRx15xxtoJumboPkt_offset 0x4C
  898. #define GRxGtJumboPkt_offset 0x50
  899. #define GRxFcsErr64to15xxPkt_offset 0x54
  900. #define GRxFcsErr15xxtoJumboPkt_offset 0x58
  901. #define GRxFcsErrGtJumboPkt_offset 0x5C
  902. #define GTxGoodBadOct_offset 0x80
  903. #define GTxGoodOct_offset 0x88
  904. #define GTxSglColPkt_offset 0x90
  905. #define GTxMultColPkt_offset 0x94
  906. #define GTxExColPkt_offset 0x98
  907. #define GTxDefPkt_offset 0x9C
  908. #define GTxLateCol_offset 0xA0
  909. #define GTxExDefPkt_offset 0xA4
  910. #define GTxPausePkt_offset 0xA8
  911. #define GTxBadPkt_offset 0xAC
  912. #define GTxUcastPkt_offset 0xB0
  913. #define GTxMcastPkt_offset 0xB4
  914. #define GTxBcastPkt_offset 0xB8
  915. #define GTxLt64Pkt_offset 0xBC
  916. #define GTx64Pkt_offset 0xC0
  917. #define GTx65to127Pkt_offset 0xC4
  918. #define GTx128to255Pkt_offset 0xC8
  919. #define GTx256to511Pkt_offset 0xCC
  920. #define GTx512to1023Pkt_offset 0xD0
  921. #define GTx1024to15xxPkt_offset 0xD4
  922. #define GTx15xxtoJumboPkt_offset 0xD8
  923. #define GTxGtJumboPkt_offset 0xDC
  924. #define GTxNonTcpUdpPkt_offset 0xE0
  925. #define GTxMacSrcErrPkt_offset 0xE4
  926. #define GTxIpSrcErrPkt_offset 0xE8
  927. #define GDmaDone_offset 0xEC
  928. #define XgRxOctets_offset 0x0
  929. #define XgRxOctets_WIDTH 48
  930. #define XgRxOctetsOK_offset 0x8
  931. #define XgRxOctetsOK_WIDTH 48
  932. #define XgRxPkts_offset 0x10
  933. #define XgRxPkts_WIDTH 32
  934. #define XgRxPktsOK_offset 0x14
  935. #define XgRxPktsOK_WIDTH 32
  936. #define XgRxBroadcastPkts_offset 0x18
  937. #define XgRxBroadcastPkts_WIDTH 32
  938. #define XgRxMulticastPkts_offset 0x1C
  939. #define XgRxMulticastPkts_WIDTH 32
  940. #define XgRxUnicastPkts_offset 0x20
  941. #define XgRxUnicastPkts_WIDTH 32
  942. #define XgRxUndersizePkts_offset 0x24
  943. #define XgRxUndersizePkts_WIDTH 32
  944. #define XgRxOversizePkts_offset 0x28
  945. #define XgRxOversizePkts_WIDTH 32
  946. #define XgRxJabberPkts_offset 0x2C
  947. #define XgRxJabberPkts_WIDTH 32
  948. #define XgRxUndersizeFCSerrorPkts_offset 0x30
  949. #define XgRxUndersizeFCSerrorPkts_WIDTH 32
  950. #define XgRxDropEvents_offset 0x34
  951. #define XgRxDropEvents_WIDTH 32
  952. #define XgRxFCSerrorPkts_offset 0x38
  953. #define XgRxFCSerrorPkts_WIDTH 32
  954. #define XgRxAlignError_offset 0x3C
  955. #define XgRxAlignError_WIDTH 32
  956. #define XgRxSymbolError_offset 0x40
  957. #define XgRxSymbolError_WIDTH 32
  958. #define XgRxInternalMACError_offset 0x44
  959. #define XgRxInternalMACError_WIDTH 32
  960. #define XgRxControlPkts_offset 0x48
  961. #define XgRxControlPkts_WIDTH 32
  962. #define XgRxPausePkts_offset 0x4C
  963. #define XgRxPausePkts_WIDTH 32
  964. #define XgRxPkts64Octets_offset 0x50
  965. #define XgRxPkts64Octets_WIDTH 32
  966. #define XgRxPkts65to127Octets_offset 0x54
  967. #define XgRxPkts65to127Octets_WIDTH 32
  968. #define XgRxPkts128to255Octets_offset 0x58
  969. #define XgRxPkts128to255Octets_WIDTH 32
  970. #define XgRxPkts256to511Octets_offset 0x5C
  971. #define XgRxPkts256to511Octets_WIDTH 32
  972. #define XgRxPkts512to1023Octets_offset 0x60
  973. #define XgRxPkts512to1023Octets_WIDTH 32
  974. #define XgRxPkts1024to15xxOctets_offset 0x64
  975. #define XgRxPkts1024to15xxOctets_WIDTH 32
  976. #define XgRxPkts15xxtoMaxOctets_offset 0x68
  977. #define XgRxPkts15xxtoMaxOctets_WIDTH 32
  978. #define XgRxLengthError_offset 0x6C
  979. #define XgRxLengthError_WIDTH 32
  980. #define XgTxPkts_offset 0x80
  981. #define XgTxPkts_WIDTH 32
  982. #define XgTxOctets_offset 0x88
  983. #define XgTxOctets_WIDTH 48
  984. #define XgTxMulticastPkts_offset 0x90
  985. #define XgTxMulticastPkts_WIDTH 32
  986. #define XgTxBroadcastPkts_offset 0x94
  987. #define XgTxBroadcastPkts_WIDTH 32
  988. #define XgTxUnicastPkts_offset 0x98
  989. #define XgTxUnicastPkts_WIDTH 32
  990. #define XgTxControlPkts_offset 0x9C
  991. #define XgTxControlPkts_WIDTH 32
  992. #define XgTxPausePkts_offset 0xA0
  993. #define XgTxPausePkts_WIDTH 32
  994. #define XgTxPkts64Octets_offset 0xA4
  995. #define XgTxPkts64Octets_WIDTH 32
  996. #define XgTxPkts65to127Octets_offset 0xA8
  997. #define XgTxPkts65to127Octets_WIDTH 32
  998. #define XgTxPkts128to255Octets_offset 0xAC
  999. #define XgTxPkts128to255Octets_WIDTH 32
  1000. #define XgTxPkts256to511Octets_offset 0xB0
  1001. #define XgTxPkts256to511Octets_WIDTH 32
  1002. #define XgTxPkts512to1023Octets_offset 0xB4
  1003. #define XgTxPkts512to1023Octets_WIDTH 32
  1004. #define XgTxPkts1024to15xxOctets_offset 0xB8
  1005. #define XgTxPkts1024to15xxOctets_WIDTH 32
  1006. #define XgTxPkts1519toMaxOctets_offset 0xBC
  1007. #define XgTxPkts1519toMaxOctets_WIDTH 32
  1008. #define XgTxUndersizePkts_offset 0xC0
  1009. #define XgTxUndersizePkts_WIDTH 32
  1010. #define XgTxOversizePkts_offset 0xC4
  1011. #define XgTxOversizePkts_WIDTH 32
  1012. #define XgTxNonTcpUdpPkt_offset 0xC8
  1013. #define XgTxNonTcpUdpPkt_WIDTH 16
  1014. #define XgTxMacSrcErrPkt_offset 0xCC
  1015. #define XgTxMacSrcErrPkt_WIDTH 16
  1016. #define XgTxIpSrcErrPkt_offset 0xD0
  1017. #define XgTxIpSrcErrPkt_WIDTH 16
  1018. #define XgDmaDone_offset 0xD4
  1019. #define FALCON_STATS_NOT_DONE 0x00000000
  1020. #define FALCON_STATS_DONE 0xffffffff
  1021. /* Interrupt status register bits */
  1022. #define FATAL_INT_LBN 64
  1023. #define FATAL_INT_WIDTH 1
  1024. #define INT_EVQS_LBN 40
  1025. #define INT_EVQS_WIDTH 4
  1026. /**************************************************************************
  1027. *
  1028. * Falcon non-volatile configuration
  1029. *
  1030. **************************************************************************
  1031. */
  1032. /* Board configuration v2 (v1 is obsolete; later versions are compatible) */
  1033. struct falcon_nvconfig_board_v2 {
  1034. __le16 nports;
  1035. u8 port0_phy_addr;
  1036. u8 port0_phy_type;
  1037. u8 port1_phy_addr;
  1038. u8 port1_phy_type;
  1039. __le16 asic_sub_revision;
  1040. __le16 board_revision;
  1041. } __packed;
  1042. /* Board configuration v3 extra information */
  1043. struct falcon_nvconfig_board_v3 {
  1044. __le32 spi_device_type[2];
  1045. } __packed;
  1046. /* Bit numbers for spi_device_type */
  1047. #define SPI_DEV_TYPE_SIZE_LBN 0
  1048. #define SPI_DEV_TYPE_SIZE_WIDTH 5
  1049. #define SPI_DEV_TYPE_ADDR_LEN_LBN 6
  1050. #define SPI_DEV_TYPE_ADDR_LEN_WIDTH 2
  1051. #define SPI_DEV_TYPE_ERASE_CMD_LBN 8
  1052. #define SPI_DEV_TYPE_ERASE_CMD_WIDTH 8
  1053. #define SPI_DEV_TYPE_ERASE_SIZE_LBN 16
  1054. #define SPI_DEV_TYPE_ERASE_SIZE_WIDTH 5
  1055. #define SPI_DEV_TYPE_BLOCK_SIZE_LBN 24
  1056. #define SPI_DEV_TYPE_BLOCK_SIZE_WIDTH 5
  1057. #define SPI_DEV_TYPE_FIELD(type, field) \
  1058. (((type) >> EFX_LOW_BIT(field)) & EFX_MASK32(field))
  1059. #define NVCONFIG_BASE 0x300
  1060. #define NVCONFIG_BOARD_MAGIC_NUM 0xFA1C
  1061. struct falcon_nvconfig {
  1062. efx_oword_t ee_vpd_cfg_reg; /* 0x300 */
  1063. u8 mac_address[2][8]; /* 0x310 */
  1064. efx_oword_t pcie_sd_ctl0123_reg; /* 0x320 */
  1065. efx_oword_t pcie_sd_ctl45_reg; /* 0x330 */
  1066. efx_oword_t pcie_pcs_ctl_stat_reg; /* 0x340 */
  1067. efx_oword_t hw_init_reg; /* 0x350 */
  1068. efx_oword_t nic_stat_reg; /* 0x360 */
  1069. efx_oword_t glb_ctl_reg; /* 0x370 */
  1070. efx_oword_t srm_cfg_reg; /* 0x380 */
  1071. efx_oword_t spare_reg; /* 0x390 */
  1072. __le16 board_magic_num; /* 0x3A0 */
  1073. __le16 board_struct_ver;
  1074. __le16 board_checksum;
  1075. struct falcon_nvconfig_board_v2 board_v2;
  1076. efx_oword_t ee_base_page_reg; /* 0x3B0 */
  1077. struct falcon_nvconfig_board_v3 board_v3;
  1078. } __packed;
  1079. #endif /* EFX_FALCON_HWDEFS_H */