clock.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /* linux/arch/arm/mach-s3c2416/clock.c
  2. *
  3. * Copyright (c) 2010 Simtec Electronics
  4. * Copyright (c) 2010 Ben Dooks <ben-linux@fluff.org>
  5. *
  6. * S3C2416 Clock control support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/clk.h>
  15. #include <plat/s3c2416.h>
  16. #include <plat/s3c2443.h>
  17. #include <plat/clock.h>
  18. #include <plat/clock-clksrc.h>
  19. #include <plat/cpu.h>
  20. #include <plat/cpu-freq.h>
  21. #include <plat/pll6553x.h>
  22. #include <plat/pll.h>
  23. #include <asm/mach/map.h>
  24. #include <mach/regs-clock.h>
  25. #include <mach/regs-s3c2443-clock.h>
  26. static unsigned int armdiv[8] = {
  27. [0] = 1,
  28. [1] = 2,
  29. [2] = 3,
  30. [3] = 4,
  31. [5] = 6,
  32. [7] = 8,
  33. };
  34. static struct clksrc_clk hsspi_eplldiv = {
  35. .clk = {
  36. .name = "hsspi-eplldiv",
  37. .parent = &clk_esysclk.clk,
  38. .ctrlbit = (1 << 14),
  39. .enable = s3c2443_clkcon_enable_s,
  40. },
  41. .reg_div = { .reg = S3C2443_CLKDIV1, .size = 2, .shift = 24 },
  42. };
  43. static struct clk *hsspi_sources[] = {
  44. [0] = &hsspi_eplldiv.clk,
  45. [1] = NULL, /* to fix */
  46. };
  47. static struct clksrc_clk hsspi_mux = {
  48. .clk = {
  49. .name = "hsspi-if",
  50. },
  51. .sources = &(struct clksrc_sources) {
  52. .sources = hsspi_sources,
  53. .nr_sources = ARRAY_SIZE(hsspi_sources),
  54. },
  55. .reg_src = { .reg = S3C2443_CLKSRC, .size = 1, .shift = 18 },
  56. };
  57. static struct clksrc_clk hsmmc_div[] = {
  58. [0] = {
  59. .clk = {
  60. .name = "hsmmc-div",
  61. .devname = "s3c-sdhci.0",
  62. .parent = &clk_esysclk.clk,
  63. },
  64. .reg_div = { .reg = S3C2416_CLKDIV2, .size = 2, .shift = 6 },
  65. },
  66. [1] = {
  67. .clk = {
  68. .name = "hsmmc-div",
  69. .devname = "s3c-sdhci.1",
  70. .parent = &clk_esysclk.clk,
  71. },
  72. .reg_div = { .reg = S3C2443_CLKDIV1, .size = 2, .shift = 6 },
  73. },
  74. };
  75. static struct clksrc_clk hsmmc_mux[] = {
  76. [0] = {
  77. .clk = {
  78. .name = "hsmmc-if",
  79. .devname = "s3c-sdhci.0",
  80. .ctrlbit = (1 << 6),
  81. .enable = s3c2443_clkcon_enable_s,
  82. },
  83. .sources = &(struct clksrc_sources) {
  84. .nr_sources = 2,
  85. .sources = (struct clk *[]) {
  86. [0] = &hsmmc_div[0].clk,
  87. [1] = NULL, /* to fix */
  88. },
  89. },
  90. .reg_src = { .reg = S3C2443_CLKSRC, .size = 1, .shift = 16 },
  91. },
  92. [1] = {
  93. .clk = {
  94. .name = "hsmmc-if",
  95. .devname = "s3c-sdhci.1",
  96. .ctrlbit = (1 << 12),
  97. .enable = s3c2443_clkcon_enable_s,
  98. },
  99. .sources = &(struct clksrc_sources) {
  100. .nr_sources = 2,
  101. .sources = (struct clk *[]) {
  102. [0] = &hsmmc_div[1].clk,
  103. [1] = NULL, /* to fix */
  104. },
  105. },
  106. .reg_src = { .reg = S3C2443_CLKSRC, .size = 1, .shift = 17 },
  107. },
  108. };
  109. static struct clk hsmmc0_clk = {
  110. .name = "hsmmc",
  111. .devname = "s3c-sdhci.0",
  112. .parent = &clk_h,
  113. .enable = s3c2443_clkcon_enable_h,
  114. .ctrlbit = S3C2416_HCLKCON_HSMMC0,
  115. };
  116. static inline unsigned int s3c2416_fclk_div(unsigned long clkcon0)
  117. {
  118. clkcon0 &= 7 << S3C2443_CLKDIV0_ARMDIV_SHIFT;
  119. return armdiv[clkcon0 >> S3C2443_CLKDIV0_ARMDIV_SHIFT];
  120. }
  121. void __init_or_cpufreq s3c2416_setup_clocks(void)
  122. {
  123. s3c2443_common_setup_clocks(s3c2416_get_pll, s3c2416_fclk_div);
  124. }
  125. static struct clksrc_clk *clksrcs[] __initdata = {
  126. &hsspi_eplldiv,
  127. &hsspi_mux,
  128. &hsmmc_div[0],
  129. &hsmmc_div[1],
  130. &hsmmc_mux[0],
  131. &hsmmc_mux[1],
  132. };
  133. void __init s3c2416_init_clocks(int xtal)
  134. {
  135. u32 epllcon = __raw_readl(S3C2443_EPLLCON);
  136. u32 epllcon1 = __raw_readl(S3C2443_EPLLCON+4);
  137. int ptr;
  138. /* s3c2416 EPLL compatible with s3c64xx */
  139. clk_epll.rate = s3c_get_pll6553x(xtal, epllcon, epllcon1);
  140. clk_epll.parent = &clk_epllref.clk;
  141. s3c2443_common_init_clocks(xtal, s3c2416_get_pll, s3c2416_fclk_div);
  142. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  143. s3c_register_clksrc(clksrcs[ptr], 1);
  144. s3c24xx_register_clock(&hsmmc0_clk);
  145. s3c_pwmclk_init();
  146. }