clk-tegra20.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349
  1. /*
  2. * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <linux/clk-provider.h>
  19. #include <linux/clkdev.h>
  20. #include <linux/of.h>
  21. #include <linux/of_address.h>
  22. #include <linux/clk/tegra.h>
  23. #include <linux/delay.h>
  24. #include "clk.h"
  25. #define RST_DEVICES_L 0x004
  26. #define RST_DEVICES_H 0x008
  27. #define RST_DEVICES_U 0x00c
  28. #define RST_DEVICES_SET_L 0x300
  29. #define RST_DEVICES_CLR_L 0x304
  30. #define RST_DEVICES_SET_H 0x308
  31. #define RST_DEVICES_CLR_H 0x30c
  32. #define RST_DEVICES_SET_U 0x310
  33. #define RST_DEVICES_CLR_U 0x314
  34. #define RST_DEVICES_NUM 3
  35. #define CLK_OUT_ENB_L 0x010
  36. #define CLK_OUT_ENB_H 0x014
  37. #define CLK_OUT_ENB_U 0x018
  38. #define CLK_OUT_ENB_SET_L 0x320
  39. #define CLK_OUT_ENB_CLR_L 0x324
  40. #define CLK_OUT_ENB_SET_H 0x328
  41. #define CLK_OUT_ENB_CLR_H 0x32c
  42. #define CLK_OUT_ENB_SET_U 0x330
  43. #define CLK_OUT_ENB_CLR_U 0x334
  44. #define CLK_OUT_ENB_NUM 3
  45. #define OSC_CTRL 0x50
  46. #define OSC_CTRL_OSC_FREQ_MASK (3<<30)
  47. #define OSC_CTRL_OSC_FREQ_13MHZ (0<<30)
  48. #define OSC_CTRL_OSC_FREQ_19_2MHZ (1<<30)
  49. #define OSC_CTRL_OSC_FREQ_12MHZ (2<<30)
  50. #define OSC_CTRL_OSC_FREQ_26MHZ (3<<30)
  51. #define OSC_CTRL_MASK (0x3f2 | OSC_CTRL_OSC_FREQ_MASK)
  52. #define OSC_CTRL_PLL_REF_DIV_MASK (3<<28)
  53. #define OSC_CTRL_PLL_REF_DIV_1 (0<<28)
  54. #define OSC_CTRL_PLL_REF_DIV_2 (1<<28)
  55. #define OSC_CTRL_PLL_REF_DIV_4 (2<<28)
  56. #define OSC_FREQ_DET 0x58
  57. #define OSC_FREQ_DET_TRIG (1<<31)
  58. #define OSC_FREQ_DET_STATUS 0x5c
  59. #define OSC_FREQ_DET_BUSY (1<<31)
  60. #define OSC_FREQ_DET_CNT_MASK 0xFFFF
  61. #define PLLS_BASE 0xf0
  62. #define PLLS_MISC 0xf4
  63. #define PLLC_BASE 0x80
  64. #define PLLC_MISC 0x8c
  65. #define PLLM_BASE 0x90
  66. #define PLLM_MISC 0x9c
  67. #define PLLP_BASE 0xa0
  68. #define PLLP_MISC 0xac
  69. #define PLLA_BASE 0xb0
  70. #define PLLA_MISC 0xbc
  71. #define PLLU_BASE 0xc0
  72. #define PLLU_MISC 0xcc
  73. #define PLLD_BASE 0xd0
  74. #define PLLD_MISC 0xdc
  75. #define PLLX_BASE 0xe0
  76. #define PLLX_MISC 0xe4
  77. #define PLLE_BASE 0xe8
  78. #define PLLE_MISC 0xec
  79. #define PLL_BASE_LOCK 27
  80. #define PLLE_MISC_LOCK 11
  81. #define PLL_MISC_LOCK_ENABLE 18
  82. #define PLLDU_MISC_LOCK_ENABLE 22
  83. #define PLLE_MISC_LOCK_ENABLE 9
  84. #define PLLC_OUT 0x84
  85. #define PLLM_OUT 0x94
  86. #define PLLP_OUTA 0xa4
  87. #define PLLP_OUTB 0xa8
  88. #define PLLA_OUT 0xb4
  89. #define CCLK_BURST_POLICY 0x20
  90. #define SUPER_CCLK_DIVIDER 0x24
  91. #define SCLK_BURST_POLICY 0x28
  92. #define SUPER_SCLK_DIVIDER 0x2c
  93. #define CLK_SYSTEM_RATE 0x30
  94. #define CCLK_BURST_POLICY_SHIFT 28
  95. #define CCLK_RUN_POLICY_SHIFT 4
  96. #define CCLK_IDLE_POLICY_SHIFT 0
  97. #define CCLK_IDLE_POLICY 1
  98. #define CCLK_RUN_POLICY 2
  99. #define CCLK_BURST_POLICY_PLLX 8
  100. #define CLK_SOURCE_I2S1 0x100
  101. #define CLK_SOURCE_I2S2 0x104
  102. #define CLK_SOURCE_SPDIF_OUT 0x108
  103. #define CLK_SOURCE_SPDIF_IN 0x10c
  104. #define CLK_SOURCE_PWM 0x110
  105. #define CLK_SOURCE_SPI 0x114
  106. #define CLK_SOURCE_SBC1 0x134
  107. #define CLK_SOURCE_SBC2 0x118
  108. #define CLK_SOURCE_SBC3 0x11c
  109. #define CLK_SOURCE_SBC4 0x1b4
  110. #define CLK_SOURCE_XIO 0x120
  111. #define CLK_SOURCE_TWC 0x12c
  112. #define CLK_SOURCE_IDE 0x144
  113. #define CLK_SOURCE_NDFLASH 0x160
  114. #define CLK_SOURCE_VFIR 0x168
  115. #define CLK_SOURCE_SDMMC1 0x150
  116. #define CLK_SOURCE_SDMMC2 0x154
  117. #define CLK_SOURCE_SDMMC3 0x1bc
  118. #define CLK_SOURCE_SDMMC4 0x164
  119. #define CLK_SOURCE_CVE 0x140
  120. #define CLK_SOURCE_TVO 0x188
  121. #define CLK_SOURCE_TVDAC 0x194
  122. #define CLK_SOURCE_HDMI 0x18c
  123. #define CLK_SOURCE_DISP1 0x138
  124. #define CLK_SOURCE_DISP2 0x13c
  125. #define CLK_SOURCE_CSITE 0x1d4
  126. #define CLK_SOURCE_LA 0x1f8
  127. #define CLK_SOURCE_OWR 0x1cc
  128. #define CLK_SOURCE_NOR 0x1d0
  129. #define CLK_SOURCE_MIPI 0x174
  130. #define CLK_SOURCE_I2C1 0x124
  131. #define CLK_SOURCE_I2C2 0x198
  132. #define CLK_SOURCE_I2C3 0x1b8
  133. #define CLK_SOURCE_DVC 0x128
  134. #define CLK_SOURCE_UARTA 0x178
  135. #define CLK_SOURCE_UARTB 0x17c
  136. #define CLK_SOURCE_UARTC 0x1a0
  137. #define CLK_SOURCE_UARTD 0x1c0
  138. #define CLK_SOURCE_UARTE 0x1c4
  139. #define CLK_SOURCE_3D 0x158
  140. #define CLK_SOURCE_2D 0x15c
  141. #define CLK_SOURCE_MPE 0x170
  142. #define CLK_SOURCE_EPP 0x16c
  143. #define CLK_SOURCE_HOST1X 0x180
  144. #define CLK_SOURCE_VDE 0x1c8
  145. #define CLK_SOURCE_VI 0x148
  146. #define CLK_SOURCE_VI_SENSOR 0x1a8
  147. #define CLK_SOURCE_EMC 0x19c
  148. #define AUDIO_SYNC_CLK 0x38
  149. #define PMC_CTRL 0x0
  150. #define PMC_CTRL_BLINK_ENB 7
  151. #define PMC_DPD_PADS_ORIDE 0x1c
  152. #define PMC_DPD_PADS_ORIDE_BLINK_ENB 20
  153. #define PMC_BLINK_TIMER 0x40
  154. /* Tegra CPU clock and reset control regs */
  155. #define TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX 0x4c
  156. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET 0x340
  157. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR 0x344
  158. #define CPU_CLOCK(cpu) (0x1 << (8 + cpu))
  159. #define CPU_RESET(cpu) (0x1111ul << (cpu))
  160. #ifdef CONFIG_PM_SLEEP
  161. static struct cpu_clk_suspend_context {
  162. u32 pllx_misc;
  163. u32 pllx_base;
  164. u32 cpu_burst;
  165. u32 clk_csite_src;
  166. u32 cclk_divider;
  167. } tegra20_cpu_clk_sctx;
  168. #endif
  169. static int periph_clk_enb_refcnt[CLK_OUT_ENB_NUM * 32];
  170. static void __iomem *clk_base;
  171. static void __iomem *pmc_base;
  172. static DEFINE_SPINLOCK(pll_div_lock);
  173. #define TEGRA_INIT_DATA_MUX(_name, _con_id, _dev_id, _parents, _offset, \
  174. _clk_num, _regs, _gate_flags, _clk_id) \
  175. TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
  176. 30, 2, 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP, \
  177. _regs, _clk_num, periph_clk_enb_refcnt, \
  178. _gate_flags, _clk_id)
  179. #define TEGRA_INIT_DATA_INT(_name, _con_id, _dev_id, _parents, _offset, \
  180. _clk_num, _regs, _gate_flags, _clk_id) \
  181. TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
  182. 30, 2, 0, 0, 8, 1, TEGRA_DIVIDER_INT, _regs, \
  183. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  184. _clk_id)
  185. #define TEGRA_INIT_DATA_DIV16(_name, _con_id, _dev_id, _parents, _offset, \
  186. _clk_num, _regs, _gate_flags, _clk_id) \
  187. TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
  188. 30, 2, 0, 0, 16, 0, TEGRA_DIVIDER_ROUND_UP, _regs, \
  189. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  190. _clk_id)
  191. #define TEGRA_INIT_DATA_NODIV(_name, _con_id, _dev_id, _parents, _offset, \
  192. _mux_shift, _mux_width, _clk_num, _regs, \
  193. _gate_flags, _clk_id) \
  194. TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
  195. _mux_shift, _mux_width, 0, 0, 0, 0, 0, _regs, \
  196. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  197. _clk_id)
  198. /* IDs assigned here must be in sync with DT bindings definition
  199. * for Tegra20 clocks .
  200. */
  201. enum tegra20_clk {
  202. cpu, ac97 = 3, rtc, timer, uarta, gpio = 8, sdmmc2, i2s1 = 11, i2c1,
  203. ndflash, sdmmc1, sdmmc4, twc, pwm, i2s2, epp, gr2d = 21, usbd, isp,
  204. gr3d, ide, disp2, disp1, host1x, vcp, cache2 = 31, mem, ahbdma, apbdma,
  205. kbc = 36, stat_mon, pmc, fuse, kfuse, sbc1, nor, spi, sbc2, xio, sbc3,
  206. dvc, dsi, mipi = 50, hdmi, csi, tvdac, i2c2, uartc, emc = 57, usb2,
  207. usb3, mpe, vde, bsea, bsev, speedo, uartd, uarte, i2c3, sbc4, sdmmc3,
  208. pex, owr, afi, csite, pcie_xclk, avpucq = 75, la, irama = 84, iramb,
  209. iramc, iramd, cram2, audio_2x, clk_d, csus = 92, cdev1, cdev2,
  210. uartb = 96, vfir, spdif_in, spdif_out, vi, vi_sensor, tvo, cve,
  211. osc, clk_32k, clk_m, sclk, cclk, hclk, pclk, blink, pll_a, pll_a_out0,
  212. pll_c, pll_c_out1, pll_d, pll_d_out0, pll_e, pll_m, pll_m_out1,
  213. pll_p, pll_p_out1, pll_p_out2, pll_p_out3, pll_p_out4, pll_u,
  214. pll_x, audio, pll_ref, twd, clk_max,
  215. };
  216. static struct clk *clks[clk_max];
  217. static struct clk_onecell_data clk_data;
  218. static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
  219. { 12000000, 600000000, 600, 12, 1, 8 },
  220. { 13000000, 600000000, 600, 13, 1, 8 },
  221. { 19200000, 600000000, 500, 16, 1, 6 },
  222. { 26000000, 600000000, 600, 26, 1, 8 },
  223. { 0, 0, 0, 0, 0, 0 },
  224. };
  225. static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
  226. { 12000000, 666000000, 666, 12, 1, 8},
  227. { 13000000, 666000000, 666, 13, 1, 8},
  228. { 19200000, 666000000, 555, 16, 1, 8},
  229. { 26000000, 666000000, 666, 26, 1, 8},
  230. { 12000000, 600000000, 600, 12, 1, 8},
  231. { 13000000, 600000000, 600, 13, 1, 8},
  232. { 19200000, 600000000, 375, 12, 1, 6},
  233. { 26000000, 600000000, 600, 26, 1, 8},
  234. { 0, 0, 0, 0, 0, 0 },
  235. };
  236. static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
  237. { 12000000, 216000000, 432, 12, 2, 8},
  238. { 13000000, 216000000, 432, 13, 2, 8},
  239. { 19200000, 216000000, 90, 4, 2, 1},
  240. { 26000000, 216000000, 432, 26, 2, 8},
  241. { 12000000, 432000000, 432, 12, 1, 8},
  242. { 13000000, 432000000, 432, 13, 1, 8},
  243. { 19200000, 432000000, 90, 4, 1, 1},
  244. { 26000000, 432000000, 432, 26, 1, 8},
  245. { 0, 0, 0, 0, 0, 0 },
  246. };
  247. static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
  248. { 28800000, 56448000, 49, 25, 1, 1},
  249. { 28800000, 73728000, 64, 25, 1, 1},
  250. { 28800000, 24000000, 5, 6, 1, 1},
  251. { 0, 0, 0, 0, 0, 0 },
  252. };
  253. static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
  254. { 12000000, 216000000, 216, 12, 1, 4},
  255. { 13000000, 216000000, 216, 13, 1, 4},
  256. { 19200000, 216000000, 135, 12, 1, 3},
  257. { 26000000, 216000000, 216, 26, 1, 4},
  258. { 12000000, 594000000, 594, 12, 1, 8},
  259. { 13000000, 594000000, 594, 13, 1, 8},
  260. { 19200000, 594000000, 495, 16, 1, 8},
  261. { 26000000, 594000000, 594, 26, 1, 8},
  262. { 12000000, 1000000000, 1000, 12, 1, 12},
  263. { 13000000, 1000000000, 1000, 13, 1, 12},
  264. { 19200000, 1000000000, 625, 12, 1, 8},
  265. { 26000000, 1000000000, 1000, 26, 1, 12},
  266. { 0, 0, 0, 0, 0, 0 },
  267. };
  268. static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
  269. { 12000000, 480000000, 960, 12, 2, 0},
  270. { 13000000, 480000000, 960, 13, 2, 0},
  271. { 19200000, 480000000, 200, 4, 2, 0},
  272. { 26000000, 480000000, 960, 26, 2, 0},
  273. { 0, 0, 0, 0, 0, 0 },
  274. };
  275. static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
  276. /* 1 GHz */
  277. { 12000000, 1000000000, 1000, 12, 1, 12},
  278. { 13000000, 1000000000, 1000, 13, 1, 12},
  279. { 19200000, 1000000000, 625, 12, 1, 8},
  280. { 26000000, 1000000000, 1000, 26, 1, 12},
  281. /* 912 MHz */
  282. { 12000000, 912000000, 912, 12, 1, 12},
  283. { 13000000, 912000000, 912, 13, 1, 12},
  284. { 19200000, 912000000, 760, 16, 1, 8},
  285. { 26000000, 912000000, 912, 26, 1, 12},
  286. /* 816 MHz */
  287. { 12000000, 816000000, 816, 12, 1, 12},
  288. { 13000000, 816000000, 816, 13, 1, 12},
  289. { 19200000, 816000000, 680, 16, 1, 8},
  290. { 26000000, 816000000, 816, 26, 1, 12},
  291. /* 760 MHz */
  292. { 12000000, 760000000, 760, 12, 1, 12},
  293. { 13000000, 760000000, 760, 13, 1, 12},
  294. { 19200000, 760000000, 950, 24, 1, 8},
  295. { 26000000, 760000000, 760, 26, 1, 12},
  296. /* 750 MHz */
  297. { 12000000, 750000000, 750, 12, 1, 12},
  298. { 13000000, 750000000, 750, 13, 1, 12},
  299. { 19200000, 750000000, 625, 16, 1, 8},
  300. { 26000000, 750000000, 750, 26, 1, 12},
  301. /* 608 MHz */
  302. { 12000000, 608000000, 608, 12, 1, 12},
  303. { 13000000, 608000000, 608, 13, 1, 12},
  304. { 19200000, 608000000, 380, 12, 1, 8},
  305. { 26000000, 608000000, 608, 26, 1, 12},
  306. /* 456 MHz */
  307. { 12000000, 456000000, 456, 12, 1, 12},
  308. { 13000000, 456000000, 456, 13, 1, 12},
  309. { 19200000, 456000000, 380, 16, 1, 8},
  310. { 26000000, 456000000, 456, 26, 1, 12},
  311. /* 312 MHz */
  312. { 12000000, 312000000, 312, 12, 1, 12},
  313. { 13000000, 312000000, 312, 13, 1, 12},
  314. { 19200000, 312000000, 260, 16, 1, 8},
  315. { 26000000, 312000000, 312, 26, 1, 12},
  316. { 0, 0, 0, 0, 0, 0 },
  317. };
  318. static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
  319. { 12000000, 100000000, 200, 24, 1, 0 },
  320. { 0, 0, 0, 0, 0, 0 },
  321. };
  322. /* PLL parameters */
  323. static struct tegra_clk_pll_params pll_c_params = {
  324. .input_min = 2000000,
  325. .input_max = 31000000,
  326. .cf_min = 1000000,
  327. .cf_max = 6000000,
  328. .vco_min = 20000000,
  329. .vco_max = 1400000000,
  330. .base_reg = PLLC_BASE,
  331. .misc_reg = PLLC_MISC,
  332. .lock_bit_idx = PLL_BASE_LOCK,
  333. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  334. .lock_delay = 300,
  335. };
  336. static struct tegra_clk_pll_params pll_m_params = {
  337. .input_min = 2000000,
  338. .input_max = 31000000,
  339. .cf_min = 1000000,
  340. .cf_max = 6000000,
  341. .vco_min = 20000000,
  342. .vco_max = 1200000000,
  343. .base_reg = PLLM_BASE,
  344. .misc_reg = PLLM_MISC,
  345. .lock_bit_idx = PLL_BASE_LOCK,
  346. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  347. .lock_delay = 300,
  348. };
  349. static struct tegra_clk_pll_params pll_p_params = {
  350. .input_min = 2000000,
  351. .input_max = 31000000,
  352. .cf_min = 1000000,
  353. .cf_max = 6000000,
  354. .vco_min = 20000000,
  355. .vco_max = 1400000000,
  356. .base_reg = PLLP_BASE,
  357. .misc_reg = PLLP_MISC,
  358. .lock_bit_idx = PLL_BASE_LOCK,
  359. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  360. .lock_delay = 300,
  361. };
  362. static struct tegra_clk_pll_params pll_a_params = {
  363. .input_min = 2000000,
  364. .input_max = 31000000,
  365. .cf_min = 1000000,
  366. .cf_max = 6000000,
  367. .vco_min = 20000000,
  368. .vco_max = 1400000000,
  369. .base_reg = PLLA_BASE,
  370. .misc_reg = PLLA_MISC,
  371. .lock_bit_idx = PLL_BASE_LOCK,
  372. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  373. .lock_delay = 300,
  374. };
  375. static struct tegra_clk_pll_params pll_d_params = {
  376. .input_min = 2000000,
  377. .input_max = 40000000,
  378. .cf_min = 1000000,
  379. .cf_max = 6000000,
  380. .vco_min = 40000000,
  381. .vco_max = 1000000000,
  382. .base_reg = PLLD_BASE,
  383. .misc_reg = PLLD_MISC,
  384. .lock_bit_idx = PLL_BASE_LOCK,
  385. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  386. .lock_delay = 1000,
  387. };
  388. static struct tegra_clk_pll_params pll_u_params = {
  389. .input_min = 2000000,
  390. .input_max = 40000000,
  391. .cf_min = 1000000,
  392. .cf_max = 6000000,
  393. .vco_min = 48000000,
  394. .vco_max = 960000000,
  395. .base_reg = PLLU_BASE,
  396. .misc_reg = PLLU_MISC,
  397. .lock_bit_idx = PLL_BASE_LOCK,
  398. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  399. .lock_delay = 1000,
  400. };
  401. static struct tegra_clk_pll_params pll_x_params = {
  402. .input_min = 2000000,
  403. .input_max = 31000000,
  404. .cf_min = 1000000,
  405. .cf_max = 6000000,
  406. .vco_min = 20000000,
  407. .vco_max = 1200000000,
  408. .base_reg = PLLX_BASE,
  409. .misc_reg = PLLX_MISC,
  410. .lock_bit_idx = PLL_BASE_LOCK,
  411. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  412. .lock_delay = 300,
  413. };
  414. static struct tegra_clk_pll_params pll_e_params = {
  415. .input_min = 12000000,
  416. .input_max = 12000000,
  417. .cf_min = 0,
  418. .cf_max = 0,
  419. .vco_min = 0,
  420. .vco_max = 0,
  421. .base_reg = PLLE_BASE,
  422. .misc_reg = PLLE_MISC,
  423. .lock_bit_idx = PLLE_MISC_LOCK,
  424. .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
  425. .lock_delay = 0,
  426. };
  427. /* Peripheral clock registers */
  428. static struct tegra_clk_periph_regs periph_l_regs = {
  429. .enb_reg = CLK_OUT_ENB_L,
  430. .enb_set_reg = CLK_OUT_ENB_SET_L,
  431. .enb_clr_reg = CLK_OUT_ENB_CLR_L,
  432. .rst_reg = RST_DEVICES_L,
  433. .rst_set_reg = RST_DEVICES_SET_L,
  434. .rst_clr_reg = RST_DEVICES_CLR_L,
  435. };
  436. static struct tegra_clk_periph_regs periph_h_regs = {
  437. .enb_reg = CLK_OUT_ENB_H,
  438. .enb_set_reg = CLK_OUT_ENB_SET_H,
  439. .enb_clr_reg = CLK_OUT_ENB_CLR_H,
  440. .rst_reg = RST_DEVICES_H,
  441. .rst_set_reg = RST_DEVICES_SET_H,
  442. .rst_clr_reg = RST_DEVICES_CLR_H,
  443. };
  444. static struct tegra_clk_periph_regs periph_u_regs = {
  445. .enb_reg = CLK_OUT_ENB_U,
  446. .enb_set_reg = CLK_OUT_ENB_SET_U,
  447. .enb_clr_reg = CLK_OUT_ENB_CLR_U,
  448. .rst_reg = RST_DEVICES_U,
  449. .rst_set_reg = RST_DEVICES_SET_U,
  450. .rst_clr_reg = RST_DEVICES_CLR_U,
  451. };
  452. static unsigned long tegra20_clk_measure_input_freq(void)
  453. {
  454. u32 osc_ctrl = readl_relaxed(clk_base + OSC_CTRL);
  455. u32 auto_clk_control = osc_ctrl & OSC_CTRL_OSC_FREQ_MASK;
  456. u32 pll_ref_div = osc_ctrl & OSC_CTRL_PLL_REF_DIV_MASK;
  457. unsigned long input_freq;
  458. switch (auto_clk_control) {
  459. case OSC_CTRL_OSC_FREQ_12MHZ:
  460. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  461. input_freq = 12000000;
  462. break;
  463. case OSC_CTRL_OSC_FREQ_13MHZ:
  464. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  465. input_freq = 13000000;
  466. break;
  467. case OSC_CTRL_OSC_FREQ_19_2MHZ:
  468. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  469. input_freq = 19200000;
  470. break;
  471. case OSC_CTRL_OSC_FREQ_26MHZ:
  472. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  473. input_freq = 26000000;
  474. break;
  475. default:
  476. pr_err("Unexpected clock autodetect value %d",
  477. auto_clk_control);
  478. BUG();
  479. return 0;
  480. }
  481. return input_freq;
  482. }
  483. static unsigned int tegra20_get_pll_ref_div(void)
  484. {
  485. u32 pll_ref_div = readl_relaxed(clk_base + OSC_CTRL) &
  486. OSC_CTRL_PLL_REF_DIV_MASK;
  487. switch (pll_ref_div) {
  488. case OSC_CTRL_PLL_REF_DIV_1:
  489. return 1;
  490. case OSC_CTRL_PLL_REF_DIV_2:
  491. return 2;
  492. case OSC_CTRL_PLL_REF_DIV_4:
  493. return 4;
  494. default:
  495. pr_err("Invalied pll ref divider %d\n", pll_ref_div);
  496. BUG();
  497. }
  498. return 0;
  499. }
  500. static void tegra20_pll_init(void)
  501. {
  502. struct clk *clk;
  503. /* PLLC */
  504. clk = tegra_clk_register_pll("pll_c", "pll_ref", clk_base, NULL, 0,
  505. 0, &pll_c_params, TEGRA_PLL_HAS_CPCON,
  506. pll_c_freq_table, NULL);
  507. clk_register_clkdev(clk, "pll_c", NULL);
  508. clks[pll_c] = clk;
  509. /* PLLC_OUT1 */
  510. clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
  511. clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  512. 8, 8, 1, NULL);
  513. clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
  514. clk_base + PLLC_OUT, 1, 0, CLK_SET_RATE_PARENT,
  515. 0, NULL);
  516. clk_register_clkdev(clk, "pll_c_out1", NULL);
  517. clks[pll_c_out1] = clk;
  518. /* PLLP */
  519. clk = tegra_clk_register_pll("pll_p", "pll_ref", clk_base, NULL, 0,
  520. 216000000, &pll_p_params, TEGRA_PLL_FIXED |
  521. TEGRA_PLL_HAS_CPCON, pll_p_freq_table, NULL);
  522. clk_register_clkdev(clk, "pll_p", NULL);
  523. clks[pll_p] = clk;
  524. /* PLLP_OUT1 */
  525. clk = tegra_clk_register_divider("pll_p_out1_div", "pll_p",
  526. clk_base + PLLP_OUTA, 0,
  527. TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
  528. 8, 8, 1, &pll_div_lock);
  529. clk = tegra_clk_register_pll_out("pll_p_out1", "pll_p_out1_div",
  530. clk_base + PLLP_OUTA, 1, 0,
  531. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  532. &pll_div_lock);
  533. clk_register_clkdev(clk, "pll_p_out1", NULL);
  534. clks[pll_p_out1] = clk;
  535. /* PLLP_OUT2 */
  536. clk = tegra_clk_register_divider("pll_p_out2_div", "pll_p",
  537. clk_base + PLLP_OUTA, 0,
  538. TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
  539. 24, 8, 1, &pll_div_lock);
  540. clk = tegra_clk_register_pll_out("pll_p_out2", "pll_p_out2_div",
  541. clk_base + PLLP_OUTA, 17, 16,
  542. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  543. &pll_div_lock);
  544. clk_register_clkdev(clk, "pll_p_out2", NULL);
  545. clks[pll_p_out2] = clk;
  546. /* PLLP_OUT3 */
  547. clk = tegra_clk_register_divider("pll_p_out3_div", "pll_p",
  548. clk_base + PLLP_OUTB, 0,
  549. TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
  550. 8, 8, 1, &pll_div_lock);
  551. clk = tegra_clk_register_pll_out("pll_p_out3", "pll_p_out3_div",
  552. clk_base + PLLP_OUTB, 1, 0,
  553. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  554. &pll_div_lock);
  555. clk_register_clkdev(clk, "pll_p_out3", NULL);
  556. clks[pll_p_out3] = clk;
  557. /* PLLP_OUT4 */
  558. clk = tegra_clk_register_divider("pll_p_out4_div", "pll_p",
  559. clk_base + PLLP_OUTB, 0,
  560. TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
  561. 24, 8, 1, &pll_div_lock);
  562. clk = tegra_clk_register_pll_out("pll_p_out4", "pll_p_out4_div",
  563. clk_base + PLLP_OUTB, 17, 16,
  564. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  565. &pll_div_lock);
  566. clk_register_clkdev(clk, "pll_p_out4", NULL);
  567. clks[pll_p_out4] = clk;
  568. /* PLLM */
  569. clk = tegra_clk_register_pll("pll_m", "pll_ref", clk_base, NULL,
  570. CLK_IGNORE_UNUSED | CLK_SET_RATE_GATE, 0,
  571. &pll_m_params, TEGRA_PLL_HAS_CPCON,
  572. pll_m_freq_table, NULL);
  573. clk_register_clkdev(clk, "pll_m", NULL);
  574. clks[pll_m] = clk;
  575. /* PLLM_OUT1 */
  576. clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
  577. clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  578. 8, 8, 1, NULL);
  579. clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
  580. clk_base + PLLM_OUT, 1, 0, CLK_IGNORE_UNUSED |
  581. CLK_SET_RATE_PARENT, 0, NULL);
  582. clk_register_clkdev(clk, "pll_m_out1", NULL);
  583. clks[pll_m_out1] = clk;
  584. /* PLLX */
  585. clk = tegra_clk_register_pll("pll_x", "pll_ref", clk_base, NULL, 0,
  586. 0, &pll_x_params, TEGRA_PLL_HAS_CPCON,
  587. pll_x_freq_table, NULL);
  588. clk_register_clkdev(clk, "pll_x", NULL);
  589. clks[pll_x] = clk;
  590. /* PLLU */
  591. clk = tegra_clk_register_pll("pll_u", "pll_ref", clk_base, NULL, 0,
  592. 0, &pll_u_params, TEGRA_PLLU | TEGRA_PLL_HAS_CPCON,
  593. pll_u_freq_table, NULL);
  594. clk_register_clkdev(clk, "pll_u", NULL);
  595. clks[pll_u] = clk;
  596. /* PLLD */
  597. clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, NULL, 0,
  598. 0, &pll_d_params, TEGRA_PLL_HAS_CPCON,
  599. pll_d_freq_table, NULL);
  600. clk_register_clkdev(clk, "pll_d", NULL);
  601. clks[pll_d] = clk;
  602. /* PLLD_OUT0 */
  603. clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
  604. CLK_SET_RATE_PARENT, 1, 2);
  605. clk_register_clkdev(clk, "pll_d_out0", NULL);
  606. clks[pll_d_out0] = clk;
  607. /* PLLA */
  608. clk = tegra_clk_register_pll("pll_a", "pll_p_out1", clk_base, NULL, 0,
  609. 0, &pll_a_params, TEGRA_PLL_HAS_CPCON,
  610. pll_a_freq_table, NULL);
  611. clk_register_clkdev(clk, "pll_a", NULL);
  612. clks[pll_a] = clk;
  613. /* PLLA_OUT0 */
  614. clk = tegra_clk_register_divider("pll_a_out0_div", "pll_a",
  615. clk_base + PLLA_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  616. 8, 8, 1, NULL);
  617. clk = tegra_clk_register_pll_out("pll_a_out0", "pll_a_out0_div",
  618. clk_base + PLLA_OUT, 1, 0, CLK_IGNORE_UNUSED |
  619. CLK_SET_RATE_PARENT, 0, NULL);
  620. clk_register_clkdev(clk, "pll_a_out0", NULL);
  621. clks[pll_a_out0] = clk;
  622. /* PLLE */
  623. clk = tegra_clk_register_plle("pll_e", "pll_ref", clk_base, NULL,
  624. 0, 100000000, &pll_e_params,
  625. 0, pll_e_freq_table, NULL);
  626. clk_register_clkdev(clk, "pll_e", NULL);
  627. clks[pll_e] = clk;
  628. }
  629. static const char *cclk_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  630. "pll_p_cclk", "pll_p_out4_cclk",
  631. "pll_p_out3_cclk", "clk_d", "pll_x" };
  632. static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
  633. "pll_p_out3", "pll_p_out2", "clk_d",
  634. "clk_32k", "pll_m_out1" };
  635. static void tegra20_super_clk_init(void)
  636. {
  637. struct clk *clk;
  638. /*
  639. * DIV_U71 dividers for CCLK, these dividers are used only
  640. * if parent clock is fixed rate.
  641. */
  642. /*
  643. * Clock input to cclk divided from pll_p using
  644. * U71 divider of cclk.
  645. */
  646. clk = tegra_clk_register_divider("pll_p_cclk", "pll_p",
  647. clk_base + SUPER_CCLK_DIVIDER, 0,
  648. TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
  649. clk_register_clkdev(clk, "pll_p_cclk", NULL);
  650. /*
  651. * Clock input to cclk divided from pll_p_out3 using
  652. * U71 divider of cclk.
  653. */
  654. clk = tegra_clk_register_divider("pll_p_out3_cclk", "pll_p_out3",
  655. clk_base + SUPER_CCLK_DIVIDER, 0,
  656. TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
  657. clk_register_clkdev(clk, "pll_p_out3_cclk", NULL);
  658. /*
  659. * Clock input to cclk divided from pll_p_out4 using
  660. * U71 divider of cclk.
  661. */
  662. clk = tegra_clk_register_divider("pll_p_out4_cclk", "pll_p_out4",
  663. clk_base + SUPER_CCLK_DIVIDER, 0,
  664. TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
  665. clk_register_clkdev(clk, "pll_p_out4_cclk", NULL);
  666. /* CCLK */
  667. clk = tegra_clk_register_super_mux("cclk", cclk_parents,
  668. ARRAY_SIZE(cclk_parents), CLK_SET_RATE_PARENT,
  669. clk_base + CCLK_BURST_POLICY, 0, 4, 0, 0, NULL);
  670. clk_register_clkdev(clk, "cclk", NULL);
  671. clks[cclk] = clk;
  672. /* SCLK */
  673. clk = tegra_clk_register_super_mux("sclk", sclk_parents,
  674. ARRAY_SIZE(sclk_parents), CLK_SET_RATE_PARENT,
  675. clk_base + SCLK_BURST_POLICY, 0, 4, 0, 0, NULL);
  676. clk_register_clkdev(clk, "sclk", NULL);
  677. clks[sclk] = clk;
  678. /* HCLK */
  679. clk = clk_register_divider(NULL, "hclk_div", "sclk", 0,
  680. clk_base + CLK_SYSTEM_RATE, 4, 2, 0, NULL);
  681. clk = clk_register_gate(NULL, "hclk", "hclk_div", CLK_SET_RATE_PARENT,
  682. clk_base + CLK_SYSTEM_RATE, 7,
  683. CLK_GATE_SET_TO_DISABLE, NULL);
  684. clk_register_clkdev(clk, "hclk", NULL);
  685. clks[hclk] = clk;
  686. /* PCLK */
  687. clk = clk_register_divider(NULL, "pclk_div", "hclk", 0,
  688. clk_base + CLK_SYSTEM_RATE, 0, 2, 0, NULL);
  689. clk = clk_register_gate(NULL, "pclk", "pclk_div", CLK_SET_RATE_PARENT,
  690. clk_base + CLK_SYSTEM_RATE, 3,
  691. CLK_GATE_SET_TO_DISABLE, NULL);
  692. clk_register_clkdev(clk, "pclk", NULL);
  693. clks[pclk] = clk;
  694. /* twd */
  695. clk = clk_register_fixed_factor(NULL, "twd", "cclk", 0, 1, 4);
  696. clk_register_clkdev(clk, "twd", NULL);
  697. clks[twd] = clk;
  698. }
  699. static const char *audio_parents[] = {"spdif_in", "i2s1", "i2s2", "unused",
  700. "pll_a_out0", "unused", "unused",
  701. "unused"};
  702. static void __init tegra20_audio_clk_init(void)
  703. {
  704. struct clk *clk;
  705. /* audio */
  706. clk = clk_register_mux(NULL, "audio_mux", audio_parents,
  707. ARRAY_SIZE(audio_parents), 0,
  708. clk_base + AUDIO_SYNC_CLK, 0, 3, 0, NULL);
  709. clk = clk_register_gate(NULL, "audio", "audio_mux", 0,
  710. clk_base + AUDIO_SYNC_CLK, 4,
  711. CLK_GATE_SET_TO_DISABLE, NULL);
  712. clk_register_clkdev(clk, "audio", NULL);
  713. clks[audio] = clk;
  714. /* audio_2x */
  715. clk = clk_register_fixed_factor(NULL, "audio_doubler", "audio",
  716. CLK_SET_RATE_PARENT, 2, 1);
  717. clk = tegra_clk_register_periph_gate("audio_2x", "audio_doubler",
  718. TEGRA_PERIPH_NO_RESET, clk_base,
  719. CLK_SET_RATE_PARENT, 89, &periph_u_regs,
  720. periph_clk_enb_refcnt);
  721. clk_register_clkdev(clk, "audio_2x", NULL);
  722. clks[audio_2x] = clk;
  723. }
  724. static const char *i2s1_parents[] = {"pll_a_out0", "audio_2x", "pll_p",
  725. "clk_m"};
  726. static const char *i2s2_parents[] = {"pll_a_out0", "audio_2x", "pll_p",
  727. "clk_m"};
  728. static const char *spdif_out_parents[] = {"pll_a_out0", "audio_2x", "pll_p",
  729. "clk_m"};
  730. static const char *spdif_in_parents[] = {"pll_p", "pll_c", "pll_m"};
  731. static const char *pwm_parents[] = {"pll_p", "pll_c", "audio", "clk_m",
  732. "clk_32k"};
  733. static const char *mux_pllpcm_clkm[] = {"pll_p", "pll_c", "pll_m", "clk_m"};
  734. static const char *mux_pllmcpa[] = {"pll_m", "pll_c", "pll_c", "pll_a"};
  735. static const char *mux_pllpdc_clkm[] = {"pll_p", "pll_d_out0", "pll_c",
  736. "clk_m"};
  737. static const char *mux_pllmcp_clkm[] = {"pll_m", "pll_c", "pll_p", "clk_m"};
  738. static struct tegra_periph_init_data tegra_periph_clk_list[] = {
  739. TEGRA_INIT_DATA_MUX("i2s1", NULL, "tegra20-i2s.0", i2s1_parents, CLK_SOURCE_I2S1, 11, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2s1),
  740. TEGRA_INIT_DATA_MUX("i2s2", NULL, "tegra20-i2s.1", i2s2_parents, CLK_SOURCE_I2S2, 18, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2s2),
  741. TEGRA_INIT_DATA_MUX("spdif_out", "spdif_out", "tegra20-spdif", spdif_out_parents, CLK_SOURCE_SPDIF_OUT, 10, &periph_l_regs, TEGRA_PERIPH_ON_APB, spdif_out),
  742. TEGRA_INIT_DATA_MUX("spdif_in", "spdif_in", "tegra20-spdif", spdif_in_parents, CLK_SOURCE_SPDIF_IN, 10, &periph_l_regs, TEGRA_PERIPH_ON_APB, spdif_in),
  743. TEGRA_INIT_DATA_MUX("sbc1", NULL, "spi_tegra.0", mux_pllpcm_clkm, CLK_SOURCE_SBC1, 41, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc1),
  744. TEGRA_INIT_DATA_MUX("sbc2", NULL, "spi_tegra.1", mux_pllpcm_clkm, CLK_SOURCE_SBC2, 44, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc2),
  745. TEGRA_INIT_DATA_MUX("sbc3", NULL, "spi_tegra.2", mux_pllpcm_clkm, CLK_SOURCE_SBC3, 46, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc3),
  746. TEGRA_INIT_DATA_MUX("sbc4", NULL, "spi_tegra.3", mux_pllpcm_clkm, CLK_SOURCE_SBC4, 68, &periph_u_regs, TEGRA_PERIPH_ON_APB, sbc4),
  747. TEGRA_INIT_DATA_MUX("spi", NULL, "spi", mux_pllpcm_clkm, CLK_SOURCE_SPI, 43, &periph_h_regs, TEGRA_PERIPH_ON_APB, spi),
  748. TEGRA_INIT_DATA_MUX("xio", NULL, "xio", mux_pllpcm_clkm, CLK_SOURCE_XIO, 45, &periph_h_regs, 0, xio),
  749. TEGRA_INIT_DATA_MUX("twc", NULL, "twc", mux_pllpcm_clkm, CLK_SOURCE_TWC, 16, &periph_l_regs, TEGRA_PERIPH_ON_APB, twc),
  750. TEGRA_INIT_DATA_MUX("ide", NULL, "ide", mux_pllpcm_clkm, CLK_SOURCE_XIO, 25, &periph_l_regs, 0, ide),
  751. TEGRA_INIT_DATA_MUX("ndflash", NULL, "tegra_nand", mux_pllpcm_clkm, CLK_SOURCE_NDFLASH, 13, &periph_l_regs, 0, ndflash),
  752. TEGRA_INIT_DATA_MUX("vfir", NULL, "vfir", mux_pllpcm_clkm, CLK_SOURCE_VFIR, 7, &periph_l_regs, TEGRA_PERIPH_ON_APB, vfir),
  753. TEGRA_INIT_DATA_MUX("csite", NULL, "csite", mux_pllpcm_clkm, CLK_SOURCE_CSITE, 73, &periph_u_regs, 0, csite),
  754. TEGRA_INIT_DATA_MUX("la", NULL, "la", mux_pllpcm_clkm, CLK_SOURCE_LA, 76, &periph_u_regs, 0, la),
  755. TEGRA_INIT_DATA_MUX("owr", NULL, "tegra_w1", mux_pllpcm_clkm, CLK_SOURCE_OWR, 71, &periph_u_regs, TEGRA_PERIPH_ON_APB, owr),
  756. TEGRA_INIT_DATA_MUX("mipi", NULL, "mipi", mux_pllpcm_clkm, CLK_SOURCE_MIPI, 50, &periph_h_regs, TEGRA_PERIPH_ON_APB, mipi),
  757. TEGRA_INIT_DATA_MUX("vde", NULL, "vde", mux_pllpcm_clkm, CLK_SOURCE_VDE, 61, &periph_h_regs, 0, vde),
  758. TEGRA_INIT_DATA_MUX("vi", "vi", "tegra_camera", mux_pllmcpa, CLK_SOURCE_VI, 20, &periph_l_regs, 0, vi),
  759. TEGRA_INIT_DATA_MUX("epp", NULL, "epp", mux_pllmcpa, CLK_SOURCE_EPP, 19, &periph_l_regs, 0, epp),
  760. TEGRA_INIT_DATA_MUX("mpe", NULL, "mpe", mux_pllmcpa, CLK_SOURCE_MPE, 60, &periph_h_regs, 0, mpe),
  761. TEGRA_INIT_DATA_MUX("host1x", NULL, "host1x", mux_pllmcpa, CLK_SOURCE_HOST1X, 28, &periph_l_regs, 0, host1x),
  762. TEGRA_INIT_DATA_MUX("3d", NULL, "3d", mux_pllmcpa, CLK_SOURCE_3D, 24, &periph_l_regs, TEGRA_PERIPH_MANUAL_RESET, gr3d),
  763. TEGRA_INIT_DATA_MUX("2d", NULL, "2d", mux_pllmcpa, CLK_SOURCE_2D, 21, &periph_l_regs, 0, gr2d),
  764. TEGRA_INIT_DATA_MUX("nor", NULL, "tegra-nor", mux_pllpcm_clkm, CLK_SOURCE_NOR, 42, &periph_h_regs, 0, nor),
  765. TEGRA_INIT_DATA_MUX("sdmmc1", NULL, "sdhci-tegra.0", mux_pllpcm_clkm, CLK_SOURCE_SDMMC1, 14, &periph_l_regs, 0, sdmmc1),
  766. TEGRA_INIT_DATA_MUX("sdmmc2", NULL, "sdhci-tegra.1", mux_pllpcm_clkm, CLK_SOURCE_SDMMC2, 9, &periph_l_regs, 0, sdmmc2),
  767. TEGRA_INIT_DATA_MUX("sdmmc3", NULL, "sdhci-tegra.2", mux_pllpcm_clkm, CLK_SOURCE_SDMMC3, 69, &periph_u_regs, 0, sdmmc3),
  768. TEGRA_INIT_DATA_MUX("sdmmc4", NULL, "sdhci-tegra.3", mux_pllpcm_clkm, CLK_SOURCE_SDMMC4, 15, &periph_l_regs, 0, sdmmc4),
  769. TEGRA_INIT_DATA_MUX("cve", NULL, "cve", mux_pllpdc_clkm, CLK_SOURCE_CVE, 49, &periph_h_regs, 0, cve),
  770. TEGRA_INIT_DATA_MUX("tvo", NULL, "tvo", mux_pllpdc_clkm, CLK_SOURCE_TVO, 49, &periph_h_regs, 0, tvo),
  771. TEGRA_INIT_DATA_MUX("tvdac", NULL, "tvdac", mux_pllpdc_clkm, CLK_SOURCE_TVDAC, 53, &periph_h_regs, 0, tvdac),
  772. TEGRA_INIT_DATA_MUX("vi_sensor", "vi_sensor", "tegra_camera", mux_pllmcpa, CLK_SOURCE_VI_SENSOR, 20, &periph_l_regs, TEGRA_PERIPH_NO_RESET, vi_sensor),
  773. TEGRA_INIT_DATA_DIV16("i2c1", "div-clk", "tegra-i2c.0", mux_pllpcm_clkm, CLK_SOURCE_I2C1, 12, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2c1),
  774. TEGRA_INIT_DATA_DIV16("i2c2", "div-clk", "tegra-i2c.1", mux_pllpcm_clkm, CLK_SOURCE_I2C2, 54, &periph_h_regs, TEGRA_PERIPH_ON_APB, i2c2),
  775. TEGRA_INIT_DATA_DIV16("i2c3", "div-clk", "tegra-i2c.2", mux_pllpcm_clkm, CLK_SOURCE_I2C3, 67, &periph_u_regs, TEGRA_PERIPH_ON_APB, i2c3),
  776. TEGRA_INIT_DATA_DIV16("dvc", "div-clk", "tegra-i2c.3", mux_pllpcm_clkm, CLK_SOURCE_DVC, 47, &periph_h_regs, TEGRA_PERIPH_ON_APB, dvc),
  777. TEGRA_INIT_DATA_MUX("hdmi", NULL, "hdmi", mux_pllpdc_clkm, CLK_SOURCE_HDMI, 51, &periph_h_regs, 0, hdmi),
  778. TEGRA_INIT_DATA("pwm", NULL, "tegra-pwm", pwm_parents, CLK_SOURCE_PWM, 28, 3, 0, 0, 8, 1, 0, &periph_l_regs, 17, periph_clk_enb_refcnt, TEGRA_PERIPH_ON_APB, pwm),
  779. };
  780. static struct tegra_periph_init_data tegra_periph_nodiv_clk_list[] = {
  781. TEGRA_INIT_DATA_NODIV("uarta", NULL, "tegra_uart.0", mux_pllpcm_clkm, CLK_SOURCE_UARTA, 30, 2, 6, &periph_l_regs, TEGRA_PERIPH_ON_APB, uarta),
  782. TEGRA_INIT_DATA_NODIV("uartb", NULL, "tegra_uart.1", mux_pllpcm_clkm, CLK_SOURCE_UARTB, 30, 2, 7, &periph_l_regs, TEGRA_PERIPH_ON_APB, uartb),
  783. TEGRA_INIT_DATA_NODIV("uartc", NULL, "tegra_uart.2", mux_pllpcm_clkm, CLK_SOURCE_UARTC, 30, 2, 55, &periph_h_regs, TEGRA_PERIPH_ON_APB, uartc),
  784. TEGRA_INIT_DATA_NODIV("uartd", NULL, "tegra_uart.3", mux_pllpcm_clkm, CLK_SOURCE_UARTD, 30, 2, 65, &periph_u_regs, TEGRA_PERIPH_ON_APB, uartd),
  785. TEGRA_INIT_DATA_NODIV("uarte", NULL, "tegra_uart.4", mux_pllpcm_clkm, CLK_SOURCE_UARTE, 30, 2, 66, &periph_u_regs, TEGRA_PERIPH_ON_APB, uarte),
  786. TEGRA_INIT_DATA_NODIV("disp1", NULL, "tegradc.0", mux_pllpdc_clkm, CLK_SOURCE_DISP1, 30, 2, 27, &periph_l_regs, 0, disp1),
  787. TEGRA_INIT_DATA_NODIV("disp2", NULL, "tegradc.1", mux_pllpdc_clkm, CLK_SOURCE_DISP2, 30, 2, 26, &periph_l_regs, 0, disp2),
  788. };
  789. static void __init tegra20_periph_clk_init(void)
  790. {
  791. struct tegra_periph_init_data *data;
  792. struct clk *clk;
  793. int i;
  794. /* apbdma */
  795. clk = tegra_clk_register_periph_gate("apbdma", "pclk", 0, clk_base,
  796. 0, 34, &periph_h_regs,
  797. periph_clk_enb_refcnt);
  798. clk_register_clkdev(clk, NULL, "tegra-apbdma");
  799. clks[apbdma] = clk;
  800. /* rtc */
  801. clk = tegra_clk_register_periph_gate("rtc", "clk_32k",
  802. TEGRA_PERIPH_NO_RESET,
  803. clk_base, 0, 4, &periph_l_regs,
  804. periph_clk_enb_refcnt);
  805. clk_register_clkdev(clk, NULL, "rtc-tegra");
  806. clks[rtc] = clk;
  807. /* timer */
  808. clk = tegra_clk_register_periph_gate("timer", "clk_m", 0, clk_base,
  809. 0, 5, &periph_l_regs,
  810. periph_clk_enb_refcnt);
  811. clk_register_clkdev(clk, NULL, "timer");
  812. clks[timer] = clk;
  813. /* kbc */
  814. clk = tegra_clk_register_periph_gate("kbc", "clk_32k",
  815. TEGRA_PERIPH_NO_RESET | TEGRA_PERIPH_ON_APB,
  816. clk_base, 0, 36, &periph_h_regs,
  817. periph_clk_enb_refcnt);
  818. clk_register_clkdev(clk, NULL, "tegra-kbc");
  819. clks[kbc] = clk;
  820. /* csus */
  821. clk = tegra_clk_register_periph_gate("csus", "clk_m",
  822. TEGRA_PERIPH_NO_RESET,
  823. clk_base, 0, 92, &periph_u_regs,
  824. periph_clk_enb_refcnt);
  825. clk_register_clkdev(clk, "csus", "tengra_camera");
  826. clks[csus] = clk;
  827. /* vcp */
  828. clk = tegra_clk_register_periph_gate("vcp", "clk_m", 0,
  829. clk_base, 0, 29, &periph_l_regs,
  830. periph_clk_enb_refcnt);
  831. clk_register_clkdev(clk, "vcp", "tegra-avp");
  832. clks[vcp] = clk;
  833. /* bsea */
  834. clk = tegra_clk_register_periph_gate("bsea", "clk_m", 0,
  835. clk_base, 0, 62, &periph_h_regs,
  836. periph_clk_enb_refcnt);
  837. clk_register_clkdev(clk, "bsea", "tegra-avp");
  838. clks[bsea] = clk;
  839. /* bsev */
  840. clk = tegra_clk_register_periph_gate("bsev", "clk_m", 0,
  841. clk_base, 0, 63, &periph_h_regs,
  842. periph_clk_enb_refcnt);
  843. clk_register_clkdev(clk, "bsev", "tegra-aes");
  844. clks[bsev] = clk;
  845. /* emc */
  846. clk = clk_register_mux(NULL, "emc_mux", mux_pllmcp_clkm,
  847. ARRAY_SIZE(mux_pllmcp_clkm), 0,
  848. clk_base + CLK_SOURCE_EMC,
  849. 30, 2, 0, NULL);
  850. clk = tegra_clk_register_periph_gate("emc", "emc_mux", 0, clk_base, 0,
  851. 57, &periph_h_regs, periph_clk_enb_refcnt);
  852. clk_register_clkdev(clk, "emc", NULL);
  853. clks[emc] = clk;
  854. /* usbd */
  855. clk = tegra_clk_register_periph_gate("usbd", "clk_m", 0, clk_base, 0,
  856. 22, &periph_l_regs, periph_clk_enb_refcnt);
  857. clk_register_clkdev(clk, NULL, "fsl-tegra-udc");
  858. clks[usbd] = clk;
  859. /* usb2 */
  860. clk = tegra_clk_register_periph_gate("usb2", "clk_m", 0, clk_base, 0,
  861. 58, &periph_h_regs, periph_clk_enb_refcnt);
  862. clk_register_clkdev(clk, NULL, "tegra-ehci.1");
  863. clks[usb2] = clk;
  864. /* usb3 */
  865. clk = tegra_clk_register_periph_gate("usb3", "clk_m", 0, clk_base, 0,
  866. 59, &periph_h_regs, periph_clk_enb_refcnt);
  867. clk_register_clkdev(clk, NULL, "tegra-ehci.2");
  868. clks[usb3] = clk;
  869. /* dsi */
  870. clk = tegra_clk_register_periph_gate("dsi", "pll_d", 0, clk_base, 0,
  871. 48, &periph_h_regs, periph_clk_enb_refcnt);
  872. clk_register_clkdev(clk, NULL, "dsi");
  873. clks[dsi] = clk;
  874. /* csi */
  875. clk = tegra_clk_register_periph_gate("csi", "pll_p_out3", 0, clk_base,
  876. 0, 52, &periph_h_regs,
  877. periph_clk_enb_refcnt);
  878. clk_register_clkdev(clk, "csi", "tegra_camera");
  879. clks[csi] = clk;
  880. /* isp */
  881. clk = tegra_clk_register_periph_gate("isp", "clk_m", 0, clk_base, 0, 23,
  882. &periph_l_regs, periph_clk_enb_refcnt);
  883. clk_register_clkdev(clk, "isp", "tegra_camera");
  884. clks[isp] = clk;
  885. /* pex */
  886. clk = tegra_clk_register_periph_gate("pex", "clk_m", 0, clk_base, 0, 70,
  887. &periph_u_regs, periph_clk_enb_refcnt);
  888. clk_register_clkdev(clk, "pex", NULL);
  889. clks[pex] = clk;
  890. /* afi */
  891. clk = tegra_clk_register_periph_gate("afi", "clk_m", 0, clk_base, 0, 72,
  892. &periph_u_regs, periph_clk_enb_refcnt);
  893. clk_register_clkdev(clk, "afi", NULL);
  894. clks[afi] = clk;
  895. /* pcie_xclk */
  896. clk = tegra_clk_register_periph_gate("pcie_xclk", "clk_m", 0, clk_base,
  897. 0, 74, &periph_u_regs,
  898. periph_clk_enb_refcnt);
  899. clk_register_clkdev(clk, "pcie_xclk", NULL);
  900. clks[pcie_xclk] = clk;
  901. /* cdev1 */
  902. clk = clk_register_fixed_rate(NULL, "cdev1_fixed", NULL, CLK_IS_ROOT,
  903. 26000000);
  904. clk = tegra_clk_register_periph_gate("cdev1", "cdev1_fixed", 0,
  905. clk_base, 0, 94, &periph_u_regs,
  906. periph_clk_enb_refcnt);
  907. clk_register_clkdev(clk, "cdev1", NULL);
  908. clks[cdev1] = clk;
  909. /* cdev2 */
  910. clk = clk_register_fixed_rate(NULL, "cdev2_fixed", NULL, CLK_IS_ROOT,
  911. 26000000);
  912. clk = tegra_clk_register_periph_gate("cdev2", "cdev2_fixed", 0,
  913. clk_base, 0, 93, &periph_u_regs,
  914. periph_clk_enb_refcnt);
  915. clk_register_clkdev(clk, "cdev2", NULL);
  916. clks[cdev2] = clk;
  917. for (i = 0; i < ARRAY_SIZE(tegra_periph_clk_list); i++) {
  918. data = &tegra_periph_clk_list[i];
  919. clk = tegra_clk_register_periph(data->name, data->parent_names,
  920. data->num_parents, &data->periph,
  921. clk_base, data->offset);
  922. clk_register_clkdev(clk, data->con_id, data->dev_id);
  923. clks[data->clk_id] = clk;
  924. }
  925. for (i = 0; i < ARRAY_SIZE(tegra_periph_nodiv_clk_list); i++) {
  926. data = &tegra_periph_nodiv_clk_list[i];
  927. clk = tegra_clk_register_periph_nodiv(data->name,
  928. data->parent_names,
  929. data->num_parents, &data->periph,
  930. clk_base, data->offset);
  931. clk_register_clkdev(clk, data->con_id, data->dev_id);
  932. clks[data->clk_id] = clk;
  933. }
  934. }
  935. static void __init tegra20_fixed_clk_init(void)
  936. {
  937. struct clk *clk;
  938. /* clk_32k */
  939. clk = clk_register_fixed_rate(NULL, "clk_32k", NULL, CLK_IS_ROOT,
  940. 32768);
  941. clk_register_clkdev(clk, "clk_32k", NULL);
  942. clks[clk_32k] = clk;
  943. }
  944. static void __init tegra20_pmc_clk_init(void)
  945. {
  946. struct clk *clk;
  947. /* blink */
  948. writel_relaxed(0, pmc_base + PMC_BLINK_TIMER);
  949. clk = clk_register_gate(NULL, "blink_override", "clk_32k", 0,
  950. pmc_base + PMC_DPD_PADS_ORIDE,
  951. PMC_DPD_PADS_ORIDE_BLINK_ENB, 0, NULL);
  952. clk = clk_register_gate(NULL, "blink", "blink_override", 0,
  953. pmc_base + PMC_CTRL,
  954. PMC_CTRL_BLINK_ENB, 0, NULL);
  955. clk_register_clkdev(clk, "blink", NULL);
  956. clks[blink] = clk;
  957. }
  958. static void __init tegra20_osc_clk_init(void)
  959. {
  960. struct clk *clk;
  961. unsigned long input_freq;
  962. unsigned int pll_ref_div;
  963. input_freq = tegra20_clk_measure_input_freq();
  964. /* clk_m */
  965. clk = clk_register_fixed_rate(NULL, "clk_m", NULL, CLK_IS_ROOT |
  966. CLK_IGNORE_UNUSED, input_freq);
  967. clk_register_clkdev(clk, "clk_m", NULL);
  968. clks[clk_m] = clk;
  969. /* pll_ref */
  970. pll_ref_div = tegra20_get_pll_ref_div();
  971. clk = clk_register_fixed_factor(NULL, "pll_ref", "clk_m",
  972. CLK_SET_RATE_PARENT, 1, pll_ref_div);
  973. clk_register_clkdev(clk, "pll_ref", NULL);
  974. clks[pll_ref] = clk;
  975. }
  976. /* Tegra20 CPU clock and reset control functions */
  977. static void tegra20_wait_cpu_in_reset(u32 cpu)
  978. {
  979. unsigned int reg;
  980. do {
  981. reg = readl(clk_base +
  982. TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  983. cpu_relax();
  984. } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
  985. return;
  986. }
  987. static void tegra20_put_cpu_in_reset(u32 cpu)
  988. {
  989. writel(CPU_RESET(cpu),
  990. clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  991. dmb();
  992. }
  993. static void tegra20_cpu_out_of_reset(u32 cpu)
  994. {
  995. writel(CPU_RESET(cpu),
  996. clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR);
  997. wmb();
  998. }
  999. static void tegra20_enable_cpu_clock(u32 cpu)
  1000. {
  1001. unsigned int reg;
  1002. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  1003. writel(reg & ~CPU_CLOCK(cpu),
  1004. clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  1005. barrier();
  1006. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  1007. }
  1008. static void tegra20_disable_cpu_clock(u32 cpu)
  1009. {
  1010. unsigned int reg;
  1011. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  1012. writel(reg | CPU_CLOCK(cpu),
  1013. clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  1014. }
  1015. #ifdef CONFIG_PM_SLEEP
  1016. static bool tegra20_cpu_rail_off_ready(void)
  1017. {
  1018. unsigned int cpu_rst_status;
  1019. cpu_rst_status = readl(clk_base +
  1020. TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  1021. return !!(cpu_rst_status & 0x2);
  1022. }
  1023. static void tegra20_cpu_clock_suspend(void)
  1024. {
  1025. /* switch coresite to clk_m, save off original source */
  1026. tegra20_cpu_clk_sctx.clk_csite_src =
  1027. readl(clk_base + CLK_SOURCE_CSITE);
  1028. writel(3<<30, clk_base + CLK_SOURCE_CSITE);
  1029. tegra20_cpu_clk_sctx.cpu_burst =
  1030. readl(clk_base + CCLK_BURST_POLICY);
  1031. tegra20_cpu_clk_sctx.pllx_base =
  1032. readl(clk_base + PLLX_BASE);
  1033. tegra20_cpu_clk_sctx.pllx_misc =
  1034. readl(clk_base + PLLX_MISC);
  1035. tegra20_cpu_clk_sctx.cclk_divider =
  1036. readl(clk_base + SUPER_CCLK_DIVIDER);
  1037. }
  1038. static void tegra20_cpu_clock_resume(void)
  1039. {
  1040. unsigned int reg, policy;
  1041. /* Is CPU complex already running on PLLX? */
  1042. reg = readl(clk_base + CCLK_BURST_POLICY);
  1043. policy = (reg >> CCLK_BURST_POLICY_SHIFT) & 0xF;
  1044. if (policy == CCLK_IDLE_POLICY)
  1045. reg = (reg >> CCLK_IDLE_POLICY_SHIFT) & 0xF;
  1046. else if (policy == CCLK_RUN_POLICY)
  1047. reg = (reg >> CCLK_RUN_POLICY_SHIFT) & 0xF;
  1048. else
  1049. BUG();
  1050. if (reg != CCLK_BURST_POLICY_PLLX) {
  1051. /* restore PLLX settings if CPU is on different PLL */
  1052. writel(tegra20_cpu_clk_sctx.pllx_misc,
  1053. clk_base + PLLX_MISC);
  1054. writel(tegra20_cpu_clk_sctx.pllx_base,
  1055. clk_base + PLLX_BASE);
  1056. /* wait for PLL stabilization if PLLX was enabled */
  1057. if (tegra20_cpu_clk_sctx.pllx_base & (1 << 30))
  1058. udelay(300);
  1059. }
  1060. /*
  1061. * Restore original burst policy setting for calls resulting from CPU
  1062. * LP2 in idle or system suspend.
  1063. */
  1064. writel(tegra20_cpu_clk_sctx.cclk_divider,
  1065. clk_base + SUPER_CCLK_DIVIDER);
  1066. writel(tegra20_cpu_clk_sctx.cpu_burst,
  1067. clk_base + CCLK_BURST_POLICY);
  1068. writel(tegra20_cpu_clk_sctx.clk_csite_src,
  1069. clk_base + CLK_SOURCE_CSITE);
  1070. }
  1071. #endif
  1072. static struct tegra_cpu_car_ops tegra20_cpu_car_ops = {
  1073. .wait_for_reset = tegra20_wait_cpu_in_reset,
  1074. .put_in_reset = tegra20_put_cpu_in_reset,
  1075. .out_of_reset = tegra20_cpu_out_of_reset,
  1076. .enable_clock = tegra20_enable_cpu_clock,
  1077. .disable_clock = tegra20_disable_cpu_clock,
  1078. #ifdef CONFIG_PM_SLEEP
  1079. .rail_off_ready = tegra20_cpu_rail_off_ready,
  1080. .suspend = tegra20_cpu_clock_suspend,
  1081. .resume = tegra20_cpu_clock_resume,
  1082. #endif
  1083. };
  1084. static __initdata struct tegra_clk_init_table init_table[] = {
  1085. {pll_p, clk_max, 216000000, 1},
  1086. {pll_p_out1, clk_max, 28800000, 1},
  1087. {pll_p_out2, clk_max, 48000000, 1},
  1088. {pll_p_out3, clk_max, 72000000, 1},
  1089. {pll_p_out4, clk_max, 24000000, 1},
  1090. {pll_c, clk_max, 600000000, 1},
  1091. {pll_c_out1, clk_max, 120000000, 1},
  1092. {sclk, pll_c_out1, 0, 1},
  1093. {hclk, clk_max, 0, 1},
  1094. {pclk, clk_max, 60000000, 1},
  1095. {csite, clk_max, 0, 1},
  1096. {emc, clk_max, 0, 1},
  1097. {cclk, clk_max, 0, 1},
  1098. {uarta, pll_p, 0, 1},
  1099. {uartd, pll_p, 0, 1},
  1100. {usbd, clk_max, 12000000, 0},
  1101. {usb2, clk_max, 12000000, 0},
  1102. {usb3, clk_max, 12000000, 0},
  1103. {pll_a, clk_max, 56448000, 1},
  1104. {pll_a_out0, clk_max, 11289600, 1},
  1105. {cdev1, clk_max, 0, 1},
  1106. {blink, clk_max, 32768, 1},
  1107. {i2s1, pll_a_out0, 11289600, 0},
  1108. {i2s2, pll_a_out0, 11289600, 0},
  1109. {sdmmc1, pll_p, 48000000, 0},
  1110. {sdmmc3, pll_p, 48000000, 0},
  1111. {sdmmc4, pll_p, 48000000, 0},
  1112. {spi, pll_p, 20000000, 0},
  1113. {sbc1, pll_p, 100000000, 0},
  1114. {sbc2, pll_p, 100000000, 0},
  1115. {sbc3, pll_p, 100000000, 0},
  1116. {sbc4, pll_p, 100000000, 0},
  1117. {host1x, pll_c, 150000000, 0},
  1118. {disp1, pll_p, 600000000, 0},
  1119. {disp2, pll_p, 600000000, 0},
  1120. {clk_max, clk_max, 0, 0}, /* This MUST be the last entry */
  1121. };
  1122. /*
  1123. * Some clocks may be used by different drivers depending on the board
  1124. * configuration. List those here to register them twice in the clock lookup
  1125. * table under two names.
  1126. */
  1127. static struct tegra_clk_duplicate tegra_clk_duplicates[] = {
  1128. TEGRA_CLK_DUPLICATE(usbd, "utmip-pad", NULL),
  1129. TEGRA_CLK_DUPLICATE(usbd, "tegra-ehci.0", NULL),
  1130. TEGRA_CLK_DUPLICATE(usbd, "tegra-otg", NULL),
  1131. TEGRA_CLK_DUPLICATE(cclk, NULL, "cpu"),
  1132. TEGRA_CLK_DUPLICATE(twd, "smp_twd", NULL),
  1133. TEGRA_CLK_DUPLICATE(clk_max, NULL, NULL), /* Must be the last entry */
  1134. };
  1135. static const struct of_device_id pmc_match[] __initconst = {
  1136. { .compatible = "nvidia,tegra20-pmc" },
  1137. {},
  1138. };
  1139. void __init tegra20_clock_init(struct device_node *np)
  1140. {
  1141. int i;
  1142. struct device_node *node;
  1143. clk_base = of_iomap(np, 0);
  1144. if (!clk_base) {
  1145. pr_err("Can't map CAR registers\n");
  1146. BUG();
  1147. }
  1148. node = of_find_matching_node(NULL, pmc_match);
  1149. if (!node) {
  1150. pr_err("Failed to find pmc node\n");
  1151. BUG();
  1152. }
  1153. pmc_base = of_iomap(node, 0);
  1154. if (!pmc_base) {
  1155. pr_err("Can't map pmc registers\n");
  1156. BUG();
  1157. }
  1158. tegra20_osc_clk_init();
  1159. tegra20_pmc_clk_init();
  1160. tegra20_fixed_clk_init();
  1161. tegra20_pll_init();
  1162. tegra20_super_clk_init();
  1163. tegra20_periph_clk_init();
  1164. tegra20_audio_clk_init();
  1165. for (i = 0; i < ARRAY_SIZE(clks); i++) {
  1166. if (IS_ERR(clks[i])) {
  1167. pr_err("Tegra20 clk %d: register failed with %ld\n",
  1168. i, PTR_ERR(clks[i]));
  1169. BUG();
  1170. }
  1171. if (!clks[i])
  1172. clks[i] = ERR_PTR(-EINVAL);
  1173. }
  1174. tegra_init_dup_clks(tegra_clk_duplicates, clks, clk_max);
  1175. clk_data.clks = clks;
  1176. clk_data.clk_num = ARRAY_SIZE(clks);
  1177. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  1178. tegra_init_from_table(init_table, clks, clk_max);
  1179. tegra_cpu_car_ops = &tegra20_cpu_car_ops;
  1180. }