head_8xx.S 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/cache.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/cputable.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/ppc_asm.h>
  30. #include <asm/asm-offsets.h>
  31. /* Macro to make the code more readable. */
  32. #ifdef CONFIG_8xx_CPU6
  33. #define DO_8xx_CPU6(val, reg) \
  34. li reg, val; \
  35. stw reg, 12(r0); \
  36. lwz reg, 12(r0);
  37. #else
  38. #define DO_8xx_CPU6(val, reg)
  39. #endif
  40. __HEAD
  41. _ENTRY(_stext);
  42. _ENTRY(_start);
  43. /* MPC8xx
  44. * This port was done on an MBX board with an 860. Right now I only
  45. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  46. * code there loads up some registers before calling us:
  47. * r3: ptr to board info data
  48. * r4: initrd_start or if no initrd then 0
  49. * r5: initrd_end - unused if r4 is 0
  50. * r6: Start of command line string
  51. * r7: End of command line string
  52. *
  53. * I decided to use conditional compilation instead of checking PVR and
  54. * adding more processor specific branches around code I don't need.
  55. * Since this is an embedded processor, I also appreciate any memory
  56. * savings I can get.
  57. *
  58. * The MPC8xx does not have any BATs, but it supports large page sizes.
  59. * We first initialize the MMU to support 8M byte pages, then load one
  60. * entry into each of the instruction and data TLBs to map the first
  61. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  62. * the "internal" processor registers before MMU_init is called.
  63. *
  64. * The TLB code currently contains a major hack. Since I use the condition
  65. * code register, I have to save and restore it. I am out of registers, so
  66. * I just store it in memory location 0 (the TLB handlers are not reentrant).
  67. * To avoid making any decisions, I need to use the "segment" valid bit
  68. * in the first level table, but that would require many changes to the
  69. * Linux page directory/table functions that I don't want to do right now.
  70. *
  71. * I used to use SPRG2 for a temporary register in the TLB handler, but it
  72. * has since been put to other uses. I now use a hack to save a register
  73. * and the CCR at memory location 0.....Someday I'll fix this.....
  74. * -- Dan
  75. */
  76. .globl __start
  77. __start:
  78. mr r31,r3 /* save parameters */
  79. mr r30,r4
  80. mr r29,r5
  81. mr r28,r6
  82. mr r27,r7
  83. /* We have to turn on the MMU right away so we get cache modes
  84. * set correctly.
  85. */
  86. bl initial_mmu
  87. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  88. * ready to work.
  89. */
  90. turn_on_mmu:
  91. mfmsr r0
  92. ori r0,r0,MSR_DR|MSR_IR
  93. mtspr SPRN_SRR1,r0
  94. lis r0,start_here@h
  95. ori r0,r0,start_here@l
  96. mtspr SPRN_SRR0,r0
  97. SYNC
  98. rfi /* enables MMU */
  99. /*
  100. * Exception entry code. This code runs with address translation
  101. * turned off, i.e. using physical addresses.
  102. * We assume sprg3 has the physical address of the current
  103. * task's thread_struct.
  104. */
  105. #define EXCEPTION_PROLOG \
  106. mtspr SPRN_SPRG_SCRATCH0,r10; \
  107. mtspr SPRN_SPRG_SCRATCH1,r11; \
  108. mfcr r10; \
  109. EXCEPTION_PROLOG_1; \
  110. EXCEPTION_PROLOG_2
  111. #define EXCEPTION_PROLOG_1 \
  112. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  113. andi. r11,r11,MSR_PR; \
  114. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  115. beq 1f; \
  116. mfspr r11,SPRN_SPRG_THREAD; \
  117. lwz r11,THREAD_INFO-THREAD(r11); \
  118. addi r11,r11,THREAD_SIZE; \
  119. tophys(r11,r11); \
  120. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  121. #define EXCEPTION_PROLOG_2 \
  122. CLR_TOP32(r11); \
  123. stw r10,_CCR(r11); /* save registers */ \
  124. stw r12,GPR12(r11); \
  125. stw r9,GPR9(r11); \
  126. mfspr r10,SPRN_SPRG_SCRATCH0; \
  127. stw r10,GPR10(r11); \
  128. mfspr r12,SPRN_SPRG_SCRATCH1; \
  129. stw r12,GPR11(r11); \
  130. mflr r10; \
  131. stw r10,_LINK(r11); \
  132. mfspr r12,SPRN_SRR0; \
  133. mfspr r9,SPRN_SRR1; \
  134. stw r1,GPR1(r11); \
  135. stw r1,0(r11); \
  136. tovirt(r1,r11); /* set new kernel sp */ \
  137. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  138. MTMSRD(r10); /* (except for mach check in rtas) */ \
  139. stw r0,GPR0(r11); \
  140. SAVE_4GPRS(3, r11); \
  141. SAVE_2GPRS(7, r11)
  142. /*
  143. * Note: code which follows this uses cr0.eq (set if from kernel),
  144. * r11, r12 (SRR0), and r9 (SRR1).
  145. *
  146. * Note2: once we have set r1 we are in a position to take exceptions
  147. * again, and we could thus set MSR:RI at that point.
  148. */
  149. /*
  150. * Exception vectors.
  151. */
  152. #define EXCEPTION(n, label, hdlr, xfer) \
  153. . = n; \
  154. label: \
  155. EXCEPTION_PROLOG; \
  156. addi r3,r1,STACK_FRAME_OVERHEAD; \
  157. xfer(n, hdlr)
  158. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  159. li r10,trap; \
  160. stw r10,_TRAP(r11); \
  161. li r10,MSR_KERNEL; \
  162. copyee(r10, r9); \
  163. bl tfer; \
  164. i##n: \
  165. .long hdlr; \
  166. .long ret
  167. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  168. #define NOCOPY(d, s)
  169. #define EXC_XFER_STD(n, hdlr) \
  170. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  171. ret_from_except_full)
  172. #define EXC_XFER_LITE(n, hdlr) \
  173. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  174. ret_from_except)
  175. #define EXC_XFER_EE(n, hdlr) \
  176. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  177. ret_from_except_full)
  178. #define EXC_XFER_EE_LITE(n, hdlr) \
  179. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  180. ret_from_except)
  181. /* System reset */
  182. EXCEPTION(0x100, Reset, unknown_exception, EXC_XFER_STD)
  183. /* Machine check */
  184. . = 0x200
  185. MachineCheck:
  186. EXCEPTION_PROLOG
  187. mfspr r4,SPRN_DAR
  188. stw r4,_DAR(r11)
  189. li r5,0x00f0
  190. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  191. mfspr r5,SPRN_DSISR
  192. stw r5,_DSISR(r11)
  193. addi r3,r1,STACK_FRAME_OVERHEAD
  194. EXC_XFER_STD(0x200, machine_check_exception)
  195. /* Data access exception.
  196. * This is "never generated" by the MPC8xx. We jump to it for other
  197. * translation errors.
  198. */
  199. . = 0x300
  200. DataAccess:
  201. EXCEPTION_PROLOG
  202. mfspr r10,SPRN_DSISR
  203. stw r10,_DSISR(r11)
  204. mr r5,r10
  205. mfspr r4,SPRN_DAR
  206. li r10,0x00f0
  207. mtspr SPRN_DAR,r10 /* Tag DAR, to be used in DTLB Error */
  208. EXC_XFER_EE_LITE(0x300, handle_page_fault)
  209. /* Instruction access exception.
  210. * This is "never generated" by the MPC8xx. We jump to it for other
  211. * translation errors.
  212. */
  213. . = 0x400
  214. InstructionAccess:
  215. EXCEPTION_PROLOG
  216. mr r4,r12
  217. mr r5,r9
  218. EXC_XFER_EE_LITE(0x400, handle_page_fault)
  219. /* External interrupt */
  220. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  221. /* Alignment exception */
  222. . = 0x600
  223. Alignment:
  224. EXCEPTION_PROLOG
  225. mfspr r4,SPRN_DAR
  226. stw r4,_DAR(r11)
  227. li r5,0x00f0
  228. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  229. mfspr r5,SPRN_DSISR
  230. stw r5,_DSISR(r11)
  231. addi r3,r1,STACK_FRAME_OVERHEAD
  232. EXC_XFER_EE(0x600, alignment_exception)
  233. /* Program check exception */
  234. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  235. /* No FPU on MPC8xx. This exception is not supposed to happen.
  236. */
  237. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  238. /* Decrementer */
  239. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  240. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  241. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  242. /* System call */
  243. . = 0xc00
  244. SystemCall:
  245. EXCEPTION_PROLOG
  246. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  247. /* Single step - not used on 601 */
  248. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  249. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  250. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  251. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  252. * for all unimplemented and illegal instructions.
  253. */
  254. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  255. . = 0x1100
  256. /*
  257. * For the MPC8xx, this is a software tablewalk to load the instruction
  258. * TLB. It is modelled after the example in the Motorola manual. The task
  259. * switch loads the M_TWB register with the pointer to the first level table.
  260. * If we discover there is no second level table (value is zero) or if there
  261. * is an invalid pte, we load that into the TLB, which causes another fault
  262. * into the TLB Error interrupt where we can handle such problems.
  263. * We have to use the MD_xxx registers for the tablewalk because the
  264. * equivalent MI_xxx registers only perform the attribute functions.
  265. */
  266. InstructionTLBMiss:
  267. #ifdef CONFIG_8xx_CPU6
  268. stw r3, 8(r0)
  269. #endif
  270. DO_8xx_CPU6(0x3f80, r3)
  271. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  272. mfcr r10
  273. stw r10, 0(r0)
  274. stw r11, 4(r0)
  275. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  276. #ifdef CONFIG_8xx_CPU15
  277. addi r11, r10, 0x1000
  278. tlbie r11
  279. addi r11, r10, -0x1000
  280. tlbie r11
  281. #endif
  282. DO_8xx_CPU6(0x3780, r3)
  283. mtspr SPRN_MD_EPN, r10 /* Have to use MD_EPN for walk, MI_EPN can't */
  284. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  285. /* If we are faulting a kernel address, we have to use the
  286. * kernel page tables.
  287. */
  288. andi. r11, r10, 0x0800 /* Address >= 0x80000000 */
  289. beq 3f
  290. lis r11, swapper_pg_dir@h
  291. ori r11, r11, swapper_pg_dir@l
  292. rlwimi r10, r11, 0, 2, 19
  293. 3:
  294. lwz r11, 0(r10) /* Get the level 1 entry */
  295. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  296. beq 2f /* If zero, don't try to find a pte */
  297. /* We have a pte table, so load the MI_TWC with the attributes
  298. * for this "segment."
  299. */
  300. ori r11,r11,1 /* Set valid bit */
  301. DO_8xx_CPU6(0x2b80, r3)
  302. mtspr SPRN_MI_TWC, r11 /* Set segment attributes */
  303. DO_8xx_CPU6(0x3b80, r3)
  304. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  305. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  306. lwz r10, 0(r11) /* Get the pte */
  307. andi. r11, r10, _PAGE_ACCESSED | _PAGE_PRESENT
  308. cmpwi cr0, r11, _PAGE_ACCESSED | _PAGE_PRESENT
  309. bne- cr0, 2f
  310. /* Clear PP lsb, 0x400 */
  311. rlwinm r10, r10, 0, 22, 20
  312. /* The Linux PTE won't go exactly into the MMU TLB.
  313. * Software indicator bits 22 and 28 must be clear.
  314. * Software indicator bits 24, 25, 26, and 27 must be
  315. * set. All other Linux PTE bits control the behavior
  316. * of the MMU.
  317. */
  318. li r11, 0x00f0
  319. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  320. DO_8xx_CPU6(0x2d80, r3)
  321. mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
  322. mfspr r10, SPRN_M_TW /* Restore registers */
  323. lwz r11, 0(r0)
  324. mtcr r11
  325. lwz r11, 4(r0)
  326. #ifdef CONFIG_8xx_CPU6
  327. lwz r3, 8(r0)
  328. #endif
  329. rfi
  330. 2:
  331. mfspr r11, SPRN_SRR1
  332. /* clear all error bits as TLB Miss
  333. * sets a few unconditionally
  334. */
  335. rlwinm r11, r11, 0, 0xffff
  336. mtspr SPRN_SRR1, r11
  337. mfspr r10, SPRN_M_TW /* Restore registers */
  338. lwz r11, 0(r0)
  339. mtcr r11
  340. lwz r11, 4(r0)
  341. #ifdef CONFIG_8xx_CPU6
  342. lwz r3, 8(r0)
  343. #endif
  344. b InstructionAccess
  345. . = 0x1200
  346. DataStoreTLBMiss:
  347. #ifdef CONFIG_8xx_CPU6
  348. stw r3, 8(r0)
  349. #endif
  350. DO_8xx_CPU6(0x3f80, r3)
  351. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  352. mfcr r10
  353. stw r10, 0(r0)
  354. stw r11, 4(r0)
  355. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  356. /* If we are faulting a kernel address, we have to use the
  357. * kernel page tables.
  358. */
  359. andi. r11, r10, 0x0800
  360. beq 3f
  361. lis r11, swapper_pg_dir@h
  362. ori r11, r11, swapper_pg_dir@l
  363. rlwimi r10, r11, 0, 2, 19
  364. 3:
  365. lwz r11, 0(r10) /* Get the level 1 entry */
  366. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  367. beq 2f /* If zero, don't try to find a pte */
  368. /* We have a pte table, so load fetch the pte from the table.
  369. */
  370. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  371. DO_8xx_CPU6(0x3b80, r3)
  372. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  373. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  374. lwz r10, 0(r10) /* Get the pte */
  375. /* Insert the Guarded flag into the TWC from the Linux PTE.
  376. * It is bit 27 of both the Linux PTE and the TWC (at least
  377. * I got that right :-). It will be better when we can put
  378. * this into the Linux pgd/pmd and load it in the operation
  379. * above.
  380. */
  381. rlwimi r11, r10, 0, 27, 27
  382. DO_8xx_CPU6(0x3b80, r3)
  383. mtspr SPRN_MD_TWC, r11
  384. /* Both _PAGE_ACCESSED and _PAGE_PRESENT has to be set.
  385. * We also need to know if the insn is a load/store, so:
  386. * Clear _PAGE_PRESENT and load that which will
  387. * trap into DTLB Error with store bit set accordinly.
  388. */
  389. /* PRESENT=0x1, ACCESSED=0x20
  390. * r11 = ((r10 & PRESENT) & ((r10 & ACCESSED) >> 5));
  391. * r10 = (r10 & ~PRESENT) | r11;
  392. */
  393. rlwinm r11, r10, 32-5, 31, 31
  394. and r11, r11, r10
  395. rlwimi r10, r11, 0, 31, 31
  396. /* Honour kernel RO, User NA */
  397. andi. r11, r10, _PAGE_USER | _PAGE_RW
  398. bne- cr0, 5f
  399. ori r10,r10, 0x200 /* Extended encoding, bit 22 */
  400. 5: xori r10, r10, _PAGE_RW /* invert RW bit */
  401. /* The Linux PTE won't go exactly into the MMU TLB.
  402. * Software indicator bits 22 and 28 must be clear.
  403. * Software indicator bits 24, 25, 26, and 27 must be
  404. * set. All other Linux PTE bits control the behavior
  405. * of the MMU.
  406. */
  407. 2: li r11, 0x00f0
  408. mtspr SPRN_DAR,r11 /* Tag DAR */
  409. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  410. DO_8xx_CPU6(0x3d80, r3)
  411. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  412. mfspr r10, SPRN_M_TW /* Restore registers */
  413. lwz r11, 0(r0)
  414. mtcr r11
  415. lwz r11, 4(r0)
  416. #ifdef CONFIG_8xx_CPU6
  417. lwz r3, 8(r0)
  418. #endif
  419. rfi
  420. /* This is an instruction TLB error on the MPC8xx. This could be due
  421. * to many reasons, such as executing guarded memory or illegal instruction
  422. * addresses. There is nothing to do but handle a big time error fault.
  423. */
  424. . = 0x1300
  425. InstructionTLBError:
  426. b InstructionAccess
  427. /* This is the data TLB error on the MPC8xx. This could be due to
  428. * many reasons, including a dirty update to a pte. We can catch that
  429. * one here, but anything else is an error. First, we track down the
  430. * Linux pte. If it is valid, write access is allowed, but the
  431. * page dirty bit is not set, we will set it and reload the TLB. For
  432. * any other case, we bail out to a higher level function that can
  433. * handle it.
  434. */
  435. . = 0x1400
  436. DataTLBError:
  437. #ifdef CONFIG_8xx_CPU6
  438. stw r3, 8(r0)
  439. #endif
  440. DO_8xx_CPU6(0x3f80, r3)
  441. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  442. mfcr r10
  443. stw r10, 0(r0)
  444. stw r11, 4(r0)
  445. mfspr r10, SPRN_DAR
  446. cmpwi cr0, r10, 0x00f0
  447. beq- FixupDAR /* must be a buggy dcbX, icbi insn. */
  448. DARFixed:/* Return from dcbx instruction bug workaround, r10 holds value of DAR */
  449. mfspr r11, SPRN_DSISR
  450. /* As the DAR fixup may clear store we may have all 3 states zero.
  451. * Make sure only 0x0200(store) falls down into DIRTY handling
  452. */
  453. andis. r11, r11, 0x4a00 /* !translation, protection or store */
  454. srwi r11, r11, 16
  455. cmpwi cr0, r11, 0x0200 /* just store ? */
  456. bne 2f
  457. /* Only Change bit left now, do it here as it is faster
  458. * than trapping to the C fault handler.
  459. */
  460. /* The EA of a data TLB miss is automatically stored in the MD_EPN
  461. * register. The EA of a data TLB error is automatically stored in
  462. * the DAR, but not the MD_EPN register. We must copy the 20 most
  463. * significant bits of the EA from the DAR to MD_EPN before we
  464. * start walking the page tables. We also need to copy the CASID
  465. * value from the M_CASID register.
  466. * Addendum: The EA of a data TLB error is _supposed_ to be stored
  467. * in DAR, but it seems that this doesn't happen in some cases, such
  468. * as when the error is due to a dcbi instruction to a page with a
  469. * TLB that doesn't have the changed bit set. In such cases, there
  470. * does not appear to be any way to recover the EA of the error
  471. * since it is neither in DAR nor MD_EPN. As a workaround, the
  472. * _PAGE_HWWRITE bit is set for all kernel data pages when the PTEs
  473. * are initialized in mapin_ram(). This will avoid the problem,
  474. * assuming we only use the dcbi instruction on kernel addresses.
  475. */
  476. /* DAR is in r10 already */
  477. rlwinm r11, r10, 0, 0, 19
  478. ori r11, r11, MD_EVALID
  479. mfspr r10, SPRN_M_CASID
  480. rlwimi r11, r10, 0, 28, 31
  481. DO_8xx_CPU6(0x3780, r3)
  482. mtspr SPRN_MD_EPN, r11
  483. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  484. /* If we are faulting a kernel address, we have to use the
  485. * kernel page tables.
  486. */
  487. andi. r11, r10, 0x0800
  488. beq 3f
  489. lis r11, swapper_pg_dir@h
  490. ori r11, r11, swapper_pg_dir@l
  491. rlwimi r10, r11, 0, 2, 19
  492. 3:
  493. lwz r11, 0(r10) /* Get the level 1 entry */
  494. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  495. beq 2f /* If zero, bail */
  496. /* We have a pte table, so fetch the pte from the table.
  497. */
  498. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  499. DO_8xx_CPU6(0x3b80, r3)
  500. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  501. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  502. lwz r10, 0(r10) /* Get the pte */
  503. /* Insert the Guarded flag into the TWC from the Linux PTE.
  504. * It is bit 27 of both the Linux PTE and the TWC
  505. */
  506. rlwimi r11, r10, 0, 27, 27
  507. DO_8xx_CPU6(0x3b80, r3)
  508. mtspr SPRN_MD_TWC, r11
  509. mfspr r11, SPRN_MD_TWC /* get the pte address again */
  510. ori r10, r10, _PAGE_DIRTY | _PAGE_ACCESSED | _PAGE_HWWRITE
  511. stw r10, 0(r11) /* and update pte in table */
  512. xori r10, r10, _PAGE_RW /* RW bit is inverted */
  513. /* The Linux PTE won't go exactly into the MMU TLB.
  514. * Software indicator bits 22 and 28 must be clear.
  515. * Software indicator bits 24, 25, 26, and 27 must be
  516. * set. All other Linux PTE bits control the behavior
  517. * of the MMU.
  518. */
  519. li r11, 0x00f0
  520. mtspr SPRN_DAR,r11 /* Tag DAR */
  521. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  522. DO_8xx_CPU6(0x3d80, r3)
  523. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  524. mfspr r10, SPRN_M_TW /* Restore registers */
  525. lwz r11, 0(r0)
  526. mtcr r11
  527. lwz r11, 4(r0)
  528. #ifdef CONFIG_8xx_CPU6
  529. lwz r3, 8(r0)
  530. #endif
  531. rfi
  532. 2:
  533. mfspr r10, SPRN_M_TW /* Restore registers */
  534. lwz r11, 0(r0)
  535. mtcr r11
  536. lwz r11, 4(r0)
  537. #ifdef CONFIG_8xx_CPU6
  538. lwz r3, 8(r0)
  539. #endif
  540. b DataAccess
  541. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  542. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  543. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  544. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  545. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  546. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  547. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  548. /* On the MPC8xx, these next four traps are used for development
  549. * support of breakpoints and such. Someday I will get around to
  550. * using them.
  551. */
  552. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  553. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  554. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  555. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  556. . = 0x2000
  557. /* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
  558. * by decoding the registers used by the dcbx instruction and adding them.
  559. * DAR is set to the calculated address and r10 also holds the EA on exit.
  560. */
  561. /* define if you don't want to use self modifying code */
  562. #define NO_SELF_MODIFYING_CODE
  563. FixupDAR:/* Entry point for dcbx workaround. */
  564. /* fetch instruction from memory. */
  565. mfspr r10, SPRN_SRR0
  566. DO_8xx_CPU6(0x3780, r3)
  567. mtspr SPRN_MD_EPN, r10
  568. mfspr r11, SPRN_M_TWB /* Get level 1 table entry address */
  569. cmplwi cr0, r11, 0x0800
  570. blt- 3f /* Branch if user space */
  571. lis r11, (swapper_pg_dir-PAGE_OFFSET)@h
  572. ori r11, r11, (swapper_pg_dir-PAGE_OFFSET)@l
  573. rlwimi r11, r10, 32-20, 0xffc /* r11 = r11&~0xffc|(r10>>20)&0xffc */
  574. 3: lwz r11, 0(r11) /* Get the level 1 entry */
  575. DO_8xx_CPU6(0x3b80, r3)
  576. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  577. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  578. lwz r11, 0(r11) /* Get the pte */
  579. /* concat physical page address(r11) and page offset(r10) */
  580. rlwimi r11, r10, 0, 20, 31
  581. lwz r11,0(r11)
  582. /* Check if it really is a dcbx instruction. */
  583. /* dcbt and dcbtst does not generate DTLB Misses/Errors,
  584. * no need to include them here */
  585. srwi r10, r11, 26 /* check if major OP code is 31 */
  586. cmpwi cr0, r10, 31
  587. bne- 141f
  588. rlwinm r10, r11, 0, 21, 30
  589. cmpwi cr0, r10, 2028 /* Is dcbz? */
  590. beq+ 142f
  591. cmpwi cr0, r10, 940 /* Is dcbi? */
  592. beq+ 142f
  593. cmpwi cr0, r10, 108 /* Is dcbst? */
  594. beq+ 144f /* Fix up store bit! */
  595. cmpwi cr0, r10, 172 /* Is dcbf? */
  596. beq+ 142f
  597. cmpwi cr0, r10, 1964 /* Is icbi? */
  598. beq+ 142f
  599. 141: mfspr r10, SPRN_DAR /* r10 must hold DAR at exit */
  600. b DARFixed /* Nope, go back to normal TLB processing */
  601. 144: mfspr r10, SPRN_DSISR
  602. rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
  603. mtspr SPRN_DSISR, r10
  604. 142: /* continue, it was a dcbx, dcbi instruction. */
  605. #ifdef CONFIG_8xx_CPU6
  606. lwz r3, 8(r0) /* restore r3 from memory */
  607. #endif
  608. #ifndef NO_SELF_MODIFYING_CODE
  609. andis. r10,r11,0x1f /* test if reg RA is r0 */
  610. li r10,modified_instr@l
  611. dcbtst r0,r10 /* touch for store */
  612. rlwinm r11,r11,0,0,20 /* Zero lower 10 bits */
  613. oris r11,r11,640 /* Transform instr. to a "add r10,RA,RB" */
  614. ori r11,r11,532
  615. stw r11,0(r10) /* store add/and instruction */
  616. dcbf 0,r10 /* flush new instr. to memory. */
  617. icbi 0,r10 /* invalidate instr. cache line */
  618. lwz r11, 4(r0) /* restore r11 from memory */
  619. mfspr r10, SPRN_M_TW /* restore r10 from M_TW */
  620. isync /* Wait until new instr is loaded from memory */
  621. modified_instr:
  622. .space 4 /* this is where the add instr. is stored */
  623. bne+ 143f
  624. subf r10,r0,r10 /* r10=r10-r0, only if reg RA is r0 */
  625. 143: mtdar r10 /* store faulting EA in DAR */
  626. b DARFixed /* Go back to normal TLB handling */
  627. #else
  628. mfctr r10
  629. mtdar r10 /* save ctr reg in DAR */
  630. rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
  631. addi r10, r10, 150f@l /* add start of table */
  632. mtctr r10 /* load ctr with jump address */
  633. xor r10, r10, r10 /* sum starts at zero */
  634. bctr /* jump into table */
  635. 150:
  636. add r10, r10, r0 ;b 151f
  637. add r10, r10, r1 ;b 151f
  638. add r10, r10, r2 ;b 151f
  639. add r10, r10, r3 ;b 151f
  640. add r10, r10, r4 ;b 151f
  641. add r10, r10, r5 ;b 151f
  642. add r10, r10, r6 ;b 151f
  643. add r10, r10, r7 ;b 151f
  644. add r10, r10, r8 ;b 151f
  645. add r10, r10, r9 ;b 151f
  646. mtctr r11 ;b 154f /* r10 needs special handling */
  647. mtctr r11 ;b 153f /* r11 needs special handling */
  648. add r10, r10, r12 ;b 151f
  649. add r10, r10, r13 ;b 151f
  650. add r10, r10, r14 ;b 151f
  651. add r10, r10, r15 ;b 151f
  652. add r10, r10, r16 ;b 151f
  653. add r10, r10, r17 ;b 151f
  654. add r10, r10, r18 ;b 151f
  655. add r10, r10, r19 ;b 151f
  656. add r10, r10, r20 ;b 151f
  657. add r10, r10, r21 ;b 151f
  658. add r10, r10, r22 ;b 151f
  659. add r10, r10, r23 ;b 151f
  660. add r10, r10, r24 ;b 151f
  661. add r10, r10, r25 ;b 151f
  662. add r10, r10, r26 ;b 151f
  663. add r10, r10, r27 ;b 151f
  664. add r10, r10, r28 ;b 151f
  665. add r10, r10, r29 ;b 151f
  666. add r10, r10, r30 ;b 151f
  667. add r10, r10, r31
  668. 151:
  669. rlwinm. r11,r11,19,24,28 /* offset into jump table for reg RA */
  670. beq 152f /* if reg RA is zero, don't add it */
  671. addi r11, r11, 150b@l /* add start of table */
  672. mtctr r11 /* load ctr with jump address */
  673. rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
  674. bctr /* jump into table */
  675. 152:
  676. mfdar r11
  677. mtctr r11 /* restore ctr reg from DAR */
  678. mtdar r10 /* save fault EA to DAR */
  679. b DARFixed /* Go back to normal TLB handling */
  680. /* special handling for r10,r11 since these are modified already */
  681. 153: lwz r11, 4(r0) /* load r11 from memory */
  682. b 155f
  683. 154: mfspr r11, SPRN_M_TW /* load r10 from M_TW */
  684. 155: add r10, r10, r11 /* add it */
  685. mfctr r11 /* restore r11 */
  686. b 151b
  687. #endif
  688. .globl giveup_fpu
  689. giveup_fpu:
  690. blr
  691. /*
  692. * This is where the main kernel code starts.
  693. */
  694. start_here:
  695. /* ptr to current */
  696. lis r2,init_task@h
  697. ori r2,r2,init_task@l
  698. /* ptr to phys current thread */
  699. tophys(r4,r2)
  700. addi r4,r4,THREAD /* init task's THREAD */
  701. mtspr SPRN_SPRG_THREAD,r4
  702. li r3,0
  703. /* XXX What is that for ? SPRG2 appears otherwise unused on 8xx */
  704. mtspr SPRN_SPRG2,r3 /* 0 => r1 has kernel sp */
  705. /* stack */
  706. lis r1,init_thread_union@ha
  707. addi r1,r1,init_thread_union@l
  708. li r0,0
  709. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  710. bl early_init /* We have to do this with MMU on */
  711. /*
  712. * Decide what sort of machine this is and initialize the MMU.
  713. */
  714. mr r3,r31
  715. mr r4,r30
  716. mr r5,r29
  717. mr r6,r28
  718. mr r7,r27
  719. bl machine_init
  720. bl MMU_init
  721. /*
  722. * Go back to running unmapped so we can load up new values
  723. * and change to using our exception vectors.
  724. * On the 8xx, all we have to do is invalidate the TLB to clear
  725. * the old 8M byte TLB mappings and load the page table base register.
  726. */
  727. /* The right way to do this would be to track it down through
  728. * init's THREAD like the context switch code does, but this is
  729. * easier......until someone changes init's static structures.
  730. */
  731. lis r6, swapper_pg_dir@h
  732. ori r6, r6, swapper_pg_dir@l
  733. tophys(r6,r6)
  734. #ifdef CONFIG_8xx_CPU6
  735. lis r4, cpu6_errata_word@h
  736. ori r4, r4, cpu6_errata_word@l
  737. li r3, 0x3980
  738. stw r3, 12(r4)
  739. lwz r3, 12(r4)
  740. #endif
  741. mtspr SPRN_M_TWB, r6
  742. lis r4,2f@h
  743. ori r4,r4,2f@l
  744. tophys(r4,r4)
  745. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  746. mtspr SPRN_SRR0,r4
  747. mtspr SPRN_SRR1,r3
  748. rfi
  749. /* Load up the kernel context */
  750. 2:
  751. SYNC /* Force all PTE updates to finish */
  752. tlbia /* Clear all TLB entries */
  753. sync /* wait for tlbia/tlbie to finish */
  754. TLBSYNC /* ... on all CPUs */
  755. /* set up the PTE pointers for the Abatron bdiGDB.
  756. */
  757. tovirt(r6,r6)
  758. lis r5, abatron_pteptrs@h
  759. ori r5, r5, abatron_pteptrs@l
  760. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  761. tophys(r5,r5)
  762. stw r6, 0(r5)
  763. /* Now turn on the MMU for real! */
  764. li r4,MSR_KERNEL
  765. lis r3,start_kernel@h
  766. ori r3,r3,start_kernel@l
  767. mtspr SPRN_SRR0,r3
  768. mtspr SPRN_SRR1,r4
  769. rfi /* enable MMU and jump to start_kernel */
  770. /* Set up the initial MMU state so we can do the first level of
  771. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  772. * virtual to physical. Also, set the cache mode since that is defined
  773. * by TLB entries and perform any additional mapping (like of the IMMR).
  774. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  775. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  776. * these mappings is mapped by page tables.
  777. */
  778. initial_mmu:
  779. tlbia /* Invalidate all TLB entries */
  780. #ifdef CONFIG_PIN_TLB
  781. lis r8, MI_RSV4I@h
  782. ori r8, r8, 0x1c00
  783. #else
  784. li r8, 0
  785. #endif
  786. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  787. #ifdef CONFIG_PIN_TLB
  788. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  789. ori r10, r10, 0x1c00
  790. mr r8, r10
  791. #else
  792. lis r10, MD_RESETVAL@h
  793. #endif
  794. #ifndef CONFIG_8xx_COPYBACK
  795. oris r10, r10, MD_WTDEF@h
  796. #endif
  797. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  798. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  799. * we can load the instruction and data TLB registers with the
  800. * same values.
  801. */
  802. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  803. ori r8, r8, MI_EVALID /* Mark it valid */
  804. mtspr SPRN_MI_EPN, r8
  805. mtspr SPRN_MD_EPN, r8
  806. li r8, MI_PS8MEG /* Set 8M byte page */
  807. ori r8, r8, MI_SVALID /* Make it valid */
  808. mtspr SPRN_MI_TWC, r8
  809. mtspr SPRN_MD_TWC, r8
  810. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  811. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  812. mtspr SPRN_MD_RPN, r8
  813. lis r8, MI_Kp@h /* Set the protection mode */
  814. mtspr SPRN_MI_AP, r8
  815. mtspr SPRN_MD_AP, r8
  816. /* Map another 8 MByte at the IMMR to get the processor
  817. * internal registers (among other things).
  818. */
  819. #ifdef CONFIG_PIN_TLB
  820. addi r10, r10, 0x0100
  821. mtspr SPRN_MD_CTR, r10
  822. #endif
  823. mfspr r9, 638 /* Get current IMMR */
  824. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  825. mr r8, r9 /* Create vaddr for TLB */
  826. ori r8, r8, MD_EVALID /* Mark it valid */
  827. mtspr SPRN_MD_EPN, r8
  828. li r8, MD_PS8MEG /* Set 8M byte page */
  829. ori r8, r8, MD_SVALID /* Make it valid */
  830. mtspr SPRN_MD_TWC, r8
  831. mr r8, r9 /* Create paddr for TLB */
  832. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  833. mtspr SPRN_MD_RPN, r8
  834. #ifdef CONFIG_PIN_TLB
  835. /* Map two more 8M kernel data pages.
  836. */
  837. addi r10, r10, 0x0100
  838. mtspr SPRN_MD_CTR, r10
  839. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  840. addis r8, r8, 0x0080 /* Add 8M */
  841. ori r8, r8, MI_EVALID /* Mark it valid */
  842. mtspr SPRN_MD_EPN, r8
  843. li r9, MI_PS8MEG /* Set 8M byte page */
  844. ori r9, r9, MI_SVALID /* Make it valid */
  845. mtspr SPRN_MD_TWC, r9
  846. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  847. addis r11, r11, 0x0080 /* Add 8M */
  848. mtspr SPRN_MD_RPN, r11
  849. addis r8, r8, 0x0080 /* Add 8M */
  850. mtspr SPRN_MD_EPN, r8
  851. mtspr SPRN_MD_TWC, r9
  852. addis r11, r11, 0x0080 /* Add 8M */
  853. mtspr SPRN_MD_RPN, r11
  854. #endif
  855. /* Since the cache is enabled according to the information we
  856. * just loaded into the TLB, invalidate and enable the caches here.
  857. * We should probably check/set other modes....later.
  858. */
  859. lis r8, IDC_INVALL@h
  860. mtspr SPRN_IC_CST, r8
  861. mtspr SPRN_DC_CST, r8
  862. lis r8, IDC_ENABLE@h
  863. mtspr SPRN_IC_CST, r8
  864. #ifdef CONFIG_8xx_COPYBACK
  865. mtspr SPRN_DC_CST, r8
  866. #else
  867. /* For a debug option, I left this here to easily enable
  868. * the write through cache mode
  869. */
  870. lis r8, DC_SFWT@h
  871. mtspr SPRN_DC_CST, r8
  872. lis r8, IDC_ENABLE@h
  873. mtspr SPRN_DC_CST, r8
  874. #endif
  875. blr
  876. /*
  877. * Set up to use a given MMU context.
  878. * r3 is context number, r4 is PGD pointer.
  879. *
  880. * We place the physical address of the new task page directory loaded
  881. * into the MMU base register, and set the ASID compare register with
  882. * the new "context."
  883. */
  884. _GLOBAL(set_context)
  885. #ifdef CONFIG_BDI_SWITCH
  886. /* Context switch the PTE pointer for the Abatron BDI2000.
  887. * The PGDIR is passed as second argument.
  888. */
  889. lis r5, KERNELBASE@h
  890. lwz r5, 0xf0(r5)
  891. stw r4, 0x4(r5)
  892. #endif
  893. #ifdef CONFIG_8xx_CPU6
  894. lis r6, cpu6_errata_word@h
  895. ori r6, r6, cpu6_errata_word@l
  896. tophys (r4, r4)
  897. li r7, 0x3980
  898. stw r7, 12(r6)
  899. lwz r7, 12(r6)
  900. mtspr SPRN_M_TWB, r4 /* Update MMU base address */
  901. li r7, 0x3380
  902. stw r7, 12(r6)
  903. lwz r7, 12(r6)
  904. mtspr SPRN_M_CASID, r3 /* Update context */
  905. #else
  906. mtspr SPRN_M_CASID,r3 /* Update context */
  907. tophys (r4, r4)
  908. mtspr SPRN_M_TWB, r4 /* and pgd */
  909. #endif
  910. SYNC
  911. blr
  912. #ifdef CONFIG_8xx_CPU6
  913. /* It's here because it is unique to the 8xx.
  914. * It is important we get called with interrupts disabled. I used to
  915. * do that, but it appears that all code that calls this already had
  916. * interrupt disabled.
  917. */
  918. .globl set_dec_cpu6
  919. set_dec_cpu6:
  920. lis r7, cpu6_errata_word@h
  921. ori r7, r7, cpu6_errata_word@l
  922. li r4, 0x2c00
  923. stw r4, 8(r7)
  924. lwz r4, 8(r7)
  925. mtspr 22, r3 /* Update Decrementer */
  926. SYNC
  927. blr
  928. #endif
  929. /*
  930. * We put a few things here that have to be page-aligned.
  931. * This stuff goes at the beginning of the data segment,
  932. * which is page-aligned.
  933. */
  934. .data
  935. .globl sdata
  936. sdata:
  937. .globl empty_zero_page
  938. empty_zero_page:
  939. .space 4096
  940. .globl swapper_pg_dir
  941. swapper_pg_dir:
  942. .space 4096
  943. /* Room for two PTE table poiners, usually the kernel and current user
  944. * pointer to their respective root page table (pgdir).
  945. */
  946. abatron_pteptrs:
  947. .space 8
  948. #ifdef CONFIG_8xx_CPU6
  949. .globl cpu6_errata_word
  950. cpu6_errata_word:
  951. .space 16
  952. #endif