trans.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2007 - 2013 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called COPYING.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. #include <linux/pci.h>
  64. #include <linux/pci-aspm.h>
  65. #include <linux/interrupt.h>
  66. #include <linux/debugfs.h>
  67. #include <linux/sched.h>
  68. #include <linux/bitops.h>
  69. #include <linux/gfp.h>
  70. #include "iwl-drv.h"
  71. #include "iwl-trans.h"
  72. #include "iwl-csr.h"
  73. #include "iwl-prph.h"
  74. #include "iwl-agn-hw.h"
  75. #include "internal.h"
  76. static void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
  77. u32 reg, u32 mask, u32 value)
  78. {
  79. u32 v;
  80. #ifdef CONFIG_IWLWIFI_DEBUG
  81. WARN_ON_ONCE(value & ~mask);
  82. #endif
  83. v = iwl_read32(trans, reg);
  84. v &= ~mask;
  85. v |= value;
  86. iwl_write32(trans, reg, v);
  87. }
  88. static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
  89. u32 reg, u32 mask)
  90. {
  91. __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
  92. }
  93. static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
  94. u32 reg, u32 mask)
  95. {
  96. __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
  97. }
  98. static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
  99. {
  100. if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
  101. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  102. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  103. ~APMG_PS_CTRL_MSK_PWR_SRC);
  104. else
  105. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  106. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  107. ~APMG_PS_CTRL_MSK_PWR_SRC);
  108. }
  109. /* PCI registers */
  110. #define PCI_CFG_RETRY_TIMEOUT 0x041
  111. static void iwl_pcie_apm_config(struct iwl_trans *trans)
  112. {
  113. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  114. u16 lctl;
  115. /*
  116. * HW bug W/A for instability in PCIe bus L0S->L1 transition.
  117. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  118. * If so (likely), disable L0S, so device moves directly L0->L1;
  119. * costs negligible amount of power savings.
  120. * If not (unlikely), enable L0S, so there is at least some
  121. * power savings, even without L1.
  122. */
  123. pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
  124. if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
  125. /* L1-ASPM enabled; disable(!) L0S */
  126. iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  127. dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
  128. } else {
  129. /* L1-ASPM disabled; enable(!) L0S */
  130. iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  131. dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
  132. }
  133. trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
  134. }
  135. /*
  136. * Start up NIC's basic functionality after it has been reset
  137. * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
  138. * NOTE: This does not load uCode nor start the embedded processor
  139. */
  140. static int iwl_pcie_apm_init(struct iwl_trans *trans)
  141. {
  142. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  143. int ret = 0;
  144. IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
  145. /*
  146. * Use "set_bit" below rather than "write", to preserve any hardware
  147. * bits already set by default after reset.
  148. */
  149. /* Disable L0S exit timer (platform NMI Work/Around) */
  150. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  151. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  152. /*
  153. * Disable L0s without affecting L1;
  154. * don't wait for ICH L0s (ICH bug W/A)
  155. */
  156. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  157. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  158. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  159. iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  160. /*
  161. * Enable HAP INTA (interrupt from management bus) to
  162. * wake device's PCI Express link L1a -> L0s
  163. */
  164. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  165. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  166. iwl_pcie_apm_config(trans);
  167. /* Configure analog phase-lock-loop before activating to D0A */
  168. if (trans->cfg->base_params->pll_cfg_val)
  169. iwl_set_bit(trans, CSR_ANA_PLL_CFG,
  170. trans->cfg->base_params->pll_cfg_val);
  171. /*
  172. * Set "initialization complete" bit to move adapter from
  173. * D0U* --> D0A* (powered-up active) state.
  174. */
  175. iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  176. /*
  177. * Wait for clock stabilization; once stabilized, access to
  178. * device-internal resources is supported, e.g. iwl_write_prph()
  179. * and accesses to uCode SRAM.
  180. */
  181. ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
  182. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  183. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  184. if (ret < 0) {
  185. IWL_DEBUG_INFO(trans, "Failed to init the card\n");
  186. goto out;
  187. }
  188. /*
  189. * Enable DMA clock and wait for it to stabilize.
  190. *
  191. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  192. * do not disable clocks. This preserves any hardware bits already
  193. * set by default in "CLK_CTRL_REG" after reset.
  194. */
  195. iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  196. udelay(20);
  197. /* Disable L1-Active */
  198. iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
  199. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  200. /* Clear the interrupt in APMG if the NIC is in RFKILL */
  201. iwl_write_prph(trans, APMG_RTC_INT_STT_REG, APMG_RTC_INT_STT_RFKILL);
  202. set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  203. out:
  204. return ret;
  205. }
  206. static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
  207. {
  208. int ret = 0;
  209. /* stop device's busmaster DMA activity */
  210. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  211. ret = iwl_poll_bit(trans, CSR_RESET,
  212. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  213. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  214. if (ret)
  215. IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
  216. IWL_DEBUG_INFO(trans, "stop master\n");
  217. return ret;
  218. }
  219. static void iwl_pcie_apm_stop(struct iwl_trans *trans)
  220. {
  221. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  222. IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
  223. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  224. /* Stop device's DMA activity */
  225. iwl_pcie_apm_stop_master(trans);
  226. /* Reset the entire device */
  227. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  228. udelay(10);
  229. /*
  230. * Clear "initialization complete" bit to move adapter from
  231. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  232. */
  233. iwl_clear_bit(trans, CSR_GP_CNTRL,
  234. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  235. }
  236. static int iwl_pcie_nic_init(struct iwl_trans *trans)
  237. {
  238. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  239. unsigned long flags;
  240. /* nic_init */
  241. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  242. iwl_pcie_apm_init(trans);
  243. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  244. iwl_pcie_set_pwr(trans, false);
  245. iwl_op_mode_nic_config(trans->op_mode);
  246. /* Allocate the RX queue, or reset if it is already allocated */
  247. iwl_pcie_rx_init(trans);
  248. /* Allocate or reset and init all Tx and Command queues */
  249. if (iwl_pcie_tx_init(trans))
  250. return -ENOMEM;
  251. if (trans->cfg->base_params->shadow_reg_enable) {
  252. /* enable shadow regs in HW */
  253. iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
  254. IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
  255. }
  256. return 0;
  257. }
  258. #define HW_READY_TIMEOUT (50)
  259. /* Note: returns poll_bit return value, which is >= 0 if success */
  260. static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
  261. {
  262. int ret;
  263. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  264. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  265. /* See if we got it */
  266. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  267. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  268. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  269. HW_READY_TIMEOUT);
  270. IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
  271. return ret;
  272. }
  273. /* Note: returns standard 0/-ERROR code */
  274. static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
  275. {
  276. int ret;
  277. int t = 0;
  278. IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
  279. ret = iwl_pcie_set_hw_ready(trans);
  280. /* If the card is ready, exit 0 */
  281. if (ret >= 0)
  282. return 0;
  283. /* If HW is not ready, prepare the conditions to check again */
  284. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  285. CSR_HW_IF_CONFIG_REG_PREPARE);
  286. do {
  287. ret = iwl_pcie_set_hw_ready(trans);
  288. if (ret >= 0)
  289. return 0;
  290. usleep_range(200, 1000);
  291. t += 200;
  292. } while (t < 150000);
  293. return ret;
  294. }
  295. /*
  296. * ucode
  297. */
  298. static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
  299. dma_addr_t phy_addr, u32 byte_cnt)
  300. {
  301. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  302. int ret;
  303. trans_pcie->ucode_write_complete = false;
  304. iwl_write_direct32(trans,
  305. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  306. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
  307. iwl_write_direct32(trans,
  308. FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
  309. dst_addr);
  310. iwl_write_direct32(trans,
  311. FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
  312. phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
  313. iwl_write_direct32(trans,
  314. FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
  315. (iwl_get_dma_hi_addr(phy_addr)
  316. << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
  317. iwl_write_direct32(trans,
  318. FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
  319. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
  320. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
  321. FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
  322. iwl_write_direct32(trans,
  323. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  324. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  325. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
  326. FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
  327. ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
  328. trans_pcie->ucode_write_complete, 5 * HZ);
  329. if (!ret) {
  330. IWL_ERR(trans, "Failed to load firmware chunk!\n");
  331. return -ETIMEDOUT;
  332. }
  333. return 0;
  334. }
  335. static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
  336. const struct fw_desc *section)
  337. {
  338. u8 *v_addr;
  339. dma_addr_t p_addr;
  340. u32 offset, chunk_sz = section->len;
  341. int ret = 0;
  342. IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
  343. section_num);
  344. v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
  345. GFP_KERNEL | __GFP_NOWARN);
  346. if (!v_addr) {
  347. IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
  348. chunk_sz = PAGE_SIZE;
  349. v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
  350. &p_addr, GFP_KERNEL);
  351. if (!v_addr)
  352. return -ENOMEM;
  353. }
  354. for (offset = 0; offset < section->len; offset += chunk_sz) {
  355. u32 copy_size;
  356. copy_size = min_t(u32, chunk_sz, section->len - offset);
  357. memcpy(v_addr, (u8 *)section->data + offset, copy_size);
  358. ret = iwl_pcie_load_firmware_chunk(trans,
  359. section->offset + offset,
  360. p_addr, copy_size);
  361. if (ret) {
  362. IWL_ERR(trans,
  363. "Could not load the [%d] uCode section\n",
  364. section_num);
  365. break;
  366. }
  367. }
  368. dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
  369. return ret;
  370. }
  371. static int iwl_pcie_secure_set(struct iwl_trans *trans, int cpu)
  372. {
  373. int shift_param;
  374. u32 address;
  375. int ret = 0;
  376. if (cpu == 1) {
  377. shift_param = 0;
  378. address = CSR_SECURE_BOOT_CPU1_STATUS_ADDR;
  379. } else {
  380. shift_param = 16;
  381. address = CSR_SECURE_BOOT_CPU2_STATUS_ADDR;
  382. }
  383. /* set CPU to started */
  384. iwl_trans_set_bits_mask(trans,
  385. CSR_UCODE_LOAD_STATUS_ADDR,
  386. CSR_CPU_STATUS_LOADING_STARTED << shift_param,
  387. 1);
  388. /* set last complete descriptor number */
  389. iwl_trans_set_bits_mask(trans,
  390. CSR_UCODE_LOAD_STATUS_ADDR,
  391. CSR_CPU_STATUS_NUM_OF_LAST_COMPLETED
  392. << shift_param,
  393. 1);
  394. /* set last loaded block */
  395. iwl_trans_set_bits_mask(trans,
  396. CSR_UCODE_LOAD_STATUS_ADDR,
  397. CSR_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK
  398. << shift_param,
  399. 1);
  400. /* image loading complete */
  401. iwl_trans_set_bits_mask(trans,
  402. CSR_UCODE_LOAD_STATUS_ADDR,
  403. CSR_CPU_STATUS_LOADING_COMPLETED
  404. << shift_param,
  405. 1);
  406. /* set FH_TCSR_0_REG */
  407. iwl_trans_set_bits_mask(trans, FH_TCSR_0_REG0, 0x00400000, 1);
  408. /* verify image verification started */
  409. ret = iwl_poll_bit(trans, address,
  410. CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
  411. CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
  412. CSR_SECURE_TIME_OUT);
  413. if (ret < 0) {
  414. IWL_ERR(trans, "secure boot process didn't start\n");
  415. return ret;
  416. }
  417. /* wait for image verification to complete */
  418. ret = iwl_poll_bit(trans, address,
  419. CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
  420. CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
  421. CSR_SECURE_TIME_OUT);
  422. if (ret < 0) {
  423. IWL_ERR(trans, "Time out on secure boot process\n");
  424. return ret;
  425. }
  426. return 0;
  427. }
  428. static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
  429. const struct fw_img *image)
  430. {
  431. int i, ret = 0;
  432. IWL_DEBUG_FW(trans,
  433. "working with %s image\n",
  434. image->is_secure ? "Secured" : "Non Secured");
  435. IWL_DEBUG_FW(trans,
  436. "working with %s CPU\n",
  437. image->is_dual_cpus ? "Dual" : "Single");
  438. /* configure the ucode to be ready to get the secured image */
  439. if (image->is_secure) {
  440. /* set secure boot inspector addresses */
  441. iwl_write32(trans, CSR_SECURE_INSPECTOR_CODE_ADDR, 0);
  442. iwl_write32(trans, CSR_SECURE_INSPECTOR_DATA_ADDR, 0);
  443. /* release CPU1 reset if secure inspector image burned in OTP */
  444. iwl_write32(trans, CSR_RESET, 0);
  445. }
  446. /* load to FW the binary sections of CPU1 */
  447. IWL_DEBUG_INFO(trans, "Loading CPU1\n");
  448. for (i = 0;
  449. i < IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
  450. i++) {
  451. if (!image->sec[i].data)
  452. break;
  453. ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
  454. if (ret)
  455. return ret;
  456. }
  457. /* configure the ucode to start secure process on CPU1 */
  458. if (image->is_secure) {
  459. /* config CPU1 to start secure protocol */
  460. ret = iwl_pcie_secure_set(trans, 1);
  461. if (ret)
  462. return ret;
  463. } else {
  464. /* Remove all resets to allow NIC to operate */
  465. iwl_write32(trans, CSR_RESET, 0);
  466. }
  467. if (image->is_dual_cpus) {
  468. /* load to FW the binary sections of CPU2 */
  469. IWL_DEBUG_INFO(trans, "working w/ DUAL CPUs - Loading CPU2\n");
  470. for (i = IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
  471. i < IWL_UCODE_SECTION_MAX; i++) {
  472. if (!image->sec[i].data)
  473. break;
  474. ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
  475. if (ret)
  476. return ret;
  477. }
  478. if (image->is_secure) {
  479. /* set CPU2 for secure protocol */
  480. ret = iwl_pcie_secure_set(trans, 2);
  481. if (ret)
  482. return ret;
  483. }
  484. }
  485. return 0;
  486. }
  487. static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
  488. const struct fw_img *fw, bool run_in_rfkill)
  489. {
  490. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  491. int ret;
  492. bool hw_rfkill;
  493. /* This may fail if AMT took ownership of the device */
  494. if (iwl_pcie_prepare_card_hw(trans)) {
  495. IWL_WARN(trans, "Exit HW not ready\n");
  496. return -EIO;
  497. }
  498. clear_bit(STATUS_FW_ERROR, &trans_pcie->status);
  499. iwl_enable_rfkill_int(trans);
  500. /* If platform's RF_KILL switch is NOT set to KILL */
  501. hw_rfkill = iwl_is_rfkill_set(trans);
  502. if (hw_rfkill)
  503. set_bit(STATUS_RFKILL, &trans_pcie->status);
  504. else
  505. clear_bit(STATUS_RFKILL, &trans_pcie->status);
  506. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  507. if (hw_rfkill && !run_in_rfkill)
  508. return -ERFKILL;
  509. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  510. ret = iwl_pcie_nic_init(trans);
  511. if (ret) {
  512. IWL_ERR(trans, "Unable to init nic\n");
  513. return ret;
  514. }
  515. /* make sure rfkill handshake bits are cleared */
  516. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  517. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
  518. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  519. /* clear (again), then enable host interrupts */
  520. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  521. iwl_enable_interrupts(trans);
  522. /* really make sure rfkill handshake bits are cleared */
  523. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  524. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  525. /* Load the given image to the HW */
  526. return iwl_pcie_load_given_ucode(trans, fw);
  527. }
  528. static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
  529. {
  530. iwl_pcie_reset_ict(trans);
  531. iwl_pcie_tx_start(trans, scd_addr);
  532. }
  533. static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
  534. {
  535. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  536. unsigned long flags;
  537. /* tell the device to stop sending interrupts */
  538. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  539. iwl_disable_interrupts(trans);
  540. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  541. /* device going down, Stop using ICT table */
  542. iwl_pcie_disable_ict(trans);
  543. /*
  544. * If a HW restart happens during firmware loading,
  545. * then the firmware loading might call this function
  546. * and later it might be called again due to the
  547. * restart. So don't process again if the device is
  548. * already dead.
  549. */
  550. if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
  551. iwl_pcie_tx_stop(trans);
  552. iwl_pcie_rx_stop(trans);
  553. /* Power-down device's busmaster DMA clocks */
  554. iwl_write_prph(trans, APMG_CLK_DIS_REG,
  555. APMG_CLK_VAL_DMA_CLK_RQT);
  556. udelay(5);
  557. }
  558. /* Make sure (redundant) we've released our request to stay awake */
  559. iwl_clear_bit(trans, CSR_GP_CNTRL,
  560. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  561. /* Stop the device, and put it in low power state */
  562. iwl_pcie_apm_stop(trans);
  563. /* Upon stop, the APM issues an interrupt if HW RF kill is set.
  564. * Clean again the interrupt here
  565. */
  566. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  567. iwl_disable_interrupts(trans);
  568. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  569. iwl_enable_rfkill_int(trans);
  570. /* stop and reset the on-board processor */
  571. iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  572. /* clear all status bits */
  573. clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
  574. clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  575. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  576. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  577. clear_bit(STATUS_RFKILL, &trans_pcie->status);
  578. }
  579. static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
  580. {
  581. iwl_disable_interrupts(trans);
  582. /*
  583. * in testing mode, the host stays awake and the
  584. * hardware won't be reset (not even partially)
  585. */
  586. if (test)
  587. return;
  588. iwl_pcie_disable_ict(trans);
  589. iwl_clear_bit(trans, CSR_GP_CNTRL,
  590. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  591. iwl_clear_bit(trans, CSR_GP_CNTRL,
  592. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  593. /*
  594. * reset TX queues -- some of their registers reset during S3
  595. * so if we don't reset everything here the D3 image would try
  596. * to execute some invalid memory upon resume
  597. */
  598. iwl_trans_pcie_tx_reset(trans);
  599. iwl_pcie_set_pwr(trans, true);
  600. }
  601. static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
  602. enum iwl_d3_status *status,
  603. bool test)
  604. {
  605. u32 val;
  606. int ret;
  607. if (test) {
  608. iwl_enable_interrupts(trans);
  609. *status = IWL_D3_STATUS_ALIVE;
  610. return 0;
  611. }
  612. iwl_pcie_set_pwr(trans, false);
  613. val = iwl_read32(trans, CSR_RESET);
  614. if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
  615. *status = IWL_D3_STATUS_RESET;
  616. return 0;
  617. }
  618. /*
  619. * Also enables interrupts - none will happen as the device doesn't
  620. * know we're waking it up, only when the opmode actually tells it
  621. * after this call.
  622. */
  623. iwl_pcie_reset_ict(trans);
  624. iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  625. iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  626. ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
  627. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  628. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  629. 25000);
  630. if (ret) {
  631. IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
  632. return ret;
  633. }
  634. iwl_trans_pcie_tx_reset(trans);
  635. ret = iwl_pcie_rx_init(trans);
  636. if (ret) {
  637. IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
  638. return ret;
  639. }
  640. *status = IWL_D3_STATUS_ALIVE;
  641. return 0;
  642. }
  643. static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
  644. {
  645. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  646. bool hw_rfkill;
  647. int err;
  648. err = iwl_pcie_prepare_card_hw(trans);
  649. if (err) {
  650. IWL_ERR(trans, "Error while preparing HW: %d\n", err);
  651. return err;
  652. }
  653. /* Reset the entire device */
  654. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  655. usleep_range(10, 15);
  656. iwl_pcie_apm_init(trans);
  657. /* From now on, the op_mode will be kept updated about RF kill state */
  658. iwl_enable_rfkill_int(trans);
  659. hw_rfkill = iwl_is_rfkill_set(trans);
  660. if (hw_rfkill)
  661. set_bit(STATUS_RFKILL, &trans_pcie->status);
  662. else
  663. clear_bit(STATUS_RFKILL, &trans_pcie->status);
  664. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  665. return 0;
  666. }
  667. static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
  668. bool op_mode_leaving)
  669. {
  670. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  671. bool hw_rfkill;
  672. unsigned long flags;
  673. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  674. iwl_disable_interrupts(trans);
  675. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  676. iwl_pcie_apm_stop(trans);
  677. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  678. iwl_disable_interrupts(trans);
  679. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  680. iwl_pcie_disable_ict(trans);
  681. if (!op_mode_leaving) {
  682. /*
  683. * Even if we stop the HW, we still want the RF kill
  684. * interrupt
  685. */
  686. iwl_enable_rfkill_int(trans);
  687. /*
  688. * Check again since the RF kill state may have changed while
  689. * all the interrupts were disabled, in this case we couldn't
  690. * receive the RF kill interrupt and update the state in the
  691. * op_mode.
  692. */
  693. hw_rfkill = iwl_is_rfkill_set(trans);
  694. if (hw_rfkill)
  695. set_bit(STATUS_RFKILL, &trans_pcie->status);
  696. else
  697. clear_bit(STATUS_RFKILL, &trans_pcie->status);
  698. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  699. }
  700. }
  701. static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
  702. {
  703. writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  704. }
  705. static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
  706. {
  707. writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  708. }
  709. static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
  710. {
  711. return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  712. }
  713. static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
  714. {
  715. iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
  716. ((reg & 0x000FFFFF) | (3 << 24)));
  717. return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
  718. }
  719. static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
  720. u32 val)
  721. {
  722. iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
  723. ((addr & 0x000FFFFF) | (3 << 24)));
  724. iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
  725. }
  726. static void iwl_trans_pcie_configure(struct iwl_trans *trans,
  727. const struct iwl_trans_config *trans_cfg)
  728. {
  729. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  730. trans_pcie->cmd_queue = trans_cfg->cmd_queue;
  731. trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
  732. if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
  733. trans_pcie->n_no_reclaim_cmds = 0;
  734. else
  735. trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
  736. if (trans_pcie->n_no_reclaim_cmds)
  737. memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
  738. trans_pcie->n_no_reclaim_cmds * sizeof(u8));
  739. trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
  740. if (trans_pcie->rx_buf_size_8k)
  741. trans_pcie->rx_page_order = get_order(8 * 1024);
  742. else
  743. trans_pcie->rx_page_order = get_order(4 * 1024);
  744. trans_pcie->wd_timeout =
  745. msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
  746. trans_pcie->command_names = trans_cfg->command_names;
  747. trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
  748. }
  749. void iwl_trans_pcie_free(struct iwl_trans *trans)
  750. {
  751. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  752. synchronize_irq(trans_pcie->pci_dev->irq);
  753. iwl_pcie_tx_free(trans);
  754. iwl_pcie_rx_free(trans);
  755. free_irq(trans_pcie->pci_dev->irq, trans);
  756. iwl_pcie_free_ict(trans);
  757. pci_disable_msi(trans_pcie->pci_dev);
  758. iounmap(trans_pcie->hw_base);
  759. pci_release_regions(trans_pcie->pci_dev);
  760. pci_disable_device(trans_pcie->pci_dev);
  761. kmem_cache_destroy(trans->dev_cmd_pool);
  762. kfree(trans);
  763. }
  764. static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
  765. {
  766. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  767. if (state)
  768. set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  769. else
  770. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  771. }
  772. static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
  773. unsigned long *flags)
  774. {
  775. int ret;
  776. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  777. spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
  778. /* this bit wakes up the NIC */
  779. __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
  780. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  781. /*
  782. * These bits say the device is running, and should keep running for
  783. * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
  784. * but they do not indicate that embedded SRAM is restored yet;
  785. * 3945 and 4965 have volatile SRAM, and must save/restore contents
  786. * to/from host DRAM when sleeping/waking for power-saving.
  787. * Each direction takes approximately 1/4 millisecond; with this
  788. * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
  789. * series of register accesses are expected (e.g. reading Event Log),
  790. * to keep device from sleeping.
  791. *
  792. * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
  793. * SRAM is okay/restored. We don't check that here because this call
  794. * is just for hardware register access; but GP1 MAC_SLEEP check is a
  795. * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
  796. *
  797. * 5000 series and later (including 1000 series) have non-volatile SRAM,
  798. * and do not save/restore SRAM when power cycling.
  799. */
  800. ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
  801. CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
  802. (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
  803. CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
  804. if (unlikely(ret < 0)) {
  805. iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
  806. if (!silent) {
  807. u32 val = iwl_read32(trans, CSR_GP_CNTRL);
  808. WARN_ONCE(1,
  809. "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
  810. val);
  811. spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
  812. return false;
  813. }
  814. }
  815. /*
  816. * Fool sparse by faking we release the lock - sparse will
  817. * track nic_access anyway.
  818. */
  819. __release(&trans_pcie->reg_lock);
  820. return true;
  821. }
  822. static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
  823. unsigned long *flags)
  824. {
  825. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  826. lockdep_assert_held(&trans_pcie->reg_lock);
  827. /*
  828. * Fool sparse by faking we acquiring the lock - sparse will
  829. * track nic_access anyway.
  830. */
  831. __acquire(&trans_pcie->reg_lock);
  832. __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
  833. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  834. /*
  835. * Above we read the CSR_GP_CNTRL register, which will flush
  836. * any previous writes, but we need the write that clears the
  837. * MAC_ACCESS_REQ bit to be performed before any other writes
  838. * scheduled on different CPUs (after we drop reg_lock).
  839. */
  840. mmiowb();
  841. spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
  842. }
  843. static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
  844. void *buf, int dwords)
  845. {
  846. unsigned long flags;
  847. int offs, ret = 0;
  848. u32 *vals = buf;
  849. if (iwl_trans_grab_nic_access(trans, false, &flags)) {
  850. iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
  851. for (offs = 0; offs < dwords; offs++)
  852. vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
  853. iwl_trans_release_nic_access(trans, &flags);
  854. } else {
  855. ret = -EBUSY;
  856. }
  857. return ret;
  858. }
  859. static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
  860. const void *buf, int dwords)
  861. {
  862. unsigned long flags;
  863. int offs, ret = 0;
  864. const u32 *vals = buf;
  865. if (iwl_trans_grab_nic_access(trans, false, &flags)) {
  866. iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
  867. for (offs = 0; offs < dwords; offs++)
  868. iwl_write32(trans, HBUS_TARG_MEM_WDAT,
  869. vals ? vals[offs] : 0);
  870. iwl_trans_release_nic_access(trans, &flags);
  871. } else {
  872. ret = -EBUSY;
  873. }
  874. return ret;
  875. }
  876. #define IWL_FLUSH_WAIT_MS 2000
  877. static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
  878. {
  879. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  880. struct iwl_txq *txq;
  881. struct iwl_queue *q;
  882. int cnt;
  883. unsigned long now = jiffies;
  884. u32 scd_sram_addr;
  885. u8 buf[16];
  886. int ret = 0;
  887. /* waiting for all the tx frames complete might take a while */
  888. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  889. if (cnt == trans_pcie->cmd_queue)
  890. continue;
  891. txq = &trans_pcie->txq[cnt];
  892. q = &txq->q;
  893. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  894. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  895. msleep(1);
  896. if (q->read_ptr != q->write_ptr) {
  897. IWL_ERR(trans,
  898. "fail to flush all tx fifo queues Q %d\n", cnt);
  899. ret = -ETIMEDOUT;
  900. break;
  901. }
  902. }
  903. if (!ret)
  904. return 0;
  905. IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
  906. txq->q.read_ptr, txq->q.write_ptr);
  907. scd_sram_addr = trans_pcie->scd_base_addr +
  908. SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
  909. iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
  910. iwl_print_hex_error(trans, buf, sizeof(buf));
  911. for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
  912. IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
  913. iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
  914. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  915. u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
  916. u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
  917. bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
  918. u32 tbl_dw =
  919. iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
  920. SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
  921. if (cnt & 0x1)
  922. tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
  923. else
  924. tbl_dw = tbl_dw & 0x0000FFFF;
  925. IWL_ERR(trans,
  926. "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
  927. cnt, active ? "" : "in", fifo, tbl_dw,
  928. iwl_read_prph(trans,
  929. SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
  930. iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
  931. }
  932. return ret;
  933. }
  934. static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
  935. u32 mask, u32 value)
  936. {
  937. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  938. unsigned long flags;
  939. spin_lock_irqsave(&trans_pcie->reg_lock, flags);
  940. __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
  941. spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
  942. }
  943. static const char *get_csr_string(int cmd)
  944. {
  945. #define IWL_CMD(x) case x: return #x
  946. switch (cmd) {
  947. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  948. IWL_CMD(CSR_INT_COALESCING);
  949. IWL_CMD(CSR_INT);
  950. IWL_CMD(CSR_INT_MASK);
  951. IWL_CMD(CSR_FH_INT_STATUS);
  952. IWL_CMD(CSR_GPIO_IN);
  953. IWL_CMD(CSR_RESET);
  954. IWL_CMD(CSR_GP_CNTRL);
  955. IWL_CMD(CSR_HW_REV);
  956. IWL_CMD(CSR_EEPROM_REG);
  957. IWL_CMD(CSR_EEPROM_GP);
  958. IWL_CMD(CSR_OTP_GP_REG);
  959. IWL_CMD(CSR_GIO_REG);
  960. IWL_CMD(CSR_GP_UCODE_REG);
  961. IWL_CMD(CSR_GP_DRIVER_REG);
  962. IWL_CMD(CSR_UCODE_DRV_GP1);
  963. IWL_CMD(CSR_UCODE_DRV_GP2);
  964. IWL_CMD(CSR_LED_REG);
  965. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  966. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  967. IWL_CMD(CSR_ANA_PLL_CFG);
  968. IWL_CMD(CSR_HW_REV_WA_REG);
  969. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  970. default:
  971. return "UNKNOWN";
  972. }
  973. #undef IWL_CMD
  974. }
  975. void iwl_pcie_dump_csr(struct iwl_trans *trans)
  976. {
  977. int i;
  978. static const u32 csr_tbl[] = {
  979. CSR_HW_IF_CONFIG_REG,
  980. CSR_INT_COALESCING,
  981. CSR_INT,
  982. CSR_INT_MASK,
  983. CSR_FH_INT_STATUS,
  984. CSR_GPIO_IN,
  985. CSR_RESET,
  986. CSR_GP_CNTRL,
  987. CSR_HW_REV,
  988. CSR_EEPROM_REG,
  989. CSR_EEPROM_GP,
  990. CSR_OTP_GP_REG,
  991. CSR_GIO_REG,
  992. CSR_GP_UCODE_REG,
  993. CSR_GP_DRIVER_REG,
  994. CSR_UCODE_DRV_GP1,
  995. CSR_UCODE_DRV_GP2,
  996. CSR_LED_REG,
  997. CSR_DRAM_INT_TBL_REG,
  998. CSR_GIO_CHICKEN_BITS,
  999. CSR_ANA_PLL_CFG,
  1000. CSR_HW_REV_WA_REG,
  1001. CSR_DBG_HPET_MEM_REG
  1002. };
  1003. IWL_ERR(trans, "CSR values:\n");
  1004. IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
  1005. "CSR_INT_PERIODIC_REG)\n");
  1006. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  1007. IWL_ERR(trans, " %25s: 0X%08x\n",
  1008. get_csr_string(csr_tbl[i]),
  1009. iwl_read32(trans, csr_tbl[i]));
  1010. }
  1011. }
  1012. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1013. /* create and remove of files */
  1014. #define DEBUGFS_ADD_FILE(name, parent, mode) do { \
  1015. if (!debugfs_create_file(#name, mode, parent, trans, \
  1016. &iwl_dbgfs_##name##_ops)) \
  1017. goto err; \
  1018. } while (0)
  1019. /* file operation */
  1020. #define DEBUGFS_READ_FILE_OPS(name) \
  1021. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1022. .read = iwl_dbgfs_##name##_read, \
  1023. .open = simple_open, \
  1024. .llseek = generic_file_llseek, \
  1025. };
  1026. #define DEBUGFS_WRITE_FILE_OPS(name) \
  1027. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1028. .write = iwl_dbgfs_##name##_write, \
  1029. .open = simple_open, \
  1030. .llseek = generic_file_llseek, \
  1031. };
  1032. #define DEBUGFS_READ_WRITE_FILE_OPS(name) \
  1033. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1034. .write = iwl_dbgfs_##name##_write, \
  1035. .read = iwl_dbgfs_##name##_read, \
  1036. .open = simple_open, \
  1037. .llseek = generic_file_llseek, \
  1038. };
  1039. static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
  1040. char __user *user_buf,
  1041. size_t count, loff_t *ppos)
  1042. {
  1043. struct iwl_trans *trans = file->private_data;
  1044. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1045. struct iwl_txq *txq;
  1046. struct iwl_queue *q;
  1047. char *buf;
  1048. int pos = 0;
  1049. int cnt;
  1050. int ret;
  1051. size_t bufsz;
  1052. bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
  1053. if (!trans_pcie->txq)
  1054. return -EAGAIN;
  1055. buf = kzalloc(bufsz, GFP_KERNEL);
  1056. if (!buf)
  1057. return -ENOMEM;
  1058. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  1059. txq = &trans_pcie->txq[cnt];
  1060. q = &txq->q;
  1061. pos += scnprintf(buf + pos, bufsz - pos,
  1062. "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
  1063. cnt, q->read_ptr, q->write_ptr,
  1064. !!test_bit(cnt, trans_pcie->queue_used),
  1065. !!test_bit(cnt, trans_pcie->queue_stopped));
  1066. }
  1067. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1068. kfree(buf);
  1069. return ret;
  1070. }
  1071. static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
  1072. char __user *user_buf,
  1073. size_t count, loff_t *ppos)
  1074. {
  1075. struct iwl_trans *trans = file->private_data;
  1076. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1077. struct iwl_rxq *rxq = &trans_pcie->rxq;
  1078. char buf[256];
  1079. int pos = 0;
  1080. const size_t bufsz = sizeof(buf);
  1081. pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
  1082. rxq->read);
  1083. pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
  1084. rxq->write);
  1085. pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
  1086. rxq->free_count);
  1087. if (rxq->rb_stts) {
  1088. pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
  1089. le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
  1090. } else {
  1091. pos += scnprintf(buf + pos, bufsz - pos,
  1092. "closed_rb_num: Not Allocated\n");
  1093. }
  1094. return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1095. }
  1096. static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
  1097. char __user *user_buf,
  1098. size_t count, loff_t *ppos)
  1099. {
  1100. struct iwl_trans *trans = file->private_data;
  1101. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1102. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1103. int pos = 0;
  1104. char *buf;
  1105. int bufsz = 24 * 64; /* 24 items * 64 char per item */
  1106. ssize_t ret;
  1107. buf = kzalloc(bufsz, GFP_KERNEL);
  1108. if (!buf)
  1109. return -ENOMEM;
  1110. pos += scnprintf(buf + pos, bufsz - pos,
  1111. "Interrupt Statistics Report:\n");
  1112. pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
  1113. isr_stats->hw);
  1114. pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
  1115. isr_stats->sw);
  1116. if (isr_stats->sw || isr_stats->hw) {
  1117. pos += scnprintf(buf + pos, bufsz - pos,
  1118. "\tLast Restarting Code: 0x%X\n",
  1119. isr_stats->err_code);
  1120. }
  1121. #ifdef CONFIG_IWLWIFI_DEBUG
  1122. pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
  1123. isr_stats->sch);
  1124. pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
  1125. isr_stats->alive);
  1126. #endif
  1127. pos += scnprintf(buf + pos, bufsz - pos,
  1128. "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
  1129. pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
  1130. isr_stats->ctkill);
  1131. pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
  1132. isr_stats->wakeup);
  1133. pos += scnprintf(buf + pos, bufsz - pos,
  1134. "Rx command responses:\t\t %u\n", isr_stats->rx);
  1135. pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
  1136. isr_stats->tx);
  1137. pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
  1138. isr_stats->unhandled);
  1139. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1140. kfree(buf);
  1141. return ret;
  1142. }
  1143. static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
  1144. const char __user *user_buf,
  1145. size_t count, loff_t *ppos)
  1146. {
  1147. struct iwl_trans *trans = file->private_data;
  1148. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1149. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1150. char buf[8];
  1151. int buf_size;
  1152. u32 reset_flag;
  1153. memset(buf, 0, sizeof(buf));
  1154. buf_size = min(count, sizeof(buf) - 1);
  1155. if (copy_from_user(buf, user_buf, buf_size))
  1156. return -EFAULT;
  1157. if (sscanf(buf, "%x", &reset_flag) != 1)
  1158. return -EFAULT;
  1159. if (reset_flag == 0)
  1160. memset(isr_stats, 0, sizeof(*isr_stats));
  1161. return count;
  1162. }
  1163. static ssize_t iwl_dbgfs_csr_write(struct file *file,
  1164. const char __user *user_buf,
  1165. size_t count, loff_t *ppos)
  1166. {
  1167. struct iwl_trans *trans = file->private_data;
  1168. char buf[8];
  1169. int buf_size;
  1170. int csr;
  1171. memset(buf, 0, sizeof(buf));
  1172. buf_size = min(count, sizeof(buf) - 1);
  1173. if (copy_from_user(buf, user_buf, buf_size))
  1174. return -EFAULT;
  1175. if (sscanf(buf, "%d", &csr) != 1)
  1176. return -EFAULT;
  1177. iwl_pcie_dump_csr(trans);
  1178. return count;
  1179. }
  1180. static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
  1181. char __user *user_buf,
  1182. size_t count, loff_t *ppos)
  1183. {
  1184. struct iwl_trans *trans = file->private_data;
  1185. char *buf = NULL;
  1186. int pos = 0;
  1187. ssize_t ret = -EFAULT;
  1188. ret = pos = iwl_dump_fh(trans, &buf);
  1189. if (buf) {
  1190. ret = simple_read_from_buffer(user_buf,
  1191. count, ppos, buf, pos);
  1192. kfree(buf);
  1193. }
  1194. return ret;
  1195. }
  1196. DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
  1197. DEBUGFS_READ_FILE_OPS(fh_reg);
  1198. DEBUGFS_READ_FILE_OPS(rx_queue);
  1199. DEBUGFS_READ_FILE_OPS(tx_queue);
  1200. DEBUGFS_WRITE_FILE_OPS(csr);
  1201. /*
  1202. * Create the debugfs files and directories
  1203. *
  1204. */
  1205. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1206. struct dentry *dir)
  1207. {
  1208. DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
  1209. DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
  1210. DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
  1211. DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
  1212. DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
  1213. return 0;
  1214. err:
  1215. IWL_ERR(trans, "failed to create the trans debugfs entry\n");
  1216. return -ENOMEM;
  1217. }
  1218. #else
  1219. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1220. struct dentry *dir)
  1221. {
  1222. return 0;
  1223. }
  1224. #endif /*CONFIG_IWLWIFI_DEBUGFS */
  1225. static const struct iwl_trans_ops trans_ops_pcie = {
  1226. .start_hw = iwl_trans_pcie_start_hw,
  1227. .stop_hw = iwl_trans_pcie_stop_hw,
  1228. .fw_alive = iwl_trans_pcie_fw_alive,
  1229. .start_fw = iwl_trans_pcie_start_fw,
  1230. .stop_device = iwl_trans_pcie_stop_device,
  1231. .d3_suspend = iwl_trans_pcie_d3_suspend,
  1232. .d3_resume = iwl_trans_pcie_d3_resume,
  1233. .send_cmd = iwl_trans_pcie_send_hcmd,
  1234. .tx = iwl_trans_pcie_tx,
  1235. .reclaim = iwl_trans_pcie_reclaim,
  1236. .txq_disable = iwl_trans_pcie_txq_disable,
  1237. .txq_enable = iwl_trans_pcie_txq_enable,
  1238. .dbgfs_register = iwl_trans_pcie_dbgfs_register,
  1239. .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
  1240. .write8 = iwl_trans_pcie_write8,
  1241. .write32 = iwl_trans_pcie_write32,
  1242. .read32 = iwl_trans_pcie_read32,
  1243. .read_prph = iwl_trans_pcie_read_prph,
  1244. .write_prph = iwl_trans_pcie_write_prph,
  1245. .read_mem = iwl_trans_pcie_read_mem,
  1246. .write_mem = iwl_trans_pcie_write_mem,
  1247. .configure = iwl_trans_pcie_configure,
  1248. .set_pmi = iwl_trans_pcie_set_pmi,
  1249. .grab_nic_access = iwl_trans_pcie_grab_nic_access,
  1250. .release_nic_access = iwl_trans_pcie_release_nic_access,
  1251. .set_bits_mask = iwl_trans_pcie_set_bits_mask,
  1252. };
  1253. struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
  1254. const struct pci_device_id *ent,
  1255. const struct iwl_cfg *cfg)
  1256. {
  1257. struct iwl_trans_pcie *trans_pcie;
  1258. struct iwl_trans *trans;
  1259. u16 pci_cmd;
  1260. int err;
  1261. trans = kzalloc(sizeof(struct iwl_trans) +
  1262. sizeof(struct iwl_trans_pcie), GFP_KERNEL);
  1263. if (!trans) {
  1264. err = -ENOMEM;
  1265. goto out;
  1266. }
  1267. trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1268. trans->ops = &trans_ops_pcie;
  1269. trans->cfg = cfg;
  1270. trans_lockdep_init(trans);
  1271. trans_pcie->trans = trans;
  1272. spin_lock_init(&trans_pcie->irq_lock);
  1273. spin_lock_init(&trans_pcie->reg_lock);
  1274. init_waitqueue_head(&trans_pcie->ucode_write_waitq);
  1275. err = pci_enable_device(pdev);
  1276. if (err)
  1277. goto out_no_pci;
  1278. if (!cfg->base_params->pcie_l1_allowed) {
  1279. /*
  1280. * W/A - seems to solve weird behavior. We need to remove this
  1281. * if we don't want to stay in L1 all the time. This wastes a
  1282. * lot of power.
  1283. */
  1284. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
  1285. PCIE_LINK_STATE_L1 |
  1286. PCIE_LINK_STATE_CLKPM);
  1287. }
  1288. pci_set_master(pdev);
  1289. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  1290. if (!err)
  1291. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  1292. if (err) {
  1293. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1294. if (!err)
  1295. err = pci_set_consistent_dma_mask(pdev,
  1296. DMA_BIT_MASK(32));
  1297. /* both attempts failed: */
  1298. if (err) {
  1299. dev_err(&pdev->dev, "No suitable DMA available\n");
  1300. goto out_pci_disable_device;
  1301. }
  1302. }
  1303. err = pci_request_regions(pdev, DRV_NAME);
  1304. if (err) {
  1305. dev_err(&pdev->dev, "pci_request_regions failed\n");
  1306. goto out_pci_disable_device;
  1307. }
  1308. trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
  1309. if (!trans_pcie->hw_base) {
  1310. dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
  1311. err = -ENODEV;
  1312. goto out_pci_release_regions;
  1313. }
  1314. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  1315. * PCI Tx retries from interfering with C3 CPU state */
  1316. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  1317. err = pci_enable_msi(pdev);
  1318. if (err) {
  1319. dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
  1320. /* enable rfkill interrupt: hw bug w/a */
  1321. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1322. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  1323. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1324. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  1325. }
  1326. }
  1327. trans->dev = &pdev->dev;
  1328. trans_pcie->pci_dev = pdev;
  1329. trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
  1330. trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
  1331. snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
  1332. "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
  1333. /* Initialize the wait queue for commands */
  1334. init_waitqueue_head(&trans_pcie->wait_command_queue);
  1335. snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
  1336. "iwl_cmd_pool:%s", dev_name(trans->dev));
  1337. trans->dev_cmd_headroom = 0;
  1338. trans->dev_cmd_pool =
  1339. kmem_cache_create(trans->dev_cmd_pool_name,
  1340. sizeof(struct iwl_device_cmd)
  1341. + trans->dev_cmd_headroom,
  1342. sizeof(void *),
  1343. SLAB_HWCACHE_ALIGN,
  1344. NULL);
  1345. if (!trans->dev_cmd_pool) {
  1346. err = -ENOMEM;
  1347. goto out_pci_disable_msi;
  1348. }
  1349. trans_pcie->inta_mask = CSR_INI_SET_MASK;
  1350. if (iwl_pcie_alloc_ict(trans))
  1351. goto out_free_cmd_pool;
  1352. err = request_threaded_irq(pdev->irq, iwl_pcie_isr_ict,
  1353. iwl_pcie_irq_handler,
  1354. IRQF_SHARED, DRV_NAME, trans);
  1355. if (err) {
  1356. IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
  1357. goto out_free_ict;
  1358. }
  1359. return trans;
  1360. out_free_ict:
  1361. iwl_pcie_free_ict(trans);
  1362. out_free_cmd_pool:
  1363. kmem_cache_destroy(trans->dev_cmd_pool);
  1364. out_pci_disable_msi:
  1365. pci_disable_msi(pdev);
  1366. out_pci_release_regions:
  1367. pci_release_regions(pdev);
  1368. out_pci_disable_device:
  1369. pci_disable_device(pdev);
  1370. out_no_pci:
  1371. kfree(trans);
  1372. out:
  1373. return ERR_PTR(err);
  1374. }