tg3.c 459 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421174221742317424174251742617427174281742917430174311743217433174341743517436174371743817439174401744117442174431744417445174461744717448174491745017451174521745317454174551745617457174581745917460174611746217463174641746517466174671746817469174701747117472174731747417475174761747717478174791748017481174821748317484174851748617487174881748917490174911749217493174941749517496174971749817499175001750117502175031750417505175061750717508175091751017511175121751317514175151751617517175181751917520175211752217523175241752517526175271752817529175301753117532175331753417535175361753717538175391754017541175421754317544175451754617547175481754917550175511755217553175541755517556175571755817559175601756117562175631756417565175661756717568175691757017571175721757317574175751757617577175781757917580175811758217583175841758517586175871758817589175901759117592175931759417595175961759717598175991760017601176021760317604176051760617607176081760917610176111761217613176141761517616176171761817619176201762117622176231762417625176261762717628176291763017631176321763317634176351763617637176381763917640176411764217643176441764517646176471764817649176501765117652176531765417655176561765717658176591766017661176621766317664176651766617667176681766917670176711767217673176741767517676176771767817679176801768117682176831768417685176861768717688176891769017691176921769317694176951769617697176981769917700177011770217703177041770517706177071770817709177101771117712177131771417715177161771717718177191772017721177221772317724177251772617727177281772917730177311773217733177341773517736177371773817739177401774117742177431774417745177461774717748177491775017751177521775317754177551775617757177581775917760177611776217763177641776517766177671776817769177701777117772177731777417775177761777717778177791778017781177821778317784177851778617787177881778917790177911779217793177941779517796177971779817799178001780117802178031780417805178061780717808178091781017811178121781317814178151781617817178181781917820178211782217823178241782517826178271782817829178301783117832178331783417835178361783717838178391784017841178421784317844178451784617847178481784917850178511785217853178541785517856178571785817859178601786117862178631786417865178661786717868178691787017871178721787317874178751787617877178781787917880178811788217883178841788517886178871788817889178901789117892178931789417895178961789717898178991790017901179021790317904179051790617907179081790917910179111791217913179141791517916179171791817919179201792117922179231792417925179261792717928179291793017931179321793317934179351793617937179381793917940179411794217943179441794517946179471794817949179501795117952179531795417955179561795717958179591796017961179621796317964179651796617967179681796917970179711797217973179741797517976179771797817979179801798117982179831798417985179861798717988179891799017991179921799317994179951799617997179981799918000180011800218003180041800518006180071800818009
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2013 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/ssb/ssb_driver_gige.h>
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #include <net/checksum.h>
  49. #include <net/ip.h>
  50. #include <linux/io.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/uaccess.h>
  53. #include <uapi/linux/net_tstamp.h>
  54. #include <linux/ptp_clock_kernel.h>
  55. #ifdef CONFIG_SPARC
  56. #include <asm/idprom.h>
  57. #include <asm/prom.h>
  58. #endif
  59. #define BAR_0 0
  60. #define BAR_2 2
  61. #include "tg3.h"
  62. /* Functions & macros to verify TG3_FLAGS types */
  63. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. return test_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. set_bit(flag, bits);
  70. }
  71. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  72. {
  73. clear_bit(flag, bits);
  74. }
  75. #define tg3_flag(tp, flag) \
  76. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define tg3_flag_set(tp, flag) \
  78. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  79. #define tg3_flag_clear(tp, flag) \
  80. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  81. #define DRV_MODULE_NAME "tg3"
  82. #define TG3_MAJ_NUM 3
  83. #define TG3_MIN_NUM 134
  84. #define DRV_MODULE_VERSION \
  85. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  86. #define DRV_MODULE_RELDATE "Sep 16, 2013"
  87. #define RESET_KIND_SHUTDOWN 0
  88. #define RESET_KIND_INIT 1
  89. #define RESET_KIND_SUSPEND 2
  90. #define TG3_DEF_RX_MODE 0
  91. #define TG3_DEF_TX_MODE 0
  92. #define TG3_DEF_MSG_ENABLE \
  93. (NETIF_MSG_DRV | \
  94. NETIF_MSG_PROBE | \
  95. NETIF_MSG_LINK | \
  96. NETIF_MSG_TIMER | \
  97. NETIF_MSG_IFDOWN | \
  98. NETIF_MSG_IFUP | \
  99. NETIF_MSG_RX_ERR | \
  100. NETIF_MSG_TX_ERR)
  101. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  102. /* length of time before we decide the hardware is borked,
  103. * and dev->tx_timeout() should be called to fix the problem
  104. */
  105. #define TG3_TX_TIMEOUT (5 * HZ)
  106. /* hardware minimum and maximum for a single frame's data payload */
  107. #define TG3_MIN_MTU 60
  108. #define TG3_MAX_MTU(tp) \
  109. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  110. /* These numbers seem to be hard coded in the NIC firmware somehow.
  111. * You can't change the ring sizes, but you can change where you place
  112. * them in the NIC onboard memory.
  113. */
  114. #define TG3_RX_STD_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_RING_PENDING 200
  118. #define TG3_RX_JMB_RING_SIZE(tp) \
  119. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  120. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  121. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  122. /* Do not place this n-ring entries value into the tp struct itself,
  123. * we really want to expose these constants to GCC so that modulo et
  124. * al. operations are done with shifts and masks instead of with
  125. * hw multiply/modulo instructions. Another solution would be to
  126. * replace things like '% foo' with '& (foo - 1)'.
  127. */
  128. #define TG3_TX_RING_SIZE 512
  129. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  130. #define TG3_RX_STD_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  132. #define TG3_RX_JMB_RING_BYTES(tp) \
  133. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  134. #define TG3_RX_RCB_RING_BYTES(tp) \
  135. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  136. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  137. TG3_TX_RING_SIZE)
  138. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  139. #define TG3_DMA_BYTE_ENAB 64
  140. #define TG3_RX_STD_DMA_SZ 1536
  141. #define TG3_RX_JMB_DMA_SZ 9046
  142. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  143. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  144. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  145. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  146. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  147. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  148. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  149. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  150. * that are at least dword aligned when used in PCIX mode. The driver
  151. * works around this bug by double copying the packet. This workaround
  152. * is built into the normal double copy length check for efficiency.
  153. *
  154. * However, the double copy is only necessary on those architectures
  155. * where unaligned memory accesses are inefficient. For those architectures
  156. * where unaligned memory accesses incur little penalty, we can reintegrate
  157. * the 5701 in the normal rx path. Doing so saves a device structure
  158. * dereference by hardcoding the double copy threshold in place.
  159. */
  160. #define TG3_RX_COPY_THRESHOLD 256
  161. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  162. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  163. #else
  164. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  165. #endif
  166. #if (NET_IP_ALIGN != 0)
  167. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  168. #else
  169. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  170. #endif
  171. /* minimum number of free TX descriptors required to wake up TX process */
  172. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  173. #define TG3_TX_BD_DMA_MAX_2K 2048
  174. #define TG3_TX_BD_DMA_MAX_4K 4096
  175. #define TG3_RAW_IP_ALIGN 2
  176. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  177. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  178. #define FIRMWARE_TG3 "tigon/tg3.bin"
  179. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  180. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  181. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  182. static char version[] =
  183. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  184. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  185. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  186. MODULE_LICENSE("GPL");
  187. MODULE_VERSION(DRV_MODULE_VERSION);
  188. MODULE_FIRMWARE(FIRMWARE_TG3);
  189. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  190. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  191. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  192. module_param(tg3_debug, int, 0);
  193. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  194. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  195. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  196. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  216. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  217. TG3_DRV_DATA_FLAG_5705_10_100},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  219. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  220. TG3_DRV_DATA_FLAG_5705_10_100},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  223. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  224. TG3_DRV_DATA_FLAG_5705_10_100},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  231. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  237. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  245. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  246. PCI_VENDOR_ID_LENOVO,
  247. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  248. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  251. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  270. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  271. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  272. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  273. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  274. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  275. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  276. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  279. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  289. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  291. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  306. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  307. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  308. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  309. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  310. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  311. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  312. {}
  313. };
  314. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  315. static const struct {
  316. const char string[ETH_GSTRING_LEN];
  317. } ethtool_stats_keys[] = {
  318. { "rx_octets" },
  319. { "rx_fragments" },
  320. { "rx_ucast_packets" },
  321. { "rx_mcast_packets" },
  322. { "rx_bcast_packets" },
  323. { "rx_fcs_errors" },
  324. { "rx_align_errors" },
  325. { "rx_xon_pause_rcvd" },
  326. { "rx_xoff_pause_rcvd" },
  327. { "rx_mac_ctrl_rcvd" },
  328. { "rx_xoff_entered" },
  329. { "rx_frame_too_long_errors" },
  330. { "rx_jabbers" },
  331. { "rx_undersize_packets" },
  332. { "rx_in_length_errors" },
  333. { "rx_out_length_errors" },
  334. { "rx_64_or_less_octet_packets" },
  335. { "rx_65_to_127_octet_packets" },
  336. { "rx_128_to_255_octet_packets" },
  337. { "rx_256_to_511_octet_packets" },
  338. { "rx_512_to_1023_octet_packets" },
  339. { "rx_1024_to_1522_octet_packets" },
  340. { "rx_1523_to_2047_octet_packets" },
  341. { "rx_2048_to_4095_octet_packets" },
  342. { "rx_4096_to_8191_octet_packets" },
  343. { "rx_8192_to_9022_octet_packets" },
  344. { "tx_octets" },
  345. { "tx_collisions" },
  346. { "tx_xon_sent" },
  347. { "tx_xoff_sent" },
  348. { "tx_flow_control" },
  349. { "tx_mac_errors" },
  350. { "tx_single_collisions" },
  351. { "tx_mult_collisions" },
  352. { "tx_deferred" },
  353. { "tx_excessive_collisions" },
  354. { "tx_late_collisions" },
  355. { "tx_collide_2times" },
  356. { "tx_collide_3times" },
  357. { "tx_collide_4times" },
  358. { "tx_collide_5times" },
  359. { "tx_collide_6times" },
  360. { "tx_collide_7times" },
  361. { "tx_collide_8times" },
  362. { "tx_collide_9times" },
  363. { "tx_collide_10times" },
  364. { "tx_collide_11times" },
  365. { "tx_collide_12times" },
  366. { "tx_collide_13times" },
  367. { "tx_collide_14times" },
  368. { "tx_collide_15times" },
  369. { "tx_ucast_packets" },
  370. { "tx_mcast_packets" },
  371. { "tx_bcast_packets" },
  372. { "tx_carrier_sense_errors" },
  373. { "tx_discards" },
  374. { "tx_errors" },
  375. { "dma_writeq_full" },
  376. { "dma_write_prioq_full" },
  377. { "rxbds_empty" },
  378. { "rx_discards" },
  379. { "rx_errors" },
  380. { "rx_threshold_hit" },
  381. { "dma_readq_full" },
  382. { "dma_read_prioq_full" },
  383. { "tx_comp_queue_full" },
  384. { "ring_set_send_prod_index" },
  385. { "ring_status_update" },
  386. { "nic_irqs" },
  387. { "nic_avoided_irqs" },
  388. { "nic_tx_threshold_hit" },
  389. { "mbuf_lwm_thresh_hit" },
  390. };
  391. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  392. #define TG3_NVRAM_TEST 0
  393. #define TG3_LINK_TEST 1
  394. #define TG3_REGISTER_TEST 2
  395. #define TG3_MEMORY_TEST 3
  396. #define TG3_MAC_LOOPB_TEST 4
  397. #define TG3_PHY_LOOPB_TEST 5
  398. #define TG3_EXT_LOOPB_TEST 6
  399. #define TG3_INTERRUPT_TEST 7
  400. static const struct {
  401. const char string[ETH_GSTRING_LEN];
  402. } ethtool_test_keys[] = {
  403. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  404. [TG3_LINK_TEST] = { "link test (online) " },
  405. [TG3_REGISTER_TEST] = { "register test (offline)" },
  406. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  407. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  408. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  409. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  410. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  411. };
  412. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  413. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  414. {
  415. writel(val, tp->regs + off);
  416. }
  417. static u32 tg3_read32(struct tg3 *tp, u32 off)
  418. {
  419. return readl(tp->regs + off);
  420. }
  421. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  422. {
  423. writel(val, tp->aperegs + off);
  424. }
  425. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  426. {
  427. return readl(tp->aperegs + off);
  428. }
  429. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  430. {
  431. unsigned long flags;
  432. spin_lock_irqsave(&tp->indirect_lock, flags);
  433. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  434. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  435. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  436. }
  437. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  438. {
  439. writel(val, tp->regs + off);
  440. readl(tp->regs + off);
  441. }
  442. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  443. {
  444. unsigned long flags;
  445. u32 val;
  446. spin_lock_irqsave(&tp->indirect_lock, flags);
  447. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  448. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  449. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  450. return val;
  451. }
  452. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  453. {
  454. unsigned long flags;
  455. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  456. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  457. TG3_64BIT_REG_LOW, val);
  458. return;
  459. }
  460. if (off == TG3_RX_STD_PROD_IDX_REG) {
  461. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  462. TG3_64BIT_REG_LOW, val);
  463. return;
  464. }
  465. spin_lock_irqsave(&tp->indirect_lock, flags);
  466. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  467. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  468. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  469. /* In indirect mode when disabling interrupts, we also need
  470. * to clear the interrupt bit in the GRC local ctrl register.
  471. */
  472. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  473. (val == 0x1)) {
  474. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  475. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  476. }
  477. }
  478. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  479. {
  480. unsigned long flags;
  481. u32 val;
  482. spin_lock_irqsave(&tp->indirect_lock, flags);
  483. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  484. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  485. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  486. return val;
  487. }
  488. /* usec_wait specifies the wait time in usec when writing to certain registers
  489. * where it is unsafe to read back the register without some delay.
  490. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  491. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  492. */
  493. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  494. {
  495. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  496. /* Non-posted methods */
  497. tp->write32(tp, off, val);
  498. else {
  499. /* Posted method */
  500. tg3_write32(tp, off, val);
  501. if (usec_wait)
  502. udelay(usec_wait);
  503. tp->read32(tp, off);
  504. }
  505. /* Wait again after the read for the posted method to guarantee that
  506. * the wait time is met.
  507. */
  508. if (usec_wait)
  509. udelay(usec_wait);
  510. }
  511. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  512. {
  513. tp->write32_mbox(tp, off, val);
  514. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  515. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  516. !tg3_flag(tp, ICH_WORKAROUND)))
  517. tp->read32_mbox(tp, off);
  518. }
  519. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  520. {
  521. void __iomem *mbox = tp->regs + off;
  522. writel(val, mbox);
  523. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  524. writel(val, mbox);
  525. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  526. tg3_flag(tp, FLUSH_POSTED_WRITES))
  527. readl(mbox);
  528. }
  529. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  530. {
  531. return readl(tp->regs + off + GRCMBOX_BASE);
  532. }
  533. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  534. {
  535. writel(val, tp->regs + off + GRCMBOX_BASE);
  536. }
  537. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  538. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  539. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  540. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  541. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  542. #define tw32(reg, val) tp->write32(tp, reg, val)
  543. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  544. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  545. #define tr32(reg) tp->read32(tp, reg)
  546. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  547. {
  548. unsigned long flags;
  549. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  550. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  551. return;
  552. spin_lock_irqsave(&tp->indirect_lock, flags);
  553. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  554. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  555. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  556. /* Always leave this as zero. */
  557. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  558. } else {
  559. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  560. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  561. /* Always leave this as zero. */
  562. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  563. }
  564. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  565. }
  566. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  567. {
  568. unsigned long flags;
  569. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  570. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  571. *val = 0;
  572. return;
  573. }
  574. spin_lock_irqsave(&tp->indirect_lock, flags);
  575. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  576. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  577. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  578. /* Always leave this as zero. */
  579. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  580. } else {
  581. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  582. *val = tr32(TG3PCI_MEM_WIN_DATA);
  583. /* Always leave this as zero. */
  584. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  585. }
  586. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  587. }
  588. static void tg3_ape_lock_init(struct tg3 *tp)
  589. {
  590. int i;
  591. u32 regbase, bit;
  592. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  593. regbase = TG3_APE_LOCK_GRANT;
  594. else
  595. regbase = TG3_APE_PER_LOCK_GRANT;
  596. /* Make sure the driver hasn't any stale locks. */
  597. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  598. switch (i) {
  599. case TG3_APE_LOCK_PHY0:
  600. case TG3_APE_LOCK_PHY1:
  601. case TG3_APE_LOCK_PHY2:
  602. case TG3_APE_LOCK_PHY3:
  603. bit = APE_LOCK_GRANT_DRIVER;
  604. break;
  605. default:
  606. if (!tp->pci_fn)
  607. bit = APE_LOCK_GRANT_DRIVER;
  608. else
  609. bit = 1 << tp->pci_fn;
  610. }
  611. tg3_ape_write32(tp, regbase + 4 * i, bit);
  612. }
  613. }
  614. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  615. {
  616. int i, off;
  617. int ret = 0;
  618. u32 status, req, gnt, bit;
  619. if (!tg3_flag(tp, ENABLE_APE))
  620. return 0;
  621. switch (locknum) {
  622. case TG3_APE_LOCK_GPIO:
  623. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  624. return 0;
  625. case TG3_APE_LOCK_GRC:
  626. case TG3_APE_LOCK_MEM:
  627. if (!tp->pci_fn)
  628. bit = APE_LOCK_REQ_DRIVER;
  629. else
  630. bit = 1 << tp->pci_fn;
  631. break;
  632. case TG3_APE_LOCK_PHY0:
  633. case TG3_APE_LOCK_PHY1:
  634. case TG3_APE_LOCK_PHY2:
  635. case TG3_APE_LOCK_PHY3:
  636. bit = APE_LOCK_REQ_DRIVER;
  637. break;
  638. default:
  639. return -EINVAL;
  640. }
  641. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  642. req = TG3_APE_LOCK_REQ;
  643. gnt = TG3_APE_LOCK_GRANT;
  644. } else {
  645. req = TG3_APE_PER_LOCK_REQ;
  646. gnt = TG3_APE_PER_LOCK_GRANT;
  647. }
  648. off = 4 * locknum;
  649. tg3_ape_write32(tp, req + off, bit);
  650. /* Wait for up to 1 millisecond to acquire lock. */
  651. for (i = 0; i < 100; i++) {
  652. status = tg3_ape_read32(tp, gnt + off);
  653. if (status == bit)
  654. break;
  655. if (pci_channel_offline(tp->pdev))
  656. break;
  657. udelay(10);
  658. }
  659. if (status != bit) {
  660. /* Revoke the lock request. */
  661. tg3_ape_write32(tp, gnt + off, bit);
  662. ret = -EBUSY;
  663. }
  664. return ret;
  665. }
  666. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  667. {
  668. u32 gnt, bit;
  669. if (!tg3_flag(tp, ENABLE_APE))
  670. return;
  671. switch (locknum) {
  672. case TG3_APE_LOCK_GPIO:
  673. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  674. return;
  675. case TG3_APE_LOCK_GRC:
  676. case TG3_APE_LOCK_MEM:
  677. if (!tp->pci_fn)
  678. bit = APE_LOCK_GRANT_DRIVER;
  679. else
  680. bit = 1 << tp->pci_fn;
  681. break;
  682. case TG3_APE_LOCK_PHY0:
  683. case TG3_APE_LOCK_PHY1:
  684. case TG3_APE_LOCK_PHY2:
  685. case TG3_APE_LOCK_PHY3:
  686. bit = APE_LOCK_GRANT_DRIVER;
  687. break;
  688. default:
  689. return;
  690. }
  691. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  692. gnt = TG3_APE_LOCK_GRANT;
  693. else
  694. gnt = TG3_APE_PER_LOCK_GRANT;
  695. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  696. }
  697. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  698. {
  699. u32 apedata;
  700. while (timeout_us) {
  701. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  702. return -EBUSY;
  703. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  704. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  705. break;
  706. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  707. udelay(10);
  708. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  709. }
  710. return timeout_us ? 0 : -EBUSY;
  711. }
  712. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  713. {
  714. u32 i, apedata;
  715. for (i = 0; i < timeout_us / 10; i++) {
  716. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  717. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  718. break;
  719. udelay(10);
  720. }
  721. return i == timeout_us / 10;
  722. }
  723. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  724. u32 len)
  725. {
  726. int err;
  727. u32 i, bufoff, msgoff, maxlen, apedata;
  728. if (!tg3_flag(tp, APE_HAS_NCSI))
  729. return 0;
  730. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  731. if (apedata != APE_SEG_SIG_MAGIC)
  732. return -ENODEV;
  733. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  734. if (!(apedata & APE_FW_STATUS_READY))
  735. return -EAGAIN;
  736. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  737. TG3_APE_SHMEM_BASE;
  738. msgoff = bufoff + 2 * sizeof(u32);
  739. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  740. while (len) {
  741. u32 length;
  742. /* Cap xfer sizes to scratchpad limits. */
  743. length = (len > maxlen) ? maxlen : len;
  744. len -= length;
  745. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  746. if (!(apedata & APE_FW_STATUS_READY))
  747. return -EAGAIN;
  748. /* Wait for up to 1 msec for APE to service previous event. */
  749. err = tg3_ape_event_lock(tp, 1000);
  750. if (err)
  751. return err;
  752. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  753. APE_EVENT_STATUS_SCRTCHPD_READ |
  754. APE_EVENT_STATUS_EVENT_PENDING;
  755. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  756. tg3_ape_write32(tp, bufoff, base_off);
  757. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  758. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  759. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  760. base_off += length;
  761. if (tg3_ape_wait_for_event(tp, 30000))
  762. return -EAGAIN;
  763. for (i = 0; length; i += 4, length -= 4) {
  764. u32 val = tg3_ape_read32(tp, msgoff + i);
  765. memcpy(data, &val, sizeof(u32));
  766. data++;
  767. }
  768. }
  769. return 0;
  770. }
  771. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  772. {
  773. int err;
  774. u32 apedata;
  775. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  776. if (apedata != APE_SEG_SIG_MAGIC)
  777. return -EAGAIN;
  778. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  779. if (!(apedata & APE_FW_STATUS_READY))
  780. return -EAGAIN;
  781. /* Wait for up to 1 millisecond for APE to service previous event. */
  782. err = tg3_ape_event_lock(tp, 1000);
  783. if (err)
  784. return err;
  785. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  786. event | APE_EVENT_STATUS_EVENT_PENDING);
  787. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  788. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  789. return 0;
  790. }
  791. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  792. {
  793. u32 event;
  794. u32 apedata;
  795. if (!tg3_flag(tp, ENABLE_APE))
  796. return;
  797. switch (kind) {
  798. case RESET_KIND_INIT:
  799. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  800. APE_HOST_SEG_SIG_MAGIC);
  801. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  802. APE_HOST_SEG_LEN_MAGIC);
  803. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  804. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  805. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  806. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  807. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  808. APE_HOST_BEHAV_NO_PHYLOCK);
  809. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  810. TG3_APE_HOST_DRVR_STATE_START);
  811. event = APE_EVENT_STATUS_STATE_START;
  812. break;
  813. case RESET_KIND_SHUTDOWN:
  814. /* With the interface we are currently using,
  815. * APE does not track driver state. Wiping
  816. * out the HOST SEGMENT SIGNATURE forces
  817. * the APE to assume OS absent status.
  818. */
  819. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  820. if (device_may_wakeup(&tp->pdev->dev) &&
  821. tg3_flag(tp, WOL_ENABLE)) {
  822. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  823. TG3_APE_HOST_WOL_SPEED_AUTO);
  824. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  825. } else
  826. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  827. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  828. event = APE_EVENT_STATUS_STATE_UNLOAD;
  829. break;
  830. default:
  831. return;
  832. }
  833. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  834. tg3_ape_send_event(tp, event);
  835. }
  836. static void tg3_disable_ints(struct tg3 *tp)
  837. {
  838. int i;
  839. tw32(TG3PCI_MISC_HOST_CTRL,
  840. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  841. for (i = 0; i < tp->irq_max; i++)
  842. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  843. }
  844. static void tg3_enable_ints(struct tg3 *tp)
  845. {
  846. int i;
  847. tp->irq_sync = 0;
  848. wmb();
  849. tw32(TG3PCI_MISC_HOST_CTRL,
  850. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  851. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  852. for (i = 0; i < tp->irq_cnt; i++) {
  853. struct tg3_napi *tnapi = &tp->napi[i];
  854. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  855. if (tg3_flag(tp, 1SHOT_MSI))
  856. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  857. tp->coal_now |= tnapi->coal_now;
  858. }
  859. /* Force an initial interrupt */
  860. if (!tg3_flag(tp, TAGGED_STATUS) &&
  861. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  862. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  863. else
  864. tw32(HOSTCC_MODE, tp->coal_now);
  865. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  866. }
  867. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  868. {
  869. struct tg3 *tp = tnapi->tp;
  870. struct tg3_hw_status *sblk = tnapi->hw_status;
  871. unsigned int work_exists = 0;
  872. /* check for phy events */
  873. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  874. if (sblk->status & SD_STATUS_LINK_CHG)
  875. work_exists = 1;
  876. }
  877. /* check for TX work to do */
  878. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  879. work_exists = 1;
  880. /* check for RX work to do */
  881. if (tnapi->rx_rcb_prod_idx &&
  882. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  883. work_exists = 1;
  884. return work_exists;
  885. }
  886. /* tg3_int_reenable
  887. * similar to tg3_enable_ints, but it accurately determines whether there
  888. * is new work pending and can return without flushing the PIO write
  889. * which reenables interrupts
  890. */
  891. static void tg3_int_reenable(struct tg3_napi *tnapi)
  892. {
  893. struct tg3 *tp = tnapi->tp;
  894. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  895. mmiowb();
  896. /* When doing tagged status, this work check is unnecessary.
  897. * The last_tag we write above tells the chip which piece of
  898. * work we've completed.
  899. */
  900. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  901. tw32(HOSTCC_MODE, tp->coalesce_mode |
  902. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  903. }
  904. static void tg3_switch_clocks(struct tg3 *tp)
  905. {
  906. u32 clock_ctrl;
  907. u32 orig_clock_ctrl;
  908. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  909. return;
  910. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  911. orig_clock_ctrl = clock_ctrl;
  912. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  913. CLOCK_CTRL_CLKRUN_OENABLE |
  914. 0x1f);
  915. tp->pci_clock_ctrl = clock_ctrl;
  916. if (tg3_flag(tp, 5705_PLUS)) {
  917. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  918. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  919. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  920. }
  921. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  922. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  923. clock_ctrl |
  924. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  925. 40);
  926. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  927. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  928. 40);
  929. }
  930. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  931. }
  932. #define PHY_BUSY_LOOPS 5000
  933. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  934. u32 *val)
  935. {
  936. u32 frame_val;
  937. unsigned int loops;
  938. int ret;
  939. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  940. tw32_f(MAC_MI_MODE,
  941. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  942. udelay(80);
  943. }
  944. tg3_ape_lock(tp, tp->phy_ape_lock);
  945. *val = 0x0;
  946. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  947. MI_COM_PHY_ADDR_MASK);
  948. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  949. MI_COM_REG_ADDR_MASK);
  950. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  951. tw32_f(MAC_MI_COM, frame_val);
  952. loops = PHY_BUSY_LOOPS;
  953. while (loops != 0) {
  954. udelay(10);
  955. frame_val = tr32(MAC_MI_COM);
  956. if ((frame_val & MI_COM_BUSY) == 0) {
  957. udelay(5);
  958. frame_val = tr32(MAC_MI_COM);
  959. break;
  960. }
  961. loops -= 1;
  962. }
  963. ret = -EBUSY;
  964. if (loops != 0) {
  965. *val = frame_val & MI_COM_DATA_MASK;
  966. ret = 0;
  967. }
  968. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  969. tw32_f(MAC_MI_MODE, tp->mi_mode);
  970. udelay(80);
  971. }
  972. tg3_ape_unlock(tp, tp->phy_ape_lock);
  973. return ret;
  974. }
  975. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  976. {
  977. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  978. }
  979. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  980. u32 val)
  981. {
  982. u32 frame_val;
  983. unsigned int loops;
  984. int ret;
  985. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  986. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  987. return 0;
  988. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  989. tw32_f(MAC_MI_MODE,
  990. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  991. udelay(80);
  992. }
  993. tg3_ape_lock(tp, tp->phy_ape_lock);
  994. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  995. MI_COM_PHY_ADDR_MASK);
  996. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  997. MI_COM_REG_ADDR_MASK);
  998. frame_val |= (val & MI_COM_DATA_MASK);
  999. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  1000. tw32_f(MAC_MI_COM, frame_val);
  1001. loops = PHY_BUSY_LOOPS;
  1002. while (loops != 0) {
  1003. udelay(10);
  1004. frame_val = tr32(MAC_MI_COM);
  1005. if ((frame_val & MI_COM_BUSY) == 0) {
  1006. udelay(5);
  1007. frame_val = tr32(MAC_MI_COM);
  1008. break;
  1009. }
  1010. loops -= 1;
  1011. }
  1012. ret = -EBUSY;
  1013. if (loops != 0)
  1014. ret = 0;
  1015. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1016. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1017. udelay(80);
  1018. }
  1019. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1020. return ret;
  1021. }
  1022. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1023. {
  1024. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1025. }
  1026. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1027. {
  1028. int err;
  1029. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1030. if (err)
  1031. goto done;
  1032. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1033. if (err)
  1034. goto done;
  1035. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1036. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1037. if (err)
  1038. goto done;
  1039. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1040. done:
  1041. return err;
  1042. }
  1043. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1044. {
  1045. int err;
  1046. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1047. if (err)
  1048. goto done;
  1049. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1050. if (err)
  1051. goto done;
  1052. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1053. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1054. if (err)
  1055. goto done;
  1056. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1057. done:
  1058. return err;
  1059. }
  1060. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1061. {
  1062. int err;
  1063. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1064. if (!err)
  1065. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1066. return err;
  1067. }
  1068. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1069. {
  1070. int err;
  1071. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1072. if (!err)
  1073. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1074. return err;
  1075. }
  1076. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1077. {
  1078. int err;
  1079. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1080. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1081. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1082. if (!err)
  1083. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1084. return err;
  1085. }
  1086. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1087. {
  1088. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1089. set |= MII_TG3_AUXCTL_MISC_WREN;
  1090. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1091. }
  1092. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1093. {
  1094. u32 val;
  1095. int err;
  1096. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1097. if (err)
  1098. return err;
  1099. if (enable)
  1100. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1101. else
  1102. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1103. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1104. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1105. return err;
  1106. }
  1107. static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
  1108. {
  1109. return tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1110. reg | val | MII_TG3_MISC_SHDW_WREN);
  1111. }
  1112. static int tg3_bmcr_reset(struct tg3 *tp)
  1113. {
  1114. u32 phy_control;
  1115. int limit, err;
  1116. /* OK, reset it, and poll the BMCR_RESET bit until it
  1117. * clears or we time out.
  1118. */
  1119. phy_control = BMCR_RESET;
  1120. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1121. if (err != 0)
  1122. return -EBUSY;
  1123. limit = 5000;
  1124. while (limit--) {
  1125. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1126. if (err != 0)
  1127. return -EBUSY;
  1128. if ((phy_control & BMCR_RESET) == 0) {
  1129. udelay(40);
  1130. break;
  1131. }
  1132. udelay(10);
  1133. }
  1134. if (limit < 0)
  1135. return -EBUSY;
  1136. return 0;
  1137. }
  1138. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1139. {
  1140. struct tg3 *tp = bp->priv;
  1141. u32 val;
  1142. spin_lock_bh(&tp->lock);
  1143. if (__tg3_readphy(tp, mii_id, reg, &val))
  1144. val = -EIO;
  1145. spin_unlock_bh(&tp->lock);
  1146. return val;
  1147. }
  1148. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1149. {
  1150. struct tg3 *tp = bp->priv;
  1151. u32 ret = 0;
  1152. spin_lock_bh(&tp->lock);
  1153. if (__tg3_writephy(tp, mii_id, reg, val))
  1154. ret = -EIO;
  1155. spin_unlock_bh(&tp->lock);
  1156. return ret;
  1157. }
  1158. static int tg3_mdio_reset(struct mii_bus *bp)
  1159. {
  1160. return 0;
  1161. }
  1162. static void tg3_mdio_config_5785(struct tg3 *tp)
  1163. {
  1164. u32 val;
  1165. struct phy_device *phydev;
  1166. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1167. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1168. case PHY_ID_BCM50610:
  1169. case PHY_ID_BCM50610M:
  1170. val = MAC_PHYCFG2_50610_LED_MODES;
  1171. break;
  1172. case PHY_ID_BCMAC131:
  1173. val = MAC_PHYCFG2_AC131_LED_MODES;
  1174. break;
  1175. case PHY_ID_RTL8211C:
  1176. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1177. break;
  1178. case PHY_ID_RTL8201E:
  1179. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1180. break;
  1181. default:
  1182. return;
  1183. }
  1184. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1185. tw32(MAC_PHYCFG2, val);
  1186. val = tr32(MAC_PHYCFG1);
  1187. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1188. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1189. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1190. tw32(MAC_PHYCFG1, val);
  1191. return;
  1192. }
  1193. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1194. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1195. MAC_PHYCFG2_FMODE_MASK_MASK |
  1196. MAC_PHYCFG2_GMODE_MASK_MASK |
  1197. MAC_PHYCFG2_ACT_MASK_MASK |
  1198. MAC_PHYCFG2_QUAL_MASK_MASK |
  1199. MAC_PHYCFG2_INBAND_ENABLE;
  1200. tw32(MAC_PHYCFG2, val);
  1201. val = tr32(MAC_PHYCFG1);
  1202. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1203. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1204. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1205. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1206. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1207. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1208. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1209. }
  1210. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1211. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1212. tw32(MAC_PHYCFG1, val);
  1213. val = tr32(MAC_EXT_RGMII_MODE);
  1214. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1215. MAC_RGMII_MODE_RX_QUALITY |
  1216. MAC_RGMII_MODE_RX_ACTIVITY |
  1217. MAC_RGMII_MODE_RX_ENG_DET |
  1218. MAC_RGMII_MODE_TX_ENABLE |
  1219. MAC_RGMII_MODE_TX_LOWPWR |
  1220. MAC_RGMII_MODE_TX_RESET);
  1221. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1222. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1223. val |= MAC_RGMII_MODE_RX_INT_B |
  1224. MAC_RGMII_MODE_RX_QUALITY |
  1225. MAC_RGMII_MODE_RX_ACTIVITY |
  1226. MAC_RGMII_MODE_RX_ENG_DET;
  1227. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1228. val |= MAC_RGMII_MODE_TX_ENABLE |
  1229. MAC_RGMII_MODE_TX_LOWPWR |
  1230. MAC_RGMII_MODE_TX_RESET;
  1231. }
  1232. tw32(MAC_EXT_RGMII_MODE, val);
  1233. }
  1234. static void tg3_mdio_start(struct tg3 *tp)
  1235. {
  1236. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1237. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1238. udelay(80);
  1239. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1240. tg3_asic_rev(tp) == ASIC_REV_5785)
  1241. tg3_mdio_config_5785(tp);
  1242. }
  1243. static int tg3_mdio_init(struct tg3 *tp)
  1244. {
  1245. int i;
  1246. u32 reg;
  1247. struct phy_device *phydev;
  1248. if (tg3_flag(tp, 5717_PLUS)) {
  1249. u32 is_serdes;
  1250. tp->phy_addr = tp->pci_fn + 1;
  1251. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1252. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1253. else
  1254. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1255. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1256. if (is_serdes)
  1257. tp->phy_addr += 7;
  1258. } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
  1259. int addr;
  1260. addr = ssb_gige_get_phyaddr(tp->pdev);
  1261. if (addr < 0)
  1262. return addr;
  1263. tp->phy_addr = addr;
  1264. } else
  1265. tp->phy_addr = TG3_PHY_MII_ADDR;
  1266. tg3_mdio_start(tp);
  1267. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1268. return 0;
  1269. tp->mdio_bus = mdiobus_alloc();
  1270. if (tp->mdio_bus == NULL)
  1271. return -ENOMEM;
  1272. tp->mdio_bus->name = "tg3 mdio bus";
  1273. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1274. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1275. tp->mdio_bus->priv = tp;
  1276. tp->mdio_bus->parent = &tp->pdev->dev;
  1277. tp->mdio_bus->read = &tg3_mdio_read;
  1278. tp->mdio_bus->write = &tg3_mdio_write;
  1279. tp->mdio_bus->reset = &tg3_mdio_reset;
  1280. tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
  1281. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1282. for (i = 0; i < PHY_MAX_ADDR; i++)
  1283. tp->mdio_bus->irq[i] = PHY_POLL;
  1284. /* The bus registration will look for all the PHYs on the mdio bus.
  1285. * Unfortunately, it does not ensure the PHY is powered up before
  1286. * accessing the PHY ID registers. A chip reset is the
  1287. * quickest way to bring the device back to an operational state..
  1288. */
  1289. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1290. tg3_bmcr_reset(tp);
  1291. i = mdiobus_register(tp->mdio_bus);
  1292. if (i) {
  1293. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1294. mdiobus_free(tp->mdio_bus);
  1295. return i;
  1296. }
  1297. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1298. if (!phydev || !phydev->drv) {
  1299. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1300. mdiobus_unregister(tp->mdio_bus);
  1301. mdiobus_free(tp->mdio_bus);
  1302. return -ENODEV;
  1303. }
  1304. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1305. case PHY_ID_BCM57780:
  1306. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1307. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1308. break;
  1309. case PHY_ID_BCM50610:
  1310. case PHY_ID_BCM50610M:
  1311. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1312. PHY_BRCM_RX_REFCLK_UNUSED |
  1313. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1314. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1315. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1316. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1317. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1318. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1319. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1320. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1321. /* fallthru */
  1322. case PHY_ID_RTL8211C:
  1323. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1324. break;
  1325. case PHY_ID_RTL8201E:
  1326. case PHY_ID_BCMAC131:
  1327. phydev->interface = PHY_INTERFACE_MODE_MII;
  1328. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1329. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1330. break;
  1331. }
  1332. tg3_flag_set(tp, MDIOBUS_INITED);
  1333. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1334. tg3_mdio_config_5785(tp);
  1335. return 0;
  1336. }
  1337. static void tg3_mdio_fini(struct tg3 *tp)
  1338. {
  1339. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1340. tg3_flag_clear(tp, MDIOBUS_INITED);
  1341. mdiobus_unregister(tp->mdio_bus);
  1342. mdiobus_free(tp->mdio_bus);
  1343. }
  1344. }
  1345. /* tp->lock is held. */
  1346. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1347. {
  1348. u32 val;
  1349. val = tr32(GRC_RX_CPU_EVENT);
  1350. val |= GRC_RX_CPU_DRIVER_EVENT;
  1351. tw32_f(GRC_RX_CPU_EVENT, val);
  1352. tp->last_event_jiffies = jiffies;
  1353. }
  1354. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1355. /* tp->lock is held. */
  1356. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1357. {
  1358. int i;
  1359. unsigned int delay_cnt;
  1360. long time_remain;
  1361. /* If enough time has passed, no wait is necessary. */
  1362. time_remain = (long)(tp->last_event_jiffies + 1 +
  1363. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1364. (long)jiffies;
  1365. if (time_remain < 0)
  1366. return;
  1367. /* Check if we can shorten the wait time. */
  1368. delay_cnt = jiffies_to_usecs(time_remain);
  1369. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1370. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1371. delay_cnt = (delay_cnt >> 3) + 1;
  1372. for (i = 0; i < delay_cnt; i++) {
  1373. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1374. break;
  1375. if (pci_channel_offline(tp->pdev))
  1376. break;
  1377. udelay(8);
  1378. }
  1379. }
  1380. /* tp->lock is held. */
  1381. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1382. {
  1383. u32 reg, val;
  1384. val = 0;
  1385. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1386. val = reg << 16;
  1387. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1388. val |= (reg & 0xffff);
  1389. *data++ = val;
  1390. val = 0;
  1391. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1392. val = reg << 16;
  1393. if (!tg3_readphy(tp, MII_LPA, &reg))
  1394. val |= (reg & 0xffff);
  1395. *data++ = val;
  1396. val = 0;
  1397. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1398. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1399. val = reg << 16;
  1400. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1401. val |= (reg & 0xffff);
  1402. }
  1403. *data++ = val;
  1404. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1405. val = reg << 16;
  1406. else
  1407. val = 0;
  1408. *data++ = val;
  1409. }
  1410. /* tp->lock is held. */
  1411. static void tg3_ump_link_report(struct tg3 *tp)
  1412. {
  1413. u32 data[4];
  1414. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1415. return;
  1416. tg3_phy_gather_ump_data(tp, data);
  1417. tg3_wait_for_event_ack(tp);
  1418. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1419. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1420. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1421. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1422. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1423. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1424. tg3_generate_fw_event(tp);
  1425. }
  1426. /* tp->lock is held. */
  1427. static void tg3_stop_fw(struct tg3 *tp)
  1428. {
  1429. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1430. /* Wait for RX cpu to ACK the previous event. */
  1431. tg3_wait_for_event_ack(tp);
  1432. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1433. tg3_generate_fw_event(tp);
  1434. /* Wait for RX cpu to ACK this event. */
  1435. tg3_wait_for_event_ack(tp);
  1436. }
  1437. }
  1438. /* tp->lock is held. */
  1439. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1440. {
  1441. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1442. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1443. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1444. switch (kind) {
  1445. case RESET_KIND_INIT:
  1446. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1447. DRV_STATE_START);
  1448. break;
  1449. case RESET_KIND_SHUTDOWN:
  1450. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1451. DRV_STATE_UNLOAD);
  1452. break;
  1453. case RESET_KIND_SUSPEND:
  1454. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1455. DRV_STATE_SUSPEND);
  1456. break;
  1457. default:
  1458. break;
  1459. }
  1460. }
  1461. }
  1462. /* tp->lock is held. */
  1463. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1464. {
  1465. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1466. switch (kind) {
  1467. case RESET_KIND_INIT:
  1468. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1469. DRV_STATE_START_DONE);
  1470. break;
  1471. case RESET_KIND_SHUTDOWN:
  1472. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1473. DRV_STATE_UNLOAD_DONE);
  1474. break;
  1475. default:
  1476. break;
  1477. }
  1478. }
  1479. }
  1480. /* tp->lock is held. */
  1481. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1482. {
  1483. if (tg3_flag(tp, ENABLE_ASF)) {
  1484. switch (kind) {
  1485. case RESET_KIND_INIT:
  1486. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1487. DRV_STATE_START);
  1488. break;
  1489. case RESET_KIND_SHUTDOWN:
  1490. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1491. DRV_STATE_UNLOAD);
  1492. break;
  1493. case RESET_KIND_SUSPEND:
  1494. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1495. DRV_STATE_SUSPEND);
  1496. break;
  1497. default:
  1498. break;
  1499. }
  1500. }
  1501. }
  1502. static int tg3_poll_fw(struct tg3 *tp)
  1503. {
  1504. int i;
  1505. u32 val;
  1506. if (tg3_flag(tp, NO_FWARE_REPORTED))
  1507. return 0;
  1508. if (tg3_flag(tp, IS_SSB_CORE)) {
  1509. /* We don't use firmware. */
  1510. return 0;
  1511. }
  1512. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1513. /* Wait up to 20ms for init done. */
  1514. for (i = 0; i < 200; i++) {
  1515. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1516. return 0;
  1517. if (pci_channel_offline(tp->pdev))
  1518. return -ENODEV;
  1519. udelay(100);
  1520. }
  1521. return -ENODEV;
  1522. }
  1523. /* Wait for firmware initialization to complete. */
  1524. for (i = 0; i < 100000; i++) {
  1525. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1526. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1527. break;
  1528. if (pci_channel_offline(tp->pdev)) {
  1529. if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
  1530. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1531. netdev_info(tp->dev, "No firmware running\n");
  1532. }
  1533. break;
  1534. }
  1535. udelay(10);
  1536. }
  1537. /* Chip might not be fitted with firmware. Some Sun onboard
  1538. * parts are configured like that. So don't signal the timeout
  1539. * of the above loop as an error, but do report the lack of
  1540. * running firmware once.
  1541. */
  1542. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1543. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1544. netdev_info(tp->dev, "No firmware running\n");
  1545. }
  1546. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1547. /* The 57765 A0 needs a little more
  1548. * time to do some important work.
  1549. */
  1550. mdelay(10);
  1551. }
  1552. return 0;
  1553. }
  1554. static void tg3_link_report(struct tg3 *tp)
  1555. {
  1556. if (!netif_carrier_ok(tp->dev)) {
  1557. netif_info(tp, link, tp->dev, "Link is down\n");
  1558. tg3_ump_link_report(tp);
  1559. } else if (netif_msg_link(tp)) {
  1560. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1561. (tp->link_config.active_speed == SPEED_1000 ?
  1562. 1000 :
  1563. (tp->link_config.active_speed == SPEED_100 ?
  1564. 100 : 10)),
  1565. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1566. "full" : "half"));
  1567. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1568. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1569. "on" : "off",
  1570. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1571. "on" : "off");
  1572. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1573. netdev_info(tp->dev, "EEE is %s\n",
  1574. tp->setlpicnt ? "enabled" : "disabled");
  1575. tg3_ump_link_report(tp);
  1576. }
  1577. tp->link_up = netif_carrier_ok(tp->dev);
  1578. }
  1579. static u32 tg3_decode_flowctrl_1000T(u32 adv)
  1580. {
  1581. u32 flowctrl = 0;
  1582. if (adv & ADVERTISE_PAUSE_CAP) {
  1583. flowctrl |= FLOW_CTRL_RX;
  1584. if (!(adv & ADVERTISE_PAUSE_ASYM))
  1585. flowctrl |= FLOW_CTRL_TX;
  1586. } else if (adv & ADVERTISE_PAUSE_ASYM)
  1587. flowctrl |= FLOW_CTRL_TX;
  1588. return flowctrl;
  1589. }
  1590. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1591. {
  1592. u16 miireg;
  1593. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1594. miireg = ADVERTISE_1000XPAUSE;
  1595. else if (flow_ctrl & FLOW_CTRL_TX)
  1596. miireg = ADVERTISE_1000XPSE_ASYM;
  1597. else if (flow_ctrl & FLOW_CTRL_RX)
  1598. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1599. else
  1600. miireg = 0;
  1601. return miireg;
  1602. }
  1603. static u32 tg3_decode_flowctrl_1000X(u32 adv)
  1604. {
  1605. u32 flowctrl = 0;
  1606. if (adv & ADVERTISE_1000XPAUSE) {
  1607. flowctrl |= FLOW_CTRL_RX;
  1608. if (!(adv & ADVERTISE_1000XPSE_ASYM))
  1609. flowctrl |= FLOW_CTRL_TX;
  1610. } else if (adv & ADVERTISE_1000XPSE_ASYM)
  1611. flowctrl |= FLOW_CTRL_TX;
  1612. return flowctrl;
  1613. }
  1614. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1615. {
  1616. u8 cap = 0;
  1617. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1618. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1619. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1620. if (lcladv & ADVERTISE_1000XPAUSE)
  1621. cap = FLOW_CTRL_RX;
  1622. if (rmtadv & ADVERTISE_1000XPAUSE)
  1623. cap = FLOW_CTRL_TX;
  1624. }
  1625. return cap;
  1626. }
  1627. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1628. {
  1629. u8 autoneg;
  1630. u8 flowctrl = 0;
  1631. u32 old_rx_mode = tp->rx_mode;
  1632. u32 old_tx_mode = tp->tx_mode;
  1633. if (tg3_flag(tp, USE_PHYLIB))
  1634. autoneg = tp->mdio_bus->phy_map[tp->phy_addr]->autoneg;
  1635. else
  1636. autoneg = tp->link_config.autoneg;
  1637. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1638. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1639. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1640. else
  1641. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1642. } else
  1643. flowctrl = tp->link_config.flowctrl;
  1644. tp->link_config.active_flowctrl = flowctrl;
  1645. if (flowctrl & FLOW_CTRL_RX)
  1646. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1647. else
  1648. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1649. if (old_rx_mode != tp->rx_mode)
  1650. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1651. if (flowctrl & FLOW_CTRL_TX)
  1652. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1653. else
  1654. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1655. if (old_tx_mode != tp->tx_mode)
  1656. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1657. }
  1658. static void tg3_adjust_link(struct net_device *dev)
  1659. {
  1660. u8 oldflowctrl, linkmesg = 0;
  1661. u32 mac_mode, lcl_adv, rmt_adv;
  1662. struct tg3 *tp = netdev_priv(dev);
  1663. struct phy_device *phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1664. spin_lock_bh(&tp->lock);
  1665. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1666. MAC_MODE_HALF_DUPLEX);
  1667. oldflowctrl = tp->link_config.active_flowctrl;
  1668. if (phydev->link) {
  1669. lcl_adv = 0;
  1670. rmt_adv = 0;
  1671. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1672. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1673. else if (phydev->speed == SPEED_1000 ||
  1674. tg3_asic_rev(tp) != ASIC_REV_5785)
  1675. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1676. else
  1677. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1678. if (phydev->duplex == DUPLEX_HALF)
  1679. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1680. else {
  1681. lcl_adv = mii_advertise_flowctrl(
  1682. tp->link_config.flowctrl);
  1683. if (phydev->pause)
  1684. rmt_adv = LPA_PAUSE_CAP;
  1685. if (phydev->asym_pause)
  1686. rmt_adv |= LPA_PAUSE_ASYM;
  1687. }
  1688. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1689. } else
  1690. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1691. if (mac_mode != tp->mac_mode) {
  1692. tp->mac_mode = mac_mode;
  1693. tw32_f(MAC_MODE, tp->mac_mode);
  1694. udelay(40);
  1695. }
  1696. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1697. if (phydev->speed == SPEED_10)
  1698. tw32(MAC_MI_STAT,
  1699. MAC_MI_STAT_10MBPS_MODE |
  1700. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1701. else
  1702. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1703. }
  1704. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1705. tw32(MAC_TX_LENGTHS,
  1706. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1707. (6 << TX_LENGTHS_IPG_SHIFT) |
  1708. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1709. else
  1710. tw32(MAC_TX_LENGTHS,
  1711. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1712. (6 << TX_LENGTHS_IPG_SHIFT) |
  1713. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1714. if (phydev->link != tp->old_link ||
  1715. phydev->speed != tp->link_config.active_speed ||
  1716. phydev->duplex != tp->link_config.active_duplex ||
  1717. oldflowctrl != tp->link_config.active_flowctrl)
  1718. linkmesg = 1;
  1719. tp->old_link = phydev->link;
  1720. tp->link_config.active_speed = phydev->speed;
  1721. tp->link_config.active_duplex = phydev->duplex;
  1722. spin_unlock_bh(&tp->lock);
  1723. if (linkmesg)
  1724. tg3_link_report(tp);
  1725. }
  1726. static int tg3_phy_init(struct tg3 *tp)
  1727. {
  1728. struct phy_device *phydev;
  1729. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1730. return 0;
  1731. /* Bring the PHY back to a known state. */
  1732. tg3_bmcr_reset(tp);
  1733. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1734. /* Attach the MAC to the PHY. */
  1735. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1736. tg3_adjust_link, phydev->interface);
  1737. if (IS_ERR(phydev)) {
  1738. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1739. return PTR_ERR(phydev);
  1740. }
  1741. /* Mask with MAC supported features. */
  1742. switch (phydev->interface) {
  1743. case PHY_INTERFACE_MODE_GMII:
  1744. case PHY_INTERFACE_MODE_RGMII:
  1745. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1746. phydev->supported &= (PHY_GBIT_FEATURES |
  1747. SUPPORTED_Pause |
  1748. SUPPORTED_Asym_Pause);
  1749. break;
  1750. }
  1751. /* fallthru */
  1752. case PHY_INTERFACE_MODE_MII:
  1753. phydev->supported &= (PHY_BASIC_FEATURES |
  1754. SUPPORTED_Pause |
  1755. SUPPORTED_Asym_Pause);
  1756. break;
  1757. default:
  1758. phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
  1759. return -EINVAL;
  1760. }
  1761. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1762. phydev->advertising = phydev->supported;
  1763. return 0;
  1764. }
  1765. static void tg3_phy_start(struct tg3 *tp)
  1766. {
  1767. struct phy_device *phydev;
  1768. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1769. return;
  1770. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1771. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1772. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1773. phydev->speed = tp->link_config.speed;
  1774. phydev->duplex = tp->link_config.duplex;
  1775. phydev->autoneg = tp->link_config.autoneg;
  1776. phydev->advertising = tp->link_config.advertising;
  1777. }
  1778. phy_start(phydev);
  1779. phy_start_aneg(phydev);
  1780. }
  1781. static void tg3_phy_stop(struct tg3 *tp)
  1782. {
  1783. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1784. return;
  1785. phy_stop(tp->mdio_bus->phy_map[tp->phy_addr]);
  1786. }
  1787. static void tg3_phy_fini(struct tg3 *tp)
  1788. {
  1789. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1790. phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
  1791. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1792. }
  1793. }
  1794. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1795. {
  1796. int err;
  1797. u32 val;
  1798. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1799. return 0;
  1800. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1801. /* Cannot do read-modify-write on 5401 */
  1802. err = tg3_phy_auxctl_write(tp,
  1803. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1804. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1805. 0x4c20);
  1806. goto done;
  1807. }
  1808. err = tg3_phy_auxctl_read(tp,
  1809. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1810. if (err)
  1811. return err;
  1812. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1813. err = tg3_phy_auxctl_write(tp,
  1814. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1815. done:
  1816. return err;
  1817. }
  1818. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1819. {
  1820. u32 phytest;
  1821. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1822. u32 phy;
  1823. tg3_writephy(tp, MII_TG3_FET_TEST,
  1824. phytest | MII_TG3_FET_SHADOW_EN);
  1825. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1826. if (enable)
  1827. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1828. else
  1829. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1830. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1831. }
  1832. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1833. }
  1834. }
  1835. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1836. {
  1837. u32 reg;
  1838. if (!tg3_flag(tp, 5705_PLUS) ||
  1839. (tg3_flag(tp, 5717_PLUS) &&
  1840. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1841. return;
  1842. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1843. tg3_phy_fet_toggle_apd(tp, enable);
  1844. return;
  1845. }
  1846. reg = MII_TG3_MISC_SHDW_SCR5_LPED |
  1847. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1848. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1849. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1850. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1851. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1852. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
  1853. reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1854. if (enable)
  1855. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1856. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
  1857. }
  1858. static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
  1859. {
  1860. u32 phy;
  1861. if (!tg3_flag(tp, 5705_PLUS) ||
  1862. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1863. return;
  1864. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1865. u32 ephy;
  1866. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1867. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1868. tg3_writephy(tp, MII_TG3_FET_TEST,
  1869. ephy | MII_TG3_FET_SHADOW_EN);
  1870. if (!tg3_readphy(tp, reg, &phy)) {
  1871. if (enable)
  1872. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1873. else
  1874. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1875. tg3_writephy(tp, reg, phy);
  1876. }
  1877. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1878. }
  1879. } else {
  1880. int ret;
  1881. ret = tg3_phy_auxctl_read(tp,
  1882. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1883. if (!ret) {
  1884. if (enable)
  1885. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1886. else
  1887. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1888. tg3_phy_auxctl_write(tp,
  1889. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1890. }
  1891. }
  1892. }
  1893. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1894. {
  1895. int ret;
  1896. u32 val;
  1897. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1898. return;
  1899. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1900. if (!ret)
  1901. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1902. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1903. }
  1904. static void tg3_phy_apply_otp(struct tg3 *tp)
  1905. {
  1906. u32 otp, phy;
  1907. if (!tp->phy_otp)
  1908. return;
  1909. otp = tp->phy_otp;
  1910. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1911. return;
  1912. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1913. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1914. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1915. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1916. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1917. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1918. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1919. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1920. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1921. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1922. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1923. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1924. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1925. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1926. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1927. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1928. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1929. }
  1930. static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
  1931. {
  1932. u32 val;
  1933. struct ethtool_eee *dest = &tp->eee;
  1934. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1935. return;
  1936. if (eee)
  1937. dest = eee;
  1938. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
  1939. return;
  1940. /* Pull eee_active */
  1941. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1942. val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
  1943. dest->eee_active = 1;
  1944. } else
  1945. dest->eee_active = 0;
  1946. /* Pull lp advertised settings */
  1947. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
  1948. return;
  1949. dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1950. /* Pull advertised and eee_enabled settings */
  1951. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
  1952. return;
  1953. dest->eee_enabled = !!val;
  1954. dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1955. /* Pull tx_lpi_enabled */
  1956. val = tr32(TG3_CPMU_EEE_MODE);
  1957. dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
  1958. /* Pull lpi timer value */
  1959. dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
  1960. }
  1961. static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
  1962. {
  1963. u32 val;
  1964. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1965. return;
  1966. tp->setlpicnt = 0;
  1967. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1968. current_link_up &&
  1969. tp->link_config.active_duplex == DUPLEX_FULL &&
  1970. (tp->link_config.active_speed == SPEED_100 ||
  1971. tp->link_config.active_speed == SPEED_1000)) {
  1972. u32 eeectl;
  1973. if (tp->link_config.active_speed == SPEED_1000)
  1974. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1975. else
  1976. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1977. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1978. tg3_eee_pull_config(tp, NULL);
  1979. if (tp->eee.eee_active)
  1980. tp->setlpicnt = 2;
  1981. }
  1982. if (!tp->setlpicnt) {
  1983. if (current_link_up &&
  1984. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1985. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1986. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1987. }
  1988. val = tr32(TG3_CPMU_EEE_MODE);
  1989. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1990. }
  1991. }
  1992. static void tg3_phy_eee_enable(struct tg3 *tp)
  1993. {
  1994. u32 val;
  1995. if (tp->link_config.active_speed == SPEED_1000 &&
  1996. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1997. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1998. tg3_flag(tp, 57765_CLASS)) &&
  1999. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2000. val = MII_TG3_DSP_TAP26_ALNOKO |
  2001. MII_TG3_DSP_TAP26_RMRXSTO;
  2002. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2003. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2004. }
  2005. val = tr32(TG3_CPMU_EEE_MODE);
  2006. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  2007. }
  2008. static int tg3_wait_macro_done(struct tg3 *tp)
  2009. {
  2010. int limit = 100;
  2011. while (limit--) {
  2012. u32 tmp32;
  2013. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  2014. if ((tmp32 & 0x1000) == 0)
  2015. break;
  2016. }
  2017. }
  2018. if (limit < 0)
  2019. return -EBUSY;
  2020. return 0;
  2021. }
  2022. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  2023. {
  2024. static const u32 test_pat[4][6] = {
  2025. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  2026. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  2027. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  2028. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  2029. };
  2030. int chan;
  2031. for (chan = 0; chan < 4; chan++) {
  2032. int i;
  2033. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2034. (chan * 0x2000) | 0x0200);
  2035. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2036. for (i = 0; i < 6; i++)
  2037. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  2038. test_pat[chan][i]);
  2039. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2040. if (tg3_wait_macro_done(tp)) {
  2041. *resetp = 1;
  2042. return -EBUSY;
  2043. }
  2044. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2045. (chan * 0x2000) | 0x0200);
  2046. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  2047. if (tg3_wait_macro_done(tp)) {
  2048. *resetp = 1;
  2049. return -EBUSY;
  2050. }
  2051. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  2052. if (tg3_wait_macro_done(tp)) {
  2053. *resetp = 1;
  2054. return -EBUSY;
  2055. }
  2056. for (i = 0; i < 6; i += 2) {
  2057. u32 low, high;
  2058. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  2059. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  2060. tg3_wait_macro_done(tp)) {
  2061. *resetp = 1;
  2062. return -EBUSY;
  2063. }
  2064. low &= 0x7fff;
  2065. high &= 0x000f;
  2066. if (low != test_pat[chan][i] ||
  2067. high != test_pat[chan][i+1]) {
  2068. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  2069. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2070. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2071. return -EBUSY;
  2072. }
  2073. }
  2074. }
  2075. return 0;
  2076. }
  2077. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2078. {
  2079. int chan;
  2080. for (chan = 0; chan < 4; chan++) {
  2081. int i;
  2082. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2083. (chan * 0x2000) | 0x0200);
  2084. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2085. for (i = 0; i < 6; i++)
  2086. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2087. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2088. if (tg3_wait_macro_done(tp))
  2089. return -EBUSY;
  2090. }
  2091. return 0;
  2092. }
  2093. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2094. {
  2095. u32 reg32, phy9_orig;
  2096. int retries, do_phy_reset, err;
  2097. retries = 10;
  2098. do_phy_reset = 1;
  2099. do {
  2100. if (do_phy_reset) {
  2101. err = tg3_bmcr_reset(tp);
  2102. if (err)
  2103. return err;
  2104. do_phy_reset = 0;
  2105. }
  2106. /* Disable transmitter and interrupt. */
  2107. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2108. continue;
  2109. reg32 |= 0x3000;
  2110. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2111. /* Set full-duplex, 1000 mbps. */
  2112. tg3_writephy(tp, MII_BMCR,
  2113. BMCR_FULLDPLX | BMCR_SPEED1000);
  2114. /* Set to master mode. */
  2115. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2116. continue;
  2117. tg3_writephy(tp, MII_CTRL1000,
  2118. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2119. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2120. if (err)
  2121. return err;
  2122. /* Block the PHY control access. */
  2123. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2124. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2125. if (!err)
  2126. break;
  2127. } while (--retries);
  2128. err = tg3_phy_reset_chanpat(tp);
  2129. if (err)
  2130. return err;
  2131. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2132. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2133. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2134. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2135. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2136. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2137. reg32 &= ~0x3000;
  2138. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2139. } else if (!err)
  2140. err = -EBUSY;
  2141. return err;
  2142. }
  2143. static void tg3_carrier_off(struct tg3 *tp)
  2144. {
  2145. netif_carrier_off(tp->dev);
  2146. tp->link_up = false;
  2147. }
  2148. static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
  2149. {
  2150. if (tg3_flag(tp, ENABLE_ASF))
  2151. netdev_warn(tp->dev,
  2152. "Management side-band traffic will be interrupted during phy settings change\n");
  2153. }
  2154. /* This will reset the tigon3 PHY if there is no valid
  2155. * link unless the FORCE argument is non-zero.
  2156. */
  2157. static int tg3_phy_reset(struct tg3 *tp)
  2158. {
  2159. u32 val, cpmuctrl;
  2160. int err;
  2161. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2162. val = tr32(GRC_MISC_CFG);
  2163. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2164. udelay(40);
  2165. }
  2166. err = tg3_readphy(tp, MII_BMSR, &val);
  2167. err |= tg3_readphy(tp, MII_BMSR, &val);
  2168. if (err != 0)
  2169. return -EBUSY;
  2170. if (netif_running(tp->dev) && tp->link_up) {
  2171. netif_carrier_off(tp->dev);
  2172. tg3_link_report(tp);
  2173. }
  2174. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2175. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2176. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2177. err = tg3_phy_reset_5703_4_5(tp);
  2178. if (err)
  2179. return err;
  2180. goto out;
  2181. }
  2182. cpmuctrl = 0;
  2183. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2184. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2185. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2186. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2187. tw32(TG3_CPMU_CTRL,
  2188. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2189. }
  2190. err = tg3_bmcr_reset(tp);
  2191. if (err)
  2192. return err;
  2193. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2194. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2195. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2196. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2197. }
  2198. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2199. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2200. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2201. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2202. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2203. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2204. udelay(40);
  2205. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2206. }
  2207. }
  2208. if (tg3_flag(tp, 5717_PLUS) &&
  2209. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2210. return 0;
  2211. tg3_phy_apply_otp(tp);
  2212. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2213. tg3_phy_toggle_apd(tp, true);
  2214. else
  2215. tg3_phy_toggle_apd(tp, false);
  2216. out:
  2217. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2218. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2219. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2220. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2221. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2222. }
  2223. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2224. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2225. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2226. }
  2227. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2228. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2229. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2230. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2231. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2232. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2233. }
  2234. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2235. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2236. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2237. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2238. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2239. tg3_writephy(tp, MII_TG3_TEST1,
  2240. MII_TG3_TEST1_TRIM_EN | 0x4);
  2241. } else
  2242. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2243. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2244. }
  2245. }
  2246. /* Set Extended packet length bit (bit 14) on all chips that */
  2247. /* support jumbo frames */
  2248. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2249. /* Cannot do read-modify-write on 5401 */
  2250. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2251. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2252. /* Set bit 14 with read-modify-write to preserve other bits */
  2253. err = tg3_phy_auxctl_read(tp,
  2254. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2255. if (!err)
  2256. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2257. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2258. }
  2259. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2260. * jumbo frames transmission.
  2261. */
  2262. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2263. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2264. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2265. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2266. }
  2267. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2268. /* adjust output voltage */
  2269. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2270. }
  2271. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2272. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2273. tg3_phy_toggle_automdix(tp, true);
  2274. tg3_phy_set_wirespeed(tp);
  2275. return 0;
  2276. }
  2277. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2278. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2279. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2280. TG3_GPIO_MSG_NEED_VAUX)
  2281. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2282. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2283. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2284. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2285. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2286. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2287. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2288. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2289. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2290. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2291. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2292. {
  2293. u32 status, shift;
  2294. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2295. tg3_asic_rev(tp) == ASIC_REV_5719)
  2296. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2297. else
  2298. status = tr32(TG3_CPMU_DRV_STATUS);
  2299. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2300. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2301. status |= (newstat << shift);
  2302. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2303. tg3_asic_rev(tp) == ASIC_REV_5719)
  2304. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2305. else
  2306. tw32(TG3_CPMU_DRV_STATUS, status);
  2307. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2308. }
  2309. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2310. {
  2311. if (!tg3_flag(tp, IS_NIC))
  2312. return 0;
  2313. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2314. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2315. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2316. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2317. return -EIO;
  2318. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2319. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2320. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2321. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2322. } else {
  2323. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2324. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2325. }
  2326. return 0;
  2327. }
  2328. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2329. {
  2330. u32 grc_local_ctrl;
  2331. if (!tg3_flag(tp, IS_NIC) ||
  2332. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2333. tg3_asic_rev(tp) == ASIC_REV_5701)
  2334. return;
  2335. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2336. tw32_wait_f(GRC_LOCAL_CTRL,
  2337. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2338. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2339. tw32_wait_f(GRC_LOCAL_CTRL,
  2340. grc_local_ctrl,
  2341. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2342. tw32_wait_f(GRC_LOCAL_CTRL,
  2343. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2344. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2345. }
  2346. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2347. {
  2348. if (!tg3_flag(tp, IS_NIC))
  2349. return;
  2350. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2351. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2352. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2353. (GRC_LCLCTRL_GPIO_OE0 |
  2354. GRC_LCLCTRL_GPIO_OE1 |
  2355. GRC_LCLCTRL_GPIO_OE2 |
  2356. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2357. GRC_LCLCTRL_GPIO_OUTPUT1),
  2358. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2359. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2360. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2361. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2362. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2363. GRC_LCLCTRL_GPIO_OE1 |
  2364. GRC_LCLCTRL_GPIO_OE2 |
  2365. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2366. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2367. tp->grc_local_ctrl;
  2368. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2369. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2370. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2371. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2372. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2373. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2374. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2375. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2376. } else {
  2377. u32 no_gpio2;
  2378. u32 grc_local_ctrl = 0;
  2379. /* Workaround to prevent overdrawing Amps. */
  2380. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2381. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2382. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2383. grc_local_ctrl,
  2384. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2385. }
  2386. /* On 5753 and variants, GPIO2 cannot be used. */
  2387. no_gpio2 = tp->nic_sram_data_cfg &
  2388. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2389. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2390. GRC_LCLCTRL_GPIO_OE1 |
  2391. GRC_LCLCTRL_GPIO_OE2 |
  2392. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2393. GRC_LCLCTRL_GPIO_OUTPUT2;
  2394. if (no_gpio2) {
  2395. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2396. GRC_LCLCTRL_GPIO_OUTPUT2);
  2397. }
  2398. tw32_wait_f(GRC_LOCAL_CTRL,
  2399. tp->grc_local_ctrl | grc_local_ctrl,
  2400. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2401. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2402. tw32_wait_f(GRC_LOCAL_CTRL,
  2403. tp->grc_local_ctrl | grc_local_ctrl,
  2404. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2405. if (!no_gpio2) {
  2406. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2407. tw32_wait_f(GRC_LOCAL_CTRL,
  2408. tp->grc_local_ctrl | grc_local_ctrl,
  2409. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2410. }
  2411. }
  2412. }
  2413. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2414. {
  2415. u32 msg = 0;
  2416. /* Serialize power state transitions */
  2417. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2418. return;
  2419. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2420. msg = TG3_GPIO_MSG_NEED_VAUX;
  2421. msg = tg3_set_function_status(tp, msg);
  2422. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2423. goto done;
  2424. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2425. tg3_pwrsrc_switch_to_vaux(tp);
  2426. else
  2427. tg3_pwrsrc_die_with_vmain(tp);
  2428. done:
  2429. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2430. }
  2431. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2432. {
  2433. bool need_vaux = false;
  2434. /* The GPIOs do something completely different on 57765. */
  2435. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2436. return;
  2437. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2438. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2439. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2440. tg3_frob_aux_power_5717(tp, include_wol ?
  2441. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2442. return;
  2443. }
  2444. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2445. struct net_device *dev_peer;
  2446. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2447. /* remove_one() may have been run on the peer. */
  2448. if (dev_peer) {
  2449. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2450. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2451. return;
  2452. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2453. tg3_flag(tp_peer, ENABLE_ASF))
  2454. need_vaux = true;
  2455. }
  2456. }
  2457. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2458. tg3_flag(tp, ENABLE_ASF))
  2459. need_vaux = true;
  2460. if (need_vaux)
  2461. tg3_pwrsrc_switch_to_vaux(tp);
  2462. else
  2463. tg3_pwrsrc_die_with_vmain(tp);
  2464. }
  2465. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2466. {
  2467. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2468. return 1;
  2469. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2470. if (speed != SPEED_10)
  2471. return 1;
  2472. } else if (speed == SPEED_10)
  2473. return 1;
  2474. return 0;
  2475. }
  2476. static bool tg3_phy_power_bug(struct tg3 *tp)
  2477. {
  2478. switch (tg3_asic_rev(tp)) {
  2479. case ASIC_REV_5700:
  2480. case ASIC_REV_5704:
  2481. return true;
  2482. case ASIC_REV_5780:
  2483. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2484. return true;
  2485. return false;
  2486. case ASIC_REV_5717:
  2487. if (!tp->pci_fn)
  2488. return true;
  2489. return false;
  2490. case ASIC_REV_5719:
  2491. case ASIC_REV_5720:
  2492. if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  2493. !tp->pci_fn)
  2494. return true;
  2495. return false;
  2496. }
  2497. return false;
  2498. }
  2499. static bool tg3_phy_led_bug(struct tg3 *tp)
  2500. {
  2501. switch (tg3_asic_rev(tp)) {
  2502. case ASIC_REV_5719:
  2503. case ASIC_REV_5720:
  2504. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  2505. !tp->pci_fn)
  2506. return true;
  2507. return false;
  2508. }
  2509. return false;
  2510. }
  2511. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2512. {
  2513. u32 val;
  2514. if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
  2515. return;
  2516. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2517. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2518. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2519. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2520. sg_dig_ctrl |=
  2521. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2522. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2523. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2524. }
  2525. return;
  2526. }
  2527. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2528. tg3_bmcr_reset(tp);
  2529. val = tr32(GRC_MISC_CFG);
  2530. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2531. udelay(40);
  2532. return;
  2533. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2534. u32 phytest;
  2535. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2536. u32 phy;
  2537. tg3_writephy(tp, MII_ADVERTISE, 0);
  2538. tg3_writephy(tp, MII_BMCR,
  2539. BMCR_ANENABLE | BMCR_ANRESTART);
  2540. tg3_writephy(tp, MII_TG3_FET_TEST,
  2541. phytest | MII_TG3_FET_SHADOW_EN);
  2542. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2543. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2544. tg3_writephy(tp,
  2545. MII_TG3_FET_SHDW_AUXMODE4,
  2546. phy);
  2547. }
  2548. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2549. }
  2550. return;
  2551. } else if (do_low_power) {
  2552. if (!tg3_phy_led_bug(tp))
  2553. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2554. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2555. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2556. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2557. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2558. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2559. }
  2560. /* The PHY should not be powered down on some chips because
  2561. * of bugs.
  2562. */
  2563. if (tg3_phy_power_bug(tp))
  2564. return;
  2565. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2566. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2567. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2568. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2569. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2570. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2571. }
  2572. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2573. }
  2574. /* tp->lock is held. */
  2575. static int tg3_nvram_lock(struct tg3 *tp)
  2576. {
  2577. if (tg3_flag(tp, NVRAM)) {
  2578. int i;
  2579. if (tp->nvram_lock_cnt == 0) {
  2580. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2581. for (i = 0; i < 8000; i++) {
  2582. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2583. break;
  2584. udelay(20);
  2585. }
  2586. if (i == 8000) {
  2587. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2588. return -ENODEV;
  2589. }
  2590. }
  2591. tp->nvram_lock_cnt++;
  2592. }
  2593. return 0;
  2594. }
  2595. /* tp->lock is held. */
  2596. static void tg3_nvram_unlock(struct tg3 *tp)
  2597. {
  2598. if (tg3_flag(tp, NVRAM)) {
  2599. if (tp->nvram_lock_cnt > 0)
  2600. tp->nvram_lock_cnt--;
  2601. if (tp->nvram_lock_cnt == 0)
  2602. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2603. }
  2604. }
  2605. /* tp->lock is held. */
  2606. static void tg3_enable_nvram_access(struct tg3 *tp)
  2607. {
  2608. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2609. u32 nvaccess = tr32(NVRAM_ACCESS);
  2610. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2611. }
  2612. }
  2613. /* tp->lock is held. */
  2614. static void tg3_disable_nvram_access(struct tg3 *tp)
  2615. {
  2616. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2617. u32 nvaccess = tr32(NVRAM_ACCESS);
  2618. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2619. }
  2620. }
  2621. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2622. u32 offset, u32 *val)
  2623. {
  2624. u32 tmp;
  2625. int i;
  2626. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2627. return -EINVAL;
  2628. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2629. EEPROM_ADDR_DEVID_MASK |
  2630. EEPROM_ADDR_READ);
  2631. tw32(GRC_EEPROM_ADDR,
  2632. tmp |
  2633. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2634. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2635. EEPROM_ADDR_ADDR_MASK) |
  2636. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2637. for (i = 0; i < 1000; i++) {
  2638. tmp = tr32(GRC_EEPROM_ADDR);
  2639. if (tmp & EEPROM_ADDR_COMPLETE)
  2640. break;
  2641. msleep(1);
  2642. }
  2643. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2644. return -EBUSY;
  2645. tmp = tr32(GRC_EEPROM_DATA);
  2646. /*
  2647. * The data will always be opposite the native endian
  2648. * format. Perform a blind byteswap to compensate.
  2649. */
  2650. *val = swab32(tmp);
  2651. return 0;
  2652. }
  2653. #define NVRAM_CMD_TIMEOUT 10000
  2654. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2655. {
  2656. int i;
  2657. tw32(NVRAM_CMD, nvram_cmd);
  2658. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2659. udelay(10);
  2660. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2661. udelay(10);
  2662. break;
  2663. }
  2664. }
  2665. if (i == NVRAM_CMD_TIMEOUT)
  2666. return -EBUSY;
  2667. return 0;
  2668. }
  2669. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2670. {
  2671. if (tg3_flag(tp, NVRAM) &&
  2672. tg3_flag(tp, NVRAM_BUFFERED) &&
  2673. tg3_flag(tp, FLASH) &&
  2674. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2675. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2676. addr = ((addr / tp->nvram_pagesize) <<
  2677. ATMEL_AT45DB0X1B_PAGE_POS) +
  2678. (addr % tp->nvram_pagesize);
  2679. return addr;
  2680. }
  2681. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2682. {
  2683. if (tg3_flag(tp, NVRAM) &&
  2684. tg3_flag(tp, NVRAM_BUFFERED) &&
  2685. tg3_flag(tp, FLASH) &&
  2686. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2687. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2688. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2689. tp->nvram_pagesize) +
  2690. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2691. return addr;
  2692. }
  2693. /* NOTE: Data read in from NVRAM is byteswapped according to
  2694. * the byteswapping settings for all other register accesses.
  2695. * tg3 devices are BE devices, so on a BE machine, the data
  2696. * returned will be exactly as it is seen in NVRAM. On a LE
  2697. * machine, the 32-bit value will be byteswapped.
  2698. */
  2699. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2700. {
  2701. int ret;
  2702. if (!tg3_flag(tp, NVRAM))
  2703. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2704. offset = tg3_nvram_phys_addr(tp, offset);
  2705. if (offset > NVRAM_ADDR_MSK)
  2706. return -EINVAL;
  2707. ret = tg3_nvram_lock(tp);
  2708. if (ret)
  2709. return ret;
  2710. tg3_enable_nvram_access(tp);
  2711. tw32(NVRAM_ADDR, offset);
  2712. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2713. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2714. if (ret == 0)
  2715. *val = tr32(NVRAM_RDDATA);
  2716. tg3_disable_nvram_access(tp);
  2717. tg3_nvram_unlock(tp);
  2718. return ret;
  2719. }
  2720. /* Ensures NVRAM data is in bytestream format. */
  2721. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2722. {
  2723. u32 v;
  2724. int res = tg3_nvram_read(tp, offset, &v);
  2725. if (!res)
  2726. *val = cpu_to_be32(v);
  2727. return res;
  2728. }
  2729. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2730. u32 offset, u32 len, u8 *buf)
  2731. {
  2732. int i, j, rc = 0;
  2733. u32 val;
  2734. for (i = 0; i < len; i += 4) {
  2735. u32 addr;
  2736. __be32 data;
  2737. addr = offset + i;
  2738. memcpy(&data, buf + i, 4);
  2739. /*
  2740. * The SEEPROM interface expects the data to always be opposite
  2741. * the native endian format. We accomplish this by reversing
  2742. * all the operations that would have been performed on the
  2743. * data from a call to tg3_nvram_read_be32().
  2744. */
  2745. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2746. val = tr32(GRC_EEPROM_ADDR);
  2747. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2748. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2749. EEPROM_ADDR_READ);
  2750. tw32(GRC_EEPROM_ADDR, val |
  2751. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2752. (addr & EEPROM_ADDR_ADDR_MASK) |
  2753. EEPROM_ADDR_START |
  2754. EEPROM_ADDR_WRITE);
  2755. for (j = 0; j < 1000; j++) {
  2756. val = tr32(GRC_EEPROM_ADDR);
  2757. if (val & EEPROM_ADDR_COMPLETE)
  2758. break;
  2759. msleep(1);
  2760. }
  2761. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2762. rc = -EBUSY;
  2763. break;
  2764. }
  2765. }
  2766. return rc;
  2767. }
  2768. /* offset and length are dword aligned */
  2769. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2770. u8 *buf)
  2771. {
  2772. int ret = 0;
  2773. u32 pagesize = tp->nvram_pagesize;
  2774. u32 pagemask = pagesize - 1;
  2775. u32 nvram_cmd;
  2776. u8 *tmp;
  2777. tmp = kmalloc(pagesize, GFP_KERNEL);
  2778. if (tmp == NULL)
  2779. return -ENOMEM;
  2780. while (len) {
  2781. int j;
  2782. u32 phy_addr, page_off, size;
  2783. phy_addr = offset & ~pagemask;
  2784. for (j = 0; j < pagesize; j += 4) {
  2785. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2786. (__be32 *) (tmp + j));
  2787. if (ret)
  2788. break;
  2789. }
  2790. if (ret)
  2791. break;
  2792. page_off = offset & pagemask;
  2793. size = pagesize;
  2794. if (len < size)
  2795. size = len;
  2796. len -= size;
  2797. memcpy(tmp + page_off, buf, size);
  2798. offset = offset + (pagesize - page_off);
  2799. tg3_enable_nvram_access(tp);
  2800. /*
  2801. * Before we can erase the flash page, we need
  2802. * to issue a special "write enable" command.
  2803. */
  2804. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2805. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2806. break;
  2807. /* Erase the target page */
  2808. tw32(NVRAM_ADDR, phy_addr);
  2809. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2810. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2811. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2812. break;
  2813. /* Issue another write enable to start the write. */
  2814. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2815. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2816. break;
  2817. for (j = 0; j < pagesize; j += 4) {
  2818. __be32 data;
  2819. data = *((__be32 *) (tmp + j));
  2820. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2821. tw32(NVRAM_ADDR, phy_addr + j);
  2822. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2823. NVRAM_CMD_WR;
  2824. if (j == 0)
  2825. nvram_cmd |= NVRAM_CMD_FIRST;
  2826. else if (j == (pagesize - 4))
  2827. nvram_cmd |= NVRAM_CMD_LAST;
  2828. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2829. if (ret)
  2830. break;
  2831. }
  2832. if (ret)
  2833. break;
  2834. }
  2835. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2836. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2837. kfree(tmp);
  2838. return ret;
  2839. }
  2840. /* offset and length are dword aligned */
  2841. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2842. u8 *buf)
  2843. {
  2844. int i, ret = 0;
  2845. for (i = 0; i < len; i += 4, offset += 4) {
  2846. u32 page_off, phy_addr, nvram_cmd;
  2847. __be32 data;
  2848. memcpy(&data, buf + i, 4);
  2849. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2850. page_off = offset % tp->nvram_pagesize;
  2851. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2852. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2853. if (page_off == 0 || i == 0)
  2854. nvram_cmd |= NVRAM_CMD_FIRST;
  2855. if (page_off == (tp->nvram_pagesize - 4))
  2856. nvram_cmd |= NVRAM_CMD_LAST;
  2857. if (i == (len - 4))
  2858. nvram_cmd |= NVRAM_CMD_LAST;
  2859. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2860. !tg3_flag(tp, FLASH) ||
  2861. !tg3_flag(tp, 57765_PLUS))
  2862. tw32(NVRAM_ADDR, phy_addr);
  2863. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2864. !tg3_flag(tp, 5755_PLUS) &&
  2865. (tp->nvram_jedecnum == JEDEC_ST) &&
  2866. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2867. u32 cmd;
  2868. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2869. ret = tg3_nvram_exec_cmd(tp, cmd);
  2870. if (ret)
  2871. break;
  2872. }
  2873. if (!tg3_flag(tp, FLASH)) {
  2874. /* We always do complete word writes to eeprom. */
  2875. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2876. }
  2877. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2878. if (ret)
  2879. break;
  2880. }
  2881. return ret;
  2882. }
  2883. /* offset and length are dword aligned */
  2884. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2885. {
  2886. int ret;
  2887. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2888. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2889. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2890. udelay(40);
  2891. }
  2892. if (!tg3_flag(tp, NVRAM)) {
  2893. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2894. } else {
  2895. u32 grc_mode;
  2896. ret = tg3_nvram_lock(tp);
  2897. if (ret)
  2898. return ret;
  2899. tg3_enable_nvram_access(tp);
  2900. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2901. tw32(NVRAM_WRITE1, 0x406);
  2902. grc_mode = tr32(GRC_MODE);
  2903. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2904. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2905. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2906. buf);
  2907. } else {
  2908. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2909. buf);
  2910. }
  2911. grc_mode = tr32(GRC_MODE);
  2912. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2913. tg3_disable_nvram_access(tp);
  2914. tg3_nvram_unlock(tp);
  2915. }
  2916. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2917. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2918. udelay(40);
  2919. }
  2920. return ret;
  2921. }
  2922. #define RX_CPU_SCRATCH_BASE 0x30000
  2923. #define RX_CPU_SCRATCH_SIZE 0x04000
  2924. #define TX_CPU_SCRATCH_BASE 0x34000
  2925. #define TX_CPU_SCRATCH_SIZE 0x04000
  2926. /* tp->lock is held. */
  2927. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2928. {
  2929. int i;
  2930. const int iters = 10000;
  2931. for (i = 0; i < iters; i++) {
  2932. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2933. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2934. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2935. break;
  2936. if (pci_channel_offline(tp->pdev))
  2937. return -EBUSY;
  2938. }
  2939. return (i == iters) ? -EBUSY : 0;
  2940. }
  2941. /* tp->lock is held. */
  2942. static int tg3_rxcpu_pause(struct tg3 *tp)
  2943. {
  2944. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2945. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2946. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2947. udelay(10);
  2948. return rc;
  2949. }
  2950. /* tp->lock is held. */
  2951. static int tg3_txcpu_pause(struct tg3 *tp)
  2952. {
  2953. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2954. }
  2955. /* tp->lock is held. */
  2956. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2957. {
  2958. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2959. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2960. }
  2961. /* tp->lock is held. */
  2962. static void tg3_rxcpu_resume(struct tg3 *tp)
  2963. {
  2964. tg3_resume_cpu(tp, RX_CPU_BASE);
  2965. }
  2966. /* tp->lock is held. */
  2967. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2968. {
  2969. int rc;
  2970. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2971. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2972. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2973. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2974. return 0;
  2975. }
  2976. if (cpu_base == RX_CPU_BASE) {
  2977. rc = tg3_rxcpu_pause(tp);
  2978. } else {
  2979. /*
  2980. * There is only an Rx CPU for the 5750 derivative in the
  2981. * BCM4785.
  2982. */
  2983. if (tg3_flag(tp, IS_SSB_CORE))
  2984. return 0;
  2985. rc = tg3_txcpu_pause(tp);
  2986. }
  2987. if (rc) {
  2988. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2989. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2990. return -ENODEV;
  2991. }
  2992. /* Clear firmware's nvram arbitration. */
  2993. if (tg3_flag(tp, NVRAM))
  2994. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2995. return 0;
  2996. }
  2997. static int tg3_fw_data_len(struct tg3 *tp,
  2998. const struct tg3_firmware_hdr *fw_hdr)
  2999. {
  3000. int fw_len;
  3001. /* Non fragmented firmware have one firmware header followed by a
  3002. * contiguous chunk of data to be written. The length field in that
  3003. * header is not the length of data to be written but the complete
  3004. * length of the bss. The data length is determined based on
  3005. * tp->fw->size minus headers.
  3006. *
  3007. * Fragmented firmware have a main header followed by multiple
  3008. * fragments. Each fragment is identical to non fragmented firmware
  3009. * with a firmware header followed by a contiguous chunk of data. In
  3010. * the main header, the length field is unused and set to 0xffffffff.
  3011. * In each fragment header the length is the entire size of that
  3012. * fragment i.e. fragment data + header length. Data length is
  3013. * therefore length field in the header minus TG3_FW_HDR_LEN.
  3014. */
  3015. if (tp->fw_len == 0xffffffff)
  3016. fw_len = be32_to_cpu(fw_hdr->len);
  3017. else
  3018. fw_len = tp->fw->size;
  3019. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  3020. }
  3021. /* tp->lock is held. */
  3022. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  3023. u32 cpu_scratch_base, int cpu_scratch_size,
  3024. const struct tg3_firmware_hdr *fw_hdr)
  3025. {
  3026. int err, i;
  3027. void (*write_op)(struct tg3 *, u32, u32);
  3028. int total_len = tp->fw->size;
  3029. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  3030. netdev_err(tp->dev,
  3031. "%s: Trying to load TX cpu firmware which is 5705\n",
  3032. __func__);
  3033. return -EINVAL;
  3034. }
  3035. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  3036. write_op = tg3_write_mem;
  3037. else
  3038. write_op = tg3_write_indirect_reg32;
  3039. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  3040. /* It is possible that bootcode is still loading at this point.
  3041. * Get the nvram lock first before halting the cpu.
  3042. */
  3043. int lock_err = tg3_nvram_lock(tp);
  3044. err = tg3_halt_cpu(tp, cpu_base);
  3045. if (!lock_err)
  3046. tg3_nvram_unlock(tp);
  3047. if (err)
  3048. goto out;
  3049. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3050. write_op(tp, cpu_scratch_base + i, 0);
  3051. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3052. tw32(cpu_base + CPU_MODE,
  3053. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  3054. } else {
  3055. /* Subtract additional main header for fragmented firmware and
  3056. * advance to the first fragment
  3057. */
  3058. total_len -= TG3_FW_HDR_LEN;
  3059. fw_hdr++;
  3060. }
  3061. do {
  3062. u32 *fw_data = (u32 *)(fw_hdr + 1);
  3063. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  3064. write_op(tp, cpu_scratch_base +
  3065. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  3066. (i * sizeof(u32)),
  3067. be32_to_cpu(fw_data[i]));
  3068. total_len -= be32_to_cpu(fw_hdr->len);
  3069. /* Advance to next fragment */
  3070. fw_hdr = (struct tg3_firmware_hdr *)
  3071. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  3072. } while (total_len > 0);
  3073. err = 0;
  3074. out:
  3075. return err;
  3076. }
  3077. /* tp->lock is held. */
  3078. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  3079. {
  3080. int i;
  3081. const int iters = 5;
  3082. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3083. tw32_f(cpu_base + CPU_PC, pc);
  3084. for (i = 0; i < iters; i++) {
  3085. if (tr32(cpu_base + CPU_PC) == pc)
  3086. break;
  3087. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3088. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3089. tw32_f(cpu_base + CPU_PC, pc);
  3090. udelay(1000);
  3091. }
  3092. return (i == iters) ? -EBUSY : 0;
  3093. }
  3094. /* tp->lock is held. */
  3095. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3096. {
  3097. const struct tg3_firmware_hdr *fw_hdr;
  3098. int err;
  3099. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3100. /* Firmware blob starts with version numbers, followed by
  3101. start address and length. We are setting complete length.
  3102. length = end_address_of_bss - start_address_of_text.
  3103. Remainder is the blob to be loaded contiguously
  3104. from start address. */
  3105. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3106. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3107. fw_hdr);
  3108. if (err)
  3109. return err;
  3110. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3111. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3112. fw_hdr);
  3113. if (err)
  3114. return err;
  3115. /* Now startup only the RX cpu. */
  3116. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3117. be32_to_cpu(fw_hdr->base_addr));
  3118. if (err) {
  3119. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3120. "should be %08x\n", __func__,
  3121. tr32(RX_CPU_BASE + CPU_PC),
  3122. be32_to_cpu(fw_hdr->base_addr));
  3123. return -ENODEV;
  3124. }
  3125. tg3_rxcpu_resume(tp);
  3126. return 0;
  3127. }
  3128. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3129. {
  3130. const int iters = 1000;
  3131. int i;
  3132. u32 val;
  3133. /* Wait for boot code to complete initialization and enter service
  3134. * loop. It is then safe to download service patches
  3135. */
  3136. for (i = 0; i < iters; i++) {
  3137. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3138. break;
  3139. udelay(10);
  3140. }
  3141. if (i == iters) {
  3142. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3143. return -EBUSY;
  3144. }
  3145. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3146. if (val & 0xff) {
  3147. netdev_warn(tp->dev,
  3148. "Other patches exist. Not downloading EEE patch\n");
  3149. return -EEXIST;
  3150. }
  3151. return 0;
  3152. }
  3153. /* tp->lock is held. */
  3154. static void tg3_load_57766_firmware(struct tg3 *tp)
  3155. {
  3156. struct tg3_firmware_hdr *fw_hdr;
  3157. if (!tg3_flag(tp, NO_NVRAM))
  3158. return;
  3159. if (tg3_validate_rxcpu_state(tp))
  3160. return;
  3161. if (!tp->fw)
  3162. return;
  3163. /* This firmware blob has a different format than older firmware
  3164. * releases as given below. The main difference is we have fragmented
  3165. * data to be written to non-contiguous locations.
  3166. *
  3167. * In the beginning we have a firmware header identical to other
  3168. * firmware which consists of version, base addr and length. The length
  3169. * here is unused and set to 0xffffffff.
  3170. *
  3171. * This is followed by a series of firmware fragments which are
  3172. * individually identical to previous firmware. i.e. they have the
  3173. * firmware header and followed by data for that fragment. The version
  3174. * field of the individual fragment header is unused.
  3175. */
  3176. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3177. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3178. return;
  3179. if (tg3_rxcpu_pause(tp))
  3180. return;
  3181. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3182. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3183. tg3_rxcpu_resume(tp);
  3184. }
  3185. /* tp->lock is held. */
  3186. static int tg3_load_tso_firmware(struct tg3 *tp)
  3187. {
  3188. const struct tg3_firmware_hdr *fw_hdr;
  3189. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3190. int err;
  3191. if (!tg3_flag(tp, FW_TSO))
  3192. return 0;
  3193. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3194. /* Firmware blob starts with version numbers, followed by
  3195. start address and length. We are setting complete length.
  3196. length = end_address_of_bss - start_address_of_text.
  3197. Remainder is the blob to be loaded contiguously
  3198. from start address. */
  3199. cpu_scratch_size = tp->fw_len;
  3200. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3201. cpu_base = RX_CPU_BASE;
  3202. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3203. } else {
  3204. cpu_base = TX_CPU_BASE;
  3205. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3206. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3207. }
  3208. err = tg3_load_firmware_cpu(tp, cpu_base,
  3209. cpu_scratch_base, cpu_scratch_size,
  3210. fw_hdr);
  3211. if (err)
  3212. return err;
  3213. /* Now startup the cpu. */
  3214. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3215. be32_to_cpu(fw_hdr->base_addr));
  3216. if (err) {
  3217. netdev_err(tp->dev,
  3218. "%s fails to set CPU PC, is %08x should be %08x\n",
  3219. __func__, tr32(cpu_base + CPU_PC),
  3220. be32_to_cpu(fw_hdr->base_addr));
  3221. return -ENODEV;
  3222. }
  3223. tg3_resume_cpu(tp, cpu_base);
  3224. return 0;
  3225. }
  3226. /* tp->lock is held. */
  3227. static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
  3228. {
  3229. u32 addr_high, addr_low;
  3230. int i;
  3231. addr_high = ((tp->dev->dev_addr[0] << 8) |
  3232. tp->dev->dev_addr[1]);
  3233. addr_low = ((tp->dev->dev_addr[2] << 24) |
  3234. (tp->dev->dev_addr[3] << 16) |
  3235. (tp->dev->dev_addr[4] << 8) |
  3236. (tp->dev->dev_addr[5] << 0));
  3237. for (i = 0; i < 4; i++) {
  3238. if (i == 1 && skip_mac_1)
  3239. continue;
  3240. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  3241. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  3242. }
  3243. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3244. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3245. for (i = 0; i < 12; i++) {
  3246. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  3247. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  3248. }
  3249. }
  3250. addr_high = (tp->dev->dev_addr[0] +
  3251. tp->dev->dev_addr[1] +
  3252. tp->dev->dev_addr[2] +
  3253. tp->dev->dev_addr[3] +
  3254. tp->dev->dev_addr[4] +
  3255. tp->dev->dev_addr[5]) &
  3256. TX_BACKOFF_SEED_MASK;
  3257. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3258. }
  3259. static void tg3_enable_register_access(struct tg3 *tp)
  3260. {
  3261. /*
  3262. * Make sure register accesses (indirect or otherwise) will function
  3263. * correctly.
  3264. */
  3265. pci_write_config_dword(tp->pdev,
  3266. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3267. }
  3268. static int tg3_power_up(struct tg3 *tp)
  3269. {
  3270. int err;
  3271. tg3_enable_register_access(tp);
  3272. err = pci_set_power_state(tp->pdev, PCI_D0);
  3273. if (!err) {
  3274. /* Switch out of Vaux if it is a NIC */
  3275. tg3_pwrsrc_switch_to_vmain(tp);
  3276. } else {
  3277. netdev_err(tp->dev, "Transition to D0 failed\n");
  3278. }
  3279. return err;
  3280. }
  3281. static int tg3_setup_phy(struct tg3 *, bool);
  3282. static int tg3_power_down_prepare(struct tg3 *tp)
  3283. {
  3284. u32 misc_host_ctrl;
  3285. bool device_should_wake, do_low_power;
  3286. tg3_enable_register_access(tp);
  3287. /* Restore the CLKREQ setting. */
  3288. if (tg3_flag(tp, CLKREQ_BUG))
  3289. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3290. PCI_EXP_LNKCTL_CLKREQ_EN);
  3291. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3292. tw32(TG3PCI_MISC_HOST_CTRL,
  3293. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3294. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3295. tg3_flag(tp, WOL_ENABLE);
  3296. if (tg3_flag(tp, USE_PHYLIB)) {
  3297. do_low_power = false;
  3298. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3299. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3300. struct phy_device *phydev;
  3301. u32 phyid, advertising;
  3302. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  3303. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3304. tp->link_config.speed = phydev->speed;
  3305. tp->link_config.duplex = phydev->duplex;
  3306. tp->link_config.autoneg = phydev->autoneg;
  3307. tp->link_config.advertising = phydev->advertising;
  3308. advertising = ADVERTISED_TP |
  3309. ADVERTISED_Pause |
  3310. ADVERTISED_Autoneg |
  3311. ADVERTISED_10baseT_Half;
  3312. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3313. if (tg3_flag(tp, WOL_SPEED_100MB))
  3314. advertising |=
  3315. ADVERTISED_100baseT_Half |
  3316. ADVERTISED_100baseT_Full |
  3317. ADVERTISED_10baseT_Full;
  3318. else
  3319. advertising |= ADVERTISED_10baseT_Full;
  3320. }
  3321. phydev->advertising = advertising;
  3322. phy_start_aneg(phydev);
  3323. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3324. if (phyid != PHY_ID_BCMAC131) {
  3325. phyid &= PHY_BCM_OUI_MASK;
  3326. if (phyid == PHY_BCM_OUI_1 ||
  3327. phyid == PHY_BCM_OUI_2 ||
  3328. phyid == PHY_BCM_OUI_3)
  3329. do_low_power = true;
  3330. }
  3331. }
  3332. } else {
  3333. do_low_power = true;
  3334. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3335. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3336. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3337. tg3_setup_phy(tp, false);
  3338. }
  3339. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3340. u32 val;
  3341. val = tr32(GRC_VCPU_EXT_CTRL);
  3342. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3343. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3344. int i;
  3345. u32 val;
  3346. for (i = 0; i < 200; i++) {
  3347. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3348. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3349. break;
  3350. msleep(1);
  3351. }
  3352. }
  3353. if (tg3_flag(tp, WOL_CAP))
  3354. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3355. WOL_DRV_STATE_SHUTDOWN |
  3356. WOL_DRV_WOL |
  3357. WOL_SET_MAGIC_PKT);
  3358. if (device_should_wake) {
  3359. u32 mac_mode;
  3360. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3361. if (do_low_power &&
  3362. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3363. tg3_phy_auxctl_write(tp,
  3364. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3365. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3366. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3367. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3368. udelay(40);
  3369. }
  3370. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3371. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3372. else if (tp->phy_flags &
  3373. TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
  3374. if (tp->link_config.active_speed == SPEED_1000)
  3375. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3376. else
  3377. mac_mode = MAC_MODE_PORT_MODE_MII;
  3378. } else
  3379. mac_mode = MAC_MODE_PORT_MODE_MII;
  3380. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3381. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3382. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3383. SPEED_100 : SPEED_10;
  3384. if (tg3_5700_link_polarity(tp, speed))
  3385. mac_mode |= MAC_MODE_LINK_POLARITY;
  3386. else
  3387. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3388. }
  3389. } else {
  3390. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3391. }
  3392. if (!tg3_flag(tp, 5750_PLUS))
  3393. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3394. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3395. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3396. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3397. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3398. if (tg3_flag(tp, ENABLE_APE))
  3399. mac_mode |= MAC_MODE_APE_TX_EN |
  3400. MAC_MODE_APE_RX_EN |
  3401. MAC_MODE_TDE_ENABLE;
  3402. tw32_f(MAC_MODE, mac_mode);
  3403. udelay(100);
  3404. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3405. udelay(10);
  3406. }
  3407. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3408. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3409. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3410. u32 base_val;
  3411. base_val = tp->pci_clock_ctrl;
  3412. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3413. CLOCK_CTRL_TXCLK_DISABLE);
  3414. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3415. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3416. } else if (tg3_flag(tp, 5780_CLASS) ||
  3417. tg3_flag(tp, CPMU_PRESENT) ||
  3418. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3419. /* do nothing */
  3420. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3421. u32 newbits1, newbits2;
  3422. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3423. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3424. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3425. CLOCK_CTRL_TXCLK_DISABLE |
  3426. CLOCK_CTRL_ALTCLK);
  3427. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3428. } else if (tg3_flag(tp, 5705_PLUS)) {
  3429. newbits1 = CLOCK_CTRL_625_CORE;
  3430. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3431. } else {
  3432. newbits1 = CLOCK_CTRL_ALTCLK;
  3433. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3434. }
  3435. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3436. 40);
  3437. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3438. 40);
  3439. if (!tg3_flag(tp, 5705_PLUS)) {
  3440. u32 newbits3;
  3441. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3442. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3443. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3444. CLOCK_CTRL_TXCLK_DISABLE |
  3445. CLOCK_CTRL_44MHZ_CORE);
  3446. } else {
  3447. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3448. }
  3449. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3450. tp->pci_clock_ctrl | newbits3, 40);
  3451. }
  3452. }
  3453. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3454. tg3_power_down_phy(tp, do_low_power);
  3455. tg3_frob_aux_power(tp, true);
  3456. /* Workaround for unstable PLL clock */
  3457. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3458. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3459. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3460. u32 val = tr32(0x7d00);
  3461. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3462. tw32(0x7d00, val);
  3463. if (!tg3_flag(tp, ENABLE_ASF)) {
  3464. int err;
  3465. err = tg3_nvram_lock(tp);
  3466. tg3_halt_cpu(tp, RX_CPU_BASE);
  3467. if (!err)
  3468. tg3_nvram_unlock(tp);
  3469. }
  3470. }
  3471. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3472. tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
  3473. return 0;
  3474. }
  3475. static void tg3_power_down(struct tg3 *tp)
  3476. {
  3477. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3478. pci_set_power_state(tp->pdev, PCI_D3hot);
  3479. }
  3480. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3481. {
  3482. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3483. case MII_TG3_AUX_STAT_10HALF:
  3484. *speed = SPEED_10;
  3485. *duplex = DUPLEX_HALF;
  3486. break;
  3487. case MII_TG3_AUX_STAT_10FULL:
  3488. *speed = SPEED_10;
  3489. *duplex = DUPLEX_FULL;
  3490. break;
  3491. case MII_TG3_AUX_STAT_100HALF:
  3492. *speed = SPEED_100;
  3493. *duplex = DUPLEX_HALF;
  3494. break;
  3495. case MII_TG3_AUX_STAT_100FULL:
  3496. *speed = SPEED_100;
  3497. *duplex = DUPLEX_FULL;
  3498. break;
  3499. case MII_TG3_AUX_STAT_1000HALF:
  3500. *speed = SPEED_1000;
  3501. *duplex = DUPLEX_HALF;
  3502. break;
  3503. case MII_TG3_AUX_STAT_1000FULL:
  3504. *speed = SPEED_1000;
  3505. *duplex = DUPLEX_FULL;
  3506. break;
  3507. default:
  3508. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3509. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3510. SPEED_10;
  3511. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3512. DUPLEX_HALF;
  3513. break;
  3514. }
  3515. *speed = SPEED_UNKNOWN;
  3516. *duplex = DUPLEX_UNKNOWN;
  3517. break;
  3518. }
  3519. }
  3520. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3521. {
  3522. int err = 0;
  3523. u32 val, new_adv;
  3524. new_adv = ADVERTISE_CSMA;
  3525. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3526. new_adv |= mii_advertise_flowctrl(flowctrl);
  3527. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3528. if (err)
  3529. goto done;
  3530. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3531. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3532. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3533. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3534. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3535. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3536. if (err)
  3537. goto done;
  3538. }
  3539. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3540. goto done;
  3541. tw32(TG3_CPMU_EEE_MODE,
  3542. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3543. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3544. if (!err) {
  3545. u32 err2;
  3546. val = 0;
  3547. /* Advertise 100-BaseTX EEE ability */
  3548. if (advertise & ADVERTISED_100baseT_Full)
  3549. val |= MDIO_AN_EEE_ADV_100TX;
  3550. /* Advertise 1000-BaseT EEE ability */
  3551. if (advertise & ADVERTISED_1000baseT_Full)
  3552. val |= MDIO_AN_EEE_ADV_1000T;
  3553. if (!tp->eee.eee_enabled) {
  3554. val = 0;
  3555. tp->eee.advertised = 0;
  3556. } else {
  3557. tp->eee.advertised = advertise &
  3558. (ADVERTISED_100baseT_Full |
  3559. ADVERTISED_1000baseT_Full);
  3560. }
  3561. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3562. if (err)
  3563. val = 0;
  3564. switch (tg3_asic_rev(tp)) {
  3565. case ASIC_REV_5717:
  3566. case ASIC_REV_57765:
  3567. case ASIC_REV_57766:
  3568. case ASIC_REV_5719:
  3569. /* If we advertised any eee advertisements above... */
  3570. if (val)
  3571. val = MII_TG3_DSP_TAP26_ALNOKO |
  3572. MII_TG3_DSP_TAP26_RMRXSTO |
  3573. MII_TG3_DSP_TAP26_OPCSINPT;
  3574. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3575. /* Fall through */
  3576. case ASIC_REV_5720:
  3577. case ASIC_REV_5762:
  3578. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3579. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3580. MII_TG3_DSP_CH34TP2_HIBW01);
  3581. }
  3582. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3583. if (!err)
  3584. err = err2;
  3585. }
  3586. done:
  3587. return err;
  3588. }
  3589. static void tg3_phy_copper_begin(struct tg3 *tp)
  3590. {
  3591. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3592. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3593. u32 adv, fc;
  3594. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3595. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3596. adv = ADVERTISED_10baseT_Half |
  3597. ADVERTISED_10baseT_Full;
  3598. if (tg3_flag(tp, WOL_SPEED_100MB))
  3599. adv |= ADVERTISED_100baseT_Half |
  3600. ADVERTISED_100baseT_Full;
  3601. if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK)
  3602. adv |= ADVERTISED_1000baseT_Half |
  3603. ADVERTISED_1000baseT_Full;
  3604. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3605. } else {
  3606. adv = tp->link_config.advertising;
  3607. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3608. adv &= ~(ADVERTISED_1000baseT_Half |
  3609. ADVERTISED_1000baseT_Full);
  3610. fc = tp->link_config.flowctrl;
  3611. }
  3612. tg3_phy_autoneg_cfg(tp, adv, fc);
  3613. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3614. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3615. /* Normally during power down we want to autonegotiate
  3616. * the lowest possible speed for WOL. However, to avoid
  3617. * link flap, we leave it untouched.
  3618. */
  3619. return;
  3620. }
  3621. tg3_writephy(tp, MII_BMCR,
  3622. BMCR_ANENABLE | BMCR_ANRESTART);
  3623. } else {
  3624. int i;
  3625. u32 bmcr, orig_bmcr;
  3626. tp->link_config.active_speed = tp->link_config.speed;
  3627. tp->link_config.active_duplex = tp->link_config.duplex;
  3628. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3629. /* With autoneg disabled, 5715 only links up when the
  3630. * advertisement register has the configured speed
  3631. * enabled.
  3632. */
  3633. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3634. }
  3635. bmcr = 0;
  3636. switch (tp->link_config.speed) {
  3637. default:
  3638. case SPEED_10:
  3639. break;
  3640. case SPEED_100:
  3641. bmcr |= BMCR_SPEED100;
  3642. break;
  3643. case SPEED_1000:
  3644. bmcr |= BMCR_SPEED1000;
  3645. break;
  3646. }
  3647. if (tp->link_config.duplex == DUPLEX_FULL)
  3648. bmcr |= BMCR_FULLDPLX;
  3649. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3650. (bmcr != orig_bmcr)) {
  3651. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3652. for (i = 0; i < 1500; i++) {
  3653. u32 tmp;
  3654. udelay(10);
  3655. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3656. tg3_readphy(tp, MII_BMSR, &tmp))
  3657. continue;
  3658. if (!(tmp & BMSR_LSTATUS)) {
  3659. udelay(40);
  3660. break;
  3661. }
  3662. }
  3663. tg3_writephy(tp, MII_BMCR, bmcr);
  3664. udelay(40);
  3665. }
  3666. }
  3667. }
  3668. static int tg3_phy_pull_config(struct tg3 *tp)
  3669. {
  3670. int err;
  3671. u32 val;
  3672. err = tg3_readphy(tp, MII_BMCR, &val);
  3673. if (err)
  3674. goto done;
  3675. if (!(val & BMCR_ANENABLE)) {
  3676. tp->link_config.autoneg = AUTONEG_DISABLE;
  3677. tp->link_config.advertising = 0;
  3678. tg3_flag_clear(tp, PAUSE_AUTONEG);
  3679. err = -EIO;
  3680. switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
  3681. case 0:
  3682. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3683. goto done;
  3684. tp->link_config.speed = SPEED_10;
  3685. break;
  3686. case BMCR_SPEED100:
  3687. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3688. goto done;
  3689. tp->link_config.speed = SPEED_100;
  3690. break;
  3691. case BMCR_SPEED1000:
  3692. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3693. tp->link_config.speed = SPEED_1000;
  3694. break;
  3695. }
  3696. /* Fall through */
  3697. default:
  3698. goto done;
  3699. }
  3700. if (val & BMCR_FULLDPLX)
  3701. tp->link_config.duplex = DUPLEX_FULL;
  3702. else
  3703. tp->link_config.duplex = DUPLEX_HALF;
  3704. tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  3705. err = 0;
  3706. goto done;
  3707. }
  3708. tp->link_config.autoneg = AUTONEG_ENABLE;
  3709. tp->link_config.advertising = ADVERTISED_Autoneg;
  3710. tg3_flag_set(tp, PAUSE_AUTONEG);
  3711. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3712. u32 adv;
  3713. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3714. if (err)
  3715. goto done;
  3716. adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
  3717. tp->link_config.advertising |= adv | ADVERTISED_TP;
  3718. tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
  3719. } else {
  3720. tp->link_config.advertising |= ADVERTISED_FIBRE;
  3721. }
  3722. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3723. u32 adv;
  3724. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3725. err = tg3_readphy(tp, MII_CTRL1000, &val);
  3726. if (err)
  3727. goto done;
  3728. adv = mii_ctrl1000_to_ethtool_adv_t(val);
  3729. } else {
  3730. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3731. if (err)
  3732. goto done;
  3733. adv = tg3_decode_flowctrl_1000X(val);
  3734. tp->link_config.flowctrl = adv;
  3735. val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
  3736. adv = mii_adv_to_ethtool_adv_x(val);
  3737. }
  3738. tp->link_config.advertising |= adv;
  3739. }
  3740. done:
  3741. return err;
  3742. }
  3743. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3744. {
  3745. int err;
  3746. /* Turn off tap power management. */
  3747. /* Set Extended packet length bit */
  3748. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3749. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3750. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3751. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3752. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3753. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3754. udelay(40);
  3755. return err;
  3756. }
  3757. static bool tg3_phy_eee_config_ok(struct tg3 *tp)
  3758. {
  3759. struct ethtool_eee eee;
  3760. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3761. return true;
  3762. tg3_eee_pull_config(tp, &eee);
  3763. if (tp->eee.eee_enabled) {
  3764. if (tp->eee.advertised != eee.advertised ||
  3765. tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
  3766. tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
  3767. return false;
  3768. } else {
  3769. /* EEE is disabled but we're advertising */
  3770. if (eee.advertised)
  3771. return false;
  3772. }
  3773. return true;
  3774. }
  3775. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3776. {
  3777. u32 advmsk, tgtadv, advertising;
  3778. advertising = tp->link_config.advertising;
  3779. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3780. advmsk = ADVERTISE_ALL;
  3781. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3782. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3783. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3784. }
  3785. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3786. return false;
  3787. if ((*lcladv & advmsk) != tgtadv)
  3788. return false;
  3789. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3790. u32 tg3_ctrl;
  3791. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3792. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3793. return false;
  3794. if (tgtadv &&
  3795. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3796. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3797. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3798. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3799. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3800. } else {
  3801. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3802. }
  3803. if (tg3_ctrl != tgtadv)
  3804. return false;
  3805. }
  3806. return true;
  3807. }
  3808. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3809. {
  3810. u32 lpeth = 0;
  3811. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3812. u32 val;
  3813. if (tg3_readphy(tp, MII_STAT1000, &val))
  3814. return false;
  3815. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3816. }
  3817. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3818. return false;
  3819. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3820. tp->link_config.rmt_adv = lpeth;
  3821. return true;
  3822. }
  3823. static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
  3824. {
  3825. if (curr_link_up != tp->link_up) {
  3826. if (curr_link_up) {
  3827. netif_carrier_on(tp->dev);
  3828. } else {
  3829. netif_carrier_off(tp->dev);
  3830. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3831. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3832. }
  3833. tg3_link_report(tp);
  3834. return true;
  3835. }
  3836. return false;
  3837. }
  3838. static void tg3_clear_mac_status(struct tg3 *tp)
  3839. {
  3840. tw32(MAC_EVENT, 0);
  3841. tw32_f(MAC_STATUS,
  3842. MAC_STATUS_SYNC_CHANGED |
  3843. MAC_STATUS_CFG_CHANGED |
  3844. MAC_STATUS_MI_COMPLETION |
  3845. MAC_STATUS_LNKSTATE_CHANGED);
  3846. udelay(40);
  3847. }
  3848. static void tg3_setup_eee(struct tg3 *tp)
  3849. {
  3850. u32 val;
  3851. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  3852. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  3853. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  3854. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  3855. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  3856. tw32_f(TG3_CPMU_EEE_CTRL,
  3857. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  3858. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  3859. (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
  3860. TG3_CPMU_EEEMD_LPI_IN_RX |
  3861. TG3_CPMU_EEEMD_EEE_ENABLE;
  3862. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  3863. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  3864. if (tg3_flag(tp, ENABLE_APE))
  3865. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  3866. tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
  3867. tw32_f(TG3_CPMU_EEE_DBTMR1,
  3868. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  3869. (tp->eee.tx_lpi_timer & 0xffff));
  3870. tw32_f(TG3_CPMU_EEE_DBTMR2,
  3871. TG3_CPMU_DBTMR2_APE_TX_2047US |
  3872. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  3873. }
  3874. static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
  3875. {
  3876. bool current_link_up;
  3877. u32 bmsr, val;
  3878. u32 lcl_adv, rmt_adv;
  3879. u16 current_speed;
  3880. u8 current_duplex;
  3881. int i, err;
  3882. tg3_clear_mac_status(tp);
  3883. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3884. tw32_f(MAC_MI_MODE,
  3885. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3886. udelay(80);
  3887. }
  3888. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3889. /* Some third-party PHYs need to be reset on link going
  3890. * down.
  3891. */
  3892. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3893. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3894. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3895. tp->link_up) {
  3896. tg3_readphy(tp, MII_BMSR, &bmsr);
  3897. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3898. !(bmsr & BMSR_LSTATUS))
  3899. force_reset = true;
  3900. }
  3901. if (force_reset)
  3902. tg3_phy_reset(tp);
  3903. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3904. tg3_readphy(tp, MII_BMSR, &bmsr);
  3905. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3906. !tg3_flag(tp, INIT_COMPLETE))
  3907. bmsr = 0;
  3908. if (!(bmsr & BMSR_LSTATUS)) {
  3909. err = tg3_init_5401phy_dsp(tp);
  3910. if (err)
  3911. return err;
  3912. tg3_readphy(tp, MII_BMSR, &bmsr);
  3913. for (i = 0; i < 1000; i++) {
  3914. udelay(10);
  3915. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3916. (bmsr & BMSR_LSTATUS)) {
  3917. udelay(40);
  3918. break;
  3919. }
  3920. }
  3921. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3922. TG3_PHY_REV_BCM5401_B0 &&
  3923. !(bmsr & BMSR_LSTATUS) &&
  3924. tp->link_config.active_speed == SPEED_1000) {
  3925. err = tg3_phy_reset(tp);
  3926. if (!err)
  3927. err = tg3_init_5401phy_dsp(tp);
  3928. if (err)
  3929. return err;
  3930. }
  3931. }
  3932. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3933. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3934. /* 5701 {A0,B0} CRC bug workaround */
  3935. tg3_writephy(tp, 0x15, 0x0a75);
  3936. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3937. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3938. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3939. }
  3940. /* Clear pending interrupts... */
  3941. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3942. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3943. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3944. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3945. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3946. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3947. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3948. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3949. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3950. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3951. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3952. else
  3953. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3954. }
  3955. current_link_up = false;
  3956. current_speed = SPEED_UNKNOWN;
  3957. current_duplex = DUPLEX_UNKNOWN;
  3958. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3959. tp->link_config.rmt_adv = 0;
  3960. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3961. err = tg3_phy_auxctl_read(tp,
  3962. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3963. &val);
  3964. if (!err && !(val & (1 << 10))) {
  3965. tg3_phy_auxctl_write(tp,
  3966. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3967. val | (1 << 10));
  3968. goto relink;
  3969. }
  3970. }
  3971. bmsr = 0;
  3972. for (i = 0; i < 100; i++) {
  3973. tg3_readphy(tp, MII_BMSR, &bmsr);
  3974. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3975. (bmsr & BMSR_LSTATUS))
  3976. break;
  3977. udelay(40);
  3978. }
  3979. if (bmsr & BMSR_LSTATUS) {
  3980. u32 aux_stat, bmcr;
  3981. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3982. for (i = 0; i < 2000; i++) {
  3983. udelay(10);
  3984. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3985. aux_stat)
  3986. break;
  3987. }
  3988. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3989. &current_speed,
  3990. &current_duplex);
  3991. bmcr = 0;
  3992. for (i = 0; i < 200; i++) {
  3993. tg3_readphy(tp, MII_BMCR, &bmcr);
  3994. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3995. continue;
  3996. if (bmcr && bmcr != 0x7fff)
  3997. break;
  3998. udelay(10);
  3999. }
  4000. lcl_adv = 0;
  4001. rmt_adv = 0;
  4002. tp->link_config.active_speed = current_speed;
  4003. tp->link_config.active_duplex = current_duplex;
  4004. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4005. bool eee_config_ok = tg3_phy_eee_config_ok(tp);
  4006. if ((bmcr & BMCR_ANENABLE) &&
  4007. eee_config_ok &&
  4008. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  4009. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  4010. current_link_up = true;
  4011. /* EEE settings changes take effect only after a phy
  4012. * reset. If we have skipped a reset due to Link Flap
  4013. * Avoidance being enabled, do it now.
  4014. */
  4015. if (!eee_config_ok &&
  4016. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  4017. !force_reset) {
  4018. tg3_setup_eee(tp);
  4019. tg3_phy_reset(tp);
  4020. }
  4021. } else {
  4022. if (!(bmcr & BMCR_ANENABLE) &&
  4023. tp->link_config.speed == current_speed &&
  4024. tp->link_config.duplex == current_duplex) {
  4025. current_link_up = true;
  4026. }
  4027. }
  4028. if (current_link_up &&
  4029. tp->link_config.active_duplex == DUPLEX_FULL) {
  4030. u32 reg, bit;
  4031. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  4032. reg = MII_TG3_FET_GEN_STAT;
  4033. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  4034. } else {
  4035. reg = MII_TG3_EXT_STAT;
  4036. bit = MII_TG3_EXT_STAT_MDIX;
  4037. }
  4038. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  4039. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  4040. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  4041. }
  4042. }
  4043. relink:
  4044. if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  4045. tg3_phy_copper_begin(tp);
  4046. if (tg3_flag(tp, ROBOSWITCH)) {
  4047. current_link_up = true;
  4048. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  4049. current_speed = SPEED_1000;
  4050. current_duplex = DUPLEX_FULL;
  4051. tp->link_config.active_speed = current_speed;
  4052. tp->link_config.active_duplex = current_duplex;
  4053. }
  4054. tg3_readphy(tp, MII_BMSR, &bmsr);
  4055. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  4056. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  4057. current_link_up = true;
  4058. }
  4059. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4060. if (current_link_up) {
  4061. if (tp->link_config.active_speed == SPEED_100 ||
  4062. tp->link_config.active_speed == SPEED_10)
  4063. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4064. else
  4065. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4066. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  4067. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4068. else
  4069. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4070. /* In order for the 5750 core in BCM4785 chip to work properly
  4071. * in RGMII mode, the Led Control Register must be set up.
  4072. */
  4073. if (tg3_flag(tp, RGMII_MODE)) {
  4074. u32 led_ctrl = tr32(MAC_LED_CTRL);
  4075. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  4076. if (tp->link_config.active_speed == SPEED_10)
  4077. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  4078. else if (tp->link_config.active_speed == SPEED_100)
  4079. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4080. LED_CTRL_100MBPS_ON);
  4081. else if (tp->link_config.active_speed == SPEED_1000)
  4082. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4083. LED_CTRL_1000MBPS_ON);
  4084. tw32(MAC_LED_CTRL, led_ctrl);
  4085. udelay(40);
  4086. }
  4087. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4088. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4089. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4090. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  4091. if (current_link_up &&
  4092. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  4093. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  4094. else
  4095. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  4096. }
  4097. /* ??? Without this setting Netgear GA302T PHY does not
  4098. * ??? send/receive packets...
  4099. */
  4100. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  4101. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  4102. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  4103. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4104. udelay(80);
  4105. }
  4106. tw32_f(MAC_MODE, tp->mac_mode);
  4107. udelay(40);
  4108. tg3_phy_eee_adjust(tp, current_link_up);
  4109. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  4110. /* Polled via timer. */
  4111. tw32_f(MAC_EVENT, 0);
  4112. } else {
  4113. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4114. }
  4115. udelay(40);
  4116. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  4117. current_link_up &&
  4118. tp->link_config.active_speed == SPEED_1000 &&
  4119. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  4120. udelay(120);
  4121. tw32_f(MAC_STATUS,
  4122. (MAC_STATUS_SYNC_CHANGED |
  4123. MAC_STATUS_CFG_CHANGED));
  4124. udelay(40);
  4125. tg3_write_mem(tp,
  4126. NIC_SRAM_FIRMWARE_MBOX,
  4127. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  4128. }
  4129. /* Prevent send BD corruption. */
  4130. if (tg3_flag(tp, CLKREQ_BUG)) {
  4131. if (tp->link_config.active_speed == SPEED_100 ||
  4132. tp->link_config.active_speed == SPEED_10)
  4133. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  4134. PCI_EXP_LNKCTL_CLKREQ_EN);
  4135. else
  4136. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  4137. PCI_EXP_LNKCTL_CLKREQ_EN);
  4138. }
  4139. tg3_test_and_report_link_chg(tp, current_link_up);
  4140. return 0;
  4141. }
  4142. struct tg3_fiber_aneginfo {
  4143. int state;
  4144. #define ANEG_STATE_UNKNOWN 0
  4145. #define ANEG_STATE_AN_ENABLE 1
  4146. #define ANEG_STATE_RESTART_INIT 2
  4147. #define ANEG_STATE_RESTART 3
  4148. #define ANEG_STATE_DISABLE_LINK_OK 4
  4149. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  4150. #define ANEG_STATE_ABILITY_DETECT 6
  4151. #define ANEG_STATE_ACK_DETECT_INIT 7
  4152. #define ANEG_STATE_ACK_DETECT 8
  4153. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  4154. #define ANEG_STATE_COMPLETE_ACK 10
  4155. #define ANEG_STATE_IDLE_DETECT_INIT 11
  4156. #define ANEG_STATE_IDLE_DETECT 12
  4157. #define ANEG_STATE_LINK_OK 13
  4158. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  4159. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  4160. u32 flags;
  4161. #define MR_AN_ENABLE 0x00000001
  4162. #define MR_RESTART_AN 0x00000002
  4163. #define MR_AN_COMPLETE 0x00000004
  4164. #define MR_PAGE_RX 0x00000008
  4165. #define MR_NP_LOADED 0x00000010
  4166. #define MR_TOGGLE_TX 0x00000020
  4167. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  4168. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  4169. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  4170. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  4171. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  4172. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  4173. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  4174. #define MR_TOGGLE_RX 0x00002000
  4175. #define MR_NP_RX 0x00004000
  4176. #define MR_LINK_OK 0x80000000
  4177. unsigned long link_time, cur_time;
  4178. u32 ability_match_cfg;
  4179. int ability_match_count;
  4180. char ability_match, idle_match, ack_match;
  4181. u32 txconfig, rxconfig;
  4182. #define ANEG_CFG_NP 0x00000080
  4183. #define ANEG_CFG_ACK 0x00000040
  4184. #define ANEG_CFG_RF2 0x00000020
  4185. #define ANEG_CFG_RF1 0x00000010
  4186. #define ANEG_CFG_PS2 0x00000001
  4187. #define ANEG_CFG_PS1 0x00008000
  4188. #define ANEG_CFG_HD 0x00004000
  4189. #define ANEG_CFG_FD 0x00002000
  4190. #define ANEG_CFG_INVAL 0x00001f06
  4191. };
  4192. #define ANEG_OK 0
  4193. #define ANEG_DONE 1
  4194. #define ANEG_TIMER_ENAB 2
  4195. #define ANEG_FAILED -1
  4196. #define ANEG_STATE_SETTLE_TIME 10000
  4197. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  4198. struct tg3_fiber_aneginfo *ap)
  4199. {
  4200. u16 flowctrl;
  4201. unsigned long delta;
  4202. u32 rx_cfg_reg;
  4203. int ret;
  4204. if (ap->state == ANEG_STATE_UNKNOWN) {
  4205. ap->rxconfig = 0;
  4206. ap->link_time = 0;
  4207. ap->cur_time = 0;
  4208. ap->ability_match_cfg = 0;
  4209. ap->ability_match_count = 0;
  4210. ap->ability_match = 0;
  4211. ap->idle_match = 0;
  4212. ap->ack_match = 0;
  4213. }
  4214. ap->cur_time++;
  4215. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  4216. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  4217. if (rx_cfg_reg != ap->ability_match_cfg) {
  4218. ap->ability_match_cfg = rx_cfg_reg;
  4219. ap->ability_match = 0;
  4220. ap->ability_match_count = 0;
  4221. } else {
  4222. if (++ap->ability_match_count > 1) {
  4223. ap->ability_match = 1;
  4224. ap->ability_match_cfg = rx_cfg_reg;
  4225. }
  4226. }
  4227. if (rx_cfg_reg & ANEG_CFG_ACK)
  4228. ap->ack_match = 1;
  4229. else
  4230. ap->ack_match = 0;
  4231. ap->idle_match = 0;
  4232. } else {
  4233. ap->idle_match = 1;
  4234. ap->ability_match_cfg = 0;
  4235. ap->ability_match_count = 0;
  4236. ap->ability_match = 0;
  4237. ap->ack_match = 0;
  4238. rx_cfg_reg = 0;
  4239. }
  4240. ap->rxconfig = rx_cfg_reg;
  4241. ret = ANEG_OK;
  4242. switch (ap->state) {
  4243. case ANEG_STATE_UNKNOWN:
  4244. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  4245. ap->state = ANEG_STATE_AN_ENABLE;
  4246. /* fallthru */
  4247. case ANEG_STATE_AN_ENABLE:
  4248. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  4249. if (ap->flags & MR_AN_ENABLE) {
  4250. ap->link_time = 0;
  4251. ap->cur_time = 0;
  4252. ap->ability_match_cfg = 0;
  4253. ap->ability_match_count = 0;
  4254. ap->ability_match = 0;
  4255. ap->idle_match = 0;
  4256. ap->ack_match = 0;
  4257. ap->state = ANEG_STATE_RESTART_INIT;
  4258. } else {
  4259. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  4260. }
  4261. break;
  4262. case ANEG_STATE_RESTART_INIT:
  4263. ap->link_time = ap->cur_time;
  4264. ap->flags &= ~(MR_NP_LOADED);
  4265. ap->txconfig = 0;
  4266. tw32(MAC_TX_AUTO_NEG, 0);
  4267. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4268. tw32_f(MAC_MODE, tp->mac_mode);
  4269. udelay(40);
  4270. ret = ANEG_TIMER_ENAB;
  4271. ap->state = ANEG_STATE_RESTART;
  4272. /* fallthru */
  4273. case ANEG_STATE_RESTART:
  4274. delta = ap->cur_time - ap->link_time;
  4275. if (delta > ANEG_STATE_SETTLE_TIME)
  4276. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4277. else
  4278. ret = ANEG_TIMER_ENAB;
  4279. break;
  4280. case ANEG_STATE_DISABLE_LINK_OK:
  4281. ret = ANEG_DONE;
  4282. break;
  4283. case ANEG_STATE_ABILITY_DETECT_INIT:
  4284. ap->flags &= ~(MR_TOGGLE_TX);
  4285. ap->txconfig = ANEG_CFG_FD;
  4286. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4287. if (flowctrl & ADVERTISE_1000XPAUSE)
  4288. ap->txconfig |= ANEG_CFG_PS1;
  4289. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4290. ap->txconfig |= ANEG_CFG_PS2;
  4291. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4292. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4293. tw32_f(MAC_MODE, tp->mac_mode);
  4294. udelay(40);
  4295. ap->state = ANEG_STATE_ABILITY_DETECT;
  4296. break;
  4297. case ANEG_STATE_ABILITY_DETECT:
  4298. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4299. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4300. break;
  4301. case ANEG_STATE_ACK_DETECT_INIT:
  4302. ap->txconfig |= ANEG_CFG_ACK;
  4303. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4304. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4305. tw32_f(MAC_MODE, tp->mac_mode);
  4306. udelay(40);
  4307. ap->state = ANEG_STATE_ACK_DETECT;
  4308. /* fallthru */
  4309. case ANEG_STATE_ACK_DETECT:
  4310. if (ap->ack_match != 0) {
  4311. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4312. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4313. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4314. } else {
  4315. ap->state = ANEG_STATE_AN_ENABLE;
  4316. }
  4317. } else if (ap->ability_match != 0 &&
  4318. ap->rxconfig == 0) {
  4319. ap->state = ANEG_STATE_AN_ENABLE;
  4320. }
  4321. break;
  4322. case ANEG_STATE_COMPLETE_ACK_INIT:
  4323. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4324. ret = ANEG_FAILED;
  4325. break;
  4326. }
  4327. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4328. MR_LP_ADV_HALF_DUPLEX |
  4329. MR_LP_ADV_SYM_PAUSE |
  4330. MR_LP_ADV_ASYM_PAUSE |
  4331. MR_LP_ADV_REMOTE_FAULT1 |
  4332. MR_LP_ADV_REMOTE_FAULT2 |
  4333. MR_LP_ADV_NEXT_PAGE |
  4334. MR_TOGGLE_RX |
  4335. MR_NP_RX);
  4336. if (ap->rxconfig & ANEG_CFG_FD)
  4337. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4338. if (ap->rxconfig & ANEG_CFG_HD)
  4339. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4340. if (ap->rxconfig & ANEG_CFG_PS1)
  4341. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4342. if (ap->rxconfig & ANEG_CFG_PS2)
  4343. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4344. if (ap->rxconfig & ANEG_CFG_RF1)
  4345. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4346. if (ap->rxconfig & ANEG_CFG_RF2)
  4347. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4348. if (ap->rxconfig & ANEG_CFG_NP)
  4349. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4350. ap->link_time = ap->cur_time;
  4351. ap->flags ^= (MR_TOGGLE_TX);
  4352. if (ap->rxconfig & 0x0008)
  4353. ap->flags |= MR_TOGGLE_RX;
  4354. if (ap->rxconfig & ANEG_CFG_NP)
  4355. ap->flags |= MR_NP_RX;
  4356. ap->flags |= MR_PAGE_RX;
  4357. ap->state = ANEG_STATE_COMPLETE_ACK;
  4358. ret = ANEG_TIMER_ENAB;
  4359. break;
  4360. case ANEG_STATE_COMPLETE_ACK:
  4361. if (ap->ability_match != 0 &&
  4362. ap->rxconfig == 0) {
  4363. ap->state = ANEG_STATE_AN_ENABLE;
  4364. break;
  4365. }
  4366. delta = ap->cur_time - ap->link_time;
  4367. if (delta > ANEG_STATE_SETTLE_TIME) {
  4368. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4369. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4370. } else {
  4371. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4372. !(ap->flags & MR_NP_RX)) {
  4373. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4374. } else {
  4375. ret = ANEG_FAILED;
  4376. }
  4377. }
  4378. }
  4379. break;
  4380. case ANEG_STATE_IDLE_DETECT_INIT:
  4381. ap->link_time = ap->cur_time;
  4382. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4383. tw32_f(MAC_MODE, tp->mac_mode);
  4384. udelay(40);
  4385. ap->state = ANEG_STATE_IDLE_DETECT;
  4386. ret = ANEG_TIMER_ENAB;
  4387. break;
  4388. case ANEG_STATE_IDLE_DETECT:
  4389. if (ap->ability_match != 0 &&
  4390. ap->rxconfig == 0) {
  4391. ap->state = ANEG_STATE_AN_ENABLE;
  4392. break;
  4393. }
  4394. delta = ap->cur_time - ap->link_time;
  4395. if (delta > ANEG_STATE_SETTLE_TIME) {
  4396. /* XXX another gem from the Broadcom driver :( */
  4397. ap->state = ANEG_STATE_LINK_OK;
  4398. }
  4399. break;
  4400. case ANEG_STATE_LINK_OK:
  4401. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4402. ret = ANEG_DONE;
  4403. break;
  4404. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4405. /* ??? unimplemented */
  4406. break;
  4407. case ANEG_STATE_NEXT_PAGE_WAIT:
  4408. /* ??? unimplemented */
  4409. break;
  4410. default:
  4411. ret = ANEG_FAILED;
  4412. break;
  4413. }
  4414. return ret;
  4415. }
  4416. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4417. {
  4418. int res = 0;
  4419. struct tg3_fiber_aneginfo aninfo;
  4420. int status = ANEG_FAILED;
  4421. unsigned int tick;
  4422. u32 tmp;
  4423. tw32_f(MAC_TX_AUTO_NEG, 0);
  4424. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4425. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4426. udelay(40);
  4427. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4428. udelay(40);
  4429. memset(&aninfo, 0, sizeof(aninfo));
  4430. aninfo.flags |= MR_AN_ENABLE;
  4431. aninfo.state = ANEG_STATE_UNKNOWN;
  4432. aninfo.cur_time = 0;
  4433. tick = 0;
  4434. while (++tick < 195000) {
  4435. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4436. if (status == ANEG_DONE || status == ANEG_FAILED)
  4437. break;
  4438. udelay(1);
  4439. }
  4440. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4441. tw32_f(MAC_MODE, tp->mac_mode);
  4442. udelay(40);
  4443. *txflags = aninfo.txconfig;
  4444. *rxflags = aninfo.flags;
  4445. if (status == ANEG_DONE &&
  4446. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4447. MR_LP_ADV_FULL_DUPLEX)))
  4448. res = 1;
  4449. return res;
  4450. }
  4451. static void tg3_init_bcm8002(struct tg3 *tp)
  4452. {
  4453. u32 mac_status = tr32(MAC_STATUS);
  4454. int i;
  4455. /* Reset when initting first time or we have a link. */
  4456. if (tg3_flag(tp, INIT_COMPLETE) &&
  4457. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4458. return;
  4459. /* Set PLL lock range. */
  4460. tg3_writephy(tp, 0x16, 0x8007);
  4461. /* SW reset */
  4462. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4463. /* Wait for reset to complete. */
  4464. /* XXX schedule_timeout() ... */
  4465. for (i = 0; i < 500; i++)
  4466. udelay(10);
  4467. /* Config mode; select PMA/Ch 1 regs. */
  4468. tg3_writephy(tp, 0x10, 0x8411);
  4469. /* Enable auto-lock and comdet, select txclk for tx. */
  4470. tg3_writephy(tp, 0x11, 0x0a10);
  4471. tg3_writephy(tp, 0x18, 0x00a0);
  4472. tg3_writephy(tp, 0x16, 0x41ff);
  4473. /* Assert and deassert POR. */
  4474. tg3_writephy(tp, 0x13, 0x0400);
  4475. udelay(40);
  4476. tg3_writephy(tp, 0x13, 0x0000);
  4477. tg3_writephy(tp, 0x11, 0x0a50);
  4478. udelay(40);
  4479. tg3_writephy(tp, 0x11, 0x0a10);
  4480. /* Wait for signal to stabilize */
  4481. /* XXX schedule_timeout() ... */
  4482. for (i = 0; i < 15000; i++)
  4483. udelay(10);
  4484. /* Deselect the channel register so we can read the PHYID
  4485. * later.
  4486. */
  4487. tg3_writephy(tp, 0x10, 0x8011);
  4488. }
  4489. static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4490. {
  4491. u16 flowctrl;
  4492. bool current_link_up;
  4493. u32 sg_dig_ctrl, sg_dig_status;
  4494. u32 serdes_cfg, expected_sg_dig_ctrl;
  4495. int workaround, port_a;
  4496. serdes_cfg = 0;
  4497. expected_sg_dig_ctrl = 0;
  4498. workaround = 0;
  4499. port_a = 1;
  4500. current_link_up = false;
  4501. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4502. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4503. workaround = 1;
  4504. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4505. port_a = 0;
  4506. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4507. /* preserve bits 20-23 for voltage regulator */
  4508. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4509. }
  4510. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4511. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4512. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4513. if (workaround) {
  4514. u32 val = serdes_cfg;
  4515. if (port_a)
  4516. val |= 0xc010000;
  4517. else
  4518. val |= 0x4010000;
  4519. tw32_f(MAC_SERDES_CFG, val);
  4520. }
  4521. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4522. }
  4523. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4524. tg3_setup_flow_control(tp, 0, 0);
  4525. current_link_up = true;
  4526. }
  4527. goto out;
  4528. }
  4529. /* Want auto-negotiation. */
  4530. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4531. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4532. if (flowctrl & ADVERTISE_1000XPAUSE)
  4533. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4534. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4535. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4536. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4537. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4538. tp->serdes_counter &&
  4539. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4540. MAC_STATUS_RCVD_CFG)) ==
  4541. MAC_STATUS_PCS_SYNCED)) {
  4542. tp->serdes_counter--;
  4543. current_link_up = true;
  4544. goto out;
  4545. }
  4546. restart_autoneg:
  4547. if (workaround)
  4548. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4549. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4550. udelay(5);
  4551. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4552. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4553. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4554. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4555. MAC_STATUS_SIGNAL_DET)) {
  4556. sg_dig_status = tr32(SG_DIG_STATUS);
  4557. mac_status = tr32(MAC_STATUS);
  4558. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4559. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4560. u32 local_adv = 0, remote_adv = 0;
  4561. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4562. local_adv |= ADVERTISE_1000XPAUSE;
  4563. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4564. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4565. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4566. remote_adv |= LPA_1000XPAUSE;
  4567. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4568. remote_adv |= LPA_1000XPAUSE_ASYM;
  4569. tp->link_config.rmt_adv =
  4570. mii_adv_to_ethtool_adv_x(remote_adv);
  4571. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4572. current_link_up = true;
  4573. tp->serdes_counter = 0;
  4574. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4575. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4576. if (tp->serdes_counter)
  4577. tp->serdes_counter--;
  4578. else {
  4579. if (workaround) {
  4580. u32 val = serdes_cfg;
  4581. if (port_a)
  4582. val |= 0xc010000;
  4583. else
  4584. val |= 0x4010000;
  4585. tw32_f(MAC_SERDES_CFG, val);
  4586. }
  4587. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4588. udelay(40);
  4589. /* Link parallel detection - link is up */
  4590. /* only if we have PCS_SYNC and not */
  4591. /* receiving config code words */
  4592. mac_status = tr32(MAC_STATUS);
  4593. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4594. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4595. tg3_setup_flow_control(tp, 0, 0);
  4596. current_link_up = true;
  4597. tp->phy_flags |=
  4598. TG3_PHYFLG_PARALLEL_DETECT;
  4599. tp->serdes_counter =
  4600. SERDES_PARALLEL_DET_TIMEOUT;
  4601. } else
  4602. goto restart_autoneg;
  4603. }
  4604. }
  4605. } else {
  4606. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4607. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4608. }
  4609. out:
  4610. return current_link_up;
  4611. }
  4612. static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4613. {
  4614. bool current_link_up = false;
  4615. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4616. goto out;
  4617. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4618. u32 txflags, rxflags;
  4619. int i;
  4620. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4621. u32 local_adv = 0, remote_adv = 0;
  4622. if (txflags & ANEG_CFG_PS1)
  4623. local_adv |= ADVERTISE_1000XPAUSE;
  4624. if (txflags & ANEG_CFG_PS2)
  4625. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4626. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4627. remote_adv |= LPA_1000XPAUSE;
  4628. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4629. remote_adv |= LPA_1000XPAUSE_ASYM;
  4630. tp->link_config.rmt_adv =
  4631. mii_adv_to_ethtool_adv_x(remote_adv);
  4632. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4633. current_link_up = true;
  4634. }
  4635. for (i = 0; i < 30; i++) {
  4636. udelay(20);
  4637. tw32_f(MAC_STATUS,
  4638. (MAC_STATUS_SYNC_CHANGED |
  4639. MAC_STATUS_CFG_CHANGED));
  4640. udelay(40);
  4641. if ((tr32(MAC_STATUS) &
  4642. (MAC_STATUS_SYNC_CHANGED |
  4643. MAC_STATUS_CFG_CHANGED)) == 0)
  4644. break;
  4645. }
  4646. mac_status = tr32(MAC_STATUS);
  4647. if (!current_link_up &&
  4648. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4649. !(mac_status & MAC_STATUS_RCVD_CFG))
  4650. current_link_up = true;
  4651. } else {
  4652. tg3_setup_flow_control(tp, 0, 0);
  4653. /* Forcing 1000FD link up. */
  4654. current_link_up = true;
  4655. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4656. udelay(40);
  4657. tw32_f(MAC_MODE, tp->mac_mode);
  4658. udelay(40);
  4659. }
  4660. out:
  4661. return current_link_up;
  4662. }
  4663. static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
  4664. {
  4665. u32 orig_pause_cfg;
  4666. u16 orig_active_speed;
  4667. u8 orig_active_duplex;
  4668. u32 mac_status;
  4669. bool current_link_up;
  4670. int i;
  4671. orig_pause_cfg = tp->link_config.active_flowctrl;
  4672. orig_active_speed = tp->link_config.active_speed;
  4673. orig_active_duplex = tp->link_config.active_duplex;
  4674. if (!tg3_flag(tp, HW_AUTONEG) &&
  4675. tp->link_up &&
  4676. tg3_flag(tp, INIT_COMPLETE)) {
  4677. mac_status = tr32(MAC_STATUS);
  4678. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4679. MAC_STATUS_SIGNAL_DET |
  4680. MAC_STATUS_CFG_CHANGED |
  4681. MAC_STATUS_RCVD_CFG);
  4682. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4683. MAC_STATUS_SIGNAL_DET)) {
  4684. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4685. MAC_STATUS_CFG_CHANGED));
  4686. return 0;
  4687. }
  4688. }
  4689. tw32_f(MAC_TX_AUTO_NEG, 0);
  4690. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4691. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4692. tw32_f(MAC_MODE, tp->mac_mode);
  4693. udelay(40);
  4694. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4695. tg3_init_bcm8002(tp);
  4696. /* Enable link change event even when serdes polling. */
  4697. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4698. udelay(40);
  4699. current_link_up = false;
  4700. tp->link_config.rmt_adv = 0;
  4701. mac_status = tr32(MAC_STATUS);
  4702. if (tg3_flag(tp, HW_AUTONEG))
  4703. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4704. else
  4705. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4706. tp->napi[0].hw_status->status =
  4707. (SD_STATUS_UPDATED |
  4708. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4709. for (i = 0; i < 100; i++) {
  4710. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4711. MAC_STATUS_CFG_CHANGED));
  4712. udelay(5);
  4713. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4714. MAC_STATUS_CFG_CHANGED |
  4715. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4716. break;
  4717. }
  4718. mac_status = tr32(MAC_STATUS);
  4719. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4720. current_link_up = false;
  4721. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4722. tp->serdes_counter == 0) {
  4723. tw32_f(MAC_MODE, (tp->mac_mode |
  4724. MAC_MODE_SEND_CONFIGS));
  4725. udelay(1);
  4726. tw32_f(MAC_MODE, tp->mac_mode);
  4727. }
  4728. }
  4729. if (current_link_up) {
  4730. tp->link_config.active_speed = SPEED_1000;
  4731. tp->link_config.active_duplex = DUPLEX_FULL;
  4732. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4733. LED_CTRL_LNKLED_OVERRIDE |
  4734. LED_CTRL_1000MBPS_ON));
  4735. } else {
  4736. tp->link_config.active_speed = SPEED_UNKNOWN;
  4737. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4738. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4739. LED_CTRL_LNKLED_OVERRIDE |
  4740. LED_CTRL_TRAFFIC_OVERRIDE));
  4741. }
  4742. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4743. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4744. if (orig_pause_cfg != now_pause_cfg ||
  4745. orig_active_speed != tp->link_config.active_speed ||
  4746. orig_active_duplex != tp->link_config.active_duplex)
  4747. tg3_link_report(tp);
  4748. }
  4749. return 0;
  4750. }
  4751. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
  4752. {
  4753. int err = 0;
  4754. u32 bmsr, bmcr;
  4755. u16 current_speed = SPEED_UNKNOWN;
  4756. u8 current_duplex = DUPLEX_UNKNOWN;
  4757. bool current_link_up = false;
  4758. u32 local_adv, remote_adv, sgsr;
  4759. if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
  4760. tg3_asic_rev(tp) == ASIC_REV_5720) &&
  4761. !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
  4762. (sgsr & SERDES_TG3_SGMII_MODE)) {
  4763. if (force_reset)
  4764. tg3_phy_reset(tp);
  4765. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4766. if (!(sgsr & SERDES_TG3_LINK_UP)) {
  4767. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4768. } else {
  4769. current_link_up = true;
  4770. if (sgsr & SERDES_TG3_SPEED_1000) {
  4771. current_speed = SPEED_1000;
  4772. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4773. } else if (sgsr & SERDES_TG3_SPEED_100) {
  4774. current_speed = SPEED_100;
  4775. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4776. } else {
  4777. current_speed = SPEED_10;
  4778. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4779. }
  4780. if (sgsr & SERDES_TG3_FULL_DUPLEX)
  4781. current_duplex = DUPLEX_FULL;
  4782. else
  4783. current_duplex = DUPLEX_HALF;
  4784. }
  4785. tw32_f(MAC_MODE, tp->mac_mode);
  4786. udelay(40);
  4787. tg3_clear_mac_status(tp);
  4788. goto fiber_setup_done;
  4789. }
  4790. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4791. tw32_f(MAC_MODE, tp->mac_mode);
  4792. udelay(40);
  4793. tg3_clear_mac_status(tp);
  4794. if (force_reset)
  4795. tg3_phy_reset(tp);
  4796. tp->link_config.rmt_adv = 0;
  4797. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4798. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4799. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4800. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4801. bmsr |= BMSR_LSTATUS;
  4802. else
  4803. bmsr &= ~BMSR_LSTATUS;
  4804. }
  4805. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4806. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4807. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4808. /* do nothing, just check for link up at the end */
  4809. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4810. u32 adv, newadv;
  4811. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4812. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4813. ADVERTISE_1000XPAUSE |
  4814. ADVERTISE_1000XPSE_ASYM |
  4815. ADVERTISE_SLCT);
  4816. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4817. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4818. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4819. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4820. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4821. tg3_writephy(tp, MII_BMCR, bmcr);
  4822. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4823. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4824. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4825. return err;
  4826. }
  4827. } else {
  4828. u32 new_bmcr;
  4829. bmcr &= ~BMCR_SPEED1000;
  4830. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4831. if (tp->link_config.duplex == DUPLEX_FULL)
  4832. new_bmcr |= BMCR_FULLDPLX;
  4833. if (new_bmcr != bmcr) {
  4834. /* BMCR_SPEED1000 is a reserved bit that needs
  4835. * to be set on write.
  4836. */
  4837. new_bmcr |= BMCR_SPEED1000;
  4838. /* Force a linkdown */
  4839. if (tp->link_up) {
  4840. u32 adv;
  4841. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4842. adv &= ~(ADVERTISE_1000XFULL |
  4843. ADVERTISE_1000XHALF |
  4844. ADVERTISE_SLCT);
  4845. tg3_writephy(tp, MII_ADVERTISE, adv);
  4846. tg3_writephy(tp, MII_BMCR, bmcr |
  4847. BMCR_ANRESTART |
  4848. BMCR_ANENABLE);
  4849. udelay(10);
  4850. tg3_carrier_off(tp);
  4851. }
  4852. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4853. bmcr = new_bmcr;
  4854. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4855. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4856. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4857. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4858. bmsr |= BMSR_LSTATUS;
  4859. else
  4860. bmsr &= ~BMSR_LSTATUS;
  4861. }
  4862. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4863. }
  4864. }
  4865. if (bmsr & BMSR_LSTATUS) {
  4866. current_speed = SPEED_1000;
  4867. current_link_up = true;
  4868. if (bmcr & BMCR_FULLDPLX)
  4869. current_duplex = DUPLEX_FULL;
  4870. else
  4871. current_duplex = DUPLEX_HALF;
  4872. local_adv = 0;
  4873. remote_adv = 0;
  4874. if (bmcr & BMCR_ANENABLE) {
  4875. u32 common;
  4876. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4877. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4878. common = local_adv & remote_adv;
  4879. if (common & (ADVERTISE_1000XHALF |
  4880. ADVERTISE_1000XFULL)) {
  4881. if (common & ADVERTISE_1000XFULL)
  4882. current_duplex = DUPLEX_FULL;
  4883. else
  4884. current_duplex = DUPLEX_HALF;
  4885. tp->link_config.rmt_adv =
  4886. mii_adv_to_ethtool_adv_x(remote_adv);
  4887. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4888. /* Link is up via parallel detect */
  4889. } else {
  4890. current_link_up = false;
  4891. }
  4892. }
  4893. }
  4894. fiber_setup_done:
  4895. if (current_link_up && current_duplex == DUPLEX_FULL)
  4896. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4897. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4898. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4899. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4900. tw32_f(MAC_MODE, tp->mac_mode);
  4901. udelay(40);
  4902. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4903. tp->link_config.active_speed = current_speed;
  4904. tp->link_config.active_duplex = current_duplex;
  4905. tg3_test_and_report_link_chg(tp, current_link_up);
  4906. return err;
  4907. }
  4908. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4909. {
  4910. if (tp->serdes_counter) {
  4911. /* Give autoneg time to complete. */
  4912. tp->serdes_counter--;
  4913. return;
  4914. }
  4915. if (!tp->link_up &&
  4916. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4917. u32 bmcr;
  4918. tg3_readphy(tp, MII_BMCR, &bmcr);
  4919. if (bmcr & BMCR_ANENABLE) {
  4920. u32 phy1, phy2;
  4921. /* Select shadow register 0x1f */
  4922. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4923. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4924. /* Select expansion interrupt status register */
  4925. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4926. MII_TG3_DSP_EXP1_INT_STAT);
  4927. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4928. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4929. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4930. /* We have signal detect and not receiving
  4931. * config code words, link is up by parallel
  4932. * detection.
  4933. */
  4934. bmcr &= ~BMCR_ANENABLE;
  4935. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4936. tg3_writephy(tp, MII_BMCR, bmcr);
  4937. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4938. }
  4939. }
  4940. } else if (tp->link_up &&
  4941. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4942. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4943. u32 phy2;
  4944. /* Select expansion interrupt status register */
  4945. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4946. MII_TG3_DSP_EXP1_INT_STAT);
  4947. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4948. if (phy2 & 0x20) {
  4949. u32 bmcr;
  4950. /* Config code words received, turn on autoneg. */
  4951. tg3_readphy(tp, MII_BMCR, &bmcr);
  4952. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4953. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4954. }
  4955. }
  4956. }
  4957. static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
  4958. {
  4959. u32 val;
  4960. int err;
  4961. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4962. err = tg3_setup_fiber_phy(tp, force_reset);
  4963. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4964. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4965. else
  4966. err = tg3_setup_copper_phy(tp, force_reset);
  4967. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4968. u32 scale;
  4969. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4970. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4971. scale = 65;
  4972. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4973. scale = 6;
  4974. else
  4975. scale = 12;
  4976. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4977. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4978. tw32(GRC_MISC_CFG, val);
  4979. }
  4980. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4981. (6 << TX_LENGTHS_IPG_SHIFT);
  4982. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4983. tg3_asic_rev(tp) == ASIC_REV_5762)
  4984. val |= tr32(MAC_TX_LENGTHS) &
  4985. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4986. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4987. if (tp->link_config.active_speed == SPEED_1000 &&
  4988. tp->link_config.active_duplex == DUPLEX_HALF)
  4989. tw32(MAC_TX_LENGTHS, val |
  4990. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4991. else
  4992. tw32(MAC_TX_LENGTHS, val |
  4993. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4994. if (!tg3_flag(tp, 5705_PLUS)) {
  4995. if (tp->link_up) {
  4996. tw32(HOSTCC_STAT_COAL_TICKS,
  4997. tp->coal.stats_block_coalesce_usecs);
  4998. } else {
  4999. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  5000. }
  5001. }
  5002. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  5003. val = tr32(PCIE_PWR_MGMT_THRESH);
  5004. if (!tp->link_up)
  5005. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  5006. tp->pwrmgmt_thresh;
  5007. else
  5008. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  5009. tw32(PCIE_PWR_MGMT_THRESH, val);
  5010. }
  5011. return err;
  5012. }
  5013. /* tp->lock must be held */
  5014. static u64 tg3_refclk_read(struct tg3 *tp)
  5015. {
  5016. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  5017. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  5018. }
  5019. /* tp->lock must be held */
  5020. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  5021. {
  5022. u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5023. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
  5024. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  5025. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  5026. tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
  5027. }
  5028. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  5029. static inline void tg3_full_unlock(struct tg3 *tp);
  5030. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  5031. {
  5032. struct tg3 *tp = netdev_priv(dev);
  5033. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  5034. SOF_TIMESTAMPING_RX_SOFTWARE |
  5035. SOF_TIMESTAMPING_SOFTWARE;
  5036. if (tg3_flag(tp, PTP_CAPABLE)) {
  5037. info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
  5038. SOF_TIMESTAMPING_RX_HARDWARE |
  5039. SOF_TIMESTAMPING_RAW_HARDWARE;
  5040. }
  5041. if (tp->ptp_clock)
  5042. info->phc_index = ptp_clock_index(tp->ptp_clock);
  5043. else
  5044. info->phc_index = -1;
  5045. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  5046. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  5047. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  5048. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  5049. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  5050. return 0;
  5051. }
  5052. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  5053. {
  5054. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5055. bool neg_adj = false;
  5056. u32 correction = 0;
  5057. if (ppb < 0) {
  5058. neg_adj = true;
  5059. ppb = -ppb;
  5060. }
  5061. /* Frequency adjustment is performed using hardware with a 24 bit
  5062. * accumulator and a programmable correction value. On each clk, the
  5063. * correction value gets added to the accumulator and when it
  5064. * overflows, the time counter is incremented/decremented.
  5065. *
  5066. * So conversion from ppb to correction value is
  5067. * ppb * (1 << 24) / 1000000000
  5068. */
  5069. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  5070. TG3_EAV_REF_CLK_CORRECT_MASK;
  5071. tg3_full_lock(tp, 0);
  5072. if (correction)
  5073. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  5074. TG3_EAV_REF_CLK_CORRECT_EN |
  5075. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  5076. else
  5077. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  5078. tg3_full_unlock(tp);
  5079. return 0;
  5080. }
  5081. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  5082. {
  5083. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5084. tg3_full_lock(tp, 0);
  5085. tp->ptp_adjust += delta;
  5086. tg3_full_unlock(tp);
  5087. return 0;
  5088. }
  5089. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  5090. {
  5091. u64 ns;
  5092. u32 remainder;
  5093. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5094. tg3_full_lock(tp, 0);
  5095. ns = tg3_refclk_read(tp);
  5096. ns += tp->ptp_adjust;
  5097. tg3_full_unlock(tp);
  5098. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  5099. ts->tv_nsec = remainder;
  5100. return 0;
  5101. }
  5102. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  5103. const struct timespec *ts)
  5104. {
  5105. u64 ns;
  5106. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5107. ns = timespec_to_ns(ts);
  5108. tg3_full_lock(tp, 0);
  5109. tg3_refclk_write(tp, ns);
  5110. tp->ptp_adjust = 0;
  5111. tg3_full_unlock(tp);
  5112. return 0;
  5113. }
  5114. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  5115. struct ptp_clock_request *rq, int on)
  5116. {
  5117. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5118. u32 clock_ctl;
  5119. int rval = 0;
  5120. switch (rq->type) {
  5121. case PTP_CLK_REQ_PEROUT:
  5122. if (rq->perout.index != 0)
  5123. return -EINVAL;
  5124. tg3_full_lock(tp, 0);
  5125. clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5126. clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
  5127. if (on) {
  5128. u64 nsec;
  5129. nsec = rq->perout.start.sec * 1000000000ULL +
  5130. rq->perout.start.nsec;
  5131. if (rq->perout.period.sec || rq->perout.period.nsec) {
  5132. netdev_warn(tp->dev,
  5133. "Device supports only a one-shot timesync output, period must be 0\n");
  5134. rval = -EINVAL;
  5135. goto err_out;
  5136. }
  5137. if (nsec & (1ULL << 63)) {
  5138. netdev_warn(tp->dev,
  5139. "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
  5140. rval = -EINVAL;
  5141. goto err_out;
  5142. }
  5143. tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
  5144. tw32(TG3_EAV_WATCHDOG0_MSB,
  5145. TG3_EAV_WATCHDOG0_EN |
  5146. ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
  5147. tw32(TG3_EAV_REF_CLCK_CTL,
  5148. clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
  5149. } else {
  5150. tw32(TG3_EAV_WATCHDOG0_MSB, 0);
  5151. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
  5152. }
  5153. err_out:
  5154. tg3_full_unlock(tp);
  5155. return rval;
  5156. default:
  5157. break;
  5158. }
  5159. return -EOPNOTSUPP;
  5160. }
  5161. static const struct ptp_clock_info tg3_ptp_caps = {
  5162. .owner = THIS_MODULE,
  5163. .name = "tg3 clock",
  5164. .max_adj = 250000000,
  5165. .n_alarm = 0,
  5166. .n_ext_ts = 0,
  5167. .n_per_out = 1,
  5168. .pps = 0,
  5169. .adjfreq = tg3_ptp_adjfreq,
  5170. .adjtime = tg3_ptp_adjtime,
  5171. .gettime = tg3_ptp_gettime,
  5172. .settime = tg3_ptp_settime,
  5173. .enable = tg3_ptp_enable,
  5174. };
  5175. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  5176. struct skb_shared_hwtstamps *timestamp)
  5177. {
  5178. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  5179. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  5180. tp->ptp_adjust);
  5181. }
  5182. /* tp->lock must be held */
  5183. static void tg3_ptp_init(struct tg3 *tp)
  5184. {
  5185. if (!tg3_flag(tp, PTP_CAPABLE))
  5186. return;
  5187. /* Initialize the hardware clock to the system time. */
  5188. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  5189. tp->ptp_adjust = 0;
  5190. tp->ptp_info = tg3_ptp_caps;
  5191. }
  5192. /* tp->lock must be held */
  5193. static void tg3_ptp_resume(struct tg3 *tp)
  5194. {
  5195. if (!tg3_flag(tp, PTP_CAPABLE))
  5196. return;
  5197. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  5198. tp->ptp_adjust = 0;
  5199. }
  5200. static void tg3_ptp_fini(struct tg3 *tp)
  5201. {
  5202. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  5203. return;
  5204. ptp_clock_unregister(tp->ptp_clock);
  5205. tp->ptp_clock = NULL;
  5206. tp->ptp_adjust = 0;
  5207. }
  5208. static inline int tg3_irq_sync(struct tg3 *tp)
  5209. {
  5210. return tp->irq_sync;
  5211. }
  5212. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  5213. {
  5214. int i;
  5215. dst = (u32 *)((u8 *)dst + off);
  5216. for (i = 0; i < len; i += sizeof(u32))
  5217. *dst++ = tr32(off + i);
  5218. }
  5219. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  5220. {
  5221. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  5222. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  5223. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  5224. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  5225. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  5226. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  5227. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  5228. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  5229. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  5230. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  5231. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  5232. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  5233. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  5234. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  5235. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  5236. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  5237. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  5238. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  5239. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  5240. if (tg3_flag(tp, SUPPORT_MSIX))
  5241. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  5242. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  5243. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  5244. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  5245. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  5246. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  5247. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  5248. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  5249. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  5250. if (!tg3_flag(tp, 5705_PLUS)) {
  5251. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  5252. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  5253. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  5254. }
  5255. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  5256. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  5257. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  5258. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  5259. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  5260. if (tg3_flag(tp, NVRAM))
  5261. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  5262. }
  5263. static void tg3_dump_state(struct tg3 *tp)
  5264. {
  5265. int i;
  5266. u32 *regs;
  5267. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  5268. if (!regs)
  5269. return;
  5270. if (tg3_flag(tp, PCI_EXPRESS)) {
  5271. /* Read up to but not including private PCI registers */
  5272. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  5273. regs[i / sizeof(u32)] = tr32(i);
  5274. } else
  5275. tg3_dump_legacy_regs(tp, regs);
  5276. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  5277. if (!regs[i + 0] && !regs[i + 1] &&
  5278. !regs[i + 2] && !regs[i + 3])
  5279. continue;
  5280. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  5281. i * 4,
  5282. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  5283. }
  5284. kfree(regs);
  5285. for (i = 0; i < tp->irq_cnt; i++) {
  5286. struct tg3_napi *tnapi = &tp->napi[i];
  5287. /* SW status block */
  5288. netdev_err(tp->dev,
  5289. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5290. i,
  5291. tnapi->hw_status->status,
  5292. tnapi->hw_status->status_tag,
  5293. tnapi->hw_status->rx_jumbo_consumer,
  5294. tnapi->hw_status->rx_consumer,
  5295. tnapi->hw_status->rx_mini_consumer,
  5296. tnapi->hw_status->idx[0].rx_producer,
  5297. tnapi->hw_status->idx[0].tx_consumer);
  5298. netdev_err(tp->dev,
  5299. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  5300. i,
  5301. tnapi->last_tag, tnapi->last_irq_tag,
  5302. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  5303. tnapi->rx_rcb_ptr,
  5304. tnapi->prodring.rx_std_prod_idx,
  5305. tnapi->prodring.rx_std_cons_idx,
  5306. tnapi->prodring.rx_jmb_prod_idx,
  5307. tnapi->prodring.rx_jmb_cons_idx);
  5308. }
  5309. }
  5310. /* This is called whenever we suspect that the system chipset is re-
  5311. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  5312. * is bogus tx completions. We try to recover by setting the
  5313. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  5314. * in the workqueue.
  5315. */
  5316. static void tg3_tx_recover(struct tg3 *tp)
  5317. {
  5318. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  5319. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  5320. netdev_warn(tp->dev,
  5321. "The system may be re-ordering memory-mapped I/O "
  5322. "cycles to the network device, attempting to recover. "
  5323. "Please report the problem to the driver maintainer "
  5324. "and include system chipset information.\n");
  5325. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  5326. }
  5327. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  5328. {
  5329. /* Tell compiler to fetch tx indices from memory. */
  5330. barrier();
  5331. return tnapi->tx_pending -
  5332. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  5333. }
  5334. /* Tigon3 never reports partial packet sends. So we do not
  5335. * need special logic to handle SKBs that have not had all
  5336. * of their frags sent yet, like SunGEM does.
  5337. */
  5338. static void tg3_tx(struct tg3_napi *tnapi)
  5339. {
  5340. struct tg3 *tp = tnapi->tp;
  5341. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  5342. u32 sw_idx = tnapi->tx_cons;
  5343. struct netdev_queue *txq;
  5344. int index = tnapi - tp->napi;
  5345. unsigned int pkts_compl = 0, bytes_compl = 0;
  5346. if (tg3_flag(tp, ENABLE_TSS))
  5347. index--;
  5348. txq = netdev_get_tx_queue(tp->dev, index);
  5349. while (sw_idx != hw_idx) {
  5350. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5351. struct sk_buff *skb = ri->skb;
  5352. int i, tx_bug = 0;
  5353. if (unlikely(skb == NULL)) {
  5354. tg3_tx_recover(tp);
  5355. return;
  5356. }
  5357. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5358. struct skb_shared_hwtstamps timestamp;
  5359. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5360. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5361. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5362. skb_tstamp_tx(skb, &timestamp);
  5363. }
  5364. pci_unmap_single(tp->pdev,
  5365. dma_unmap_addr(ri, mapping),
  5366. skb_headlen(skb),
  5367. PCI_DMA_TODEVICE);
  5368. ri->skb = NULL;
  5369. while (ri->fragmented) {
  5370. ri->fragmented = false;
  5371. sw_idx = NEXT_TX(sw_idx);
  5372. ri = &tnapi->tx_buffers[sw_idx];
  5373. }
  5374. sw_idx = NEXT_TX(sw_idx);
  5375. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5376. ri = &tnapi->tx_buffers[sw_idx];
  5377. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5378. tx_bug = 1;
  5379. pci_unmap_page(tp->pdev,
  5380. dma_unmap_addr(ri, mapping),
  5381. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5382. PCI_DMA_TODEVICE);
  5383. while (ri->fragmented) {
  5384. ri->fragmented = false;
  5385. sw_idx = NEXT_TX(sw_idx);
  5386. ri = &tnapi->tx_buffers[sw_idx];
  5387. }
  5388. sw_idx = NEXT_TX(sw_idx);
  5389. }
  5390. pkts_compl++;
  5391. bytes_compl += skb->len;
  5392. dev_kfree_skb(skb);
  5393. if (unlikely(tx_bug)) {
  5394. tg3_tx_recover(tp);
  5395. return;
  5396. }
  5397. }
  5398. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5399. tnapi->tx_cons = sw_idx;
  5400. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5401. * before checking for netif_queue_stopped(). Without the
  5402. * memory barrier, there is a small possibility that tg3_start_xmit()
  5403. * will miss it and cause the queue to be stopped forever.
  5404. */
  5405. smp_mb();
  5406. if (unlikely(netif_tx_queue_stopped(txq) &&
  5407. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5408. __netif_tx_lock(txq, smp_processor_id());
  5409. if (netif_tx_queue_stopped(txq) &&
  5410. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5411. netif_tx_wake_queue(txq);
  5412. __netif_tx_unlock(txq);
  5413. }
  5414. }
  5415. static void tg3_frag_free(bool is_frag, void *data)
  5416. {
  5417. if (is_frag)
  5418. put_page(virt_to_head_page(data));
  5419. else
  5420. kfree(data);
  5421. }
  5422. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5423. {
  5424. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5425. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5426. if (!ri->data)
  5427. return;
  5428. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5429. map_sz, PCI_DMA_FROMDEVICE);
  5430. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5431. ri->data = NULL;
  5432. }
  5433. /* Returns size of skb allocated or < 0 on error.
  5434. *
  5435. * We only need to fill in the address because the other members
  5436. * of the RX descriptor are invariant, see tg3_init_rings.
  5437. *
  5438. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5439. * posting buffers we only dirty the first cache line of the RX
  5440. * descriptor (containing the address). Whereas for the RX status
  5441. * buffers the cpu only reads the last cacheline of the RX descriptor
  5442. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5443. */
  5444. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5445. u32 opaque_key, u32 dest_idx_unmasked,
  5446. unsigned int *frag_size)
  5447. {
  5448. struct tg3_rx_buffer_desc *desc;
  5449. struct ring_info *map;
  5450. u8 *data;
  5451. dma_addr_t mapping;
  5452. int skb_size, data_size, dest_idx;
  5453. switch (opaque_key) {
  5454. case RXD_OPAQUE_RING_STD:
  5455. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5456. desc = &tpr->rx_std[dest_idx];
  5457. map = &tpr->rx_std_buffers[dest_idx];
  5458. data_size = tp->rx_pkt_map_sz;
  5459. break;
  5460. case RXD_OPAQUE_RING_JUMBO:
  5461. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5462. desc = &tpr->rx_jmb[dest_idx].std;
  5463. map = &tpr->rx_jmb_buffers[dest_idx];
  5464. data_size = TG3_RX_JMB_MAP_SZ;
  5465. break;
  5466. default:
  5467. return -EINVAL;
  5468. }
  5469. /* Do not overwrite any of the map or rp information
  5470. * until we are sure we can commit to a new buffer.
  5471. *
  5472. * Callers depend upon this behavior and assume that
  5473. * we leave everything unchanged if we fail.
  5474. */
  5475. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5476. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5477. if (skb_size <= PAGE_SIZE) {
  5478. data = netdev_alloc_frag(skb_size);
  5479. *frag_size = skb_size;
  5480. } else {
  5481. data = kmalloc(skb_size, GFP_ATOMIC);
  5482. *frag_size = 0;
  5483. }
  5484. if (!data)
  5485. return -ENOMEM;
  5486. mapping = pci_map_single(tp->pdev,
  5487. data + TG3_RX_OFFSET(tp),
  5488. data_size,
  5489. PCI_DMA_FROMDEVICE);
  5490. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5491. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5492. return -EIO;
  5493. }
  5494. map->data = data;
  5495. dma_unmap_addr_set(map, mapping, mapping);
  5496. desc->addr_hi = ((u64)mapping >> 32);
  5497. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5498. return data_size;
  5499. }
  5500. /* We only need to move over in the address because the other
  5501. * members of the RX descriptor are invariant. See notes above
  5502. * tg3_alloc_rx_data for full details.
  5503. */
  5504. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5505. struct tg3_rx_prodring_set *dpr,
  5506. u32 opaque_key, int src_idx,
  5507. u32 dest_idx_unmasked)
  5508. {
  5509. struct tg3 *tp = tnapi->tp;
  5510. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5511. struct ring_info *src_map, *dest_map;
  5512. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5513. int dest_idx;
  5514. switch (opaque_key) {
  5515. case RXD_OPAQUE_RING_STD:
  5516. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5517. dest_desc = &dpr->rx_std[dest_idx];
  5518. dest_map = &dpr->rx_std_buffers[dest_idx];
  5519. src_desc = &spr->rx_std[src_idx];
  5520. src_map = &spr->rx_std_buffers[src_idx];
  5521. break;
  5522. case RXD_OPAQUE_RING_JUMBO:
  5523. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5524. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5525. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5526. src_desc = &spr->rx_jmb[src_idx].std;
  5527. src_map = &spr->rx_jmb_buffers[src_idx];
  5528. break;
  5529. default:
  5530. return;
  5531. }
  5532. dest_map->data = src_map->data;
  5533. dma_unmap_addr_set(dest_map, mapping,
  5534. dma_unmap_addr(src_map, mapping));
  5535. dest_desc->addr_hi = src_desc->addr_hi;
  5536. dest_desc->addr_lo = src_desc->addr_lo;
  5537. /* Ensure that the update to the skb happens after the physical
  5538. * addresses have been transferred to the new BD location.
  5539. */
  5540. smp_wmb();
  5541. src_map->data = NULL;
  5542. }
  5543. /* The RX ring scheme is composed of multiple rings which post fresh
  5544. * buffers to the chip, and one special ring the chip uses to report
  5545. * status back to the host.
  5546. *
  5547. * The special ring reports the status of received packets to the
  5548. * host. The chip does not write into the original descriptor the
  5549. * RX buffer was obtained from. The chip simply takes the original
  5550. * descriptor as provided by the host, updates the status and length
  5551. * field, then writes this into the next status ring entry.
  5552. *
  5553. * Each ring the host uses to post buffers to the chip is described
  5554. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5555. * it is first placed into the on-chip ram. When the packet's length
  5556. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5557. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5558. * which is within the range of the new packet's length is chosen.
  5559. *
  5560. * The "separate ring for rx status" scheme may sound queer, but it makes
  5561. * sense from a cache coherency perspective. If only the host writes
  5562. * to the buffer post rings, and only the chip writes to the rx status
  5563. * rings, then cache lines never move beyond shared-modified state.
  5564. * If both the host and chip were to write into the same ring, cache line
  5565. * eviction could occur since both entities want it in an exclusive state.
  5566. */
  5567. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5568. {
  5569. struct tg3 *tp = tnapi->tp;
  5570. u32 work_mask, rx_std_posted = 0;
  5571. u32 std_prod_idx, jmb_prod_idx;
  5572. u32 sw_idx = tnapi->rx_rcb_ptr;
  5573. u16 hw_idx;
  5574. int received;
  5575. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5576. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5577. /*
  5578. * We need to order the read of hw_idx and the read of
  5579. * the opaque cookie.
  5580. */
  5581. rmb();
  5582. work_mask = 0;
  5583. received = 0;
  5584. std_prod_idx = tpr->rx_std_prod_idx;
  5585. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5586. while (sw_idx != hw_idx && budget > 0) {
  5587. struct ring_info *ri;
  5588. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5589. unsigned int len;
  5590. struct sk_buff *skb;
  5591. dma_addr_t dma_addr;
  5592. u32 opaque_key, desc_idx, *post_ptr;
  5593. u8 *data;
  5594. u64 tstamp = 0;
  5595. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5596. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5597. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5598. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5599. dma_addr = dma_unmap_addr(ri, mapping);
  5600. data = ri->data;
  5601. post_ptr = &std_prod_idx;
  5602. rx_std_posted++;
  5603. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5604. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5605. dma_addr = dma_unmap_addr(ri, mapping);
  5606. data = ri->data;
  5607. post_ptr = &jmb_prod_idx;
  5608. } else
  5609. goto next_pkt_nopost;
  5610. work_mask |= opaque_key;
  5611. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5612. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5613. drop_it:
  5614. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5615. desc_idx, *post_ptr);
  5616. drop_it_no_recycle:
  5617. /* Other statistics kept track of by card. */
  5618. tp->rx_dropped++;
  5619. goto next_pkt;
  5620. }
  5621. prefetch(data + TG3_RX_OFFSET(tp));
  5622. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5623. ETH_FCS_LEN;
  5624. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5625. RXD_FLAG_PTPSTAT_PTPV1 ||
  5626. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5627. RXD_FLAG_PTPSTAT_PTPV2) {
  5628. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5629. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5630. }
  5631. if (len > TG3_RX_COPY_THRESH(tp)) {
  5632. int skb_size;
  5633. unsigned int frag_size;
  5634. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5635. *post_ptr, &frag_size);
  5636. if (skb_size < 0)
  5637. goto drop_it;
  5638. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5639. PCI_DMA_FROMDEVICE);
  5640. /* Ensure that the update to the data happens
  5641. * after the usage of the old DMA mapping.
  5642. */
  5643. smp_wmb();
  5644. ri->data = NULL;
  5645. skb = build_skb(data, frag_size);
  5646. if (!skb) {
  5647. tg3_frag_free(frag_size != 0, data);
  5648. goto drop_it_no_recycle;
  5649. }
  5650. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5651. } else {
  5652. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5653. desc_idx, *post_ptr);
  5654. skb = netdev_alloc_skb(tp->dev,
  5655. len + TG3_RAW_IP_ALIGN);
  5656. if (skb == NULL)
  5657. goto drop_it_no_recycle;
  5658. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5659. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5660. memcpy(skb->data,
  5661. data + TG3_RX_OFFSET(tp),
  5662. len);
  5663. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5664. }
  5665. skb_put(skb, len);
  5666. if (tstamp)
  5667. tg3_hwclock_to_timestamp(tp, tstamp,
  5668. skb_hwtstamps(skb));
  5669. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5670. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5671. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5672. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5673. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5674. else
  5675. skb_checksum_none_assert(skb);
  5676. skb->protocol = eth_type_trans(skb, tp->dev);
  5677. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5678. skb->protocol != htons(ETH_P_8021Q)) {
  5679. dev_kfree_skb(skb);
  5680. goto drop_it_no_recycle;
  5681. }
  5682. if (desc->type_flags & RXD_FLAG_VLAN &&
  5683. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5684. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  5685. desc->err_vlan & RXD_VLAN_MASK);
  5686. napi_gro_receive(&tnapi->napi, skb);
  5687. received++;
  5688. budget--;
  5689. next_pkt:
  5690. (*post_ptr)++;
  5691. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5692. tpr->rx_std_prod_idx = std_prod_idx &
  5693. tp->rx_std_ring_mask;
  5694. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5695. tpr->rx_std_prod_idx);
  5696. work_mask &= ~RXD_OPAQUE_RING_STD;
  5697. rx_std_posted = 0;
  5698. }
  5699. next_pkt_nopost:
  5700. sw_idx++;
  5701. sw_idx &= tp->rx_ret_ring_mask;
  5702. /* Refresh hw_idx to see if there is new work */
  5703. if (sw_idx == hw_idx) {
  5704. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5705. rmb();
  5706. }
  5707. }
  5708. /* ACK the status ring. */
  5709. tnapi->rx_rcb_ptr = sw_idx;
  5710. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5711. /* Refill RX ring(s). */
  5712. if (!tg3_flag(tp, ENABLE_RSS)) {
  5713. /* Sync BD data before updating mailbox */
  5714. wmb();
  5715. if (work_mask & RXD_OPAQUE_RING_STD) {
  5716. tpr->rx_std_prod_idx = std_prod_idx &
  5717. tp->rx_std_ring_mask;
  5718. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5719. tpr->rx_std_prod_idx);
  5720. }
  5721. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5722. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5723. tp->rx_jmb_ring_mask;
  5724. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5725. tpr->rx_jmb_prod_idx);
  5726. }
  5727. mmiowb();
  5728. } else if (work_mask) {
  5729. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5730. * updated before the producer indices can be updated.
  5731. */
  5732. smp_wmb();
  5733. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5734. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5735. if (tnapi != &tp->napi[1]) {
  5736. tp->rx_refill = true;
  5737. napi_schedule(&tp->napi[1].napi);
  5738. }
  5739. }
  5740. return received;
  5741. }
  5742. static void tg3_poll_link(struct tg3 *tp)
  5743. {
  5744. /* handle link change and other phy events */
  5745. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5746. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5747. if (sblk->status & SD_STATUS_LINK_CHG) {
  5748. sblk->status = SD_STATUS_UPDATED |
  5749. (sblk->status & ~SD_STATUS_LINK_CHG);
  5750. spin_lock(&tp->lock);
  5751. if (tg3_flag(tp, USE_PHYLIB)) {
  5752. tw32_f(MAC_STATUS,
  5753. (MAC_STATUS_SYNC_CHANGED |
  5754. MAC_STATUS_CFG_CHANGED |
  5755. MAC_STATUS_MI_COMPLETION |
  5756. MAC_STATUS_LNKSTATE_CHANGED));
  5757. udelay(40);
  5758. } else
  5759. tg3_setup_phy(tp, false);
  5760. spin_unlock(&tp->lock);
  5761. }
  5762. }
  5763. }
  5764. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5765. struct tg3_rx_prodring_set *dpr,
  5766. struct tg3_rx_prodring_set *spr)
  5767. {
  5768. u32 si, di, cpycnt, src_prod_idx;
  5769. int i, err = 0;
  5770. while (1) {
  5771. src_prod_idx = spr->rx_std_prod_idx;
  5772. /* Make sure updates to the rx_std_buffers[] entries and the
  5773. * standard producer index are seen in the correct order.
  5774. */
  5775. smp_rmb();
  5776. if (spr->rx_std_cons_idx == src_prod_idx)
  5777. break;
  5778. if (spr->rx_std_cons_idx < src_prod_idx)
  5779. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5780. else
  5781. cpycnt = tp->rx_std_ring_mask + 1 -
  5782. spr->rx_std_cons_idx;
  5783. cpycnt = min(cpycnt,
  5784. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5785. si = spr->rx_std_cons_idx;
  5786. di = dpr->rx_std_prod_idx;
  5787. for (i = di; i < di + cpycnt; i++) {
  5788. if (dpr->rx_std_buffers[i].data) {
  5789. cpycnt = i - di;
  5790. err = -ENOSPC;
  5791. break;
  5792. }
  5793. }
  5794. if (!cpycnt)
  5795. break;
  5796. /* Ensure that updates to the rx_std_buffers ring and the
  5797. * shadowed hardware producer ring from tg3_recycle_skb() are
  5798. * ordered correctly WRT the skb check above.
  5799. */
  5800. smp_rmb();
  5801. memcpy(&dpr->rx_std_buffers[di],
  5802. &spr->rx_std_buffers[si],
  5803. cpycnt * sizeof(struct ring_info));
  5804. for (i = 0; i < cpycnt; i++, di++, si++) {
  5805. struct tg3_rx_buffer_desc *sbd, *dbd;
  5806. sbd = &spr->rx_std[si];
  5807. dbd = &dpr->rx_std[di];
  5808. dbd->addr_hi = sbd->addr_hi;
  5809. dbd->addr_lo = sbd->addr_lo;
  5810. }
  5811. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5812. tp->rx_std_ring_mask;
  5813. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5814. tp->rx_std_ring_mask;
  5815. }
  5816. while (1) {
  5817. src_prod_idx = spr->rx_jmb_prod_idx;
  5818. /* Make sure updates to the rx_jmb_buffers[] entries and
  5819. * the jumbo producer index are seen in the correct order.
  5820. */
  5821. smp_rmb();
  5822. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5823. break;
  5824. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5825. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5826. else
  5827. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5828. spr->rx_jmb_cons_idx;
  5829. cpycnt = min(cpycnt,
  5830. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5831. si = spr->rx_jmb_cons_idx;
  5832. di = dpr->rx_jmb_prod_idx;
  5833. for (i = di; i < di + cpycnt; i++) {
  5834. if (dpr->rx_jmb_buffers[i].data) {
  5835. cpycnt = i - di;
  5836. err = -ENOSPC;
  5837. break;
  5838. }
  5839. }
  5840. if (!cpycnt)
  5841. break;
  5842. /* Ensure that updates to the rx_jmb_buffers ring and the
  5843. * shadowed hardware producer ring from tg3_recycle_skb() are
  5844. * ordered correctly WRT the skb check above.
  5845. */
  5846. smp_rmb();
  5847. memcpy(&dpr->rx_jmb_buffers[di],
  5848. &spr->rx_jmb_buffers[si],
  5849. cpycnt * sizeof(struct ring_info));
  5850. for (i = 0; i < cpycnt; i++, di++, si++) {
  5851. struct tg3_rx_buffer_desc *sbd, *dbd;
  5852. sbd = &spr->rx_jmb[si].std;
  5853. dbd = &dpr->rx_jmb[di].std;
  5854. dbd->addr_hi = sbd->addr_hi;
  5855. dbd->addr_lo = sbd->addr_lo;
  5856. }
  5857. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5858. tp->rx_jmb_ring_mask;
  5859. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5860. tp->rx_jmb_ring_mask;
  5861. }
  5862. return err;
  5863. }
  5864. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5865. {
  5866. struct tg3 *tp = tnapi->tp;
  5867. /* run TX completion thread */
  5868. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5869. tg3_tx(tnapi);
  5870. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5871. return work_done;
  5872. }
  5873. if (!tnapi->rx_rcb_prod_idx)
  5874. return work_done;
  5875. /* run RX thread, within the bounds set by NAPI.
  5876. * All RX "locking" is done by ensuring outside
  5877. * code synchronizes with tg3->napi.poll()
  5878. */
  5879. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5880. work_done += tg3_rx(tnapi, budget - work_done);
  5881. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5882. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5883. int i, err = 0;
  5884. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5885. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5886. tp->rx_refill = false;
  5887. for (i = 1; i <= tp->rxq_cnt; i++)
  5888. err |= tg3_rx_prodring_xfer(tp, dpr,
  5889. &tp->napi[i].prodring);
  5890. wmb();
  5891. if (std_prod_idx != dpr->rx_std_prod_idx)
  5892. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5893. dpr->rx_std_prod_idx);
  5894. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5895. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5896. dpr->rx_jmb_prod_idx);
  5897. mmiowb();
  5898. if (err)
  5899. tw32_f(HOSTCC_MODE, tp->coal_now);
  5900. }
  5901. return work_done;
  5902. }
  5903. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5904. {
  5905. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5906. schedule_work(&tp->reset_task);
  5907. }
  5908. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5909. {
  5910. cancel_work_sync(&tp->reset_task);
  5911. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5912. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5913. }
  5914. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5915. {
  5916. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5917. struct tg3 *tp = tnapi->tp;
  5918. int work_done = 0;
  5919. struct tg3_hw_status *sblk = tnapi->hw_status;
  5920. while (1) {
  5921. work_done = tg3_poll_work(tnapi, work_done, budget);
  5922. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5923. goto tx_recovery;
  5924. if (unlikely(work_done >= budget))
  5925. break;
  5926. /* tp->last_tag is used in tg3_int_reenable() below
  5927. * to tell the hw how much work has been processed,
  5928. * so we must read it before checking for more work.
  5929. */
  5930. tnapi->last_tag = sblk->status_tag;
  5931. tnapi->last_irq_tag = tnapi->last_tag;
  5932. rmb();
  5933. /* check for RX/TX work to do */
  5934. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5935. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5936. /* This test here is not race free, but will reduce
  5937. * the number of interrupts by looping again.
  5938. */
  5939. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5940. continue;
  5941. napi_complete(napi);
  5942. /* Reenable interrupts. */
  5943. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5944. /* This test here is synchronized by napi_schedule()
  5945. * and napi_complete() to close the race condition.
  5946. */
  5947. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5948. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5949. HOSTCC_MODE_ENABLE |
  5950. tnapi->coal_now);
  5951. }
  5952. mmiowb();
  5953. break;
  5954. }
  5955. }
  5956. return work_done;
  5957. tx_recovery:
  5958. /* work_done is guaranteed to be less than budget. */
  5959. napi_complete(napi);
  5960. tg3_reset_task_schedule(tp);
  5961. return work_done;
  5962. }
  5963. static void tg3_process_error(struct tg3 *tp)
  5964. {
  5965. u32 val;
  5966. bool real_error = false;
  5967. if (tg3_flag(tp, ERROR_PROCESSED))
  5968. return;
  5969. /* Check Flow Attention register */
  5970. val = tr32(HOSTCC_FLOW_ATTN);
  5971. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5972. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5973. real_error = true;
  5974. }
  5975. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5976. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5977. real_error = true;
  5978. }
  5979. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5980. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5981. real_error = true;
  5982. }
  5983. if (!real_error)
  5984. return;
  5985. tg3_dump_state(tp);
  5986. tg3_flag_set(tp, ERROR_PROCESSED);
  5987. tg3_reset_task_schedule(tp);
  5988. }
  5989. static int tg3_poll(struct napi_struct *napi, int budget)
  5990. {
  5991. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5992. struct tg3 *tp = tnapi->tp;
  5993. int work_done = 0;
  5994. struct tg3_hw_status *sblk = tnapi->hw_status;
  5995. while (1) {
  5996. if (sblk->status & SD_STATUS_ERROR)
  5997. tg3_process_error(tp);
  5998. tg3_poll_link(tp);
  5999. work_done = tg3_poll_work(tnapi, work_done, budget);
  6000. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  6001. goto tx_recovery;
  6002. if (unlikely(work_done >= budget))
  6003. break;
  6004. if (tg3_flag(tp, TAGGED_STATUS)) {
  6005. /* tp->last_tag is used in tg3_int_reenable() below
  6006. * to tell the hw how much work has been processed,
  6007. * so we must read it before checking for more work.
  6008. */
  6009. tnapi->last_tag = sblk->status_tag;
  6010. tnapi->last_irq_tag = tnapi->last_tag;
  6011. rmb();
  6012. } else
  6013. sblk->status &= ~SD_STATUS_UPDATED;
  6014. if (likely(!tg3_has_work(tnapi))) {
  6015. napi_complete(napi);
  6016. tg3_int_reenable(tnapi);
  6017. break;
  6018. }
  6019. }
  6020. return work_done;
  6021. tx_recovery:
  6022. /* work_done is guaranteed to be less than budget. */
  6023. napi_complete(napi);
  6024. tg3_reset_task_schedule(tp);
  6025. return work_done;
  6026. }
  6027. static void tg3_napi_disable(struct tg3 *tp)
  6028. {
  6029. int i;
  6030. for (i = tp->irq_cnt - 1; i >= 0; i--)
  6031. napi_disable(&tp->napi[i].napi);
  6032. }
  6033. static void tg3_napi_enable(struct tg3 *tp)
  6034. {
  6035. int i;
  6036. for (i = 0; i < tp->irq_cnt; i++)
  6037. napi_enable(&tp->napi[i].napi);
  6038. }
  6039. static void tg3_napi_init(struct tg3 *tp)
  6040. {
  6041. int i;
  6042. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  6043. for (i = 1; i < tp->irq_cnt; i++)
  6044. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  6045. }
  6046. static void tg3_napi_fini(struct tg3 *tp)
  6047. {
  6048. int i;
  6049. for (i = 0; i < tp->irq_cnt; i++)
  6050. netif_napi_del(&tp->napi[i].napi);
  6051. }
  6052. static inline void tg3_netif_stop(struct tg3 *tp)
  6053. {
  6054. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  6055. tg3_napi_disable(tp);
  6056. netif_carrier_off(tp->dev);
  6057. netif_tx_disable(tp->dev);
  6058. }
  6059. /* tp->lock must be held */
  6060. static inline void tg3_netif_start(struct tg3 *tp)
  6061. {
  6062. tg3_ptp_resume(tp);
  6063. /* NOTE: unconditional netif_tx_wake_all_queues is only
  6064. * appropriate so long as all callers are assured to
  6065. * have free tx slots (such as after tg3_init_hw)
  6066. */
  6067. netif_tx_wake_all_queues(tp->dev);
  6068. if (tp->link_up)
  6069. netif_carrier_on(tp->dev);
  6070. tg3_napi_enable(tp);
  6071. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  6072. tg3_enable_ints(tp);
  6073. }
  6074. static void tg3_irq_quiesce(struct tg3 *tp)
  6075. {
  6076. int i;
  6077. BUG_ON(tp->irq_sync);
  6078. tp->irq_sync = 1;
  6079. smp_mb();
  6080. for (i = 0; i < tp->irq_cnt; i++)
  6081. synchronize_irq(tp->napi[i].irq_vec);
  6082. }
  6083. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  6084. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  6085. * with as well. Most of the time, this is not necessary except when
  6086. * shutting down the device.
  6087. */
  6088. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  6089. {
  6090. spin_lock_bh(&tp->lock);
  6091. if (irq_sync)
  6092. tg3_irq_quiesce(tp);
  6093. }
  6094. static inline void tg3_full_unlock(struct tg3 *tp)
  6095. {
  6096. spin_unlock_bh(&tp->lock);
  6097. }
  6098. /* One-shot MSI handler - Chip automatically disables interrupt
  6099. * after sending MSI so driver doesn't have to do it.
  6100. */
  6101. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  6102. {
  6103. struct tg3_napi *tnapi = dev_id;
  6104. struct tg3 *tp = tnapi->tp;
  6105. prefetch(tnapi->hw_status);
  6106. if (tnapi->rx_rcb)
  6107. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6108. if (likely(!tg3_irq_sync(tp)))
  6109. napi_schedule(&tnapi->napi);
  6110. return IRQ_HANDLED;
  6111. }
  6112. /* MSI ISR - No need to check for interrupt sharing and no need to
  6113. * flush status block and interrupt mailbox. PCI ordering rules
  6114. * guarantee that MSI will arrive after the status block.
  6115. */
  6116. static irqreturn_t tg3_msi(int irq, void *dev_id)
  6117. {
  6118. struct tg3_napi *tnapi = dev_id;
  6119. struct tg3 *tp = tnapi->tp;
  6120. prefetch(tnapi->hw_status);
  6121. if (tnapi->rx_rcb)
  6122. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6123. /*
  6124. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6125. * chip-internal interrupt pending events.
  6126. * Writing non-zero to intr-mbox-0 additional tells the
  6127. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6128. * event coalescing.
  6129. */
  6130. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  6131. if (likely(!tg3_irq_sync(tp)))
  6132. napi_schedule(&tnapi->napi);
  6133. return IRQ_RETVAL(1);
  6134. }
  6135. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  6136. {
  6137. struct tg3_napi *tnapi = dev_id;
  6138. struct tg3 *tp = tnapi->tp;
  6139. struct tg3_hw_status *sblk = tnapi->hw_status;
  6140. unsigned int handled = 1;
  6141. /* In INTx mode, it is possible for the interrupt to arrive at
  6142. * the CPU before the status block posted prior to the interrupt.
  6143. * Reading the PCI State register will confirm whether the
  6144. * interrupt is ours and will flush the status block.
  6145. */
  6146. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  6147. if (tg3_flag(tp, CHIP_RESETTING) ||
  6148. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6149. handled = 0;
  6150. goto out;
  6151. }
  6152. }
  6153. /*
  6154. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6155. * chip-internal interrupt pending events.
  6156. * Writing non-zero to intr-mbox-0 additional tells the
  6157. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6158. * event coalescing.
  6159. *
  6160. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6161. * spurious interrupts. The flush impacts performance but
  6162. * excessive spurious interrupts can be worse in some cases.
  6163. */
  6164. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6165. if (tg3_irq_sync(tp))
  6166. goto out;
  6167. sblk->status &= ~SD_STATUS_UPDATED;
  6168. if (likely(tg3_has_work(tnapi))) {
  6169. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6170. napi_schedule(&tnapi->napi);
  6171. } else {
  6172. /* No work, shared interrupt perhaps? re-enable
  6173. * interrupts, and flush that PCI write
  6174. */
  6175. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  6176. 0x00000000);
  6177. }
  6178. out:
  6179. return IRQ_RETVAL(handled);
  6180. }
  6181. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  6182. {
  6183. struct tg3_napi *tnapi = dev_id;
  6184. struct tg3 *tp = tnapi->tp;
  6185. struct tg3_hw_status *sblk = tnapi->hw_status;
  6186. unsigned int handled = 1;
  6187. /* In INTx mode, it is possible for the interrupt to arrive at
  6188. * the CPU before the status block posted prior to the interrupt.
  6189. * Reading the PCI State register will confirm whether the
  6190. * interrupt is ours and will flush the status block.
  6191. */
  6192. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  6193. if (tg3_flag(tp, CHIP_RESETTING) ||
  6194. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6195. handled = 0;
  6196. goto out;
  6197. }
  6198. }
  6199. /*
  6200. * writing any value to intr-mbox-0 clears PCI INTA# and
  6201. * chip-internal interrupt pending events.
  6202. * writing non-zero to intr-mbox-0 additional tells the
  6203. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6204. * event coalescing.
  6205. *
  6206. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6207. * spurious interrupts. The flush impacts performance but
  6208. * excessive spurious interrupts can be worse in some cases.
  6209. */
  6210. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6211. /*
  6212. * In a shared interrupt configuration, sometimes other devices'
  6213. * interrupts will scream. We record the current status tag here
  6214. * so that the above check can report that the screaming interrupts
  6215. * are unhandled. Eventually they will be silenced.
  6216. */
  6217. tnapi->last_irq_tag = sblk->status_tag;
  6218. if (tg3_irq_sync(tp))
  6219. goto out;
  6220. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6221. napi_schedule(&tnapi->napi);
  6222. out:
  6223. return IRQ_RETVAL(handled);
  6224. }
  6225. /* ISR for interrupt test */
  6226. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  6227. {
  6228. struct tg3_napi *tnapi = dev_id;
  6229. struct tg3 *tp = tnapi->tp;
  6230. struct tg3_hw_status *sblk = tnapi->hw_status;
  6231. if ((sblk->status & SD_STATUS_UPDATED) ||
  6232. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6233. tg3_disable_ints(tp);
  6234. return IRQ_RETVAL(1);
  6235. }
  6236. return IRQ_RETVAL(0);
  6237. }
  6238. #ifdef CONFIG_NET_POLL_CONTROLLER
  6239. static void tg3_poll_controller(struct net_device *dev)
  6240. {
  6241. int i;
  6242. struct tg3 *tp = netdev_priv(dev);
  6243. if (tg3_irq_sync(tp))
  6244. return;
  6245. for (i = 0; i < tp->irq_cnt; i++)
  6246. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  6247. }
  6248. #endif
  6249. static void tg3_tx_timeout(struct net_device *dev)
  6250. {
  6251. struct tg3 *tp = netdev_priv(dev);
  6252. if (netif_msg_tx_err(tp)) {
  6253. netdev_err(dev, "transmit timed out, resetting\n");
  6254. tg3_dump_state(tp);
  6255. }
  6256. tg3_reset_task_schedule(tp);
  6257. }
  6258. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  6259. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  6260. {
  6261. u32 base = (u32) mapping & 0xffffffff;
  6262. return (base > 0xffffdcc0) && (base + len + 8 < base);
  6263. }
  6264. /* Test for TSO DMA buffers that cross into regions which are within MSS bytes
  6265. * of any 4GB boundaries: 4G, 8G, etc
  6266. */
  6267. static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6268. u32 len, u32 mss)
  6269. {
  6270. if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
  6271. u32 base = (u32) mapping & 0xffffffff;
  6272. return ((base + len + (mss & 0x3fff)) < base);
  6273. }
  6274. return 0;
  6275. }
  6276. /* Test for DMA addresses > 40-bit */
  6277. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6278. int len)
  6279. {
  6280. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  6281. if (tg3_flag(tp, 40BIT_DMA_BUG))
  6282. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  6283. return 0;
  6284. #else
  6285. return 0;
  6286. #endif
  6287. }
  6288. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  6289. dma_addr_t mapping, u32 len, u32 flags,
  6290. u32 mss, u32 vlan)
  6291. {
  6292. txbd->addr_hi = ((u64) mapping >> 32);
  6293. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  6294. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  6295. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  6296. }
  6297. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  6298. dma_addr_t map, u32 len, u32 flags,
  6299. u32 mss, u32 vlan)
  6300. {
  6301. struct tg3 *tp = tnapi->tp;
  6302. bool hwbug = false;
  6303. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  6304. hwbug = true;
  6305. if (tg3_4g_overflow_test(map, len))
  6306. hwbug = true;
  6307. if (tg3_4g_tso_overflow_test(tp, map, len, mss))
  6308. hwbug = true;
  6309. if (tg3_40bit_overflow_test(tp, map, len))
  6310. hwbug = true;
  6311. if (tp->dma_limit) {
  6312. u32 prvidx = *entry;
  6313. u32 tmp_flag = flags & ~TXD_FLAG_END;
  6314. while (len > tp->dma_limit && *budget) {
  6315. u32 frag_len = tp->dma_limit;
  6316. len -= tp->dma_limit;
  6317. /* Avoid the 8byte DMA problem */
  6318. if (len <= 8) {
  6319. len += tp->dma_limit / 2;
  6320. frag_len = tp->dma_limit / 2;
  6321. }
  6322. tnapi->tx_buffers[*entry].fragmented = true;
  6323. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6324. frag_len, tmp_flag, mss, vlan);
  6325. *budget -= 1;
  6326. prvidx = *entry;
  6327. *entry = NEXT_TX(*entry);
  6328. map += frag_len;
  6329. }
  6330. if (len) {
  6331. if (*budget) {
  6332. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6333. len, flags, mss, vlan);
  6334. *budget -= 1;
  6335. *entry = NEXT_TX(*entry);
  6336. } else {
  6337. hwbug = true;
  6338. tnapi->tx_buffers[prvidx].fragmented = false;
  6339. }
  6340. }
  6341. } else {
  6342. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6343. len, flags, mss, vlan);
  6344. *entry = NEXT_TX(*entry);
  6345. }
  6346. return hwbug;
  6347. }
  6348. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  6349. {
  6350. int i;
  6351. struct sk_buff *skb;
  6352. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  6353. skb = txb->skb;
  6354. txb->skb = NULL;
  6355. pci_unmap_single(tnapi->tp->pdev,
  6356. dma_unmap_addr(txb, mapping),
  6357. skb_headlen(skb),
  6358. PCI_DMA_TODEVICE);
  6359. while (txb->fragmented) {
  6360. txb->fragmented = false;
  6361. entry = NEXT_TX(entry);
  6362. txb = &tnapi->tx_buffers[entry];
  6363. }
  6364. for (i = 0; i <= last; i++) {
  6365. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6366. entry = NEXT_TX(entry);
  6367. txb = &tnapi->tx_buffers[entry];
  6368. pci_unmap_page(tnapi->tp->pdev,
  6369. dma_unmap_addr(txb, mapping),
  6370. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6371. while (txb->fragmented) {
  6372. txb->fragmented = false;
  6373. entry = NEXT_TX(entry);
  6374. txb = &tnapi->tx_buffers[entry];
  6375. }
  6376. }
  6377. }
  6378. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6379. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6380. struct sk_buff **pskb,
  6381. u32 *entry, u32 *budget,
  6382. u32 base_flags, u32 mss, u32 vlan)
  6383. {
  6384. struct tg3 *tp = tnapi->tp;
  6385. struct sk_buff *new_skb, *skb = *pskb;
  6386. dma_addr_t new_addr = 0;
  6387. int ret = 0;
  6388. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6389. new_skb = skb_copy(skb, GFP_ATOMIC);
  6390. else {
  6391. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6392. new_skb = skb_copy_expand(skb,
  6393. skb_headroom(skb) + more_headroom,
  6394. skb_tailroom(skb), GFP_ATOMIC);
  6395. }
  6396. if (!new_skb) {
  6397. ret = -1;
  6398. } else {
  6399. /* New SKB is guaranteed to be linear. */
  6400. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6401. PCI_DMA_TODEVICE);
  6402. /* Make sure the mapping succeeded */
  6403. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6404. dev_kfree_skb(new_skb);
  6405. ret = -1;
  6406. } else {
  6407. u32 save_entry = *entry;
  6408. base_flags |= TXD_FLAG_END;
  6409. tnapi->tx_buffers[*entry].skb = new_skb;
  6410. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6411. mapping, new_addr);
  6412. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6413. new_skb->len, base_flags,
  6414. mss, vlan)) {
  6415. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6416. dev_kfree_skb(new_skb);
  6417. ret = -1;
  6418. }
  6419. }
  6420. }
  6421. dev_kfree_skb(skb);
  6422. *pskb = new_skb;
  6423. return ret;
  6424. }
  6425. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6426. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  6427. * TSO header is greater than 80 bytes.
  6428. */
  6429. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  6430. {
  6431. struct sk_buff *segs, *nskb;
  6432. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6433. /* Estimate the number of fragments in the worst case */
  6434. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  6435. netif_stop_queue(tp->dev);
  6436. /* netif_tx_stop_queue() must be done before checking
  6437. * checking tx index in tg3_tx_avail() below, because in
  6438. * tg3_tx(), we update tx index before checking for
  6439. * netif_tx_queue_stopped().
  6440. */
  6441. smp_mb();
  6442. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  6443. return NETDEV_TX_BUSY;
  6444. netif_wake_queue(tp->dev);
  6445. }
  6446. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  6447. if (IS_ERR(segs))
  6448. goto tg3_tso_bug_end;
  6449. do {
  6450. nskb = segs;
  6451. segs = segs->next;
  6452. nskb->next = NULL;
  6453. tg3_start_xmit(nskb, tp->dev);
  6454. } while (segs);
  6455. tg3_tso_bug_end:
  6456. dev_kfree_skb(skb);
  6457. return NETDEV_TX_OK;
  6458. }
  6459. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  6460. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  6461. */
  6462. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6463. {
  6464. struct tg3 *tp = netdev_priv(dev);
  6465. u32 len, entry, base_flags, mss, vlan = 0;
  6466. u32 budget;
  6467. int i = -1, would_hit_hwbug;
  6468. dma_addr_t mapping;
  6469. struct tg3_napi *tnapi;
  6470. struct netdev_queue *txq;
  6471. unsigned int last;
  6472. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6473. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6474. if (tg3_flag(tp, ENABLE_TSS))
  6475. tnapi++;
  6476. budget = tg3_tx_avail(tnapi);
  6477. /* We are running in BH disabled context with netif_tx_lock
  6478. * and TX reclaim runs via tp->napi.poll inside of a software
  6479. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6480. * no IRQ context deadlocks to worry about either. Rejoice!
  6481. */
  6482. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6483. if (!netif_tx_queue_stopped(txq)) {
  6484. netif_tx_stop_queue(txq);
  6485. /* This is a hard error, log it. */
  6486. netdev_err(dev,
  6487. "BUG! Tx Ring full when queue awake!\n");
  6488. }
  6489. return NETDEV_TX_BUSY;
  6490. }
  6491. entry = tnapi->tx_prod;
  6492. base_flags = 0;
  6493. if (skb->ip_summed == CHECKSUM_PARTIAL)
  6494. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6495. mss = skb_shinfo(skb)->gso_size;
  6496. if (mss) {
  6497. struct iphdr *iph;
  6498. u32 tcp_opt_len, hdr_len;
  6499. if (skb_header_cloned(skb) &&
  6500. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  6501. goto drop;
  6502. iph = ip_hdr(skb);
  6503. tcp_opt_len = tcp_optlen(skb);
  6504. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6505. if (!skb_is_gso_v6(skb)) {
  6506. iph->check = 0;
  6507. iph->tot_len = htons(mss + hdr_len);
  6508. }
  6509. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6510. tg3_flag(tp, TSO_BUG))
  6511. return tg3_tso_bug(tp, skb);
  6512. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6513. TXD_FLAG_CPU_POST_DMA);
  6514. if (tg3_flag(tp, HW_TSO_1) ||
  6515. tg3_flag(tp, HW_TSO_2) ||
  6516. tg3_flag(tp, HW_TSO_3)) {
  6517. tcp_hdr(skb)->check = 0;
  6518. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6519. } else
  6520. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  6521. iph->daddr, 0,
  6522. IPPROTO_TCP,
  6523. 0);
  6524. if (tg3_flag(tp, HW_TSO_3)) {
  6525. mss |= (hdr_len & 0xc) << 12;
  6526. if (hdr_len & 0x10)
  6527. base_flags |= 0x00000010;
  6528. base_flags |= (hdr_len & 0x3e0) << 5;
  6529. } else if (tg3_flag(tp, HW_TSO_2))
  6530. mss |= hdr_len << 9;
  6531. else if (tg3_flag(tp, HW_TSO_1) ||
  6532. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6533. if (tcp_opt_len || iph->ihl > 5) {
  6534. int tsflags;
  6535. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6536. mss |= (tsflags << 11);
  6537. }
  6538. } else {
  6539. if (tcp_opt_len || iph->ihl > 5) {
  6540. int tsflags;
  6541. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6542. base_flags |= tsflags << 12;
  6543. }
  6544. }
  6545. }
  6546. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6547. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6548. base_flags |= TXD_FLAG_JMB_PKT;
  6549. if (vlan_tx_tag_present(skb)) {
  6550. base_flags |= TXD_FLAG_VLAN;
  6551. vlan = vlan_tx_tag_get(skb);
  6552. }
  6553. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6554. tg3_flag(tp, TX_TSTAMP_EN)) {
  6555. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6556. base_flags |= TXD_FLAG_HWTSTAMP;
  6557. }
  6558. len = skb_headlen(skb);
  6559. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6560. if (pci_dma_mapping_error(tp->pdev, mapping))
  6561. goto drop;
  6562. tnapi->tx_buffers[entry].skb = skb;
  6563. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6564. would_hit_hwbug = 0;
  6565. if (tg3_flag(tp, 5701_DMA_BUG))
  6566. would_hit_hwbug = 1;
  6567. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6568. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6569. mss, vlan)) {
  6570. would_hit_hwbug = 1;
  6571. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6572. u32 tmp_mss = mss;
  6573. if (!tg3_flag(tp, HW_TSO_1) &&
  6574. !tg3_flag(tp, HW_TSO_2) &&
  6575. !tg3_flag(tp, HW_TSO_3))
  6576. tmp_mss = 0;
  6577. /* Now loop through additional data
  6578. * fragments, and queue them.
  6579. */
  6580. last = skb_shinfo(skb)->nr_frags - 1;
  6581. for (i = 0; i <= last; i++) {
  6582. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6583. len = skb_frag_size(frag);
  6584. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6585. len, DMA_TO_DEVICE);
  6586. tnapi->tx_buffers[entry].skb = NULL;
  6587. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6588. mapping);
  6589. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6590. goto dma_error;
  6591. if (!budget ||
  6592. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6593. len, base_flags |
  6594. ((i == last) ? TXD_FLAG_END : 0),
  6595. tmp_mss, vlan)) {
  6596. would_hit_hwbug = 1;
  6597. break;
  6598. }
  6599. }
  6600. }
  6601. if (would_hit_hwbug) {
  6602. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6603. /* If the workaround fails due to memory/mapping
  6604. * failure, silently drop this packet.
  6605. */
  6606. entry = tnapi->tx_prod;
  6607. budget = tg3_tx_avail(tnapi);
  6608. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6609. base_flags, mss, vlan))
  6610. goto drop_nofree;
  6611. }
  6612. skb_tx_timestamp(skb);
  6613. netdev_tx_sent_queue(txq, skb->len);
  6614. /* Sync BD data before updating mailbox */
  6615. wmb();
  6616. /* Packets are ready, update Tx producer idx local and on card. */
  6617. tw32_tx_mbox(tnapi->prodmbox, entry);
  6618. tnapi->tx_prod = entry;
  6619. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6620. netif_tx_stop_queue(txq);
  6621. /* netif_tx_stop_queue() must be done before checking
  6622. * checking tx index in tg3_tx_avail() below, because in
  6623. * tg3_tx(), we update tx index before checking for
  6624. * netif_tx_queue_stopped().
  6625. */
  6626. smp_mb();
  6627. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6628. netif_tx_wake_queue(txq);
  6629. }
  6630. mmiowb();
  6631. return NETDEV_TX_OK;
  6632. dma_error:
  6633. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6634. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6635. drop:
  6636. dev_kfree_skb(skb);
  6637. drop_nofree:
  6638. tp->tx_dropped++;
  6639. return NETDEV_TX_OK;
  6640. }
  6641. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6642. {
  6643. if (enable) {
  6644. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6645. MAC_MODE_PORT_MODE_MASK);
  6646. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6647. if (!tg3_flag(tp, 5705_PLUS))
  6648. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6649. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6650. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6651. else
  6652. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6653. } else {
  6654. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6655. if (tg3_flag(tp, 5705_PLUS) ||
  6656. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6657. tg3_asic_rev(tp) == ASIC_REV_5700)
  6658. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6659. }
  6660. tw32(MAC_MODE, tp->mac_mode);
  6661. udelay(40);
  6662. }
  6663. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6664. {
  6665. u32 val, bmcr, mac_mode, ptest = 0;
  6666. tg3_phy_toggle_apd(tp, false);
  6667. tg3_phy_toggle_automdix(tp, false);
  6668. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6669. return -EIO;
  6670. bmcr = BMCR_FULLDPLX;
  6671. switch (speed) {
  6672. case SPEED_10:
  6673. break;
  6674. case SPEED_100:
  6675. bmcr |= BMCR_SPEED100;
  6676. break;
  6677. case SPEED_1000:
  6678. default:
  6679. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6680. speed = SPEED_100;
  6681. bmcr |= BMCR_SPEED100;
  6682. } else {
  6683. speed = SPEED_1000;
  6684. bmcr |= BMCR_SPEED1000;
  6685. }
  6686. }
  6687. if (extlpbk) {
  6688. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6689. tg3_readphy(tp, MII_CTRL1000, &val);
  6690. val |= CTL1000_AS_MASTER |
  6691. CTL1000_ENABLE_MASTER;
  6692. tg3_writephy(tp, MII_CTRL1000, val);
  6693. } else {
  6694. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6695. MII_TG3_FET_PTEST_TRIM_2;
  6696. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6697. }
  6698. } else
  6699. bmcr |= BMCR_LOOPBACK;
  6700. tg3_writephy(tp, MII_BMCR, bmcr);
  6701. /* The write needs to be flushed for the FETs */
  6702. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6703. tg3_readphy(tp, MII_BMCR, &bmcr);
  6704. udelay(40);
  6705. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6706. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6707. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6708. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6709. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6710. /* The write needs to be flushed for the AC131 */
  6711. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6712. }
  6713. /* Reset to prevent losing 1st rx packet intermittently */
  6714. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6715. tg3_flag(tp, 5780_CLASS)) {
  6716. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6717. udelay(10);
  6718. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6719. }
  6720. mac_mode = tp->mac_mode &
  6721. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6722. if (speed == SPEED_1000)
  6723. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6724. else
  6725. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6726. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6727. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6728. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6729. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6730. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6731. mac_mode |= MAC_MODE_LINK_POLARITY;
  6732. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6733. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6734. }
  6735. tw32(MAC_MODE, mac_mode);
  6736. udelay(40);
  6737. return 0;
  6738. }
  6739. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6740. {
  6741. struct tg3 *tp = netdev_priv(dev);
  6742. if (features & NETIF_F_LOOPBACK) {
  6743. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6744. return;
  6745. spin_lock_bh(&tp->lock);
  6746. tg3_mac_loopback(tp, true);
  6747. netif_carrier_on(tp->dev);
  6748. spin_unlock_bh(&tp->lock);
  6749. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6750. } else {
  6751. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6752. return;
  6753. spin_lock_bh(&tp->lock);
  6754. tg3_mac_loopback(tp, false);
  6755. /* Force link status check */
  6756. tg3_setup_phy(tp, true);
  6757. spin_unlock_bh(&tp->lock);
  6758. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6759. }
  6760. }
  6761. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6762. netdev_features_t features)
  6763. {
  6764. struct tg3 *tp = netdev_priv(dev);
  6765. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6766. features &= ~NETIF_F_ALL_TSO;
  6767. return features;
  6768. }
  6769. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6770. {
  6771. netdev_features_t changed = dev->features ^ features;
  6772. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6773. tg3_set_loopback(dev, features);
  6774. return 0;
  6775. }
  6776. static void tg3_rx_prodring_free(struct tg3 *tp,
  6777. struct tg3_rx_prodring_set *tpr)
  6778. {
  6779. int i;
  6780. if (tpr != &tp->napi[0].prodring) {
  6781. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6782. i = (i + 1) & tp->rx_std_ring_mask)
  6783. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6784. tp->rx_pkt_map_sz);
  6785. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6786. for (i = tpr->rx_jmb_cons_idx;
  6787. i != tpr->rx_jmb_prod_idx;
  6788. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6789. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6790. TG3_RX_JMB_MAP_SZ);
  6791. }
  6792. }
  6793. return;
  6794. }
  6795. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6796. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6797. tp->rx_pkt_map_sz);
  6798. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6799. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6800. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6801. TG3_RX_JMB_MAP_SZ);
  6802. }
  6803. }
  6804. /* Initialize rx rings for packet processing.
  6805. *
  6806. * The chip has been shut down and the driver detached from
  6807. * the networking, so no interrupts or new tx packets will
  6808. * end up in the driver. tp->{tx,}lock are held and thus
  6809. * we may not sleep.
  6810. */
  6811. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6812. struct tg3_rx_prodring_set *tpr)
  6813. {
  6814. u32 i, rx_pkt_dma_sz;
  6815. tpr->rx_std_cons_idx = 0;
  6816. tpr->rx_std_prod_idx = 0;
  6817. tpr->rx_jmb_cons_idx = 0;
  6818. tpr->rx_jmb_prod_idx = 0;
  6819. if (tpr != &tp->napi[0].prodring) {
  6820. memset(&tpr->rx_std_buffers[0], 0,
  6821. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6822. if (tpr->rx_jmb_buffers)
  6823. memset(&tpr->rx_jmb_buffers[0], 0,
  6824. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6825. goto done;
  6826. }
  6827. /* Zero out all descriptors. */
  6828. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6829. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6830. if (tg3_flag(tp, 5780_CLASS) &&
  6831. tp->dev->mtu > ETH_DATA_LEN)
  6832. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6833. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6834. /* Initialize invariants of the rings, we only set this
  6835. * stuff once. This works because the card does not
  6836. * write into the rx buffer posting rings.
  6837. */
  6838. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6839. struct tg3_rx_buffer_desc *rxd;
  6840. rxd = &tpr->rx_std[i];
  6841. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6842. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6843. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6844. (i << RXD_OPAQUE_INDEX_SHIFT));
  6845. }
  6846. /* Now allocate fresh SKBs for each rx ring. */
  6847. for (i = 0; i < tp->rx_pending; i++) {
  6848. unsigned int frag_size;
  6849. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6850. &frag_size) < 0) {
  6851. netdev_warn(tp->dev,
  6852. "Using a smaller RX standard ring. Only "
  6853. "%d out of %d buffers were allocated "
  6854. "successfully\n", i, tp->rx_pending);
  6855. if (i == 0)
  6856. goto initfail;
  6857. tp->rx_pending = i;
  6858. break;
  6859. }
  6860. }
  6861. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6862. goto done;
  6863. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6864. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6865. goto done;
  6866. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6867. struct tg3_rx_buffer_desc *rxd;
  6868. rxd = &tpr->rx_jmb[i].std;
  6869. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6870. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6871. RXD_FLAG_JUMBO;
  6872. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6873. (i << RXD_OPAQUE_INDEX_SHIFT));
  6874. }
  6875. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6876. unsigned int frag_size;
  6877. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6878. &frag_size) < 0) {
  6879. netdev_warn(tp->dev,
  6880. "Using a smaller RX jumbo ring. Only %d "
  6881. "out of %d buffers were allocated "
  6882. "successfully\n", i, tp->rx_jumbo_pending);
  6883. if (i == 0)
  6884. goto initfail;
  6885. tp->rx_jumbo_pending = i;
  6886. break;
  6887. }
  6888. }
  6889. done:
  6890. return 0;
  6891. initfail:
  6892. tg3_rx_prodring_free(tp, tpr);
  6893. return -ENOMEM;
  6894. }
  6895. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6896. struct tg3_rx_prodring_set *tpr)
  6897. {
  6898. kfree(tpr->rx_std_buffers);
  6899. tpr->rx_std_buffers = NULL;
  6900. kfree(tpr->rx_jmb_buffers);
  6901. tpr->rx_jmb_buffers = NULL;
  6902. if (tpr->rx_std) {
  6903. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6904. tpr->rx_std, tpr->rx_std_mapping);
  6905. tpr->rx_std = NULL;
  6906. }
  6907. if (tpr->rx_jmb) {
  6908. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6909. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6910. tpr->rx_jmb = NULL;
  6911. }
  6912. }
  6913. static int tg3_rx_prodring_init(struct tg3 *tp,
  6914. struct tg3_rx_prodring_set *tpr)
  6915. {
  6916. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6917. GFP_KERNEL);
  6918. if (!tpr->rx_std_buffers)
  6919. return -ENOMEM;
  6920. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6921. TG3_RX_STD_RING_BYTES(tp),
  6922. &tpr->rx_std_mapping,
  6923. GFP_KERNEL);
  6924. if (!tpr->rx_std)
  6925. goto err_out;
  6926. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6927. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6928. GFP_KERNEL);
  6929. if (!tpr->rx_jmb_buffers)
  6930. goto err_out;
  6931. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6932. TG3_RX_JMB_RING_BYTES(tp),
  6933. &tpr->rx_jmb_mapping,
  6934. GFP_KERNEL);
  6935. if (!tpr->rx_jmb)
  6936. goto err_out;
  6937. }
  6938. return 0;
  6939. err_out:
  6940. tg3_rx_prodring_fini(tp, tpr);
  6941. return -ENOMEM;
  6942. }
  6943. /* Free up pending packets in all rx/tx rings.
  6944. *
  6945. * The chip has been shut down and the driver detached from
  6946. * the networking, so no interrupts or new tx packets will
  6947. * end up in the driver. tp->{tx,}lock is not held and we are not
  6948. * in an interrupt context and thus may sleep.
  6949. */
  6950. static void tg3_free_rings(struct tg3 *tp)
  6951. {
  6952. int i, j;
  6953. for (j = 0; j < tp->irq_cnt; j++) {
  6954. struct tg3_napi *tnapi = &tp->napi[j];
  6955. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6956. if (!tnapi->tx_buffers)
  6957. continue;
  6958. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6959. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6960. if (!skb)
  6961. continue;
  6962. tg3_tx_skb_unmap(tnapi, i,
  6963. skb_shinfo(skb)->nr_frags - 1);
  6964. dev_kfree_skb_any(skb);
  6965. }
  6966. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6967. }
  6968. }
  6969. /* Initialize tx/rx rings for packet processing.
  6970. *
  6971. * The chip has been shut down and the driver detached from
  6972. * the networking, so no interrupts or new tx packets will
  6973. * end up in the driver. tp->{tx,}lock are held and thus
  6974. * we may not sleep.
  6975. */
  6976. static int tg3_init_rings(struct tg3 *tp)
  6977. {
  6978. int i;
  6979. /* Free up all the SKBs. */
  6980. tg3_free_rings(tp);
  6981. for (i = 0; i < tp->irq_cnt; i++) {
  6982. struct tg3_napi *tnapi = &tp->napi[i];
  6983. tnapi->last_tag = 0;
  6984. tnapi->last_irq_tag = 0;
  6985. tnapi->hw_status->status = 0;
  6986. tnapi->hw_status->status_tag = 0;
  6987. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6988. tnapi->tx_prod = 0;
  6989. tnapi->tx_cons = 0;
  6990. if (tnapi->tx_ring)
  6991. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6992. tnapi->rx_rcb_ptr = 0;
  6993. if (tnapi->rx_rcb)
  6994. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6995. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6996. tg3_free_rings(tp);
  6997. return -ENOMEM;
  6998. }
  6999. }
  7000. return 0;
  7001. }
  7002. static void tg3_mem_tx_release(struct tg3 *tp)
  7003. {
  7004. int i;
  7005. for (i = 0; i < tp->irq_max; i++) {
  7006. struct tg3_napi *tnapi = &tp->napi[i];
  7007. if (tnapi->tx_ring) {
  7008. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  7009. tnapi->tx_ring, tnapi->tx_desc_mapping);
  7010. tnapi->tx_ring = NULL;
  7011. }
  7012. kfree(tnapi->tx_buffers);
  7013. tnapi->tx_buffers = NULL;
  7014. }
  7015. }
  7016. static int tg3_mem_tx_acquire(struct tg3 *tp)
  7017. {
  7018. int i;
  7019. struct tg3_napi *tnapi = &tp->napi[0];
  7020. /* If multivector TSS is enabled, vector 0 does not handle
  7021. * tx interrupts. Don't allocate any resources for it.
  7022. */
  7023. if (tg3_flag(tp, ENABLE_TSS))
  7024. tnapi++;
  7025. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  7026. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  7027. TG3_TX_RING_SIZE, GFP_KERNEL);
  7028. if (!tnapi->tx_buffers)
  7029. goto err_out;
  7030. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  7031. TG3_TX_RING_BYTES,
  7032. &tnapi->tx_desc_mapping,
  7033. GFP_KERNEL);
  7034. if (!tnapi->tx_ring)
  7035. goto err_out;
  7036. }
  7037. return 0;
  7038. err_out:
  7039. tg3_mem_tx_release(tp);
  7040. return -ENOMEM;
  7041. }
  7042. static void tg3_mem_rx_release(struct tg3 *tp)
  7043. {
  7044. int i;
  7045. for (i = 0; i < tp->irq_max; i++) {
  7046. struct tg3_napi *tnapi = &tp->napi[i];
  7047. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  7048. if (!tnapi->rx_rcb)
  7049. continue;
  7050. dma_free_coherent(&tp->pdev->dev,
  7051. TG3_RX_RCB_RING_BYTES(tp),
  7052. tnapi->rx_rcb,
  7053. tnapi->rx_rcb_mapping);
  7054. tnapi->rx_rcb = NULL;
  7055. }
  7056. }
  7057. static int tg3_mem_rx_acquire(struct tg3 *tp)
  7058. {
  7059. unsigned int i, limit;
  7060. limit = tp->rxq_cnt;
  7061. /* If RSS is enabled, we need a (dummy) producer ring
  7062. * set on vector zero. This is the true hw prodring.
  7063. */
  7064. if (tg3_flag(tp, ENABLE_RSS))
  7065. limit++;
  7066. for (i = 0; i < limit; i++) {
  7067. struct tg3_napi *tnapi = &tp->napi[i];
  7068. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  7069. goto err_out;
  7070. /* If multivector RSS is enabled, vector 0
  7071. * does not handle rx or tx interrupts.
  7072. * Don't allocate any resources for it.
  7073. */
  7074. if (!i && tg3_flag(tp, ENABLE_RSS))
  7075. continue;
  7076. tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
  7077. TG3_RX_RCB_RING_BYTES(tp),
  7078. &tnapi->rx_rcb_mapping,
  7079. GFP_KERNEL);
  7080. if (!tnapi->rx_rcb)
  7081. goto err_out;
  7082. }
  7083. return 0;
  7084. err_out:
  7085. tg3_mem_rx_release(tp);
  7086. return -ENOMEM;
  7087. }
  7088. /*
  7089. * Must not be invoked with interrupt sources disabled and
  7090. * the hardware shutdown down.
  7091. */
  7092. static void tg3_free_consistent(struct tg3 *tp)
  7093. {
  7094. int i;
  7095. for (i = 0; i < tp->irq_cnt; i++) {
  7096. struct tg3_napi *tnapi = &tp->napi[i];
  7097. if (tnapi->hw_status) {
  7098. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  7099. tnapi->hw_status,
  7100. tnapi->status_mapping);
  7101. tnapi->hw_status = NULL;
  7102. }
  7103. }
  7104. tg3_mem_rx_release(tp);
  7105. tg3_mem_tx_release(tp);
  7106. if (tp->hw_stats) {
  7107. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  7108. tp->hw_stats, tp->stats_mapping);
  7109. tp->hw_stats = NULL;
  7110. }
  7111. }
  7112. /*
  7113. * Must not be invoked with interrupt sources disabled and
  7114. * the hardware shutdown down. Can sleep.
  7115. */
  7116. static int tg3_alloc_consistent(struct tg3 *tp)
  7117. {
  7118. int i;
  7119. tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
  7120. sizeof(struct tg3_hw_stats),
  7121. &tp->stats_mapping, GFP_KERNEL);
  7122. if (!tp->hw_stats)
  7123. goto err_out;
  7124. for (i = 0; i < tp->irq_cnt; i++) {
  7125. struct tg3_napi *tnapi = &tp->napi[i];
  7126. struct tg3_hw_status *sblk;
  7127. tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
  7128. TG3_HW_STATUS_SIZE,
  7129. &tnapi->status_mapping,
  7130. GFP_KERNEL);
  7131. if (!tnapi->hw_status)
  7132. goto err_out;
  7133. sblk = tnapi->hw_status;
  7134. if (tg3_flag(tp, ENABLE_RSS)) {
  7135. u16 *prodptr = NULL;
  7136. /*
  7137. * When RSS is enabled, the status block format changes
  7138. * slightly. The "rx_jumbo_consumer", "reserved",
  7139. * and "rx_mini_consumer" members get mapped to the
  7140. * other three rx return ring producer indexes.
  7141. */
  7142. switch (i) {
  7143. case 1:
  7144. prodptr = &sblk->idx[0].rx_producer;
  7145. break;
  7146. case 2:
  7147. prodptr = &sblk->rx_jumbo_consumer;
  7148. break;
  7149. case 3:
  7150. prodptr = &sblk->reserved;
  7151. break;
  7152. case 4:
  7153. prodptr = &sblk->rx_mini_consumer;
  7154. break;
  7155. }
  7156. tnapi->rx_rcb_prod_idx = prodptr;
  7157. } else {
  7158. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  7159. }
  7160. }
  7161. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  7162. goto err_out;
  7163. return 0;
  7164. err_out:
  7165. tg3_free_consistent(tp);
  7166. return -ENOMEM;
  7167. }
  7168. #define MAX_WAIT_CNT 1000
  7169. /* To stop a block, clear the enable bit and poll till it
  7170. * clears. tp->lock is held.
  7171. */
  7172. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
  7173. {
  7174. unsigned int i;
  7175. u32 val;
  7176. if (tg3_flag(tp, 5705_PLUS)) {
  7177. switch (ofs) {
  7178. case RCVLSC_MODE:
  7179. case DMAC_MODE:
  7180. case MBFREE_MODE:
  7181. case BUFMGR_MODE:
  7182. case MEMARB_MODE:
  7183. /* We can't enable/disable these bits of the
  7184. * 5705/5750, just say success.
  7185. */
  7186. return 0;
  7187. default:
  7188. break;
  7189. }
  7190. }
  7191. val = tr32(ofs);
  7192. val &= ~enable_bit;
  7193. tw32_f(ofs, val);
  7194. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7195. if (pci_channel_offline(tp->pdev)) {
  7196. dev_err(&tp->pdev->dev,
  7197. "tg3_stop_block device offline, "
  7198. "ofs=%lx enable_bit=%x\n",
  7199. ofs, enable_bit);
  7200. return -ENODEV;
  7201. }
  7202. udelay(100);
  7203. val = tr32(ofs);
  7204. if ((val & enable_bit) == 0)
  7205. break;
  7206. }
  7207. if (i == MAX_WAIT_CNT && !silent) {
  7208. dev_err(&tp->pdev->dev,
  7209. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  7210. ofs, enable_bit);
  7211. return -ENODEV;
  7212. }
  7213. return 0;
  7214. }
  7215. /* tp->lock is held. */
  7216. static int tg3_abort_hw(struct tg3 *tp, bool silent)
  7217. {
  7218. int i, err;
  7219. tg3_disable_ints(tp);
  7220. if (pci_channel_offline(tp->pdev)) {
  7221. tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
  7222. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7223. err = -ENODEV;
  7224. goto err_no_dev;
  7225. }
  7226. tp->rx_mode &= ~RX_MODE_ENABLE;
  7227. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7228. udelay(10);
  7229. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  7230. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  7231. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  7232. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  7233. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  7234. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  7235. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  7236. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  7237. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  7238. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  7239. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  7240. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  7241. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  7242. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7243. tw32_f(MAC_MODE, tp->mac_mode);
  7244. udelay(40);
  7245. tp->tx_mode &= ~TX_MODE_ENABLE;
  7246. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7247. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7248. udelay(100);
  7249. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  7250. break;
  7251. }
  7252. if (i >= MAX_WAIT_CNT) {
  7253. dev_err(&tp->pdev->dev,
  7254. "%s timed out, TX_MODE_ENABLE will not clear "
  7255. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  7256. err |= -ENODEV;
  7257. }
  7258. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  7259. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  7260. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  7261. tw32(FTQ_RESET, 0xffffffff);
  7262. tw32(FTQ_RESET, 0x00000000);
  7263. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  7264. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  7265. err_no_dev:
  7266. for (i = 0; i < tp->irq_cnt; i++) {
  7267. struct tg3_napi *tnapi = &tp->napi[i];
  7268. if (tnapi->hw_status)
  7269. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7270. }
  7271. return err;
  7272. }
  7273. /* Save PCI command register before chip reset */
  7274. static void tg3_save_pci_state(struct tg3 *tp)
  7275. {
  7276. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  7277. }
  7278. /* Restore PCI state after chip reset */
  7279. static void tg3_restore_pci_state(struct tg3 *tp)
  7280. {
  7281. u32 val;
  7282. /* Re-enable indirect register accesses. */
  7283. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7284. tp->misc_host_ctrl);
  7285. /* Set MAX PCI retry to zero. */
  7286. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  7287. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7288. tg3_flag(tp, PCIX_MODE))
  7289. val |= PCISTATE_RETRY_SAME_DMA;
  7290. /* Allow reads and writes to the APE register and memory space. */
  7291. if (tg3_flag(tp, ENABLE_APE))
  7292. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7293. PCISTATE_ALLOW_APE_SHMEM_WR |
  7294. PCISTATE_ALLOW_APE_PSPACE_WR;
  7295. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  7296. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  7297. if (!tg3_flag(tp, PCI_EXPRESS)) {
  7298. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  7299. tp->pci_cacheline_sz);
  7300. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  7301. tp->pci_lat_timer);
  7302. }
  7303. /* Make sure PCI-X relaxed ordering bit is clear. */
  7304. if (tg3_flag(tp, PCIX_MODE)) {
  7305. u16 pcix_cmd;
  7306. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7307. &pcix_cmd);
  7308. pcix_cmd &= ~PCI_X_CMD_ERO;
  7309. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7310. pcix_cmd);
  7311. }
  7312. if (tg3_flag(tp, 5780_CLASS)) {
  7313. /* Chip reset on 5780 will reset MSI enable bit,
  7314. * so need to restore it.
  7315. */
  7316. if (tg3_flag(tp, USING_MSI)) {
  7317. u16 ctrl;
  7318. pci_read_config_word(tp->pdev,
  7319. tp->msi_cap + PCI_MSI_FLAGS,
  7320. &ctrl);
  7321. pci_write_config_word(tp->pdev,
  7322. tp->msi_cap + PCI_MSI_FLAGS,
  7323. ctrl | PCI_MSI_FLAGS_ENABLE);
  7324. val = tr32(MSGINT_MODE);
  7325. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  7326. }
  7327. }
  7328. }
  7329. /* tp->lock is held. */
  7330. static int tg3_chip_reset(struct tg3 *tp)
  7331. {
  7332. u32 val;
  7333. void (*write_op)(struct tg3 *, u32, u32);
  7334. int i, err;
  7335. if (!pci_device_is_present(tp->pdev))
  7336. return -ENODEV;
  7337. tg3_nvram_lock(tp);
  7338. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  7339. /* No matching tg3_nvram_unlock() after this because
  7340. * chip reset below will undo the nvram lock.
  7341. */
  7342. tp->nvram_lock_cnt = 0;
  7343. /* GRC_MISC_CFG core clock reset will clear the memory
  7344. * enable bit in PCI register 4 and the MSI enable bit
  7345. * on some chips, so we save relevant registers here.
  7346. */
  7347. tg3_save_pci_state(tp);
  7348. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7349. tg3_flag(tp, 5755_PLUS))
  7350. tw32(GRC_FASTBOOT_PC, 0);
  7351. /*
  7352. * We must avoid the readl() that normally takes place.
  7353. * It locks machines, causes machine checks, and other
  7354. * fun things. So, temporarily disable the 5701
  7355. * hardware workaround, while we do the reset.
  7356. */
  7357. write_op = tp->write32;
  7358. if (write_op == tg3_write_flush_reg32)
  7359. tp->write32 = tg3_write32;
  7360. /* Prevent the irq handler from reading or writing PCI registers
  7361. * during chip reset when the memory enable bit in the PCI command
  7362. * register may be cleared. The chip does not generate interrupt
  7363. * at this time, but the irq handler may still be called due to irq
  7364. * sharing or irqpoll.
  7365. */
  7366. tg3_flag_set(tp, CHIP_RESETTING);
  7367. for (i = 0; i < tp->irq_cnt; i++) {
  7368. struct tg3_napi *tnapi = &tp->napi[i];
  7369. if (tnapi->hw_status) {
  7370. tnapi->hw_status->status = 0;
  7371. tnapi->hw_status->status_tag = 0;
  7372. }
  7373. tnapi->last_tag = 0;
  7374. tnapi->last_irq_tag = 0;
  7375. }
  7376. smp_mb();
  7377. for (i = 0; i < tp->irq_cnt; i++)
  7378. synchronize_irq(tp->napi[i].irq_vec);
  7379. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7380. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7381. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7382. }
  7383. /* do the reset */
  7384. val = GRC_MISC_CFG_CORECLK_RESET;
  7385. if (tg3_flag(tp, PCI_EXPRESS)) {
  7386. /* Force PCIe 1.0a mode */
  7387. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7388. !tg3_flag(tp, 57765_PLUS) &&
  7389. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7390. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7391. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7392. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7393. tw32(GRC_MISC_CFG, (1 << 29));
  7394. val |= (1 << 29);
  7395. }
  7396. }
  7397. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7398. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7399. tw32(GRC_VCPU_EXT_CTRL,
  7400. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7401. }
  7402. /* Manage gphy power for all CPMU absent PCIe devices. */
  7403. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7404. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7405. tw32(GRC_MISC_CFG, val);
  7406. /* restore 5701 hardware bug workaround write method */
  7407. tp->write32 = write_op;
  7408. /* Unfortunately, we have to delay before the PCI read back.
  7409. * Some 575X chips even will not respond to a PCI cfg access
  7410. * when the reset command is given to the chip.
  7411. *
  7412. * How do these hardware designers expect things to work
  7413. * properly if the PCI write is posted for a long period
  7414. * of time? It is always necessary to have some method by
  7415. * which a register read back can occur to push the write
  7416. * out which does the reset.
  7417. *
  7418. * For most tg3 variants the trick below was working.
  7419. * Ho hum...
  7420. */
  7421. udelay(120);
  7422. /* Flush PCI posted writes. The normal MMIO registers
  7423. * are inaccessible at this time so this is the only
  7424. * way to make this reliably (actually, this is no longer
  7425. * the case, see above). I tried to use indirect
  7426. * register read/write but this upset some 5701 variants.
  7427. */
  7428. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7429. udelay(120);
  7430. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7431. u16 val16;
  7432. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7433. int j;
  7434. u32 cfg_val;
  7435. /* Wait for link training to complete. */
  7436. for (j = 0; j < 5000; j++)
  7437. udelay(100);
  7438. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7439. pci_write_config_dword(tp->pdev, 0xc4,
  7440. cfg_val | (1 << 15));
  7441. }
  7442. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7443. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7444. /*
  7445. * Older PCIe devices only support the 128 byte
  7446. * MPS setting. Enforce the restriction.
  7447. */
  7448. if (!tg3_flag(tp, CPMU_PRESENT))
  7449. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7450. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7451. /* Clear error status */
  7452. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7453. PCI_EXP_DEVSTA_CED |
  7454. PCI_EXP_DEVSTA_NFED |
  7455. PCI_EXP_DEVSTA_FED |
  7456. PCI_EXP_DEVSTA_URD);
  7457. }
  7458. tg3_restore_pci_state(tp);
  7459. tg3_flag_clear(tp, CHIP_RESETTING);
  7460. tg3_flag_clear(tp, ERROR_PROCESSED);
  7461. val = 0;
  7462. if (tg3_flag(tp, 5780_CLASS))
  7463. val = tr32(MEMARB_MODE);
  7464. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7465. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7466. tg3_stop_fw(tp);
  7467. tw32(0x5000, 0x400);
  7468. }
  7469. if (tg3_flag(tp, IS_SSB_CORE)) {
  7470. /*
  7471. * BCM4785: In order to avoid repercussions from using
  7472. * potentially defective internal ROM, stop the Rx RISC CPU,
  7473. * which is not required.
  7474. */
  7475. tg3_stop_fw(tp);
  7476. tg3_halt_cpu(tp, RX_CPU_BASE);
  7477. }
  7478. err = tg3_poll_fw(tp);
  7479. if (err)
  7480. return err;
  7481. tw32(GRC_MODE, tp->grc_mode);
  7482. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7483. val = tr32(0xc4);
  7484. tw32(0xc4, val | (1 << 15));
  7485. }
  7486. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7487. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7488. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7489. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7490. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7491. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7492. }
  7493. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7494. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7495. val = tp->mac_mode;
  7496. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7497. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7498. val = tp->mac_mode;
  7499. } else
  7500. val = 0;
  7501. tw32_f(MAC_MODE, val);
  7502. udelay(40);
  7503. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7504. tg3_mdio_start(tp);
  7505. if (tg3_flag(tp, PCI_EXPRESS) &&
  7506. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7507. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7508. !tg3_flag(tp, 57765_PLUS)) {
  7509. val = tr32(0x7c00);
  7510. tw32(0x7c00, val | (1 << 25));
  7511. }
  7512. if (tg3_asic_rev(tp) == ASIC_REV_5720) {
  7513. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7514. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7515. }
  7516. /* Reprobe ASF enable state. */
  7517. tg3_flag_clear(tp, ENABLE_ASF);
  7518. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  7519. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  7520. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7521. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7522. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7523. u32 nic_cfg;
  7524. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7525. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7526. tg3_flag_set(tp, ENABLE_ASF);
  7527. tp->last_event_jiffies = jiffies;
  7528. if (tg3_flag(tp, 5750_PLUS))
  7529. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7530. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
  7531. if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
  7532. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  7533. if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
  7534. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  7535. }
  7536. }
  7537. return 0;
  7538. }
  7539. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7540. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7541. /* tp->lock is held. */
  7542. static int tg3_halt(struct tg3 *tp, int kind, bool silent)
  7543. {
  7544. int err;
  7545. tg3_stop_fw(tp);
  7546. tg3_write_sig_pre_reset(tp, kind);
  7547. tg3_abort_hw(tp, silent);
  7548. err = tg3_chip_reset(tp);
  7549. __tg3_set_mac_addr(tp, false);
  7550. tg3_write_sig_legacy(tp, kind);
  7551. tg3_write_sig_post_reset(tp, kind);
  7552. if (tp->hw_stats) {
  7553. /* Save the stats across chip resets... */
  7554. tg3_get_nstats(tp, &tp->net_stats_prev);
  7555. tg3_get_estats(tp, &tp->estats_prev);
  7556. /* And make sure the next sample is new data */
  7557. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7558. }
  7559. return err;
  7560. }
  7561. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7562. {
  7563. struct tg3 *tp = netdev_priv(dev);
  7564. struct sockaddr *addr = p;
  7565. int err = 0;
  7566. bool skip_mac_1 = false;
  7567. if (!is_valid_ether_addr(addr->sa_data))
  7568. return -EADDRNOTAVAIL;
  7569. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7570. if (!netif_running(dev))
  7571. return 0;
  7572. if (tg3_flag(tp, ENABLE_ASF)) {
  7573. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7574. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7575. addr0_low = tr32(MAC_ADDR_0_LOW);
  7576. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7577. addr1_low = tr32(MAC_ADDR_1_LOW);
  7578. /* Skip MAC addr 1 if ASF is using it. */
  7579. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7580. !(addr1_high == 0 && addr1_low == 0))
  7581. skip_mac_1 = true;
  7582. }
  7583. spin_lock_bh(&tp->lock);
  7584. __tg3_set_mac_addr(tp, skip_mac_1);
  7585. spin_unlock_bh(&tp->lock);
  7586. return err;
  7587. }
  7588. /* tp->lock is held. */
  7589. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7590. dma_addr_t mapping, u32 maxlen_flags,
  7591. u32 nic_addr)
  7592. {
  7593. tg3_write_mem(tp,
  7594. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7595. ((u64) mapping >> 32));
  7596. tg3_write_mem(tp,
  7597. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7598. ((u64) mapping & 0xffffffff));
  7599. tg3_write_mem(tp,
  7600. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7601. maxlen_flags);
  7602. if (!tg3_flag(tp, 5705_PLUS))
  7603. tg3_write_mem(tp,
  7604. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7605. nic_addr);
  7606. }
  7607. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7608. {
  7609. int i = 0;
  7610. if (!tg3_flag(tp, ENABLE_TSS)) {
  7611. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7612. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7613. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7614. } else {
  7615. tw32(HOSTCC_TXCOL_TICKS, 0);
  7616. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7617. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7618. for (; i < tp->txq_cnt; i++) {
  7619. u32 reg;
  7620. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7621. tw32(reg, ec->tx_coalesce_usecs);
  7622. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7623. tw32(reg, ec->tx_max_coalesced_frames);
  7624. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7625. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7626. }
  7627. }
  7628. for (; i < tp->irq_max - 1; i++) {
  7629. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7630. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7631. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7632. }
  7633. }
  7634. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7635. {
  7636. int i = 0;
  7637. u32 limit = tp->rxq_cnt;
  7638. if (!tg3_flag(tp, ENABLE_RSS)) {
  7639. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7640. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7641. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7642. limit--;
  7643. } else {
  7644. tw32(HOSTCC_RXCOL_TICKS, 0);
  7645. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7646. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7647. }
  7648. for (; i < limit; i++) {
  7649. u32 reg;
  7650. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7651. tw32(reg, ec->rx_coalesce_usecs);
  7652. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7653. tw32(reg, ec->rx_max_coalesced_frames);
  7654. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7655. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7656. }
  7657. for (; i < tp->irq_max - 1; i++) {
  7658. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7659. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7660. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7661. }
  7662. }
  7663. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7664. {
  7665. tg3_coal_tx_init(tp, ec);
  7666. tg3_coal_rx_init(tp, ec);
  7667. if (!tg3_flag(tp, 5705_PLUS)) {
  7668. u32 val = ec->stats_block_coalesce_usecs;
  7669. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7670. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7671. if (!tp->link_up)
  7672. val = 0;
  7673. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7674. }
  7675. }
  7676. /* tp->lock is held. */
  7677. static void tg3_tx_rcbs_disable(struct tg3 *tp)
  7678. {
  7679. u32 txrcb, limit;
  7680. /* Disable all transmit rings but the first. */
  7681. if (!tg3_flag(tp, 5705_PLUS))
  7682. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7683. else if (tg3_flag(tp, 5717_PLUS))
  7684. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7685. else if (tg3_flag(tp, 57765_CLASS) ||
  7686. tg3_asic_rev(tp) == ASIC_REV_5762)
  7687. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7688. else
  7689. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7690. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7691. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7692. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7693. BDINFO_FLAGS_DISABLED);
  7694. }
  7695. /* tp->lock is held. */
  7696. static void tg3_tx_rcbs_init(struct tg3 *tp)
  7697. {
  7698. int i = 0;
  7699. u32 txrcb = NIC_SRAM_SEND_RCB;
  7700. if (tg3_flag(tp, ENABLE_TSS))
  7701. i++;
  7702. for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
  7703. struct tg3_napi *tnapi = &tp->napi[i];
  7704. if (!tnapi->tx_ring)
  7705. continue;
  7706. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7707. (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
  7708. NIC_SRAM_TX_BUFFER_DESC);
  7709. }
  7710. }
  7711. /* tp->lock is held. */
  7712. static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
  7713. {
  7714. u32 rxrcb, limit;
  7715. /* Disable all receive return rings but the first. */
  7716. if (tg3_flag(tp, 5717_PLUS))
  7717. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7718. else if (!tg3_flag(tp, 5705_PLUS))
  7719. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7720. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7721. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7722. tg3_flag(tp, 57765_CLASS))
  7723. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7724. else
  7725. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7726. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7727. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7728. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7729. BDINFO_FLAGS_DISABLED);
  7730. }
  7731. /* tp->lock is held. */
  7732. static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
  7733. {
  7734. int i = 0;
  7735. u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
  7736. if (tg3_flag(tp, ENABLE_RSS))
  7737. i++;
  7738. for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
  7739. struct tg3_napi *tnapi = &tp->napi[i];
  7740. if (!tnapi->rx_rcb)
  7741. continue;
  7742. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7743. (tp->rx_ret_ring_mask + 1) <<
  7744. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7745. }
  7746. }
  7747. /* tp->lock is held. */
  7748. static void tg3_rings_reset(struct tg3 *tp)
  7749. {
  7750. int i;
  7751. u32 stblk;
  7752. struct tg3_napi *tnapi = &tp->napi[0];
  7753. tg3_tx_rcbs_disable(tp);
  7754. tg3_rx_ret_rcbs_disable(tp);
  7755. /* Disable interrupts */
  7756. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7757. tp->napi[0].chk_msi_cnt = 0;
  7758. tp->napi[0].last_rx_cons = 0;
  7759. tp->napi[0].last_tx_cons = 0;
  7760. /* Zero mailbox registers. */
  7761. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7762. for (i = 1; i < tp->irq_max; i++) {
  7763. tp->napi[i].tx_prod = 0;
  7764. tp->napi[i].tx_cons = 0;
  7765. if (tg3_flag(tp, ENABLE_TSS))
  7766. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7767. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7768. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7769. tp->napi[i].chk_msi_cnt = 0;
  7770. tp->napi[i].last_rx_cons = 0;
  7771. tp->napi[i].last_tx_cons = 0;
  7772. }
  7773. if (!tg3_flag(tp, ENABLE_TSS))
  7774. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7775. } else {
  7776. tp->napi[0].tx_prod = 0;
  7777. tp->napi[0].tx_cons = 0;
  7778. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7779. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7780. }
  7781. /* Make sure the NIC-based send BD rings are disabled. */
  7782. if (!tg3_flag(tp, 5705_PLUS)) {
  7783. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7784. for (i = 0; i < 16; i++)
  7785. tw32_tx_mbox(mbox + i * 8, 0);
  7786. }
  7787. /* Clear status block in ram. */
  7788. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7789. /* Set status block DMA address */
  7790. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7791. ((u64) tnapi->status_mapping >> 32));
  7792. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7793. ((u64) tnapi->status_mapping & 0xffffffff));
  7794. stblk = HOSTCC_STATBLCK_RING1;
  7795. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7796. u64 mapping = (u64)tnapi->status_mapping;
  7797. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7798. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7799. stblk += 8;
  7800. /* Clear status block in ram. */
  7801. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7802. }
  7803. tg3_tx_rcbs_init(tp);
  7804. tg3_rx_ret_rcbs_init(tp);
  7805. }
  7806. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7807. {
  7808. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7809. if (!tg3_flag(tp, 5750_PLUS) ||
  7810. tg3_flag(tp, 5780_CLASS) ||
  7811. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7812. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7813. tg3_flag(tp, 57765_PLUS))
  7814. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7815. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7816. tg3_asic_rev(tp) == ASIC_REV_5787)
  7817. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7818. else
  7819. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7820. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7821. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7822. val = min(nic_rep_thresh, host_rep_thresh);
  7823. tw32(RCVBDI_STD_THRESH, val);
  7824. if (tg3_flag(tp, 57765_PLUS))
  7825. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7826. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7827. return;
  7828. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7829. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7830. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7831. tw32(RCVBDI_JUMBO_THRESH, val);
  7832. if (tg3_flag(tp, 57765_PLUS))
  7833. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7834. }
  7835. static inline u32 calc_crc(unsigned char *buf, int len)
  7836. {
  7837. u32 reg;
  7838. u32 tmp;
  7839. int j, k;
  7840. reg = 0xffffffff;
  7841. for (j = 0; j < len; j++) {
  7842. reg ^= buf[j];
  7843. for (k = 0; k < 8; k++) {
  7844. tmp = reg & 0x01;
  7845. reg >>= 1;
  7846. if (tmp)
  7847. reg ^= 0xedb88320;
  7848. }
  7849. }
  7850. return ~reg;
  7851. }
  7852. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7853. {
  7854. /* accept or reject all multicast frames */
  7855. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7856. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7857. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7858. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7859. }
  7860. static void __tg3_set_rx_mode(struct net_device *dev)
  7861. {
  7862. struct tg3 *tp = netdev_priv(dev);
  7863. u32 rx_mode;
  7864. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7865. RX_MODE_KEEP_VLAN_TAG);
  7866. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7867. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7868. * flag clear.
  7869. */
  7870. if (!tg3_flag(tp, ENABLE_ASF))
  7871. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7872. #endif
  7873. if (dev->flags & IFF_PROMISC) {
  7874. /* Promiscuous mode. */
  7875. rx_mode |= RX_MODE_PROMISC;
  7876. } else if (dev->flags & IFF_ALLMULTI) {
  7877. /* Accept all multicast. */
  7878. tg3_set_multi(tp, 1);
  7879. } else if (netdev_mc_empty(dev)) {
  7880. /* Reject all multicast. */
  7881. tg3_set_multi(tp, 0);
  7882. } else {
  7883. /* Accept one or more multicast(s). */
  7884. struct netdev_hw_addr *ha;
  7885. u32 mc_filter[4] = { 0, };
  7886. u32 regidx;
  7887. u32 bit;
  7888. u32 crc;
  7889. netdev_for_each_mc_addr(ha, dev) {
  7890. crc = calc_crc(ha->addr, ETH_ALEN);
  7891. bit = ~crc & 0x7f;
  7892. regidx = (bit & 0x60) >> 5;
  7893. bit &= 0x1f;
  7894. mc_filter[regidx] |= (1 << bit);
  7895. }
  7896. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7897. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7898. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7899. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7900. }
  7901. if (rx_mode != tp->rx_mode) {
  7902. tp->rx_mode = rx_mode;
  7903. tw32_f(MAC_RX_MODE, rx_mode);
  7904. udelay(10);
  7905. }
  7906. }
  7907. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7908. {
  7909. int i;
  7910. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7911. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7912. }
  7913. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7914. {
  7915. int i;
  7916. if (!tg3_flag(tp, SUPPORT_MSIX))
  7917. return;
  7918. if (tp->rxq_cnt == 1) {
  7919. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7920. return;
  7921. }
  7922. /* Validate table against current IRQ count */
  7923. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7924. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7925. break;
  7926. }
  7927. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7928. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7929. }
  7930. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7931. {
  7932. int i = 0;
  7933. u32 reg = MAC_RSS_INDIR_TBL_0;
  7934. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7935. u32 val = tp->rss_ind_tbl[i];
  7936. i++;
  7937. for (; i % 8; i++) {
  7938. val <<= 4;
  7939. val |= tp->rss_ind_tbl[i];
  7940. }
  7941. tw32(reg, val);
  7942. reg += 4;
  7943. }
  7944. }
  7945. static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
  7946. {
  7947. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  7948. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
  7949. else
  7950. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
  7951. }
  7952. /* tp->lock is held. */
  7953. static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
  7954. {
  7955. u32 val, rdmac_mode;
  7956. int i, err, limit;
  7957. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7958. tg3_disable_ints(tp);
  7959. tg3_stop_fw(tp);
  7960. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7961. if (tg3_flag(tp, INIT_COMPLETE))
  7962. tg3_abort_hw(tp, 1);
  7963. if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  7964. !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
  7965. tg3_phy_pull_config(tp);
  7966. tg3_eee_pull_config(tp, NULL);
  7967. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  7968. }
  7969. /* Enable MAC control of LPI */
  7970. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  7971. tg3_setup_eee(tp);
  7972. if (reset_phy)
  7973. tg3_phy_reset(tp);
  7974. err = tg3_chip_reset(tp);
  7975. if (err)
  7976. return err;
  7977. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7978. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  7979. val = tr32(TG3_CPMU_CTRL);
  7980. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7981. tw32(TG3_CPMU_CTRL, val);
  7982. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7983. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7984. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7985. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7986. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7987. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7988. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7989. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7990. val = tr32(TG3_CPMU_HST_ACC);
  7991. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7992. val |= CPMU_HST_ACC_MACCLK_6_25;
  7993. tw32(TG3_CPMU_HST_ACC, val);
  7994. }
  7995. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7996. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7997. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7998. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7999. tw32(PCIE_PWR_MGMT_THRESH, val);
  8000. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  8001. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  8002. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  8003. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  8004. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  8005. }
  8006. if (tg3_flag(tp, L1PLLPD_EN)) {
  8007. u32 grc_mode = tr32(GRC_MODE);
  8008. /* Access the lower 1K of PL PCIE block registers. */
  8009. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8010. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8011. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  8012. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  8013. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  8014. tw32(GRC_MODE, grc_mode);
  8015. }
  8016. if (tg3_flag(tp, 57765_CLASS)) {
  8017. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  8018. u32 grc_mode = tr32(GRC_MODE);
  8019. /* Access the lower 1K of PL PCIE block registers. */
  8020. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8021. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8022. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8023. TG3_PCIE_PL_LO_PHYCTL5);
  8024. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  8025. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  8026. tw32(GRC_MODE, grc_mode);
  8027. }
  8028. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  8029. u32 grc_mode;
  8030. /* Fix transmit hangs */
  8031. val = tr32(TG3_CPMU_PADRNG_CTL);
  8032. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  8033. tw32(TG3_CPMU_PADRNG_CTL, val);
  8034. grc_mode = tr32(GRC_MODE);
  8035. /* Access the lower 1K of DL PCIE block registers. */
  8036. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8037. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  8038. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8039. TG3_PCIE_DL_LO_FTSMAX);
  8040. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  8041. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  8042. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  8043. tw32(GRC_MODE, grc_mode);
  8044. }
  8045. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8046. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8047. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8048. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8049. }
  8050. /* This works around an issue with Athlon chipsets on
  8051. * B3 tigon3 silicon. This bit has no effect on any
  8052. * other revision. But do not set this on PCI Express
  8053. * chips and don't even touch the clocks if the CPMU is present.
  8054. */
  8055. if (!tg3_flag(tp, CPMU_PRESENT)) {
  8056. if (!tg3_flag(tp, PCI_EXPRESS))
  8057. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  8058. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  8059. }
  8060. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  8061. tg3_flag(tp, PCIX_MODE)) {
  8062. val = tr32(TG3PCI_PCISTATE);
  8063. val |= PCISTATE_RETRY_SAME_DMA;
  8064. tw32(TG3PCI_PCISTATE, val);
  8065. }
  8066. if (tg3_flag(tp, ENABLE_APE)) {
  8067. /* Allow reads and writes to the
  8068. * APE register and memory space.
  8069. */
  8070. val = tr32(TG3PCI_PCISTATE);
  8071. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  8072. PCISTATE_ALLOW_APE_SHMEM_WR |
  8073. PCISTATE_ALLOW_APE_PSPACE_WR;
  8074. tw32(TG3PCI_PCISTATE, val);
  8075. }
  8076. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  8077. /* Enable some hw fixes. */
  8078. val = tr32(TG3PCI_MSI_DATA);
  8079. val |= (1 << 26) | (1 << 28) | (1 << 29);
  8080. tw32(TG3PCI_MSI_DATA, val);
  8081. }
  8082. /* Descriptor ring init may make accesses to the
  8083. * NIC SRAM area to setup the TX descriptors, so we
  8084. * can only do this after the hardware has been
  8085. * successfully reset.
  8086. */
  8087. err = tg3_init_rings(tp);
  8088. if (err)
  8089. return err;
  8090. if (tg3_flag(tp, 57765_PLUS)) {
  8091. val = tr32(TG3PCI_DMA_RW_CTRL) &
  8092. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  8093. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  8094. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  8095. if (!tg3_flag(tp, 57765_CLASS) &&
  8096. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8097. tg3_asic_rev(tp) != ASIC_REV_5762)
  8098. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  8099. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  8100. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  8101. tg3_asic_rev(tp) != ASIC_REV_5761) {
  8102. /* This value is determined during the probe time DMA
  8103. * engine test, tg3_test_dma.
  8104. */
  8105. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8106. }
  8107. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  8108. GRC_MODE_4X_NIC_SEND_RINGS |
  8109. GRC_MODE_NO_TX_PHDR_CSUM |
  8110. GRC_MODE_NO_RX_PHDR_CSUM);
  8111. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  8112. /* Pseudo-header checksum is done by hardware logic and not
  8113. * the offload processers, so make the chip do the pseudo-
  8114. * header checksums on receive. For transmit it is more
  8115. * convenient to do the pseudo-header checksum in software
  8116. * as Linux does that on transmit for us in all cases.
  8117. */
  8118. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  8119. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  8120. if (tp->rxptpctl)
  8121. tw32(TG3_RX_PTP_CTL,
  8122. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  8123. if (tg3_flag(tp, PTP_CAPABLE))
  8124. val |= GRC_MODE_TIME_SYNC_ENABLE;
  8125. tw32(GRC_MODE, tp->grc_mode | val);
  8126. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  8127. val = tr32(GRC_MISC_CFG);
  8128. val &= ~0xff;
  8129. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  8130. tw32(GRC_MISC_CFG, val);
  8131. /* Initialize MBUF/DESC pool. */
  8132. if (tg3_flag(tp, 5750_PLUS)) {
  8133. /* Do nothing. */
  8134. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  8135. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  8136. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  8137. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  8138. else
  8139. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  8140. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  8141. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  8142. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  8143. int fw_len;
  8144. fw_len = tp->fw_len;
  8145. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  8146. tw32(BUFMGR_MB_POOL_ADDR,
  8147. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  8148. tw32(BUFMGR_MB_POOL_SIZE,
  8149. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  8150. }
  8151. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8152. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8153. tp->bufmgr_config.mbuf_read_dma_low_water);
  8154. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8155. tp->bufmgr_config.mbuf_mac_rx_low_water);
  8156. tw32(BUFMGR_MB_HIGH_WATER,
  8157. tp->bufmgr_config.mbuf_high_water);
  8158. } else {
  8159. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8160. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  8161. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8162. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  8163. tw32(BUFMGR_MB_HIGH_WATER,
  8164. tp->bufmgr_config.mbuf_high_water_jumbo);
  8165. }
  8166. tw32(BUFMGR_DMA_LOW_WATER,
  8167. tp->bufmgr_config.dma_low_water);
  8168. tw32(BUFMGR_DMA_HIGH_WATER,
  8169. tp->bufmgr_config.dma_high_water);
  8170. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  8171. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8172. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  8173. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8174. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8175. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  8176. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  8177. tw32(BUFMGR_MODE, val);
  8178. for (i = 0; i < 2000; i++) {
  8179. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  8180. break;
  8181. udelay(10);
  8182. }
  8183. if (i >= 2000) {
  8184. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  8185. return -ENODEV;
  8186. }
  8187. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  8188. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  8189. tg3_setup_rxbd_thresholds(tp);
  8190. /* Initialize TG3_BDINFO's at:
  8191. * RCVDBDI_STD_BD: standard eth size rx ring
  8192. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  8193. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  8194. *
  8195. * like so:
  8196. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  8197. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  8198. * ring attribute flags
  8199. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  8200. *
  8201. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  8202. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  8203. *
  8204. * The size of each ring is fixed in the firmware, but the location is
  8205. * configurable.
  8206. */
  8207. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8208. ((u64) tpr->rx_std_mapping >> 32));
  8209. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8210. ((u64) tpr->rx_std_mapping & 0xffffffff));
  8211. if (!tg3_flag(tp, 5717_PLUS))
  8212. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  8213. NIC_SRAM_RX_BUFFER_DESC);
  8214. /* Disable the mini ring */
  8215. if (!tg3_flag(tp, 5705_PLUS))
  8216. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8217. BDINFO_FLAGS_DISABLED);
  8218. /* Program the jumbo buffer descriptor ring control
  8219. * blocks on those devices that have them.
  8220. */
  8221. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8222. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  8223. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  8224. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8225. ((u64) tpr->rx_jmb_mapping >> 32));
  8226. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8227. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  8228. val = TG3_RX_JMB_RING_SIZE(tp) <<
  8229. BDINFO_FLAGS_MAXLEN_SHIFT;
  8230. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8231. val | BDINFO_FLAGS_USE_EXT_RECV);
  8232. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  8233. tg3_flag(tp, 57765_CLASS) ||
  8234. tg3_asic_rev(tp) == ASIC_REV_5762)
  8235. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  8236. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  8237. } else {
  8238. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8239. BDINFO_FLAGS_DISABLED);
  8240. }
  8241. if (tg3_flag(tp, 57765_PLUS)) {
  8242. val = TG3_RX_STD_RING_SIZE(tp);
  8243. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  8244. val |= (TG3_RX_STD_DMA_SZ << 2);
  8245. } else
  8246. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  8247. } else
  8248. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  8249. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  8250. tpr->rx_std_prod_idx = tp->rx_pending;
  8251. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  8252. tpr->rx_jmb_prod_idx =
  8253. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  8254. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  8255. tg3_rings_reset(tp);
  8256. /* Initialize MAC address and backoff seed. */
  8257. __tg3_set_mac_addr(tp, false);
  8258. /* MTU + ethernet header + FCS + optional VLAN tag */
  8259. tw32(MAC_RX_MTU_SIZE,
  8260. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  8261. /* The slot time is changed by tg3_setup_phy if we
  8262. * run at gigabit with half duplex.
  8263. */
  8264. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  8265. (6 << TX_LENGTHS_IPG_SHIFT) |
  8266. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  8267. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8268. tg3_asic_rev(tp) == ASIC_REV_5762)
  8269. val |= tr32(MAC_TX_LENGTHS) &
  8270. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  8271. TX_LENGTHS_CNT_DWN_VAL_MSK);
  8272. tw32(MAC_TX_LENGTHS, val);
  8273. /* Receive rules. */
  8274. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  8275. tw32(RCVLPC_CONFIG, 0x0181);
  8276. /* Calculate RDMAC_MODE setting early, we need it to determine
  8277. * the RCVLPC_STATE_ENABLE mask.
  8278. */
  8279. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  8280. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  8281. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  8282. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  8283. RDMAC_MODE_LNGREAD_ENAB);
  8284. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  8285. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  8286. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8287. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8288. tg3_asic_rev(tp) == ASIC_REV_57780)
  8289. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  8290. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  8291. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  8292. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8293. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8294. if (tg3_flag(tp, TSO_CAPABLE) &&
  8295. tg3_asic_rev(tp) == ASIC_REV_5705) {
  8296. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  8297. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8298. !tg3_flag(tp, IS_5788)) {
  8299. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8300. }
  8301. }
  8302. if (tg3_flag(tp, PCI_EXPRESS))
  8303. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8304. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8305. tp->dma_limit = 0;
  8306. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8307. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  8308. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  8309. }
  8310. }
  8311. if (tg3_flag(tp, HW_TSO_1) ||
  8312. tg3_flag(tp, HW_TSO_2) ||
  8313. tg3_flag(tp, HW_TSO_3))
  8314. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  8315. if (tg3_flag(tp, 57765_PLUS) ||
  8316. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8317. tg3_asic_rev(tp) == ASIC_REV_57780)
  8318. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  8319. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8320. tg3_asic_rev(tp) == ASIC_REV_5762)
  8321. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  8322. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  8323. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8324. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8325. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  8326. tg3_flag(tp, 57765_PLUS)) {
  8327. u32 tgtreg;
  8328. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8329. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  8330. else
  8331. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  8332. val = tr32(tgtreg);
  8333. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8334. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8335. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  8336. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  8337. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  8338. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  8339. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  8340. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  8341. }
  8342. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  8343. }
  8344. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8345. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8346. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8347. u32 tgtreg;
  8348. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8349. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  8350. else
  8351. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  8352. val = tr32(tgtreg);
  8353. tw32(tgtreg, val |
  8354. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  8355. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  8356. }
  8357. /* Receive/send statistics. */
  8358. if (tg3_flag(tp, 5750_PLUS)) {
  8359. val = tr32(RCVLPC_STATS_ENABLE);
  8360. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  8361. tw32(RCVLPC_STATS_ENABLE, val);
  8362. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  8363. tg3_flag(tp, TSO_CAPABLE)) {
  8364. val = tr32(RCVLPC_STATS_ENABLE);
  8365. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  8366. tw32(RCVLPC_STATS_ENABLE, val);
  8367. } else {
  8368. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  8369. }
  8370. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  8371. tw32(SNDDATAI_STATSENAB, 0xffffff);
  8372. tw32(SNDDATAI_STATSCTRL,
  8373. (SNDDATAI_SCTRL_ENABLE |
  8374. SNDDATAI_SCTRL_FASTUPD));
  8375. /* Setup host coalescing engine. */
  8376. tw32(HOSTCC_MODE, 0);
  8377. for (i = 0; i < 2000; i++) {
  8378. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  8379. break;
  8380. udelay(10);
  8381. }
  8382. __tg3_set_coalesce(tp, &tp->coal);
  8383. if (!tg3_flag(tp, 5705_PLUS)) {
  8384. /* Status/statistics block address. See tg3_timer,
  8385. * the tg3_periodic_fetch_stats call there, and
  8386. * tg3_get_stats to see how this works for 5705/5750 chips.
  8387. */
  8388. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8389. ((u64) tp->stats_mapping >> 32));
  8390. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8391. ((u64) tp->stats_mapping & 0xffffffff));
  8392. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8393. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8394. /* Clear statistics and status block memory areas */
  8395. for (i = NIC_SRAM_STATS_BLK;
  8396. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8397. i += sizeof(u32)) {
  8398. tg3_write_mem(tp, i, 0);
  8399. udelay(40);
  8400. }
  8401. }
  8402. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8403. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8404. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8405. if (!tg3_flag(tp, 5705_PLUS))
  8406. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8407. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8408. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8409. /* reset to prevent losing 1st rx packet intermittently */
  8410. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8411. udelay(10);
  8412. }
  8413. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8414. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8415. MAC_MODE_FHDE_ENABLE;
  8416. if (tg3_flag(tp, ENABLE_APE))
  8417. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8418. if (!tg3_flag(tp, 5705_PLUS) &&
  8419. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8420. tg3_asic_rev(tp) != ASIC_REV_5700)
  8421. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8422. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8423. udelay(40);
  8424. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8425. * If TG3_FLAG_IS_NIC is zero, we should read the
  8426. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8427. * whether used as inputs or outputs, are set by boot code after
  8428. * reset.
  8429. */
  8430. if (!tg3_flag(tp, IS_NIC)) {
  8431. u32 gpio_mask;
  8432. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8433. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8434. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8435. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8436. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8437. GRC_LCLCTRL_GPIO_OUTPUT3;
  8438. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8439. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8440. tp->grc_local_ctrl &= ~gpio_mask;
  8441. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8442. /* GPIO1 must be driven high for eeprom write protect */
  8443. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8444. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8445. GRC_LCLCTRL_GPIO_OUTPUT1);
  8446. }
  8447. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8448. udelay(100);
  8449. if (tg3_flag(tp, USING_MSIX)) {
  8450. val = tr32(MSGINT_MODE);
  8451. val |= MSGINT_MODE_ENABLE;
  8452. if (tp->irq_cnt > 1)
  8453. val |= MSGINT_MODE_MULTIVEC_EN;
  8454. if (!tg3_flag(tp, 1SHOT_MSI))
  8455. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8456. tw32(MSGINT_MODE, val);
  8457. }
  8458. if (!tg3_flag(tp, 5705_PLUS)) {
  8459. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8460. udelay(40);
  8461. }
  8462. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8463. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8464. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8465. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8466. WDMAC_MODE_LNGREAD_ENAB);
  8467. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8468. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8469. if (tg3_flag(tp, TSO_CAPABLE) &&
  8470. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8471. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8472. /* nothing */
  8473. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8474. !tg3_flag(tp, IS_5788)) {
  8475. val |= WDMAC_MODE_RX_ACCEL;
  8476. }
  8477. }
  8478. /* Enable host coalescing bug fix */
  8479. if (tg3_flag(tp, 5755_PLUS))
  8480. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8481. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8482. val |= WDMAC_MODE_BURST_ALL_DATA;
  8483. tw32_f(WDMAC_MODE, val);
  8484. udelay(40);
  8485. if (tg3_flag(tp, PCIX_MODE)) {
  8486. u16 pcix_cmd;
  8487. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8488. &pcix_cmd);
  8489. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8490. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8491. pcix_cmd |= PCI_X_CMD_READ_2K;
  8492. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8493. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8494. pcix_cmd |= PCI_X_CMD_READ_2K;
  8495. }
  8496. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8497. pcix_cmd);
  8498. }
  8499. tw32_f(RDMAC_MODE, rdmac_mode);
  8500. udelay(40);
  8501. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8502. tg3_asic_rev(tp) == ASIC_REV_5720) {
  8503. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8504. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8505. break;
  8506. }
  8507. if (i < TG3_NUM_RDMA_CHANNELS) {
  8508. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8509. val |= tg3_lso_rd_dma_workaround_bit(tp);
  8510. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8511. tg3_flag_set(tp, 5719_5720_RDMA_BUG);
  8512. }
  8513. }
  8514. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8515. if (!tg3_flag(tp, 5705_PLUS))
  8516. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8517. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8518. tw32(SNDDATAC_MODE,
  8519. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8520. else
  8521. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8522. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8523. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8524. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8525. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8526. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8527. tw32(RCVDBDI_MODE, val);
  8528. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8529. if (tg3_flag(tp, HW_TSO_1) ||
  8530. tg3_flag(tp, HW_TSO_2) ||
  8531. tg3_flag(tp, HW_TSO_3))
  8532. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8533. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8534. if (tg3_flag(tp, ENABLE_TSS))
  8535. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8536. tw32(SNDBDI_MODE, val);
  8537. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8538. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8539. err = tg3_load_5701_a0_firmware_fix(tp);
  8540. if (err)
  8541. return err;
  8542. }
  8543. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8544. /* Ignore any errors for the firmware download. If download
  8545. * fails, the device will operate with EEE disabled
  8546. */
  8547. tg3_load_57766_firmware(tp);
  8548. }
  8549. if (tg3_flag(tp, TSO_CAPABLE)) {
  8550. err = tg3_load_tso_firmware(tp);
  8551. if (err)
  8552. return err;
  8553. }
  8554. tp->tx_mode = TX_MODE_ENABLE;
  8555. if (tg3_flag(tp, 5755_PLUS) ||
  8556. tg3_asic_rev(tp) == ASIC_REV_5906)
  8557. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8558. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8559. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8560. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8561. tp->tx_mode &= ~val;
  8562. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8563. }
  8564. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8565. udelay(100);
  8566. if (tg3_flag(tp, ENABLE_RSS)) {
  8567. tg3_rss_write_indir_tbl(tp);
  8568. /* Setup the "secret" hash key. */
  8569. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  8570. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8571. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8572. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8573. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8574. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8575. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8576. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8577. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8578. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8579. }
  8580. tp->rx_mode = RX_MODE_ENABLE;
  8581. if (tg3_flag(tp, 5755_PLUS))
  8582. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8583. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8584. tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
  8585. if (tg3_flag(tp, ENABLE_RSS))
  8586. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8587. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8588. RX_MODE_RSS_IPV6_HASH_EN |
  8589. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8590. RX_MODE_RSS_IPV4_HASH_EN |
  8591. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8592. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8593. udelay(10);
  8594. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8595. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8596. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8597. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8598. udelay(10);
  8599. }
  8600. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8601. udelay(10);
  8602. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8603. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8604. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8605. /* Set drive transmission level to 1.2V */
  8606. /* only if the signal pre-emphasis bit is not set */
  8607. val = tr32(MAC_SERDES_CFG);
  8608. val &= 0xfffff000;
  8609. val |= 0x880;
  8610. tw32(MAC_SERDES_CFG, val);
  8611. }
  8612. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8613. tw32(MAC_SERDES_CFG, 0x616000);
  8614. }
  8615. /* Prevent chip from dropping frames when flow control
  8616. * is enabled.
  8617. */
  8618. if (tg3_flag(tp, 57765_CLASS))
  8619. val = 1;
  8620. else
  8621. val = 2;
  8622. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8623. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8624. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8625. /* Use hardware link auto-negotiation */
  8626. tg3_flag_set(tp, HW_AUTONEG);
  8627. }
  8628. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8629. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8630. u32 tmp;
  8631. tmp = tr32(SERDES_RX_CTRL);
  8632. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8633. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8634. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8635. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8636. }
  8637. if (!tg3_flag(tp, USE_PHYLIB)) {
  8638. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8639. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8640. err = tg3_setup_phy(tp, false);
  8641. if (err)
  8642. return err;
  8643. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8644. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8645. u32 tmp;
  8646. /* Clear CRC stats. */
  8647. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8648. tg3_writephy(tp, MII_TG3_TEST1,
  8649. tmp | MII_TG3_TEST1_CRC_EN);
  8650. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8651. }
  8652. }
  8653. }
  8654. __tg3_set_rx_mode(tp->dev);
  8655. /* Initialize receive rules. */
  8656. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8657. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8658. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8659. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8660. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8661. limit = 8;
  8662. else
  8663. limit = 16;
  8664. if (tg3_flag(tp, ENABLE_ASF))
  8665. limit -= 4;
  8666. switch (limit) {
  8667. case 16:
  8668. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8669. case 15:
  8670. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8671. case 14:
  8672. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8673. case 13:
  8674. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8675. case 12:
  8676. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8677. case 11:
  8678. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8679. case 10:
  8680. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8681. case 9:
  8682. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8683. case 8:
  8684. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8685. case 7:
  8686. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8687. case 6:
  8688. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8689. case 5:
  8690. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8691. case 4:
  8692. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8693. case 3:
  8694. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8695. case 2:
  8696. case 1:
  8697. default:
  8698. break;
  8699. }
  8700. if (tg3_flag(tp, ENABLE_APE))
  8701. /* Write our heartbeat update interval to APE. */
  8702. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8703. APE_HOST_HEARTBEAT_INT_DISABLE);
  8704. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8705. return 0;
  8706. }
  8707. /* Called at device open time to get the chip ready for
  8708. * packet processing. Invoked with tp->lock held.
  8709. */
  8710. static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
  8711. {
  8712. /* Chip may have been just powered on. If so, the boot code may still
  8713. * be running initialization. Wait for it to finish to avoid races in
  8714. * accessing the hardware.
  8715. */
  8716. tg3_enable_register_access(tp);
  8717. tg3_poll_fw(tp);
  8718. tg3_switch_clocks(tp);
  8719. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8720. return tg3_reset_hw(tp, reset_phy);
  8721. }
  8722. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8723. {
  8724. int i;
  8725. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8726. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8727. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8728. off += len;
  8729. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8730. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8731. memset(ocir, 0, TG3_OCIR_LEN);
  8732. }
  8733. }
  8734. /* sysfs attributes for hwmon */
  8735. static ssize_t tg3_show_temp(struct device *dev,
  8736. struct device_attribute *devattr, char *buf)
  8737. {
  8738. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8739. struct tg3 *tp = dev_get_drvdata(dev);
  8740. u32 temperature;
  8741. spin_lock_bh(&tp->lock);
  8742. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8743. sizeof(temperature));
  8744. spin_unlock_bh(&tp->lock);
  8745. return sprintf(buf, "%u\n", temperature);
  8746. }
  8747. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8748. TG3_TEMP_SENSOR_OFFSET);
  8749. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8750. TG3_TEMP_CAUTION_OFFSET);
  8751. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8752. TG3_TEMP_MAX_OFFSET);
  8753. static struct attribute *tg3_attrs[] = {
  8754. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8755. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8756. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8757. NULL
  8758. };
  8759. ATTRIBUTE_GROUPS(tg3);
  8760. static void tg3_hwmon_close(struct tg3 *tp)
  8761. {
  8762. if (tp->hwmon_dev) {
  8763. hwmon_device_unregister(tp->hwmon_dev);
  8764. tp->hwmon_dev = NULL;
  8765. }
  8766. }
  8767. static void tg3_hwmon_open(struct tg3 *tp)
  8768. {
  8769. int i;
  8770. u32 size = 0;
  8771. struct pci_dev *pdev = tp->pdev;
  8772. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8773. tg3_sd_scan_scratchpad(tp, ocirs);
  8774. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8775. if (!ocirs[i].src_data_length)
  8776. continue;
  8777. size += ocirs[i].src_hdr_length;
  8778. size += ocirs[i].src_data_length;
  8779. }
  8780. if (!size)
  8781. return;
  8782. tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
  8783. tp, tg3_groups);
  8784. if (IS_ERR(tp->hwmon_dev)) {
  8785. tp->hwmon_dev = NULL;
  8786. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8787. }
  8788. }
  8789. #define TG3_STAT_ADD32(PSTAT, REG) \
  8790. do { u32 __val = tr32(REG); \
  8791. (PSTAT)->low += __val; \
  8792. if ((PSTAT)->low < __val) \
  8793. (PSTAT)->high += 1; \
  8794. } while (0)
  8795. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8796. {
  8797. struct tg3_hw_stats *sp = tp->hw_stats;
  8798. if (!tp->link_up)
  8799. return;
  8800. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8801. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8802. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8803. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8804. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8805. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8806. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8807. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8808. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8809. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8810. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8811. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8812. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8813. if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
  8814. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8815. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8816. u32 val;
  8817. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8818. val &= ~tg3_lso_rd_dma_workaround_bit(tp);
  8819. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8820. tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
  8821. }
  8822. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8823. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8824. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8825. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8826. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8827. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8828. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8829. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8830. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8831. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8832. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8833. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8834. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8835. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8836. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8837. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8838. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8839. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8840. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8841. } else {
  8842. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8843. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8844. if (val) {
  8845. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8846. sp->rx_discards.low += val;
  8847. if (sp->rx_discards.low < val)
  8848. sp->rx_discards.high += 1;
  8849. }
  8850. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8851. }
  8852. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8853. }
  8854. static void tg3_chk_missed_msi(struct tg3 *tp)
  8855. {
  8856. u32 i;
  8857. for (i = 0; i < tp->irq_cnt; i++) {
  8858. struct tg3_napi *tnapi = &tp->napi[i];
  8859. if (tg3_has_work(tnapi)) {
  8860. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8861. tnapi->last_tx_cons == tnapi->tx_cons) {
  8862. if (tnapi->chk_msi_cnt < 1) {
  8863. tnapi->chk_msi_cnt++;
  8864. return;
  8865. }
  8866. tg3_msi(0, tnapi);
  8867. }
  8868. }
  8869. tnapi->chk_msi_cnt = 0;
  8870. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8871. tnapi->last_tx_cons = tnapi->tx_cons;
  8872. }
  8873. }
  8874. static void tg3_timer(unsigned long __opaque)
  8875. {
  8876. struct tg3 *tp = (struct tg3 *) __opaque;
  8877. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8878. goto restart_timer;
  8879. spin_lock(&tp->lock);
  8880. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8881. tg3_flag(tp, 57765_CLASS))
  8882. tg3_chk_missed_msi(tp);
  8883. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8884. /* BCM4785: Flush posted writes from GbE to host memory. */
  8885. tr32(HOSTCC_MODE);
  8886. }
  8887. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8888. /* All of this garbage is because when using non-tagged
  8889. * IRQ status the mailbox/status_block protocol the chip
  8890. * uses with the cpu is race prone.
  8891. */
  8892. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8893. tw32(GRC_LOCAL_CTRL,
  8894. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8895. } else {
  8896. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8897. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8898. }
  8899. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8900. spin_unlock(&tp->lock);
  8901. tg3_reset_task_schedule(tp);
  8902. goto restart_timer;
  8903. }
  8904. }
  8905. /* This part only runs once per second. */
  8906. if (!--tp->timer_counter) {
  8907. if (tg3_flag(tp, 5705_PLUS))
  8908. tg3_periodic_fetch_stats(tp);
  8909. if (tp->setlpicnt && !--tp->setlpicnt)
  8910. tg3_phy_eee_enable(tp);
  8911. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8912. u32 mac_stat;
  8913. int phy_event;
  8914. mac_stat = tr32(MAC_STATUS);
  8915. phy_event = 0;
  8916. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8917. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8918. phy_event = 1;
  8919. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8920. phy_event = 1;
  8921. if (phy_event)
  8922. tg3_setup_phy(tp, false);
  8923. } else if (tg3_flag(tp, POLL_SERDES)) {
  8924. u32 mac_stat = tr32(MAC_STATUS);
  8925. int need_setup = 0;
  8926. if (tp->link_up &&
  8927. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8928. need_setup = 1;
  8929. }
  8930. if (!tp->link_up &&
  8931. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8932. MAC_STATUS_SIGNAL_DET))) {
  8933. need_setup = 1;
  8934. }
  8935. if (need_setup) {
  8936. if (!tp->serdes_counter) {
  8937. tw32_f(MAC_MODE,
  8938. (tp->mac_mode &
  8939. ~MAC_MODE_PORT_MODE_MASK));
  8940. udelay(40);
  8941. tw32_f(MAC_MODE, tp->mac_mode);
  8942. udelay(40);
  8943. }
  8944. tg3_setup_phy(tp, false);
  8945. }
  8946. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8947. tg3_flag(tp, 5780_CLASS)) {
  8948. tg3_serdes_parallel_detect(tp);
  8949. }
  8950. tp->timer_counter = tp->timer_multiplier;
  8951. }
  8952. /* Heartbeat is only sent once every 2 seconds.
  8953. *
  8954. * The heartbeat is to tell the ASF firmware that the host
  8955. * driver is still alive. In the event that the OS crashes,
  8956. * ASF needs to reset the hardware to free up the FIFO space
  8957. * that may be filled with rx packets destined for the host.
  8958. * If the FIFO is full, ASF will no longer function properly.
  8959. *
  8960. * Unintended resets have been reported on real time kernels
  8961. * where the timer doesn't run on time. Netpoll will also have
  8962. * same problem.
  8963. *
  8964. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8965. * to check the ring condition when the heartbeat is expiring
  8966. * before doing the reset. This will prevent most unintended
  8967. * resets.
  8968. */
  8969. if (!--tp->asf_counter) {
  8970. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8971. tg3_wait_for_event_ack(tp);
  8972. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8973. FWCMD_NICDRV_ALIVE3);
  8974. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8975. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8976. TG3_FW_UPDATE_TIMEOUT_SEC);
  8977. tg3_generate_fw_event(tp);
  8978. }
  8979. tp->asf_counter = tp->asf_multiplier;
  8980. }
  8981. spin_unlock(&tp->lock);
  8982. restart_timer:
  8983. tp->timer.expires = jiffies + tp->timer_offset;
  8984. add_timer(&tp->timer);
  8985. }
  8986. static void tg3_timer_init(struct tg3 *tp)
  8987. {
  8988. if (tg3_flag(tp, TAGGED_STATUS) &&
  8989. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8990. !tg3_flag(tp, 57765_CLASS))
  8991. tp->timer_offset = HZ;
  8992. else
  8993. tp->timer_offset = HZ / 10;
  8994. BUG_ON(tp->timer_offset > HZ);
  8995. tp->timer_multiplier = (HZ / tp->timer_offset);
  8996. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8997. TG3_FW_UPDATE_FREQ_SEC;
  8998. init_timer(&tp->timer);
  8999. tp->timer.data = (unsigned long) tp;
  9000. tp->timer.function = tg3_timer;
  9001. }
  9002. static void tg3_timer_start(struct tg3 *tp)
  9003. {
  9004. tp->asf_counter = tp->asf_multiplier;
  9005. tp->timer_counter = tp->timer_multiplier;
  9006. tp->timer.expires = jiffies + tp->timer_offset;
  9007. add_timer(&tp->timer);
  9008. }
  9009. static void tg3_timer_stop(struct tg3 *tp)
  9010. {
  9011. del_timer_sync(&tp->timer);
  9012. }
  9013. /* Restart hardware after configuration changes, self-test, etc.
  9014. * Invoked with tp->lock held.
  9015. */
  9016. static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
  9017. __releases(tp->lock)
  9018. __acquires(tp->lock)
  9019. {
  9020. int err;
  9021. err = tg3_init_hw(tp, reset_phy);
  9022. if (err) {
  9023. netdev_err(tp->dev,
  9024. "Failed to re-initialize device, aborting\n");
  9025. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9026. tg3_full_unlock(tp);
  9027. tg3_timer_stop(tp);
  9028. tp->irq_sync = 0;
  9029. tg3_napi_enable(tp);
  9030. dev_close(tp->dev);
  9031. tg3_full_lock(tp, 0);
  9032. }
  9033. return err;
  9034. }
  9035. static void tg3_reset_task(struct work_struct *work)
  9036. {
  9037. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  9038. int err;
  9039. tg3_full_lock(tp, 0);
  9040. if (!netif_running(tp->dev)) {
  9041. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9042. tg3_full_unlock(tp);
  9043. return;
  9044. }
  9045. tg3_full_unlock(tp);
  9046. tg3_phy_stop(tp);
  9047. tg3_netif_stop(tp);
  9048. tg3_full_lock(tp, 1);
  9049. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  9050. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9051. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9052. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  9053. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  9054. }
  9055. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  9056. err = tg3_init_hw(tp, true);
  9057. if (err)
  9058. goto out;
  9059. tg3_netif_start(tp);
  9060. out:
  9061. tg3_full_unlock(tp);
  9062. if (!err)
  9063. tg3_phy_start(tp);
  9064. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9065. }
  9066. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  9067. {
  9068. irq_handler_t fn;
  9069. unsigned long flags;
  9070. char *name;
  9071. struct tg3_napi *tnapi = &tp->napi[irq_num];
  9072. if (tp->irq_cnt == 1)
  9073. name = tp->dev->name;
  9074. else {
  9075. name = &tnapi->irq_lbl[0];
  9076. if (tnapi->tx_buffers && tnapi->rx_rcb)
  9077. snprintf(name, IFNAMSIZ,
  9078. "%s-txrx-%d", tp->dev->name, irq_num);
  9079. else if (tnapi->tx_buffers)
  9080. snprintf(name, IFNAMSIZ,
  9081. "%s-tx-%d", tp->dev->name, irq_num);
  9082. else if (tnapi->rx_rcb)
  9083. snprintf(name, IFNAMSIZ,
  9084. "%s-rx-%d", tp->dev->name, irq_num);
  9085. else
  9086. snprintf(name, IFNAMSIZ,
  9087. "%s-%d", tp->dev->name, irq_num);
  9088. name[IFNAMSIZ-1] = 0;
  9089. }
  9090. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9091. fn = tg3_msi;
  9092. if (tg3_flag(tp, 1SHOT_MSI))
  9093. fn = tg3_msi_1shot;
  9094. flags = 0;
  9095. } else {
  9096. fn = tg3_interrupt;
  9097. if (tg3_flag(tp, TAGGED_STATUS))
  9098. fn = tg3_interrupt_tagged;
  9099. flags = IRQF_SHARED;
  9100. }
  9101. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  9102. }
  9103. static int tg3_test_interrupt(struct tg3 *tp)
  9104. {
  9105. struct tg3_napi *tnapi = &tp->napi[0];
  9106. struct net_device *dev = tp->dev;
  9107. int err, i, intr_ok = 0;
  9108. u32 val;
  9109. if (!netif_running(dev))
  9110. return -ENODEV;
  9111. tg3_disable_ints(tp);
  9112. free_irq(tnapi->irq_vec, tnapi);
  9113. /*
  9114. * Turn off MSI one shot mode. Otherwise this test has no
  9115. * observable way to know whether the interrupt was delivered.
  9116. */
  9117. if (tg3_flag(tp, 57765_PLUS)) {
  9118. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  9119. tw32(MSGINT_MODE, val);
  9120. }
  9121. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  9122. IRQF_SHARED, dev->name, tnapi);
  9123. if (err)
  9124. return err;
  9125. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  9126. tg3_enable_ints(tp);
  9127. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9128. tnapi->coal_now);
  9129. for (i = 0; i < 5; i++) {
  9130. u32 int_mbox, misc_host_ctrl;
  9131. int_mbox = tr32_mailbox(tnapi->int_mbox);
  9132. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  9133. if ((int_mbox != 0) ||
  9134. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  9135. intr_ok = 1;
  9136. break;
  9137. }
  9138. if (tg3_flag(tp, 57765_PLUS) &&
  9139. tnapi->hw_status->status_tag != tnapi->last_tag)
  9140. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  9141. msleep(10);
  9142. }
  9143. tg3_disable_ints(tp);
  9144. free_irq(tnapi->irq_vec, tnapi);
  9145. err = tg3_request_irq(tp, 0);
  9146. if (err)
  9147. return err;
  9148. if (intr_ok) {
  9149. /* Reenable MSI one shot mode. */
  9150. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  9151. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  9152. tw32(MSGINT_MODE, val);
  9153. }
  9154. return 0;
  9155. }
  9156. return -EIO;
  9157. }
  9158. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  9159. * successfully restored
  9160. */
  9161. static int tg3_test_msi(struct tg3 *tp)
  9162. {
  9163. int err;
  9164. u16 pci_cmd;
  9165. if (!tg3_flag(tp, USING_MSI))
  9166. return 0;
  9167. /* Turn off SERR reporting in case MSI terminates with Master
  9168. * Abort.
  9169. */
  9170. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9171. pci_write_config_word(tp->pdev, PCI_COMMAND,
  9172. pci_cmd & ~PCI_COMMAND_SERR);
  9173. err = tg3_test_interrupt(tp);
  9174. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9175. if (!err)
  9176. return 0;
  9177. /* other failures */
  9178. if (err != -EIO)
  9179. return err;
  9180. /* MSI test failed, go back to INTx mode */
  9181. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  9182. "to INTx mode. Please report this failure to the PCI "
  9183. "maintainer and include system chipset information\n");
  9184. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9185. pci_disable_msi(tp->pdev);
  9186. tg3_flag_clear(tp, USING_MSI);
  9187. tp->napi[0].irq_vec = tp->pdev->irq;
  9188. err = tg3_request_irq(tp, 0);
  9189. if (err)
  9190. return err;
  9191. /* Need to reset the chip because the MSI cycle may have terminated
  9192. * with Master Abort.
  9193. */
  9194. tg3_full_lock(tp, 1);
  9195. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9196. err = tg3_init_hw(tp, true);
  9197. tg3_full_unlock(tp);
  9198. if (err)
  9199. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9200. return err;
  9201. }
  9202. static int tg3_request_firmware(struct tg3 *tp)
  9203. {
  9204. const struct tg3_firmware_hdr *fw_hdr;
  9205. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  9206. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  9207. tp->fw_needed);
  9208. return -ENOENT;
  9209. }
  9210. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  9211. /* Firmware blob starts with version numbers, followed by
  9212. * start address and _full_ length including BSS sections
  9213. * (which must be longer than the actual data, of course
  9214. */
  9215. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  9216. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  9217. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  9218. tp->fw_len, tp->fw_needed);
  9219. release_firmware(tp->fw);
  9220. tp->fw = NULL;
  9221. return -EINVAL;
  9222. }
  9223. /* We no longer need firmware; we have it. */
  9224. tp->fw_needed = NULL;
  9225. return 0;
  9226. }
  9227. static u32 tg3_irq_count(struct tg3 *tp)
  9228. {
  9229. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  9230. if (irq_cnt > 1) {
  9231. /* We want as many rx rings enabled as there are cpus.
  9232. * In multiqueue MSI-X mode, the first MSI-X vector
  9233. * only deals with link interrupts, etc, so we add
  9234. * one to the number of vectors we are requesting.
  9235. */
  9236. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  9237. }
  9238. return irq_cnt;
  9239. }
  9240. static bool tg3_enable_msix(struct tg3 *tp)
  9241. {
  9242. int i, rc;
  9243. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  9244. tp->txq_cnt = tp->txq_req;
  9245. tp->rxq_cnt = tp->rxq_req;
  9246. if (!tp->rxq_cnt)
  9247. tp->rxq_cnt = netif_get_num_default_rss_queues();
  9248. if (tp->rxq_cnt > tp->rxq_max)
  9249. tp->rxq_cnt = tp->rxq_max;
  9250. /* Disable multiple TX rings by default. Simple round-robin hardware
  9251. * scheduling of the TX rings can cause starvation of rings with
  9252. * small packets when other rings have TSO or jumbo packets.
  9253. */
  9254. if (!tp->txq_req)
  9255. tp->txq_cnt = 1;
  9256. tp->irq_cnt = tg3_irq_count(tp);
  9257. for (i = 0; i < tp->irq_max; i++) {
  9258. msix_ent[i].entry = i;
  9259. msix_ent[i].vector = 0;
  9260. }
  9261. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  9262. if (rc < 0) {
  9263. return false;
  9264. } else if (rc != 0) {
  9265. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  9266. return false;
  9267. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  9268. tp->irq_cnt, rc);
  9269. tp->irq_cnt = rc;
  9270. tp->rxq_cnt = max(rc - 1, 1);
  9271. if (tp->txq_cnt)
  9272. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  9273. }
  9274. for (i = 0; i < tp->irq_max; i++)
  9275. tp->napi[i].irq_vec = msix_ent[i].vector;
  9276. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  9277. pci_disable_msix(tp->pdev);
  9278. return false;
  9279. }
  9280. if (tp->irq_cnt == 1)
  9281. return true;
  9282. tg3_flag_set(tp, ENABLE_RSS);
  9283. if (tp->txq_cnt > 1)
  9284. tg3_flag_set(tp, ENABLE_TSS);
  9285. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  9286. return true;
  9287. }
  9288. static void tg3_ints_init(struct tg3 *tp)
  9289. {
  9290. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  9291. !tg3_flag(tp, TAGGED_STATUS)) {
  9292. /* All MSI supporting chips should support tagged
  9293. * status. Assert that this is the case.
  9294. */
  9295. netdev_warn(tp->dev,
  9296. "MSI without TAGGED_STATUS? Not using MSI\n");
  9297. goto defcfg;
  9298. }
  9299. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  9300. tg3_flag_set(tp, USING_MSIX);
  9301. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  9302. tg3_flag_set(tp, USING_MSI);
  9303. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9304. u32 msi_mode = tr32(MSGINT_MODE);
  9305. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  9306. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  9307. if (!tg3_flag(tp, 1SHOT_MSI))
  9308. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  9309. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  9310. }
  9311. defcfg:
  9312. if (!tg3_flag(tp, USING_MSIX)) {
  9313. tp->irq_cnt = 1;
  9314. tp->napi[0].irq_vec = tp->pdev->irq;
  9315. }
  9316. if (tp->irq_cnt == 1) {
  9317. tp->txq_cnt = 1;
  9318. tp->rxq_cnt = 1;
  9319. netif_set_real_num_tx_queues(tp->dev, 1);
  9320. netif_set_real_num_rx_queues(tp->dev, 1);
  9321. }
  9322. }
  9323. static void tg3_ints_fini(struct tg3 *tp)
  9324. {
  9325. if (tg3_flag(tp, USING_MSIX))
  9326. pci_disable_msix(tp->pdev);
  9327. else if (tg3_flag(tp, USING_MSI))
  9328. pci_disable_msi(tp->pdev);
  9329. tg3_flag_clear(tp, USING_MSI);
  9330. tg3_flag_clear(tp, USING_MSIX);
  9331. tg3_flag_clear(tp, ENABLE_RSS);
  9332. tg3_flag_clear(tp, ENABLE_TSS);
  9333. }
  9334. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  9335. bool init)
  9336. {
  9337. struct net_device *dev = tp->dev;
  9338. int i, err;
  9339. /*
  9340. * Setup interrupts first so we know how
  9341. * many NAPI resources to allocate
  9342. */
  9343. tg3_ints_init(tp);
  9344. tg3_rss_check_indir_tbl(tp);
  9345. /* The placement of this call is tied
  9346. * to the setup and use of Host TX descriptors.
  9347. */
  9348. err = tg3_alloc_consistent(tp);
  9349. if (err)
  9350. goto out_ints_fini;
  9351. tg3_napi_init(tp);
  9352. tg3_napi_enable(tp);
  9353. for (i = 0; i < tp->irq_cnt; i++) {
  9354. struct tg3_napi *tnapi = &tp->napi[i];
  9355. err = tg3_request_irq(tp, i);
  9356. if (err) {
  9357. for (i--; i >= 0; i--) {
  9358. tnapi = &tp->napi[i];
  9359. free_irq(tnapi->irq_vec, tnapi);
  9360. }
  9361. goto out_napi_fini;
  9362. }
  9363. }
  9364. tg3_full_lock(tp, 0);
  9365. if (init)
  9366. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  9367. err = tg3_init_hw(tp, reset_phy);
  9368. if (err) {
  9369. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9370. tg3_free_rings(tp);
  9371. }
  9372. tg3_full_unlock(tp);
  9373. if (err)
  9374. goto out_free_irq;
  9375. if (test_irq && tg3_flag(tp, USING_MSI)) {
  9376. err = tg3_test_msi(tp);
  9377. if (err) {
  9378. tg3_full_lock(tp, 0);
  9379. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9380. tg3_free_rings(tp);
  9381. tg3_full_unlock(tp);
  9382. goto out_napi_fini;
  9383. }
  9384. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  9385. u32 val = tr32(PCIE_TRANSACTION_CFG);
  9386. tw32(PCIE_TRANSACTION_CFG,
  9387. val | PCIE_TRANS_CFG_1SHOT_MSI);
  9388. }
  9389. }
  9390. tg3_phy_start(tp);
  9391. tg3_hwmon_open(tp);
  9392. tg3_full_lock(tp, 0);
  9393. tg3_timer_start(tp);
  9394. tg3_flag_set(tp, INIT_COMPLETE);
  9395. tg3_enable_ints(tp);
  9396. if (init)
  9397. tg3_ptp_init(tp);
  9398. else
  9399. tg3_ptp_resume(tp);
  9400. tg3_full_unlock(tp);
  9401. netif_tx_start_all_queues(dev);
  9402. /*
  9403. * Reset loopback feature if it was turned on while the device was down
  9404. * make sure that it's installed properly now.
  9405. */
  9406. if (dev->features & NETIF_F_LOOPBACK)
  9407. tg3_set_loopback(dev, dev->features);
  9408. return 0;
  9409. out_free_irq:
  9410. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9411. struct tg3_napi *tnapi = &tp->napi[i];
  9412. free_irq(tnapi->irq_vec, tnapi);
  9413. }
  9414. out_napi_fini:
  9415. tg3_napi_disable(tp);
  9416. tg3_napi_fini(tp);
  9417. tg3_free_consistent(tp);
  9418. out_ints_fini:
  9419. tg3_ints_fini(tp);
  9420. return err;
  9421. }
  9422. static void tg3_stop(struct tg3 *tp)
  9423. {
  9424. int i;
  9425. tg3_reset_task_cancel(tp);
  9426. tg3_netif_stop(tp);
  9427. tg3_timer_stop(tp);
  9428. tg3_hwmon_close(tp);
  9429. tg3_phy_stop(tp);
  9430. tg3_full_lock(tp, 1);
  9431. tg3_disable_ints(tp);
  9432. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9433. tg3_free_rings(tp);
  9434. tg3_flag_clear(tp, INIT_COMPLETE);
  9435. tg3_full_unlock(tp);
  9436. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9437. struct tg3_napi *tnapi = &tp->napi[i];
  9438. free_irq(tnapi->irq_vec, tnapi);
  9439. }
  9440. tg3_ints_fini(tp);
  9441. tg3_napi_fini(tp);
  9442. tg3_free_consistent(tp);
  9443. }
  9444. static int tg3_open(struct net_device *dev)
  9445. {
  9446. struct tg3 *tp = netdev_priv(dev);
  9447. int err;
  9448. if (tp->fw_needed) {
  9449. err = tg3_request_firmware(tp);
  9450. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9451. if (err) {
  9452. netdev_warn(tp->dev, "EEE capability disabled\n");
  9453. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9454. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9455. netdev_warn(tp->dev, "EEE capability restored\n");
  9456. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9457. }
  9458. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9459. if (err)
  9460. return err;
  9461. } else if (err) {
  9462. netdev_warn(tp->dev, "TSO capability disabled\n");
  9463. tg3_flag_clear(tp, TSO_CAPABLE);
  9464. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9465. netdev_notice(tp->dev, "TSO capability restored\n");
  9466. tg3_flag_set(tp, TSO_CAPABLE);
  9467. }
  9468. }
  9469. tg3_carrier_off(tp);
  9470. err = tg3_power_up(tp);
  9471. if (err)
  9472. return err;
  9473. tg3_full_lock(tp, 0);
  9474. tg3_disable_ints(tp);
  9475. tg3_flag_clear(tp, INIT_COMPLETE);
  9476. tg3_full_unlock(tp);
  9477. err = tg3_start(tp,
  9478. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
  9479. true, true);
  9480. if (err) {
  9481. tg3_frob_aux_power(tp, false);
  9482. pci_set_power_state(tp->pdev, PCI_D3hot);
  9483. }
  9484. if (tg3_flag(tp, PTP_CAPABLE)) {
  9485. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  9486. &tp->pdev->dev);
  9487. if (IS_ERR(tp->ptp_clock))
  9488. tp->ptp_clock = NULL;
  9489. }
  9490. return err;
  9491. }
  9492. static int tg3_close(struct net_device *dev)
  9493. {
  9494. struct tg3 *tp = netdev_priv(dev);
  9495. tg3_ptp_fini(tp);
  9496. tg3_stop(tp);
  9497. /* Clear stats across close / open calls */
  9498. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  9499. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  9500. if (pci_device_is_present(tp->pdev)) {
  9501. tg3_power_down_prepare(tp);
  9502. tg3_carrier_off(tp);
  9503. }
  9504. return 0;
  9505. }
  9506. static inline u64 get_stat64(tg3_stat64_t *val)
  9507. {
  9508. return ((u64)val->high << 32) | ((u64)val->low);
  9509. }
  9510. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9511. {
  9512. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9513. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9514. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9515. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9516. u32 val;
  9517. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9518. tg3_writephy(tp, MII_TG3_TEST1,
  9519. val | MII_TG3_TEST1_CRC_EN);
  9520. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9521. } else
  9522. val = 0;
  9523. tp->phy_crc_errors += val;
  9524. return tp->phy_crc_errors;
  9525. }
  9526. return get_stat64(&hw_stats->rx_fcs_errors);
  9527. }
  9528. #define ESTAT_ADD(member) \
  9529. estats->member = old_estats->member + \
  9530. get_stat64(&hw_stats->member)
  9531. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9532. {
  9533. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9534. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9535. ESTAT_ADD(rx_octets);
  9536. ESTAT_ADD(rx_fragments);
  9537. ESTAT_ADD(rx_ucast_packets);
  9538. ESTAT_ADD(rx_mcast_packets);
  9539. ESTAT_ADD(rx_bcast_packets);
  9540. ESTAT_ADD(rx_fcs_errors);
  9541. ESTAT_ADD(rx_align_errors);
  9542. ESTAT_ADD(rx_xon_pause_rcvd);
  9543. ESTAT_ADD(rx_xoff_pause_rcvd);
  9544. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9545. ESTAT_ADD(rx_xoff_entered);
  9546. ESTAT_ADD(rx_frame_too_long_errors);
  9547. ESTAT_ADD(rx_jabbers);
  9548. ESTAT_ADD(rx_undersize_packets);
  9549. ESTAT_ADD(rx_in_length_errors);
  9550. ESTAT_ADD(rx_out_length_errors);
  9551. ESTAT_ADD(rx_64_or_less_octet_packets);
  9552. ESTAT_ADD(rx_65_to_127_octet_packets);
  9553. ESTAT_ADD(rx_128_to_255_octet_packets);
  9554. ESTAT_ADD(rx_256_to_511_octet_packets);
  9555. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9556. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9557. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9558. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9559. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9560. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9561. ESTAT_ADD(tx_octets);
  9562. ESTAT_ADD(tx_collisions);
  9563. ESTAT_ADD(tx_xon_sent);
  9564. ESTAT_ADD(tx_xoff_sent);
  9565. ESTAT_ADD(tx_flow_control);
  9566. ESTAT_ADD(tx_mac_errors);
  9567. ESTAT_ADD(tx_single_collisions);
  9568. ESTAT_ADD(tx_mult_collisions);
  9569. ESTAT_ADD(tx_deferred);
  9570. ESTAT_ADD(tx_excessive_collisions);
  9571. ESTAT_ADD(tx_late_collisions);
  9572. ESTAT_ADD(tx_collide_2times);
  9573. ESTAT_ADD(tx_collide_3times);
  9574. ESTAT_ADD(tx_collide_4times);
  9575. ESTAT_ADD(tx_collide_5times);
  9576. ESTAT_ADD(tx_collide_6times);
  9577. ESTAT_ADD(tx_collide_7times);
  9578. ESTAT_ADD(tx_collide_8times);
  9579. ESTAT_ADD(tx_collide_9times);
  9580. ESTAT_ADD(tx_collide_10times);
  9581. ESTAT_ADD(tx_collide_11times);
  9582. ESTAT_ADD(tx_collide_12times);
  9583. ESTAT_ADD(tx_collide_13times);
  9584. ESTAT_ADD(tx_collide_14times);
  9585. ESTAT_ADD(tx_collide_15times);
  9586. ESTAT_ADD(tx_ucast_packets);
  9587. ESTAT_ADD(tx_mcast_packets);
  9588. ESTAT_ADD(tx_bcast_packets);
  9589. ESTAT_ADD(tx_carrier_sense_errors);
  9590. ESTAT_ADD(tx_discards);
  9591. ESTAT_ADD(tx_errors);
  9592. ESTAT_ADD(dma_writeq_full);
  9593. ESTAT_ADD(dma_write_prioq_full);
  9594. ESTAT_ADD(rxbds_empty);
  9595. ESTAT_ADD(rx_discards);
  9596. ESTAT_ADD(rx_errors);
  9597. ESTAT_ADD(rx_threshold_hit);
  9598. ESTAT_ADD(dma_readq_full);
  9599. ESTAT_ADD(dma_read_prioq_full);
  9600. ESTAT_ADD(tx_comp_queue_full);
  9601. ESTAT_ADD(ring_set_send_prod_index);
  9602. ESTAT_ADD(ring_status_update);
  9603. ESTAT_ADD(nic_irqs);
  9604. ESTAT_ADD(nic_avoided_irqs);
  9605. ESTAT_ADD(nic_tx_threshold_hit);
  9606. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9607. }
  9608. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9609. {
  9610. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9611. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9612. stats->rx_packets = old_stats->rx_packets +
  9613. get_stat64(&hw_stats->rx_ucast_packets) +
  9614. get_stat64(&hw_stats->rx_mcast_packets) +
  9615. get_stat64(&hw_stats->rx_bcast_packets);
  9616. stats->tx_packets = old_stats->tx_packets +
  9617. get_stat64(&hw_stats->tx_ucast_packets) +
  9618. get_stat64(&hw_stats->tx_mcast_packets) +
  9619. get_stat64(&hw_stats->tx_bcast_packets);
  9620. stats->rx_bytes = old_stats->rx_bytes +
  9621. get_stat64(&hw_stats->rx_octets);
  9622. stats->tx_bytes = old_stats->tx_bytes +
  9623. get_stat64(&hw_stats->tx_octets);
  9624. stats->rx_errors = old_stats->rx_errors +
  9625. get_stat64(&hw_stats->rx_errors);
  9626. stats->tx_errors = old_stats->tx_errors +
  9627. get_stat64(&hw_stats->tx_errors) +
  9628. get_stat64(&hw_stats->tx_mac_errors) +
  9629. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9630. get_stat64(&hw_stats->tx_discards);
  9631. stats->multicast = old_stats->multicast +
  9632. get_stat64(&hw_stats->rx_mcast_packets);
  9633. stats->collisions = old_stats->collisions +
  9634. get_stat64(&hw_stats->tx_collisions);
  9635. stats->rx_length_errors = old_stats->rx_length_errors +
  9636. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9637. get_stat64(&hw_stats->rx_undersize_packets);
  9638. stats->rx_over_errors = old_stats->rx_over_errors +
  9639. get_stat64(&hw_stats->rxbds_empty);
  9640. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9641. get_stat64(&hw_stats->rx_align_errors);
  9642. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9643. get_stat64(&hw_stats->tx_discards);
  9644. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9645. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9646. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9647. tg3_calc_crc_errors(tp);
  9648. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9649. get_stat64(&hw_stats->rx_discards);
  9650. stats->rx_dropped = tp->rx_dropped;
  9651. stats->tx_dropped = tp->tx_dropped;
  9652. }
  9653. static int tg3_get_regs_len(struct net_device *dev)
  9654. {
  9655. return TG3_REG_BLK_SIZE;
  9656. }
  9657. static void tg3_get_regs(struct net_device *dev,
  9658. struct ethtool_regs *regs, void *_p)
  9659. {
  9660. struct tg3 *tp = netdev_priv(dev);
  9661. regs->version = 0;
  9662. memset(_p, 0, TG3_REG_BLK_SIZE);
  9663. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9664. return;
  9665. tg3_full_lock(tp, 0);
  9666. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9667. tg3_full_unlock(tp);
  9668. }
  9669. static int tg3_get_eeprom_len(struct net_device *dev)
  9670. {
  9671. struct tg3 *tp = netdev_priv(dev);
  9672. return tp->nvram_size;
  9673. }
  9674. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9675. {
  9676. struct tg3 *tp = netdev_priv(dev);
  9677. int ret;
  9678. u8 *pd;
  9679. u32 i, offset, len, b_offset, b_count;
  9680. __be32 val;
  9681. if (tg3_flag(tp, NO_NVRAM))
  9682. return -EINVAL;
  9683. offset = eeprom->offset;
  9684. len = eeprom->len;
  9685. eeprom->len = 0;
  9686. eeprom->magic = TG3_EEPROM_MAGIC;
  9687. if (offset & 3) {
  9688. /* adjustments to start on required 4 byte boundary */
  9689. b_offset = offset & 3;
  9690. b_count = 4 - b_offset;
  9691. if (b_count > len) {
  9692. /* i.e. offset=1 len=2 */
  9693. b_count = len;
  9694. }
  9695. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9696. if (ret)
  9697. return ret;
  9698. memcpy(data, ((char *)&val) + b_offset, b_count);
  9699. len -= b_count;
  9700. offset += b_count;
  9701. eeprom->len += b_count;
  9702. }
  9703. /* read bytes up to the last 4 byte boundary */
  9704. pd = &data[eeprom->len];
  9705. for (i = 0; i < (len - (len & 3)); i += 4) {
  9706. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9707. if (ret) {
  9708. eeprom->len += i;
  9709. return ret;
  9710. }
  9711. memcpy(pd + i, &val, 4);
  9712. }
  9713. eeprom->len += i;
  9714. if (len & 3) {
  9715. /* read last bytes not ending on 4 byte boundary */
  9716. pd = &data[eeprom->len];
  9717. b_count = len & 3;
  9718. b_offset = offset + len - b_count;
  9719. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9720. if (ret)
  9721. return ret;
  9722. memcpy(pd, &val, b_count);
  9723. eeprom->len += b_count;
  9724. }
  9725. return 0;
  9726. }
  9727. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9728. {
  9729. struct tg3 *tp = netdev_priv(dev);
  9730. int ret;
  9731. u32 offset, len, b_offset, odd_len;
  9732. u8 *buf;
  9733. __be32 start, end;
  9734. if (tg3_flag(tp, NO_NVRAM) ||
  9735. eeprom->magic != TG3_EEPROM_MAGIC)
  9736. return -EINVAL;
  9737. offset = eeprom->offset;
  9738. len = eeprom->len;
  9739. if ((b_offset = (offset & 3))) {
  9740. /* adjustments to start on required 4 byte boundary */
  9741. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9742. if (ret)
  9743. return ret;
  9744. len += b_offset;
  9745. offset &= ~3;
  9746. if (len < 4)
  9747. len = 4;
  9748. }
  9749. odd_len = 0;
  9750. if (len & 3) {
  9751. /* adjustments to end on required 4 byte boundary */
  9752. odd_len = 1;
  9753. len = (len + 3) & ~3;
  9754. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9755. if (ret)
  9756. return ret;
  9757. }
  9758. buf = data;
  9759. if (b_offset || odd_len) {
  9760. buf = kmalloc(len, GFP_KERNEL);
  9761. if (!buf)
  9762. return -ENOMEM;
  9763. if (b_offset)
  9764. memcpy(buf, &start, 4);
  9765. if (odd_len)
  9766. memcpy(buf+len-4, &end, 4);
  9767. memcpy(buf + b_offset, data, eeprom->len);
  9768. }
  9769. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9770. if (buf != data)
  9771. kfree(buf);
  9772. return ret;
  9773. }
  9774. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9775. {
  9776. struct tg3 *tp = netdev_priv(dev);
  9777. if (tg3_flag(tp, USE_PHYLIB)) {
  9778. struct phy_device *phydev;
  9779. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9780. return -EAGAIN;
  9781. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  9782. return phy_ethtool_gset(phydev, cmd);
  9783. }
  9784. cmd->supported = (SUPPORTED_Autoneg);
  9785. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9786. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9787. SUPPORTED_1000baseT_Full);
  9788. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9789. cmd->supported |= (SUPPORTED_100baseT_Half |
  9790. SUPPORTED_100baseT_Full |
  9791. SUPPORTED_10baseT_Half |
  9792. SUPPORTED_10baseT_Full |
  9793. SUPPORTED_TP);
  9794. cmd->port = PORT_TP;
  9795. } else {
  9796. cmd->supported |= SUPPORTED_FIBRE;
  9797. cmd->port = PORT_FIBRE;
  9798. }
  9799. cmd->advertising = tp->link_config.advertising;
  9800. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9801. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9802. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9803. cmd->advertising |= ADVERTISED_Pause;
  9804. } else {
  9805. cmd->advertising |= ADVERTISED_Pause |
  9806. ADVERTISED_Asym_Pause;
  9807. }
  9808. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9809. cmd->advertising |= ADVERTISED_Asym_Pause;
  9810. }
  9811. }
  9812. if (netif_running(dev) && tp->link_up) {
  9813. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9814. cmd->duplex = tp->link_config.active_duplex;
  9815. cmd->lp_advertising = tp->link_config.rmt_adv;
  9816. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9817. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9818. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9819. else
  9820. cmd->eth_tp_mdix = ETH_TP_MDI;
  9821. }
  9822. } else {
  9823. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9824. cmd->duplex = DUPLEX_UNKNOWN;
  9825. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9826. }
  9827. cmd->phy_address = tp->phy_addr;
  9828. cmd->transceiver = XCVR_INTERNAL;
  9829. cmd->autoneg = tp->link_config.autoneg;
  9830. cmd->maxtxpkt = 0;
  9831. cmd->maxrxpkt = 0;
  9832. return 0;
  9833. }
  9834. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9835. {
  9836. struct tg3 *tp = netdev_priv(dev);
  9837. u32 speed = ethtool_cmd_speed(cmd);
  9838. if (tg3_flag(tp, USE_PHYLIB)) {
  9839. struct phy_device *phydev;
  9840. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9841. return -EAGAIN;
  9842. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  9843. return phy_ethtool_sset(phydev, cmd);
  9844. }
  9845. if (cmd->autoneg != AUTONEG_ENABLE &&
  9846. cmd->autoneg != AUTONEG_DISABLE)
  9847. return -EINVAL;
  9848. if (cmd->autoneg == AUTONEG_DISABLE &&
  9849. cmd->duplex != DUPLEX_FULL &&
  9850. cmd->duplex != DUPLEX_HALF)
  9851. return -EINVAL;
  9852. if (cmd->autoneg == AUTONEG_ENABLE) {
  9853. u32 mask = ADVERTISED_Autoneg |
  9854. ADVERTISED_Pause |
  9855. ADVERTISED_Asym_Pause;
  9856. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9857. mask |= ADVERTISED_1000baseT_Half |
  9858. ADVERTISED_1000baseT_Full;
  9859. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9860. mask |= ADVERTISED_100baseT_Half |
  9861. ADVERTISED_100baseT_Full |
  9862. ADVERTISED_10baseT_Half |
  9863. ADVERTISED_10baseT_Full |
  9864. ADVERTISED_TP;
  9865. else
  9866. mask |= ADVERTISED_FIBRE;
  9867. if (cmd->advertising & ~mask)
  9868. return -EINVAL;
  9869. mask &= (ADVERTISED_1000baseT_Half |
  9870. ADVERTISED_1000baseT_Full |
  9871. ADVERTISED_100baseT_Half |
  9872. ADVERTISED_100baseT_Full |
  9873. ADVERTISED_10baseT_Half |
  9874. ADVERTISED_10baseT_Full);
  9875. cmd->advertising &= mask;
  9876. } else {
  9877. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9878. if (speed != SPEED_1000)
  9879. return -EINVAL;
  9880. if (cmd->duplex != DUPLEX_FULL)
  9881. return -EINVAL;
  9882. } else {
  9883. if (speed != SPEED_100 &&
  9884. speed != SPEED_10)
  9885. return -EINVAL;
  9886. }
  9887. }
  9888. tg3_full_lock(tp, 0);
  9889. tp->link_config.autoneg = cmd->autoneg;
  9890. if (cmd->autoneg == AUTONEG_ENABLE) {
  9891. tp->link_config.advertising = (cmd->advertising |
  9892. ADVERTISED_Autoneg);
  9893. tp->link_config.speed = SPEED_UNKNOWN;
  9894. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9895. } else {
  9896. tp->link_config.advertising = 0;
  9897. tp->link_config.speed = speed;
  9898. tp->link_config.duplex = cmd->duplex;
  9899. }
  9900. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  9901. tg3_warn_mgmt_link_flap(tp);
  9902. if (netif_running(dev))
  9903. tg3_setup_phy(tp, true);
  9904. tg3_full_unlock(tp);
  9905. return 0;
  9906. }
  9907. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9908. {
  9909. struct tg3 *tp = netdev_priv(dev);
  9910. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9911. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9912. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9913. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9914. }
  9915. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9916. {
  9917. struct tg3 *tp = netdev_priv(dev);
  9918. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9919. wol->supported = WAKE_MAGIC;
  9920. else
  9921. wol->supported = 0;
  9922. wol->wolopts = 0;
  9923. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9924. wol->wolopts = WAKE_MAGIC;
  9925. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9926. }
  9927. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9928. {
  9929. struct tg3 *tp = netdev_priv(dev);
  9930. struct device *dp = &tp->pdev->dev;
  9931. if (wol->wolopts & ~WAKE_MAGIC)
  9932. return -EINVAL;
  9933. if ((wol->wolopts & WAKE_MAGIC) &&
  9934. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9935. return -EINVAL;
  9936. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9937. if (device_may_wakeup(dp))
  9938. tg3_flag_set(tp, WOL_ENABLE);
  9939. else
  9940. tg3_flag_clear(tp, WOL_ENABLE);
  9941. return 0;
  9942. }
  9943. static u32 tg3_get_msglevel(struct net_device *dev)
  9944. {
  9945. struct tg3 *tp = netdev_priv(dev);
  9946. return tp->msg_enable;
  9947. }
  9948. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9949. {
  9950. struct tg3 *tp = netdev_priv(dev);
  9951. tp->msg_enable = value;
  9952. }
  9953. static int tg3_nway_reset(struct net_device *dev)
  9954. {
  9955. struct tg3 *tp = netdev_priv(dev);
  9956. int r;
  9957. if (!netif_running(dev))
  9958. return -EAGAIN;
  9959. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9960. return -EINVAL;
  9961. tg3_warn_mgmt_link_flap(tp);
  9962. if (tg3_flag(tp, USE_PHYLIB)) {
  9963. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9964. return -EAGAIN;
  9965. r = phy_start_aneg(tp->mdio_bus->phy_map[tp->phy_addr]);
  9966. } else {
  9967. u32 bmcr;
  9968. spin_lock_bh(&tp->lock);
  9969. r = -EINVAL;
  9970. tg3_readphy(tp, MII_BMCR, &bmcr);
  9971. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9972. ((bmcr & BMCR_ANENABLE) ||
  9973. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9974. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9975. BMCR_ANENABLE);
  9976. r = 0;
  9977. }
  9978. spin_unlock_bh(&tp->lock);
  9979. }
  9980. return r;
  9981. }
  9982. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9983. {
  9984. struct tg3 *tp = netdev_priv(dev);
  9985. ering->rx_max_pending = tp->rx_std_ring_mask;
  9986. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9987. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9988. else
  9989. ering->rx_jumbo_max_pending = 0;
  9990. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9991. ering->rx_pending = tp->rx_pending;
  9992. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9993. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9994. else
  9995. ering->rx_jumbo_pending = 0;
  9996. ering->tx_pending = tp->napi[0].tx_pending;
  9997. }
  9998. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9999. {
  10000. struct tg3 *tp = netdev_priv(dev);
  10001. int i, irq_sync = 0, err = 0;
  10002. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  10003. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  10004. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  10005. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  10006. (tg3_flag(tp, TSO_BUG) &&
  10007. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  10008. return -EINVAL;
  10009. if (netif_running(dev)) {
  10010. tg3_phy_stop(tp);
  10011. tg3_netif_stop(tp);
  10012. irq_sync = 1;
  10013. }
  10014. tg3_full_lock(tp, irq_sync);
  10015. tp->rx_pending = ering->rx_pending;
  10016. if (tg3_flag(tp, MAX_RXPEND_64) &&
  10017. tp->rx_pending > 63)
  10018. tp->rx_pending = 63;
  10019. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  10020. for (i = 0; i < tp->irq_max; i++)
  10021. tp->napi[i].tx_pending = ering->tx_pending;
  10022. if (netif_running(dev)) {
  10023. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10024. err = tg3_restart_hw(tp, false);
  10025. if (!err)
  10026. tg3_netif_start(tp);
  10027. }
  10028. tg3_full_unlock(tp);
  10029. if (irq_sync && !err)
  10030. tg3_phy_start(tp);
  10031. return err;
  10032. }
  10033. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10034. {
  10035. struct tg3 *tp = netdev_priv(dev);
  10036. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  10037. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  10038. epause->rx_pause = 1;
  10039. else
  10040. epause->rx_pause = 0;
  10041. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  10042. epause->tx_pause = 1;
  10043. else
  10044. epause->tx_pause = 0;
  10045. }
  10046. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10047. {
  10048. struct tg3 *tp = netdev_priv(dev);
  10049. int err = 0;
  10050. if (tp->link_config.autoneg == AUTONEG_ENABLE)
  10051. tg3_warn_mgmt_link_flap(tp);
  10052. if (tg3_flag(tp, USE_PHYLIB)) {
  10053. u32 newadv;
  10054. struct phy_device *phydev;
  10055. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  10056. if (!(phydev->supported & SUPPORTED_Pause) ||
  10057. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  10058. (epause->rx_pause != epause->tx_pause)))
  10059. return -EINVAL;
  10060. tp->link_config.flowctrl = 0;
  10061. if (epause->rx_pause) {
  10062. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10063. if (epause->tx_pause) {
  10064. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10065. newadv = ADVERTISED_Pause;
  10066. } else
  10067. newadv = ADVERTISED_Pause |
  10068. ADVERTISED_Asym_Pause;
  10069. } else if (epause->tx_pause) {
  10070. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10071. newadv = ADVERTISED_Asym_Pause;
  10072. } else
  10073. newadv = 0;
  10074. if (epause->autoneg)
  10075. tg3_flag_set(tp, PAUSE_AUTONEG);
  10076. else
  10077. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10078. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  10079. u32 oldadv = phydev->advertising &
  10080. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  10081. if (oldadv != newadv) {
  10082. phydev->advertising &=
  10083. ~(ADVERTISED_Pause |
  10084. ADVERTISED_Asym_Pause);
  10085. phydev->advertising |= newadv;
  10086. if (phydev->autoneg) {
  10087. /*
  10088. * Always renegotiate the link to
  10089. * inform our link partner of our
  10090. * flow control settings, even if the
  10091. * flow control is forced. Let
  10092. * tg3_adjust_link() do the final
  10093. * flow control setup.
  10094. */
  10095. return phy_start_aneg(phydev);
  10096. }
  10097. }
  10098. if (!epause->autoneg)
  10099. tg3_setup_flow_control(tp, 0, 0);
  10100. } else {
  10101. tp->link_config.advertising &=
  10102. ~(ADVERTISED_Pause |
  10103. ADVERTISED_Asym_Pause);
  10104. tp->link_config.advertising |= newadv;
  10105. }
  10106. } else {
  10107. int irq_sync = 0;
  10108. if (netif_running(dev)) {
  10109. tg3_netif_stop(tp);
  10110. irq_sync = 1;
  10111. }
  10112. tg3_full_lock(tp, irq_sync);
  10113. if (epause->autoneg)
  10114. tg3_flag_set(tp, PAUSE_AUTONEG);
  10115. else
  10116. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10117. if (epause->rx_pause)
  10118. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10119. else
  10120. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  10121. if (epause->tx_pause)
  10122. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10123. else
  10124. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  10125. if (netif_running(dev)) {
  10126. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10127. err = tg3_restart_hw(tp, false);
  10128. if (!err)
  10129. tg3_netif_start(tp);
  10130. }
  10131. tg3_full_unlock(tp);
  10132. }
  10133. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10134. return err;
  10135. }
  10136. static int tg3_get_sset_count(struct net_device *dev, int sset)
  10137. {
  10138. switch (sset) {
  10139. case ETH_SS_TEST:
  10140. return TG3_NUM_TEST;
  10141. case ETH_SS_STATS:
  10142. return TG3_NUM_STATS;
  10143. default:
  10144. return -EOPNOTSUPP;
  10145. }
  10146. }
  10147. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  10148. u32 *rules __always_unused)
  10149. {
  10150. struct tg3 *tp = netdev_priv(dev);
  10151. if (!tg3_flag(tp, SUPPORT_MSIX))
  10152. return -EOPNOTSUPP;
  10153. switch (info->cmd) {
  10154. case ETHTOOL_GRXRINGS:
  10155. if (netif_running(tp->dev))
  10156. info->data = tp->rxq_cnt;
  10157. else {
  10158. info->data = num_online_cpus();
  10159. if (info->data > TG3_RSS_MAX_NUM_QS)
  10160. info->data = TG3_RSS_MAX_NUM_QS;
  10161. }
  10162. /* The first interrupt vector only
  10163. * handles link interrupts.
  10164. */
  10165. info->data -= 1;
  10166. return 0;
  10167. default:
  10168. return -EOPNOTSUPP;
  10169. }
  10170. }
  10171. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  10172. {
  10173. u32 size = 0;
  10174. struct tg3 *tp = netdev_priv(dev);
  10175. if (tg3_flag(tp, SUPPORT_MSIX))
  10176. size = TG3_RSS_INDIR_TBL_SIZE;
  10177. return size;
  10178. }
  10179. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  10180. {
  10181. struct tg3 *tp = netdev_priv(dev);
  10182. int i;
  10183. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10184. indir[i] = tp->rss_ind_tbl[i];
  10185. return 0;
  10186. }
  10187. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  10188. {
  10189. struct tg3 *tp = netdev_priv(dev);
  10190. size_t i;
  10191. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10192. tp->rss_ind_tbl[i] = indir[i];
  10193. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  10194. return 0;
  10195. /* It is legal to write the indirection
  10196. * table while the device is running.
  10197. */
  10198. tg3_full_lock(tp, 0);
  10199. tg3_rss_write_indir_tbl(tp);
  10200. tg3_full_unlock(tp);
  10201. return 0;
  10202. }
  10203. static void tg3_get_channels(struct net_device *dev,
  10204. struct ethtool_channels *channel)
  10205. {
  10206. struct tg3 *tp = netdev_priv(dev);
  10207. u32 deflt_qs = netif_get_num_default_rss_queues();
  10208. channel->max_rx = tp->rxq_max;
  10209. channel->max_tx = tp->txq_max;
  10210. if (netif_running(dev)) {
  10211. channel->rx_count = tp->rxq_cnt;
  10212. channel->tx_count = tp->txq_cnt;
  10213. } else {
  10214. if (tp->rxq_req)
  10215. channel->rx_count = tp->rxq_req;
  10216. else
  10217. channel->rx_count = min(deflt_qs, tp->rxq_max);
  10218. if (tp->txq_req)
  10219. channel->tx_count = tp->txq_req;
  10220. else
  10221. channel->tx_count = min(deflt_qs, tp->txq_max);
  10222. }
  10223. }
  10224. static int tg3_set_channels(struct net_device *dev,
  10225. struct ethtool_channels *channel)
  10226. {
  10227. struct tg3 *tp = netdev_priv(dev);
  10228. if (!tg3_flag(tp, SUPPORT_MSIX))
  10229. return -EOPNOTSUPP;
  10230. if (channel->rx_count > tp->rxq_max ||
  10231. channel->tx_count > tp->txq_max)
  10232. return -EINVAL;
  10233. tp->rxq_req = channel->rx_count;
  10234. tp->txq_req = channel->tx_count;
  10235. if (!netif_running(dev))
  10236. return 0;
  10237. tg3_stop(tp);
  10238. tg3_carrier_off(tp);
  10239. tg3_start(tp, true, false, false);
  10240. return 0;
  10241. }
  10242. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  10243. {
  10244. switch (stringset) {
  10245. case ETH_SS_STATS:
  10246. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  10247. break;
  10248. case ETH_SS_TEST:
  10249. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  10250. break;
  10251. default:
  10252. WARN_ON(1); /* we need a WARN() */
  10253. break;
  10254. }
  10255. }
  10256. static int tg3_set_phys_id(struct net_device *dev,
  10257. enum ethtool_phys_id_state state)
  10258. {
  10259. struct tg3 *tp = netdev_priv(dev);
  10260. if (!netif_running(tp->dev))
  10261. return -EAGAIN;
  10262. switch (state) {
  10263. case ETHTOOL_ID_ACTIVE:
  10264. return 1; /* cycle on/off once per second */
  10265. case ETHTOOL_ID_ON:
  10266. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10267. LED_CTRL_1000MBPS_ON |
  10268. LED_CTRL_100MBPS_ON |
  10269. LED_CTRL_10MBPS_ON |
  10270. LED_CTRL_TRAFFIC_OVERRIDE |
  10271. LED_CTRL_TRAFFIC_BLINK |
  10272. LED_CTRL_TRAFFIC_LED);
  10273. break;
  10274. case ETHTOOL_ID_OFF:
  10275. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10276. LED_CTRL_TRAFFIC_OVERRIDE);
  10277. break;
  10278. case ETHTOOL_ID_INACTIVE:
  10279. tw32(MAC_LED_CTRL, tp->led_ctrl);
  10280. break;
  10281. }
  10282. return 0;
  10283. }
  10284. static void tg3_get_ethtool_stats(struct net_device *dev,
  10285. struct ethtool_stats *estats, u64 *tmp_stats)
  10286. {
  10287. struct tg3 *tp = netdev_priv(dev);
  10288. if (tp->hw_stats)
  10289. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  10290. else
  10291. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  10292. }
  10293. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  10294. {
  10295. int i;
  10296. __be32 *buf;
  10297. u32 offset = 0, len = 0;
  10298. u32 magic, val;
  10299. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  10300. return NULL;
  10301. if (magic == TG3_EEPROM_MAGIC) {
  10302. for (offset = TG3_NVM_DIR_START;
  10303. offset < TG3_NVM_DIR_END;
  10304. offset += TG3_NVM_DIRENT_SIZE) {
  10305. if (tg3_nvram_read(tp, offset, &val))
  10306. return NULL;
  10307. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  10308. TG3_NVM_DIRTYPE_EXTVPD)
  10309. break;
  10310. }
  10311. if (offset != TG3_NVM_DIR_END) {
  10312. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  10313. if (tg3_nvram_read(tp, offset + 4, &offset))
  10314. return NULL;
  10315. offset = tg3_nvram_logical_addr(tp, offset);
  10316. }
  10317. }
  10318. if (!offset || !len) {
  10319. offset = TG3_NVM_VPD_OFF;
  10320. len = TG3_NVM_VPD_LEN;
  10321. }
  10322. buf = kmalloc(len, GFP_KERNEL);
  10323. if (buf == NULL)
  10324. return NULL;
  10325. if (magic == TG3_EEPROM_MAGIC) {
  10326. for (i = 0; i < len; i += 4) {
  10327. /* The data is in little-endian format in NVRAM.
  10328. * Use the big-endian read routines to preserve
  10329. * the byte order as it exists in NVRAM.
  10330. */
  10331. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  10332. goto error;
  10333. }
  10334. } else {
  10335. u8 *ptr;
  10336. ssize_t cnt;
  10337. unsigned int pos = 0;
  10338. ptr = (u8 *)&buf[0];
  10339. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  10340. cnt = pci_read_vpd(tp->pdev, pos,
  10341. len - pos, ptr);
  10342. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10343. cnt = 0;
  10344. else if (cnt < 0)
  10345. goto error;
  10346. }
  10347. if (pos != len)
  10348. goto error;
  10349. }
  10350. *vpdlen = len;
  10351. return buf;
  10352. error:
  10353. kfree(buf);
  10354. return NULL;
  10355. }
  10356. #define NVRAM_TEST_SIZE 0x100
  10357. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  10358. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  10359. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  10360. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  10361. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  10362. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  10363. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  10364. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  10365. static int tg3_test_nvram(struct tg3 *tp)
  10366. {
  10367. u32 csum, magic, len;
  10368. __be32 *buf;
  10369. int i, j, k, err = 0, size;
  10370. if (tg3_flag(tp, NO_NVRAM))
  10371. return 0;
  10372. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10373. return -EIO;
  10374. if (magic == TG3_EEPROM_MAGIC)
  10375. size = NVRAM_TEST_SIZE;
  10376. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  10377. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  10378. TG3_EEPROM_SB_FORMAT_1) {
  10379. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  10380. case TG3_EEPROM_SB_REVISION_0:
  10381. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  10382. break;
  10383. case TG3_EEPROM_SB_REVISION_2:
  10384. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  10385. break;
  10386. case TG3_EEPROM_SB_REVISION_3:
  10387. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  10388. break;
  10389. case TG3_EEPROM_SB_REVISION_4:
  10390. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  10391. break;
  10392. case TG3_EEPROM_SB_REVISION_5:
  10393. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  10394. break;
  10395. case TG3_EEPROM_SB_REVISION_6:
  10396. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  10397. break;
  10398. default:
  10399. return -EIO;
  10400. }
  10401. } else
  10402. return 0;
  10403. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10404. size = NVRAM_SELFBOOT_HW_SIZE;
  10405. else
  10406. return -EIO;
  10407. buf = kmalloc(size, GFP_KERNEL);
  10408. if (buf == NULL)
  10409. return -ENOMEM;
  10410. err = -EIO;
  10411. for (i = 0, j = 0; i < size; i += 4, j++) {
  10412. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10413. if (err)
  10414. break;
  10415. }
  10416. if (i < size)
  10417. goto out;
  10418. /* Selfboot format */
  10419. magic = be32_to_cpu(buf[0]);
  10420. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10421. TG3_EEPROM_MAGIC_FW) {
  10422. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10423. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10424. TG3_EEPROM_SB_REVISION_2) {
  10425. /* For rev 2, the csum doesn't include the MBA. */
  10426. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10427. csum8 += buf8[i];
  10428. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10429. csum8 += buf8[i];
  10430. } else {
  10431. for (i = 0; i < size; i++)
  10432. csum8 += buf8[i];
  10433. }
  10434. if (csum8 == 0) {
  10435. err = 0;
  10436. goto out;
  10437. }
  10438. err = -EIO;
  10439. goto out;
  10440. }
  10441. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10442. TG3_EEPROM_MAGIC_HW) {
  10443. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10444. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10445. u8 *buf8 = (u8 *) buf;
  10446. /* Separate the parity bits and the data bytes. */
  10447. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10448. if ((i == 0) || (i == 8)) {
  10449. int l;
  10450. u8 msk;
  10451. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10452. parity[k++] = buf8[i] & msk;
  10453. i++;
  10454. } else if (i == 16) {
  10455. int l;
  10456. u8 msk;
  10457. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10458. parity[k++] = buf8[i] & msk;
  10459. i++;
  10460. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10461. parity[k++] = buf8[i] & msk;
  10462. i++;
  10463. }
  10464. data[j++] = buf8[i];
  10465. }
  10466. err = -EIO;
  10467. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10468. u8 hw8 = hweight8(data[i]);
  10469. if ((hw8 & 0x1) && parity[i])
  10470. goto out;
  10471. else if (!(hw8 & 0x1) && !parity[i])
  10472. goto out;
  10473. }
  10474. err = 0;
  10475. goto out;
  10476. }
  10477. err = -EIO;
  10478. /* Bootstrap checksum at offset 0x10 */
  10479. csum = calc_crc((unsigned char *) buf, 0x10);
  10480. if (csum != le32_to_cpu(buf[0x10/4]))
  10481. goto out;
  10482. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10483. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10484. if (csum != le32_to_cpu(buf[0xfc/4]))
  10485. goto out;
  10486. kfree(buf);
  10487. buf = tg3_vpd_readblock(tp, &len);
  10488. if (!buf)
  10489. return -ENOMEM;
  10490. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10491. if (i > 0) {
  10492. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10493. if (j < 0)
  10494. goto out;
  10495. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10496. goto out;
  10497. i += PCI_VPD_LRDT_TAG_SIZE;
  10498. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10499. PCI_VPD_RO_KEYWORD_CHKSUM);
  10500. if (j > 0) {
  10501. u8 csum8 = 0;
  10502. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10503. for (i = 0; i <= j; i++)
  10504. csum8 += ((u8 *)buf)[i];
  10505. if (csum8)
  10506. goto out;
  10507. }
  10508. }
  10509. err = 0;
  10510. out:
  10511. kfree(buf);
  10512. return err;
  10513. }
  10514. #define TG3_SERDES_TIMEOUT_SEC 2
  10515. #define TG3_COPPER_TIMEOUT_SEC 6
  10516. static int tg3_test_link(struct tg3 *tp)
  10517. {
  10518. int i, max;
  10519. if (!netif_running(tp->dev))
  10520. return -ENODEV;
  10521. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10522. max = TG3_SERDES_TIMEOUT_SEC;
  10523. else
  10524. max = TG3_COPPER_TIMEOUT_SEC;
  10525. for (i = 0; i < max; i++) {
  10526. if (tp->link_up)
  10527. return 0;
  10528. if (msleep_interruptible(1000))
  10529. break;
  10530. }
  10531. return -EIO;
  10532. }
  10533. /* Only test the commonly used registers */
  10534. static int tg3_test_registers(struct tg3 *tp)
  10535. {
  10536. int i, is_5705, is_5750;
  10537. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10538. static struct {
  10539. u16 offset;
  10540. u16 flags;
  10541. #define TG3_FL_5705 0x1
  10542. #define TG3_FL_NOT_5705 0x2
  10543. #define TG3_FL_NOT_5788 0x4
  10544. #define TG3_FL_NOT_5750 0x8
  10545. u32 read_mask;
  10546. u32 write_mask;
  10547. } reg_tbl[] = {
  10548. /* MAC Control Registers */
  10549. { MAC_MODE, TG3_FL_NOT_5705,
  10550. 0x00000000, 0x00ef6f8c },
  10551. { MAC_MODE, TG3_FL_5705,
  10552. 0x00000000, 0x01ef6b8c },
  10553. { MAC_STATUS, TG3_FL_NOT_5705,
  10554. 0x03800107, 0x00000000 },
  10555. { MAC_STATUS, TG3_FL_5705,
  10556. 0x03800100, 0x00000000 },
  10557. { MAC_ADDR_0_HIGH, 0x0000,
  10558. 0x00000000, 0x0000ffff },
  10559. { MAC_ADDR_0_LOW, 0x0000,
  10560. 0x00000000, 0xffffffff },
  10561. { MAC_RX_MTU_SIZE, 0x0000,
  10562. 0x00000000, 0x0000ffff },
  10563. { MAC_TX_MODE, 0x0000,
  10564. 0x00000000, 0x00000070 },
  10565. { MAC_TX_LENGTHS, 0x0000,
  10566. 0x00000000, 0x00003fff },
  10567. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10568. 0x00000000, 0x000007fc },
  10569. { MAC_RX_MODE, TG3_FL_5705,
  10570. 0x00000000, 0x000007dc },
  10571. { MAC_HASH_REG_0, 0x0000,
  10572. 0x00000000, 0xffffffff },
  10573. { MAC_HASH_REG_1, 0x0000,
  10574. 0x00000000, 0xffffffff },
  10575. { MAC_HASH_REG_2, 0x0000,
  10576. 0x00000000, 0xffffffff },
  10577. { MAC_HASH_REG_3, 0x0000,
  10578. 0x00000000, 0xffffffff },
  10579. /* Receive Data and Receive BD Initiator Control Registers. */
  10580. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10581. 0x00000000, 0xffffffff },
  10582. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10583. 0x00000000, 0xffffffff },
  10584. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10585. 0x00000000, 0x00000003 },
  10586. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10587. 0x00000000, 0xffffffff },
  10588. { RCVDBDI_STD_BD+0, 0x0000,
  10589. 0x00000000, 0xffffffff },
  10590. { RCVDBDI_STD_BD+4, 0x0000,
  10591. 0x00000000, 0xffffffff },
  10592. { RCVDBDI_STD_BD+8, 0x0000,
  10593. 0x00000000, 0xffff0002 },
  10594. { RCVDBDI_STD_BD+0xc, 0x0000,
  10595. 0x00000000, 0xffffffff },
  10596. /* Receive BD Initiator Control Registers. */
  10597. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10598. 0x00000000, 0xffffffff },
  10599. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10600. 0x00000000, 0x000003ff },
  10601. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10602. 0x00000000, 0xffffffff },
  10603. /* Host Coalescing Control Registers. */
  10604. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10605. 0x00000000, 0x00000004 },
  10606. { HOSTCC_MODE, TG3_FL_5705,
  10607. 0x00000000, 0x000000f6 },
  10608. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10609. 0x00000000, 0xffffffff },
  10610. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10611. 0x00000000, 0x000003ff },
  10612. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10613. 0x00000000, 0xffffffff },
  10614. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10615. 0x00000000, 0x000003ff },
  10616. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10617. 0x00000000, 0xffffffff },
  10618. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10619. 0x00000000, 0x000000ff },
  10620. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10621. 0x00000000, 0xffffffff },
  10622. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10623. 0x00000000, 0x000000ff },
  10624. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10625. 0x00000000, 0xffffffff },
  10626. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10627. 0x00000000, 0xffffffff },
  10628. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10629. 0x00000000, 0xffffffff },
  10630. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10631. 0x00000000, 0x000000ff },
  10632. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10633. 0x00000000, 0xffffffff },
  10634. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10635. 0x00000000, 0x000000ff },
  10636. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10637. 0x00000000, 0xffffffff },
  10638. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10639. 0x00000000, 0xffffffff },
  10640. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10641. 0x00000000, 0xffffffff },
  10642. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10643. 0x00000000, 0xffffffff },
  10644. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10645. 0x00000000, 0xffffffff },
  10646. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10647. 0xffffffff, 0x00000000 },
  10648. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10649. 0xffffffff, 0x00000000 },
  10650. /* Buffer Manager Control Registers. */
  10651. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10652. 0x00000000, 0x007fff80 },
  10653. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10654. 0x00000000, 0x007fffff },
  10655. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10656. 0x00000000, 0x0000003f },
  10657. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10658. 0x00000000, 0x000001ff },
  10659. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10660. 0x00000000, 0x000001ff },
  10661. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10662. 0xffffffff, 0x00000000 },
  10663. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10664. 0xffffffff, 0x00000000 },
  10665. /* Mailbox Registers */
  10666. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10667. 0x00000000, 0x000001ff },
  10668. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10669. 0x00000000, 0x000001ff },
  10670. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10671. 0x00000000, 0x000007ff },
  10672. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10673. 0x00000000, 0x000001ff },
  10674. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10675. };
  10676. is_5705 = is_5750 = 0;
  10677. if (tg3_flag(tp, 5705_PLUS)) {
  10678. is_5705 = 1;
  10679. if (tg3_flag(tp, 5750_PLUS))
  10680. is_5750 = 1;
  10681. }
  10682. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10683. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10684. continue;
  10685. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10686. continue;
  10687. if (tg3_flag(tp, IS_5788) &&
  10688. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10689. continue;
  10690. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10691. continue;
  10692. offset = (u32) reg_tbl[i].offset;
  10693. read_mask = reg_tbl[i].read_mask;
  10694. write_mask = reg_tbl[i].write_mask;
  10695. /* Save the original register content */
  10696. save_val = tr32(offset);
  10697. /* Determine the read-only value. */
  10698. read_val = save_val & read_mask;
  10699. /* Write zero to the register, then make sure the read-only bits
  10700. * are not changed and the read/write bits are all zeros.
  10701. */
  10702. tw32(offset, 0);
  10703. val = tr32(offset);
  10704. /* Test the read-only and read/write bits. */
  10705. if (((val & read_mask) != read_val) || (val & write_mask))
  10706. goto out;
  10707. /* Write ones to all the bits defined by RdMask and WrMask, then
  10708. * make sure the read-only bits are not changed and the
  10709. * read/write bits are all ones.
  10710. */
  10711. tw32(offset, read_mask | write_mask);
  10712. val = tr32(offset);
  10713. /* Test the read-only bits. */
  10714. if ((val & read_mask) != read_val)
  10715. goto out;
  10716. /* Test the read/write bits. */
  10717. if ((val & write_mask) != write_mask)
  10718. goto out;
  10719. tw32(offset, save_val);
  10720. }
  10721. return 0;
  10722. out:
  10723. if (netif_msg_hw(tp))
  10724. netdev_err(tp->dev,
  10725. "Register test failed at offset %x\n", offset);
  10726. tw32(offset, save_val);
  10727. return -EIO;
  10728. }
  10729. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10730. {
  10731. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10732. int i;
  10733. u32 j;
  10734. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10735. for (j = 0; j < len; j += 4) {
  10736. u32 val;
  10737. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10738. tg3_read_mem(tp, offset + j, &val);
  10739. if (val != test_pattern[i])
  10740. return -EIO;
  10741. }
  10742. }
  10743. return 0;
  10744. }
  10745. static int tg3_test_memory(struct tg3 *tp)
  10746. {
  10747. static struct mem_entry {
  10748. u32 offset;
  10749. u32 len;
  10750. } mem_tbl_570x[] = {
  10751. { 0x00000000, 0x00b50},
  10752. { 0x00002000, 0x1c000},
  10753. { 0xffffffff, 0x00000}
  10754. }, mem_tbl_5705[] = {
  10755. { 0x00000100, 0x0000c},
  10756. { 0x00000200, 0x00008},
  10757. { 0x00004000, 0x00800},
  10758. { 0x00006000, 0x01000},
  10759. { 0x00008000, 0x02000},
  10760. { 0x00010000, 0x0e000},
  10761. { 0xffffffff, 0x00000}
  10762. }, mem_tbl_5755[] = {
  10763. { 0x00000200, 0x00008},
  10764. { 0x00004000, 0x00800},
  10765. { 0x00006000, 0x00800},
  10766. { 0x00008000, 0x02000},
  10767. { 0x00010000, 0x0c000},
  10768. { 0xffffffff, 0x00000}
  10769. }, mem_tbl_5906[] = {
  10770. { 0x00000200, 0x00008},
  10771. { 0x00004000, 0x00400},
  10772. { 0x00006000, 0x00400},
  10773. { 0x00008000, 0x01000},
  10774. { 0x00010000, 0x01000},
  10775. { 0xffffffff, 0x00000}
  10776. }, mem_tbl_5717[] = {
  10777. { 0x00000200, 0x00008},
  10778. { 0x00010000, 0x0a000},
  10779. { 0x00020000, 0x13c00},
  10780. { 0xffffffff, 0x00000}
  10781. }, mem_tbl_57765[] = {
  10782. { 0x00000200, 0x00008},
  10783. { 0x00004000, 0x00800},
  10784. { 0x00006000, 0x09800},
  10785. { 0x00010000, 0x0a000},
  10786. { 0xffffffff, 0x00000}
  10787. };
  10788. struct mem_entry *mem_tbl;
  10789. int err = 0;
  10790. int i;
  10791. if (tg3_flag(tp, 5717_PLUS))
  10792. mem_tbl = mem_tbl_5717;
  10793. else if (tg3_flag(tp, 57765_CLASS) ||
  10794. tg3_asic_rev(tp) == ASIC_REV_5762)
  10795. mem_tbl = mem_tbl_57765;
  10796. else if (tg3_flag(tp, 5755_PLUS))
  10797. mem_tbl = mem_tbl_5755;
  10798. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10799. mem_tbl = mem_tbl_5906;
  10800. else if (tg3_flag(tp, 5705_PLUS))
  10801. mem_tbl = mem_tbl_5705;
  10802. else
  10803. mem_tbl = mem_tbl_570x;
  10804. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10805. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10806. if (err)
  10807. break;
  10808. }
  10809. return err;
  10810. }
  10811. #define TG3_TSO_MSS 500
  10812. #define TG3_TSO_IP_HDR_LEN 20
  10813. #define TG3_TSO_TCP_HDR_LEN 20
  10814. #define TG3_TSO_TCP_OPT_LEN 12
  10815. static const u8 tg3_tso_header[] = {
  10816. 0x08, 0x00,
  10817. 0x45, 0x00, 0x00, 0x00,
  10818. 0x00, 0x00, 0x40, 0x00,
  10819. 0x40, 0x06, 0x00, 0x00,
  10820. 0x0a, 0x00, 0x00, 0x01,
  10821. 0x0a, 0x00, 0x00, 0x02,
  10822. 0x0d, 0x00, 0xe0, 0x00,
  10823. 0x00, 0x00, 0x01, 0x00,
  10824. 0x00, 0x00, 0x02, 0x00,
  10825. 0x80, 0x10, 0x10, 0x00,
  10826. 0x14, 0x09, 0x00, 0x00,
  10827. 0x01, 0x01, 0x08, 0x0a,
  10828. 0x11, 0x11, 0x11, 0x11,
  10829. 0x11, 0x11, 0x11, 0x11,
  10830. };
  10831. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10832. {
  10833. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10834. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10835. u32 budget;
  10836. struct sk_buff *skb;
  10837. u8 *tx_data, *rx_data;
  10838. dma_addr_t map;
  10839. int num_pkts, tx_len, rx_len, i, err;
  10840. struct tg3_rx_buffer_desc *desc;
  10841. struct tg3_napi *tnapi, *rnapi;
  10842. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10843. tnapi = &tp->napi[0];
  10844. rnapi = &tp->napi[0];
  10845. if (tp->irq_cnt > 1) {
  10846. if (tg3_flag(tp, ENABLE_RSS))
  10847. rnapi = &tp->napi[1];
  10848. if (tg3_flag(tp, ENABLE_TSS))
  10849. tnapi = &tp->napi[1];
  10850. }
  10851. coal_now = tnapi->coal_now | rnapi->coal_now;
  10852. err = -EIO;
  10853. tx_len = pktsz;
  10854. skb = netdev_alloc_skb(tp->dev, tx_len);
  10855. if (!skb)
  10856. return -ENOMEM;
  10857. tx_data = skb_put(skb, tx_len);
  10858. memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
  10859. memset(tx_data + ETH_ALEN, 0x0, 8);
  10860. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10861. if (tso_loopback) {
  10862. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10863. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10864. TG3_TSO_TCP_OPT_LEN;
  10865. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10866. sizeof(tg3_tso_header));
  10867. mss = TG3_TSO_MSS;
  10868. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10869. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10870. /* Set the total length field in the IP header */
  10871. iph->tot_len = htons((u16)(mss + hdr_len));
  10872. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10873. TXD_FLAG_CPU_POST_DMA);
  10874. if (tg3_flag(tp, HW_TSO_1) ||
  10875. tg3_flag(tp, HW_TSO_2) ||
  10876. tg3_flag(tp, HW_TSO_3)) {
  10877. struct tcphdr *th;
  10878. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10879. th = (struct tcphdr *)&tx_data[val];
  10880. th->check = 0;
  10881. } else
  10882. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10883. if (tg3_flag(tp, HW_TSO_3)) {
  10884. mss |= (hdr_len & 0xc) << 12;
  10885. if (hdr_len & 0x10)
  10886. base_flags |= 0x00000010;
  10887. base_flags |= (hdr_len & 0x3e0) << 5;
  10888. } else if (tg3_flag(tp, HW_TSO_2))
  10889. mss |= hdr_len << 9;
  10890. else if (tg3_flag(tp, HW_TSO_1) ||
  10891. tg3_asic_rev(tp) == ASIC_REV_5705) {
  10892. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10893. } else {
  10894. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10895. }
  10896. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10897. } else {
  10898. num_pkts = 1;
  10899. data_off = ETH_HLEN;
  10900. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10901. tx_len > VLAN_ETH_FRAME_LEN)
  10902. base_flags |= TXD_FLAG_JMB_PKT;
  10903. }
  10904. for (i = data_off; i < tx_len; i++)
  10905. tx_data[i] = (u8) (i & 0xff);
  10906. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10907. if (pci_dma_mapping_error(tp->pdev, map)) {
  10908. dev_kfree_skb(skb);
  10909. return -EIO;
  10910. }
  10911. val = tnapi->tx_prod;
  10912. tnapi->tx_buffers[val].skb = skb;
  10913. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10914. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10915. rnapi->coal_now);
  10916. udelay(10);
  10917. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10918. budget = tg3_tx_avail(tnapi);
  10919. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10920. base_flags | TXD_FLAG_END, mss, 0)) {
  10921. tnapi->tx_buffers[val].skb = NULL;
  10922. dev_kfree_skb(skb);
  10923. return -EIO;
  10924. }
  10925. tnapi->tx_prod++;
  10926. /* Sync BD data before updating mailbox */
  10927. wmb();
  10928. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10929. tr32_mailbox(tnapi->prodmbox);
  10930. udelay(10);
  10931. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10932. for (i = 0; i < 35; i++) {
  10933. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10934. coal_now);
  10935. udelay(10);
  10936. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10937. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10938. if ((tx_idx == tnapi->tx_prod) &&
  10939. (rx_idx == (rx_start_idx + num_pkts)))
  10940. break;
  10941. }
  10942. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10943. dev_kfree_skb(skb);
  10944. if (tx_idx != tnapi->tx_prod)
  10945. goto out;
  10946. if (rx_idx != rx_start_idx + num_pkts)
  10947. goto out;
  10948. val = data_off;
  10949. while (rx_idx != rx_start_idx) {
  10950. desc = &rnapi->rx_rcb[rx_start_idx++];
  10951. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10952. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10953. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10954. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10955. goto out;
  10956. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10957. - ETH_FCS_LEN;
  10958. if (!tso_loopback) {
  10959. if (rx_len != tx_len)
  10960. goto out;
  10961. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10962. if (opaque_key != RXD_OPAQUE_RING_STD)
  10963. goto out;
  10964. } else {
  10965. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10966. goto out;
  10967. }
  10968. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10969. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10970. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10971. goto out;
  10972. }
  10973. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10974. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10975. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10976. mapping);
  10977. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10978. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10979. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10980. mapping);
  10981. } else
  10982. goto out;
  10983. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10984. PCI_DMA_FROMDEVICE);
  10985. rx_data += TG3_RX_OFFSET(tp);
  10986. for (i = data_off; i < rx_len; i++, val++) {
  10987. if (*(rx_data + i) != (u8) (val & 0xff))
  10988. goto out;
  10989. }
  10990. }
  10991. err = 0;
  10992. /* tg3_free_rings will unmap and free the rx_data */
  10993. out:
  10994. return err;
  10995. }
  10996. #define TG3_STD_LOOPBACK_FAILED 1
  10997. #define TG3_JMB_LOOPBACK_FAILED 2
  10998. #define TG3_TSO_LOOPBACK_FAILED 4
  10999. #define TG3_LOOPBACK_FAILED \
  11000. (TG3_STD_LOOPBACK_FAILED | \
  11001. TG3_JMB_LOOPBACK_FAILED | \
  11002. TG3_TSO_LOOPBACK_FAILED)
  11003. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  11004. {
  11005. int err = -EIO;
  11006. u32 eee_cap;
  11007. u32 jmb_pkt_sz = 9000;
  11008. if (tp->dma_limit)
  11009. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  11010. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  11011. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  11012. if (!netif_running(tp->dev)) {
  11013. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11014. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11015. if (do_extlpbk)
  11016. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11017. goto done;
  11018. }
  11019. err = tg3_reset_hw(tp, true);
  11020. if (err) {
  11021. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11022. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11023. if (do_extlpbk)
  11024. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11025. goto done;
  11026. }
  11027. if (tg3_flag(tp, ENABLE_RSS)) {
  11028. int i;
  11029. /* Reroute all rx packets to the 1st queue */
  11030. for (i = MAC_RSS_INDIR_TBL_0;
  11031. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  11032. tw32(i, 0x0);
  11033. }
  11034. /* HW errata - mac loopback fails in some cases on 5780.
  11035. * Normal traffic and PHY loopback are not affected by
  11036. * errata. Also, the MAC loopback test is deprecated for
  11037. * all newer ASIC revisions.
  11038. */
  11039. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  11040. !tg3_flag(tp, CPMU_PRESENT)) {
  11041. tg3_mac_loopback(tp, true);
  11042. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11043. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11044. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11045. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11046. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11047. tg3_mac_loopback(tp, false);
  11048. }
  11049. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  11050. !tg3_flag(tp, USE_PHYLIB)) {
  11051. int i;
  11052. tg3_phy_lpbk_set(tp, 0, false);
  11053. /* Wait for link */
  11054. for (i = 0; i < 100; i++) {
  11055. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  11056. break;
  11057. mdelay(1);
  11058. }
  11059. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11060. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11061. if (tg3_flag(tp, TSO_CAPABLE) &&
  11062. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11063. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  11064. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11065. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11066. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11067. if (do_extlpbk) {
  11068. tg3_phy_lpbk_set(tp, 0, true);
  11069. /* All link indications report up, but the hardware
  11070. * isn't really ready for about 20 msec. Double it
  11071. * to be sure.
  11072. */
  11073. mdelay(40);
  11074. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11075. data[TG3_EXT_LOOPB_TEST] |=
  11076. TG3_STD_LOOPBACK_FAILED;
  11077. if (tg3_flag(tp, TSO_CAPABLE) &&
  11078. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11079. data[TG3_EXT_LOOPB_TEST] |=
  11080. TG3_TSO_LOOPBACK_FAILED;
  11081. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11082. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11083. data[TG3_EXT_LOOPB_TEST] |=
  11084. TG3_JMB_LOOPBACK_FAILED;
  11085. }
  11086. /* Re-enable gphy autopowerdown. */
  11087. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  11088. tg3_phy_toggle_apd(tp, true);
  11089. }
  11090. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  11091. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  11092. done:
  11093. tp->phy_flags |= eee_cap;
  11094. return err;
  11095. }
  11096. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  11097. u64 *data)
  11098. {
  11099. struct tg3 *tp = netdev_priv(dev);
  11100. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  11101. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  11102. if (tg3_power_up(tp)) {
  11103. etest->flags |= ETH_TEST_FL_FAILED;
  11104. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  11105. return;
  11106. }
  11107. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  11108. }
  11109. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  11110. if (tg3_test_nvram(tp) != 0) {
  11111. etest->flags |= ETH_TEST_FL_FAILED;
  11112. data[TG3_NVRAM_TEST] = 1;
  11113. }
  11114. if (!doextlpbk && tg3_test_link(tp)) {
  11115. etest->flags |= ETH_TEST_FL_FAILED;
  11116. data[TG3_LINK_TEST] = 1;
  11117. }
  11118. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  11119. int err, err2 = 0, irq_sync = 0;
  11120. if (netif_running(dev)) {
  11121. tg3_phy_stop(tp);
  11122. tg3_netif_stop(tp);
  11123. irq_sync = 1;
  11124. }
  11125. tg3_full_lock(tp, irq_sync);
  11126. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  11127. err = tg3_nvram_lock(tp);
  11128. tg3_halt_cpu(tp, RX_CPU_BASE);
  11129. if (!tg3_flag(tp, 5705_PLUS))
  11130. tg3_halt_cpu(tp, TX_CPU_BASE);
  11131. if (!err)
  11132. tg3_nvram_unlock(tp);
  11133. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  11134. tg3_phy_reset(tp);
  11135. if (tg3_test_registers(tp) != 0) {
  11136. etest->flags |= ETH_TEST_FL_FAILED;
  11137. data[TG3_REGISTER_TEST] = 1;
  11138. }
  11139. if (tg3_test_memory(tp) != 0) {
  11140. etest->flags |= ETH_TEST_FL_FAILED;
  11141. data[TG3_MEMORY_TEST] = 1;
  11142. }
  11143. if (doextlpbk)
  11144. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  11145. if (tg3_test_loopback(tp, data, doextlpbk))
  11146. etest->flags |= ETH_TEST_FL_FAILED;
  11147. tg3_full_unlock(tp);
  11148. if (tg3_test_interrupt(tp) != 0) {
  11149. etest->flags |= ETH_TEST_FL_FAILED;
  11150. data[TG3_INTERRUPT_TEST] = 1;
  11151. }
  11152. tg3_full_lock(tp, 0);
  11153. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11154. if (netif_running(dev)) {
  11155. tg3_flag_set(tp, INIT_COMPLETE);
  11156. err2 = tg3_restart_hw(tp, true);
  11157. if (!err2)
  11158. tg3_netif_start(tp);
  11159. }
  11160. tg3_full_unlock(tp);
  11161. if (irq_sync && !err2)
  11162. tg3_phy_start(tp);
  11163. }
  11164. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  11165. tg3_power_down_prepare(tp);
  11166. }
  11167. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  11168. struct ifreq *ifr, int cmd)
  11169. {
  11170. struct tg3 *tp = netdev_priv(dev);
  11171. struct hwtstamp_config stmpconf;
  11172. if (!tg3_flag(tp, PTP_CAPABLE))
  11173. return -EINVAL;
  11174. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  11175. return -EFAULT;
  11176. if (stmpconf.flags)
  11177. return -EINVAL;
  11178. if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
  11179. stmpconf.tx_type != HWTSTAMP_TX_OFF)
  11180. return -ERANGE;
  11181. switch (stmpconf.rx_filter) {
  11182. case HWTSTAMP_FILTER_NONE:
  11183. tp->rxptpctl = 0;
  11184. break;
  11185. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  11186. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11187. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  11188. break;
  11189. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  11190. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11191. TG3_RX_PTP_CTL_SYNC_EVNT;
  11192. break;
  11193. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  11194. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11195. TG3_RX_PTP_CTL_DELAY_REQ;
  11196. break;
  11197. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  11198. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11199. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11200. break;
  11201. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  11202. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11203. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11204. break;
  11205. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  11206. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11207. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11208. break;
  11209. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  11210. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11211. TG3_RX_PTP_CTL_SYNC_EVNT;
  11212. break;
  11213. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  11214. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11215. TG3_RX_PTP_CTL_SYNC_EVNT;
  11216. break;
  11217. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  11218. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11219. TG3_RX_PTP_CTL_SYNC_EVNT;
  11220. break;
  11221. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  11222. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11223. TG3_RX_PTP_CTL_DELAY_REQ;
  11224. break;
  11225. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  11226. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11227. TG3_RX_PTP_CTL_DELAY_REQ;
  11228. break;
  11229. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  11230. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11231. TG3_RX_PTP_CTL_DELAY_REQ;
  11232. break;
  11233. default:
  11234. return -ERANGE;
  11235. }
  11236. if (netif_running(dev) && tp->rxptpctl)
  11237. tw32(TG3_RX_PTP_CTL,
  11238. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  11239. if (stmpconf.tx_type == HWTSTAMP_TX_ON)
  11240. tg3_flag_set(tp, TX_TSTAMP_EN);
  11241. else
  11242. tg3_flag_clear(tp, TX_TSTAMP_EN);
  11243. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11244. -EFAULT : 0;
  11245. }
  11246. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  11247. {
  11248. struct mii_ioctl_data *data = if_mii(ifr);
  11249. struct tg3 *tp = netdev_priv(dev);
  11250. int err;
  11251. if (tg3_flag(tp, USE_PHYLIB)) {
  11252. struct phy_device *phydev;
  11253. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  11254. return -EAGAIN;
  11255. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  11256. return phy_mii_ioctl(phydev, ifr, cmd);
  11257. }
  11258. switch (cmd) {
  11259. case SIOCGMIIPHY:
  11260. data->phy_id = tp->phy_addr;
  11261. /* fallthru */
  11262. case SIOCGMIIREG: {
  11263. u32 mii_regval;
  11264. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11265. break; /* We have no PHY */
  11266. if (!netif_running(dev))
  11267. return -EAGAIN;
  11268. spin_lock_bh(&tp->lock);
  11269. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  11270. data->reg_num & 0x1f, &mii_regval);
  11271. spin_unlock_bh(&tp->lock);
  11272. data->val_out = mii_regval;
  11273. return err;
  11274. }
  11275. case SIOCSMIIREG:
  11276. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11277. break; /* We have no PHY */
  11278. if (!netif_running(dev))
  11279. return -EAGAIN;
  11280. spin_lock_bh(&tp->lock);
  11281. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  11282. data->reg_num & 0x1f, data->val_in);
  11283. spin_unlock_bh(&tp->lock);
  11284. return err;
  11285. case SIOCSHWTSTAMP:
  11286. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  11287. default:
  11288. /* do nothing */
  11289. break;
  11290. }
  11291. return -EOPNOTSUPP;
  11292. }
  11293. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11294. {
  11295. struct tg3 *tp = netdev_priv(dev);
  11296. memcpy(ec, &tp->coal, sizeof(*ec));
  11297. return 0;
  11298. }
  11299. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11300. {
  11301. struct tg3 *tp = netdev_priv(dev);
  11302. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  11303. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  11304. if (!tg3_flag(tp, 5705_PLUS)) {
  11305. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  11306. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  11307. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  11308. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  11309. }
  11310. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  11311. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  11312. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  11313. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  11314. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  11315. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  11316. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  11317. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  11318. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  11319. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  11320. return -EINVAL;
  11321. /* No rx interrupts will be generated if both are zero */
  11322. if ((ec->rx_coalesce_usecs == 0) &&
  11323. (ec->rx_max_coalesced_frames == 0))
  11324. return -EINVAL;
  11325. /* No tx interrupts will be generated if both are zero */
  11326. if ((ec->tx_coalesce_usecs == 0) &&
  11327. (ec->tx_max_coalesced_frames == 0))
  11328. return -EINVAL;
  11329. /* Only copy relevant parameters, ignore all others. */
  11330. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  11331. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  11332. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  11333. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  11334. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  11335. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  11336. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  11337. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  11338. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  11339. if (netif_running(dev)) {
  11340. tg3_full_lock(tp, 0);
  11341. __tg3_set_coalesce(tp, &tp->coal);
  11342. tg3_full_unlock(tp);
  11343. }
  11344. return 0;
  11345. }
  11346. static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  11347. {
  11348. struct tg3 *tp = netdev_priv(dev);
  11349. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11350. netdev_warn(tp->dev, "Board does not support EEE!\n");
  11351. return -EOPNOTSUPP;
  11352. }
  11353. if (edata->advertised != tp->eee.advertised) {
  11354. netdev_warn(tp->dev,
  11355. "Direct manipulation of EEE advertisement is not supported\n");
  11356. return -EINVAL;
  11357. }
  11358. if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
  11359. netdev_warn(tp->dev,
  11360. "Maximal Tx Lpi timer supported is %#x(u)\n",
  11361. TG3_CPMU_DBTMR1_LNKIDLE_MAX);
  11362. return -EINVAL;
  11363. }
  11364. tp->eee = *edata;
  11365. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  11366. tg3_warn_mgmt_link_flap(tp);
  11367. if (netif_running(tp->dev)) {
  11368. tg3_full_lock(tp, 0);
  11369. tg3_setup_eee(tp);
  11370. tg3_phy_reset(tp);
  11371. tg3_full_unlock(tp);
  11372. }
  11373. return 0;
  11374. }
  11375. static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  11376. {
  11377. struct tg3 *tp = netdev_priv(dev);
  11378. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11379. netdev_warn(tp->dev,
  11380. "Board does not support EEE!\n");
  11381. return -EOPNOTSUPP;
  11382. }
  11383. *edata = tp->eee;
  11384. return 0;
  11385. }
  11386. static const struct ethtool_ops tg3_ethtool_ops = {
  11387. .get_settings = tg3_get_settings,
  11388. .set_settings = tg3_set_settings,
  11389. .get_drvinfo = tg3_get_drvinfo,
  11390. .get_regs_len = tg3_get_regs_len,
  11391. .get_regs = tg3_get_regs,
  11392. .get_wol = tg3_get_wol,
  11393. .set_wol = tg3_set_wol,
  11394. .get_msglevel = tg3_get_msglevel,
  11395. .set_msglevel = tg3_set_msglevel,
  11396. .nway_reset = tg3_nway_reset,
  11397. .get_link = ethtool_op_get_link,
  11398. .get_eeprom_len = tg3_get_eeprom_len,
  11399. .get_eeprom = tg3_get_eeprom,
  11400. .set_eeprom = tg3_set_eeprom,
  11401. .get_ringparam = tg3_get_ringparam,
  11402. .set_ringparam = tg3_set_ringparam,
  11403. .get_pauseparam = tg3_get_pauseparam,
  11404. .set_pauseparam = tg3_set_pauseparam,
  11405. .self_test = tg3_self_test,
  11406. .get_strings = tg3_get_strings,
  11407. .set_phys_id = tg3_set_phys_id,
  11408. .get_ethtool_stats = tg3_get_ethtool_stats,
  11409. .get_coalesce = tg3_get_coalesce,
  11410. .set_coalesce = tg3_set_coalesce,
  11411. .get_sset_count = tg3_get_sset_count,
  11412. .get_rxnfc = tg3_get_rxnfc,
  11413. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  11414. .get_rxfh_indir = tg3_get_rxfh_indir,
  11415. .set_rxfh_indir = tg3_set_rxfh_indir,
  11416. .get_channels = tg3_get_channels,
  11417. .set_channels = tg3_set_channels,
  11418. .get_ts_info = tg3_get_ts_info,
  11419. .get_eee = tg3_get_eee,
  11420. .set_eee = tg3_set_eee,
  11421. };
  11422. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  11423. struct rtnl_link_stats64 *stats)
  11424. {
  11425. struct tg3 *tp = netdev_priv(dev);
  11426. spin_lock_bh(&tp->lock);
  11427. if (!tp->hw_stats) {
  11428. spin_unlock_bh(&tp->lock);
  11429. return &tp->net_stats_prev;
  11430. }
  11431. tg3_get_nstats(tp, stats);
  11432. spin_unlock_bh(&tp->lock);
  11433. return stats;
  11434. }
  11435. static void tg3_set_rx_mode(struct net_device *dev)
  11436. {
  11437. struct tg3 *tp = netdev_priv(dev);
  11438. if (!netif_running(dev))
  11439. return;
  11440. tg3_full_lock(tp, 0);
  11441. __tg3_set_rx_mode(dev);
  11442. tg3_full_unlock(tp);
  11443. }
  11444. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  11445. int new_mtu)
  11446. {
  11447. dev->mtu = new_mtu;
  11448. if (new_mtu > ETH_DATA_LEN) {
  11449. if (tg3_flag(tp, 5780_CLASS)) {
  11450. netdev_update_features(dev);
  11451. tg3_flag_clear(tp, TSO_CAPABLE);
  11452. } else {
  11453. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11454. }
  11455. } else {
  11456. if (tg3_flag(tp, 5780_CLASS)) {
  11457. tg3_flag_set(tp, TSO_CAPABLE);
  11458. netdev_update_features(dev);
  11459. }
  11460. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11461. }
  11462. }
  11463. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11464. {
  11465. struct tg3 *tp = netdev_priv(dev);
  11466. int err;
  11467. bool reset_phy = false;
  11468. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  11469. return -EINVAL;
  11470. if (!netif_running(dev)) {
  11471. /* We'll just catch it later when the
  11472. * device is up'd.
  11473. */
  11474. tg3_set_mtu(dev, tp, new_mtu);
  11475. return 0;
  11476. }
  11477. tg3_phy_stop(tp);
  11478. tg3_netif_stop(tp);
  11479. tg3_full_lock(tp, 1);
  11480. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11481. tg3_set_mtu(dev, tp, new_mtu);
  11482. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11483. * breaks all requests to 256 bytes.
  11484. */
  11485. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  11486. reset_phy = true;
  11487. err = tg3_restart_hw(tp, reset_phy);
  11488. if (!err)
  11489. tg3_netif_start(tp);
  11490. tg3_full_unlock(tp);
  11491. if (!err)
  11492. tg3_phy_start(tp);
  11493. return err;
  11494. }
  11495. static const struct net_device_ops tg3_netdev_ops = {
  11496. .ndo_open = tg3_open,
  11497. .ndo_stop = tg3_close,
  11498. .ndo_start_xmit = tg3_start_xmit,
  11499. .ndo_get_stats64 = tg3_get_stats64,
  11500. .ndo_validate_addr = eth_validate_addr,
  11501. .ndo_set_rx_mode = tg3_set_rx_mode,
  11502. .ndo_set_mac_address = tg3_set_mac_addr,
  11503. .ndo_do_ioctl = tg3_ioctl,
  11504. .ndo_tx_timeout = tg3_tx_timeout,
  11505. .ndo_change_mtu = tg3_change_mtu,
  11506. .ndo_fix_features = tg3_fix_features,
  11507. .ndo_set_features = tg3_set_features,
  11508. #ifdef CONFIG_NET_POLL_CONTROLLER
  11509. .ndo_poll_controller = tg3_poll_controller,
  11510. #endif
  11511. };
  11512. static void tg3_get_eeprom_size(struct tg3 *tp)
  11513. {
  11514. u32 cursize, val, magic;
  11515. tp->nvram_size = EEPROM_CHIP_SIZE;
  11516. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11517. return;
  11518. if ((magic != TG3_EEPROM_MAGIC) &&
  11519. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11520. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11521. return;
  11522. /*
  11523. * Size the chip by reading offsets at increasing powers of two.
  11524. * When we encounter our validation signature, we know the addressing
  11525. * has wrapped around, and thus have our chip size.
  11526. */
  11527. cursize = 0x10;
  11528. while (cursize < tp->nvram_size) {
  11529. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11530. return;
  11531. if (val == magic)
  11532. break;
  11533. cursize <<= 1;
  11534. }
  11535. tp->nvram_size = cursize;
  11536. }
  11537. static void tg3_get_nvram_size(struct tg3 *tp)
  11538. {
  11539. u32 val;
  11540. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11541. return;
  11542. /* Selfboot format */
  11543. if (val != TG3_EEPROM_MAGIC) {
  11544. tg3_get_eeprom_size(tp);
  11545. return;
  11546. }
  11547. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11548. if (val != 0) {
  11549. /* This is confusing. We want to operate on the
  11550. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11551. * call will read from NVRAM and byteswap the data
  11552. * according to the byteswapping settings for all
  11553. * other register accesses. This ensures the data we
  11554. * want will always reside in the lower 16-bits.
  11555. * However, the data in NVRAM is in LE format, which
  11556. * means the data from the NVRAM read will always be
  11557. * opposite the endianness of the CPU. The 16-bit
  11558. * byteswap then brings the data to CPU endianness.
  11559. */
  11560. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11561. return;
  11562. }
  11563. }
  11564. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11565. }
  11566. static void tg3_get_nvram_info(struct tg3 *tp)
  11567. {
  11568. u32 nvcfg1;
  11569. nvcfg1 = tr32(NVRAM_CFG1);
  11570. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11571. tg3_flag_set(tp, FLASH);
  11572. } else {
  11573. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11574. tw32(NVRAM_CFG1, nvcfg1);
  11575. }
  11576. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11577. tg3_flag(tp, 5780_CLASS)) {
  11578. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11579. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11580. tp->nvram_jedecnum = JEDEC_ATMEL;
  11581. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11582. tg3_flag_set(tp, NVRAM_BUFFERED);
  11583. break;
  11584. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11585. tp->nvram_jedecnum = JEDEC_ATMEL;
  11586. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11587. break;
  11588. case FLASH_VENDOR_ATMEL_EEPROM:
  11589. tp->nvram_jedecnum = JEDEC_ATMEL;
  11590. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11591. tg3_flag_set(tp, NVRAM_BUFFERED);
  11592. break;
  11593. case FLASH_VENDOR_ST:
  11594. tp->nvram_jedecnum = JEDEC_ST;
  11595. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11596. tg3_flag_set(tp, NVRAM_BUFFERED);
  11597. break;
  11598. case FLASH_VENDOR_SAIFUN:
  11599. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11600. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11601. break;
  11602. case FLASH_VENDOR_SST_SMALL:
  11603. case FLASH_VENDOR_SST_LARGE:
  11604. tp->nvram_jedecnum = JEDEC_SST;
  11605. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11606. break;
  11607. }
  11608. } else {
  11609. tp->nvram_jedecnum = JEDEC_ATMEL;
  11610. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11611. tg3_flag_set(tp, NVRAM_BUFFERED);
  11612. }
  11613. }
  11614. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11615. {
  11616. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11617. case FLASH_5752PAGE_SIZE_256:
  11618. tp->nvram_pagesize = 256;
  11619. break;
  11620. case FLASH_5752PAGE_SIZE_512:
  11621. tp->nvram_pagesize = 512;
  11622. break;
  11623. case FLASH_5752PAGE_SIZE_1K:
  11624. tp->nvram_pagesize = 1024;
  11625. break;
  11626. case FLASH_5752PAGE_SIZE_2K:
  11627. tp->nvram_pagesize = 2048;
  11628. break;
  11629. case FLASH_5752PAGE_SIZE_4K:
  11630. tp->nvram_pagesize = 4096;
  11631. break;
  11632. case FLASH_5752PAGE_SIZE_264:
  11633. tp->nvram_pagesize = 264;
  11634. break;
  11635. case FLASH_5752PAGE_SIZE_528:
  11636. tp->nvram_pagesize = 528;
  11637. break;
  11638. }
  11639. }
  11640. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11641. {
  11642. u32 nvcfg1;
  11643. nvcfg1 = tr32(NVRAM_CFG1);
  11644. /* NVRAM protection for TPM */
  11645. if (nvcfg1 & (1 << 27))
  11646. tg3_flag_set(tp, PROTECTED_NVRAM);
  11647. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11648. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11649. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11650. tp->nvram_jedecnum = JEDEC_ATMEL;
  11651. tg3_flag_set(tp, NVRAM_BUFFERED);
  11652. break;
  11653. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11654. tp->nvram_jedecnum = JEDEC_ATMEL;
  11655. tg3_flag_set(tp, NVRAM_BUFFERED);
  11656. tg3_flag_set(tp, FLASH);
  11657. break;
  11658. case FLASH_5752VENDOR_ST_M45PE10:
  11659. case FLASH_5752VENDOR_ST_M45PE20:
  11660. case FLASH_5752VENDOR_ST_M45PE40:
  11661. tp->nvram_jedecnum = JEDEC_ST;
  11662. tg3_flag_set(tp, NVRAM_BUFFERED);
  11663. tg3_flag_set(tp, FLASH);
  11664. break;
  11665. }
  11666. if (tg3_flag(tp, FLASH)) {
  11667. tg3_nvram_get_pagesize(tp, nvcfg1);
  11668. } else {
  11669. /* For eeprom, set pagesize to maximum eeprom size */
  11670. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11671. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11672. tw32(NVRAM_CFG1, nvcfg1);
  11673. }
  11674. }
  11675. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11676. {
  11677. u32 nvcfg1, protect = 0;
  11678. nvcfg1 = tr32(NVRAM_CFG1);
  11679. /* NVRAM protection for TPM */
  11680. if (nvcfg1 & (1 << 27)) {
  11681. tg3_flag_set(tp, PROTECTED_NVRAM);
  11682. protect = 1;
  11683. }
  11684. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11685. switch (nvcfg1) {
  11686. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11687. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11688. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11689. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11690. tp->nvram_jedecnum = JEDEC_ATMEL;
  11691. tg3_flag_set(tp, NVRAM_BUFFERED);
  11692. tg3_flag_set(tp, FLASH);
  11693. tp->nvram_pagesize = 264;
  11694. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11695. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11696. tp->nvram_size = (protect ? 0x3e200 :
  11697. TG3_NVRAM_SIZE_512KB);
  11698. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11699. tp->nvram_size = (protect ? 0x1f200 :
  11700. TG3_NVRAM_SIZE_256KB);
  11701. else
  11702. tp->nvram_size = (protect ? 0x1f200 :
  11703. TG3_NVRAM_SIZE_128KB);
  11704. break;
  11705. case FLASH_5752VENDOR_ST_M45PE10:
  11706. case FLASH_5752VENDOR_ST_M45PE20:
  11707. case FLASH_5752VENDOR_ST_M45PE40:
  11708. tp->nvram_jedecnum = JEDEC_ST;
  11709. tg3_flag_set(tp, NVRAM_BUFFERED);
  11710. tg3_flag_set(tp, FLASH);
  11711. tp->nvram_pagesize = 256;
  11712. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11713. tp->nvram_size = (protect ?
  11714. TG3_NVRAM_SIZE_64KB :
  11715. TG3_NVRAM_SIZE_128KB);
  11716. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11717. tp->nvram_size = (protect ?
  11718. TG3_NVRAM_SIZE_64KB :
  11719. TG3_NVRAM_SIZE_256KB);
  11720. else
  11721. tp->nvram_size = (protect ?
  11722. TG3_NVRAM_SIZE_128KB :
  11723. TG3_NVRAM_SIZE_512KB);
  11724. break;
  11725. }
  11726. }
  11727. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11728. {
  11729. u32 nvcfg1;
  11730. nvcfg1 = tr32(NVRAM_CFG1);
  11731. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11732. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11733. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11734. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11735. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11736. tp->nvram_jedecnum = JEDEC_ATMEL;
  11737. tg3_flag_set(tp, NVRAM_BUFFERED);
  11738. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11739. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11740. tw32(NVRAM_CFG1, nvcfg1);
  11741. break;
  11742. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11743. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11744. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11745. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11746. tp->nvram_jedecnum = JEDEC_ATMEL;
  11747. tg3_flag_set(tp, NVRAM_BUFFERED);
  11748. tg3_flag_set(tp, FLASH);
  11749. tp->nvram_pagesize = 264;
  11750. break;
  11751. case FLASH_5752VENDOR_ST_M45PE10:
  11752. case FLASH_5752VENDOR_ST_M45PE20:
  11753. case FLASH_5752VENDOR_ST_M45PE40:
  11754. tp->nvram_jedecnum = JEDEC_ST;
  11755. tg3_flag_set(tp, NVRAM_BUFFERED);
  11756. tg3_flag_set(tp, FLASH);
  11757. tp->nvram_pagesize = 256;
  11758. break;
  11759. }
  11760. }
  11761. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11762. {
  11763. u32 nvcfg1, protect = 0;
  11764. nvcfg1 = tr32(NVRAM_CFG1);
  11765. /* NVRAM protection for TPM */
  11766. if (nvcfg1 & (1 << 27)) {
  11767. tg3_flag_set(tp, PROTECTED_NVRAM);
  11768. protect = 1;
  11769. }
  11770. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11771. switch (nvcfg1) {
  11772. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11773. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11774. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11775. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11776. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11777. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11778. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11779. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11780. tp->nvram_jedecnum = JEDEC_ATMEL;
  11781. tg3_flag_set(tp, NVRAM_BUFFERED);
  11782. tg3_flag_set(tp, FLASH);
  11783. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11784. tp->nvram_pagesize = 256;
  11785. break;
  11786. case FLASH_5761VENDOR_ST_A_M45PE20:
  11787. case FLASH_5761VENDOR_ST_A_M45PE40:
  11788. case FLASH_5761VENDOR_ST_A_M45PE80:
  11789. case FLASH_5761VENDOR_ST_A_M45PE16:
  11790. case FLASH_5761VENDOR_ST_M_M45PE20:
  11791. case FLASH_5761VENDOR_ST_M_M45PE40:
  11792. case FLASH_5761VENDOR_ST_M_M45PE80:
  11793. case FLASH_5761VENDOR_ST_M_M45PE16:
  11794. tp->nvram_jedecnum = JEDEC_ST;
  11795. tg3_flag_set(tp, NVRAM_BUFFERED);
  11796. tg3_flag_set(tp, FLASH);
  11797. tp->nvram_pagesize = 256;
  11798. break;
  11799. }
  11800. if (protect) {
  11801. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11802. } else {
  11803. switch (nvcfg1) {
  11804. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11805. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11806. case FLASH_5761VENDOR_ST_A_M45PE16:
  11807. case FLASH_5761VENDOR_ST_M_M45PE16:
  11808. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11809. break;
  11810. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11811. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11812. case FLASH_5761VENDOR_ST_A_M45PE80:
  11813. case FLASH_5761VENDOR_ST_M_M45PE80:
  11814. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11815. break;
  11816. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11817. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11818. case FLASH_5761VENDOR_ST_A_M45PE40:
  11819. case FLASH_5761VENDOR_ST_M_M45PE40:
  11820. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11821. break;
  11822. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11823. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11824. case FLASH_5761VENDOR_ST_A_M45PE20:
  11825. case FLASH_5761VENDOR_ST_M_M45PE20:
  11826. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11827. break;
  11828. }
  11829. }
  11830. }
  11831. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11832. {
  11833. tp->nvram_jedecnum = JEDEC_ATMEL;
  11834. tg3_flag_set(tp, NVRAM_BUFFERED);
  11835. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11836. }
  11837. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11838. {
  11839. u32 nvcfg1;
  11840. nvcfg1 = tr32(NVRAM_CFG1);
  11841. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11842. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11843. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11844. tp->nvram_jedecnum = JEDEC_ATMEL;
  11845. tg3_flag_set(tp, NVRAM_BUFFERED);
  11846. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11847. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11848. tw32(NVRAM_CFG1, nvcfg1);
  11849. return;
  11850. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11851. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11852. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11853. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11854. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11855. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11856. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11857. tp->nvram_jedecnum = JEDEC_ATMEL;
  11858. tg3_flag_set(tp, NVRAM_BUFFERED);
  11859. tg3_flag_set(tp, FLASH);
  11860. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11861. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11862. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11863. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11864. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11865. break;
  11866. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11867. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11868. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11869. break;
  11870. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11871. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11872. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11873. break;
  11874. }
  11875. break;
  11876. case FLASH_5752VENDOR_ST_M45PE10:
  11877. case FLASH_5752VENDOR_ST_M45PE20:
  11878. case FLASH_5752VENDOR_ST_M45PE40:
  11879. tp->nvram_jedecnum = JEDEC_ST;
  11880. tg3_flag_set(tp, NVRAM_BUFFERED);
  11881. tg3_flag_set(tp, FLASH);
  11882. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11883. case FLASH_5752VENDOR_ST_M45PE10:
  11884. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11885. break;
  11886. case FLASH_5752VENDOR_ST_M45PE20:
  11887. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11888. break;
  11889. case FLASH_5752VENDOR_ST_M45PE40:
  11890. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11891. break;
  11892. }
  11893. break;
  11894. default:
  11895. tg3_flag_set(tp, NO_NVRAM);
  11896. return;
  11897. }
  11898. tg3_nvram_get_pagesize(tp, nvcfg1);
  11899. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11900. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11901. }
  11902. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11903. {
  11904. u32 nvcfg1;
  11905. nvcfg1 = tr32(NVRAM_CFG1);
  11906. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11907. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11908. case FLASH_5717VENDOR_MICRO_EEPROM:
  11909. tp->nvram_jedecnum = JEDEC_ATMEL;
  11910. tg3_flag_set(tp, NVRAM_BUFFERED);
  11911. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11912. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11913. tw32(NVRAM_CFG1, nvcfg1);
  11914. return;
  11915. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11916. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11917. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11918. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11919. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11920. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11921. case FLASH_5717VENDOR_ATMEL_45USPT:
  11922. tp->nvram_jedecnum = JEDEC_ATMEL;
  11923. tg3_flag_set(tp, NVRAM_BUFFERED);
  11924. tg3_flag_set(tp, FLASH);
  11925. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11926. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11927. /* Detect size with tg3_nvram_get_size() */
  11928. break;
  11929. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11930. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11931. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11932. break;
  11933. default:
  11934. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11935. break;
  11936. }
  11937. break;
  11938. case FLASH_5717VENDOR_ST_M_M25PE10:
  11939. case FLASH_5717VENDOR_ST_A_M25PE10:
  11940. case FLASH_5717VENDOR_ST_M_M45PE10:
  11941. case FLASH_5717VENDOR_ST_A_M45PE10:
  11942. case FLASH_5717VENDOR_ST_M_M25PE20:
  11943. case FLASH_5717VENDOR_ST_A_M25PE20:
  11944. case FLASH_5717VENDOR_ST_M_M45PE20:
  11945. case FLASH_5717VENDOR_ST_A_M45PE20:
  11946. case FLASH_5717VENDOR_ST_25USPT:
  11947. case FLASH_5717VENDOR_ST_45USPT:
  11948. tp->nvram_jedecnum = JEDEC_ST;
  11949. tg3_flag_set(tp, NVRAM_BUFFERED);
  11950. tg3_flag_set(tp, FLASH);
  11951. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11952. case FLASH_5717VENDOR_ST_M_M25PE20:
  11953. case FLASH_5717VENDOR_ST_M_M45PE20:
  11954. /* Detect size with tg3_nvram_get_size() */
  11955. break;
  11956. case FLASH_5717VENDOR_ST_A_M25PE20:
  11957. case FLASH_5717VENDOR_ST_A_M45PE20:
  11958. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11959. break;
  11960. default:
  11961. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11962. break;
  11963. }
  11964. break;
  11965. default:
  11966. tg3_flag_set(tp, NO_NVRAM);
  11967. return;
  11968. }
  11969. tg3_nvram_get_pagesize(tp, nvcfg1);
  11970. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11971. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11972. }
  11973. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11974. {
  11975. u32 nvcfg1, nvmpinstrp;
  11976. nvcfg1 = tr32(NVRAM_CFG1);
  11977. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11978. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11979. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  11980. tg3_flag_set(tp, NO_NVRAM);
  11981. return;
  11982. }
  11983. switch (nvmpinstrp) {
  11984. case FLASH_5762_EEPROM_HD:
  11985. nvmpinstrp = FLASH_5720_EEPROM_HD;
  11986. break;
  11987. case FLASH_5762_EEPROM_LD:
  11988. nvmpinstrp = FLASH_5720_EEPROM_LD;
  11989. break;
  11990. case FLASH_5720VENDOR_M_ST_M45PE20:
  11991. /* This pinstrap supports multiple sizes, so force it
  11992. * to read the actual size from location 0xf0.
  11993. */
  11994. nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
  11995. break;
  11996. }
  11997. }
  11998. switch (nvmpinstrp) {
  11999. case FLASH_5720_EEPROM_HD:
  12000. case FLASH_5720_EEPROM_LD:
  12001. tp->nvram_jedecnum = JEDEC_ATMEL;
  12002. tg3_flag_set(tp, NVRAM_BUFFERED);
  12003. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12004. tw32(NVRAM_CFG1, nvcfg1);
  12005. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  12006. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12007. else
  12008. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  12009. return;
  12010. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  12011. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  12012. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  12013. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12014. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12015. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12016. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12017. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12018. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12019. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12020. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12021. case FLASH_5720VENDOR_ATMEL_45USPT:
  12022. tp->nvram_jedecnum = JEDEC_ATMEL;
  12023. tg3_flag_set(tp, NVRAM_BUFFERED);
  12024. tg3_flag_set(tp, FLASH);
  12025. switch (nvmpinstrp) {
  12026. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12027. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12028. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12029. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12030. break;
  12031. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12032. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12033. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12034. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12035. break;
  12036. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12037. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12038. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12039. break;
  12040. default:
  12041. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12042. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12043. break;
  12044. }
  12045. break;
  12046. case FLASH_5720VENDOR_M_ST_M25PE10:
  12047. case FLASH_5720VENDOR_M_ST_M45PE10:
  12048. case FLASH_5720VENDOR_A_ST_M25PE10:
  12049. case FLASH_5720VENDOR_A_ST_M45PE10:
  12050. case FLASH_5720VENDOR_M_ST_M25PE20:
  12051. case FLASH_5720VENDOR_M_ST_M45PE20:
  12052. case FLASH_5720VENDOR_A_ST_M25PE20:
  12053. case FLASH_5720VENDOR_A_ST_M45PE20:
  12054. case FLASH_5720VENDOR_M_ST_M25PE40:
  12055. case FLASH_5720VENDOR_M_ST_M45PE40:
  12056. case FLASH_5720VENDOR_A_ST_M25PE40:
  12057. case FLASH_5720VENDOR_A_ST_M45PE40:
  12058. case FLASH_5720VENDOR_M_ST_M25PE80:
  12059. case FLASH_5720VENDOR_M_ST_M45PE80:
  12060. case FLASH_5720VENDOR_A_ST_M25PE80:
  12061. case FLASH_5720VENDOR_A_ST_M45PE80:
  12062. case FLASH_5720VENDOR_ST_25USPT:
  12063. case FLASH_5720VENDOR_ST_45USPT:
  12064. tp->nvram_jedecnum = JEDEC_ST;
  12065. tg3_flag_set(tp, NVRAM_BUFFERED);
  12066. tg3_flag_set(tp, FLASH);
  12067. switch (nvmpinstrp) {
  12068. case FLASH_5720VENDOR_M_ST_M25PE20:
  12069. case FLASH_5720VENDOR_M_ST_M45PE20:
  12070. case FLASH_5720VENDOR_A_ST_M25PE20:
  12071. case FLASH_5720VENDOR_A_ST_M45PE20:
  12072. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12073. break;
  12074. case FLASH_5720VENDOR_M_ST_M25PE40:
  12075. case FLASH_5720VENDOR_M_ST_M45PE40:
  12076. case FLASH_5720VENDOR_A_ST_M25PE40:
  12077. case FLASH_5720VENDOR_A_ST_M45PE40:
  12078. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12079. break;
  12080. case FLASH_5720VENDOR_M_ST_M25PE80:
  12081. case FLASH_5720VENDOR_M_ST_M45PE80:
  12082. case FLASH_5720VENDOR_A_ST_M25PE80:
  12083. case FLASH_5720VENDOR_A_ST_M45PE80:
  12084. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12085. break;
  12086. default:
  12087. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12088. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12089. break;
  12090. }
  12091. break;
  12092. default:
  12093. tg3_flag_set(tp, NO_NVRAM);
  12094. return;
  12095. }
  12096. tg3_nvram_get_pagesize(tp, nvcfg1);
  12097. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12098. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12099. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12100. u32 val;
  12101. if (tg3_nvram_read(tp, 0, &val))
  12102. return;
  12103. if (val != TG3_EEPROM_MAGIC &&
  12104. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  12105. tg3_flag_set(tp, NO_NVRAM);
  12106. }
  12107. }
  12108. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  12109. static void tg3_nvram_init(struct tg3 *tp)
  12110. {
  12111. if (tg3_flag(tp, IS_SSB_CORE)) {
  12112. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  12113. tg3_flag_clear(tp, NVRAM);
  12114. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12115. tg3_flag_set(tp, NO_NVRAM);
  12116. return;
  12117. }
  12118. tw32_f(GRC_EEPROM_ADDR,
  12119. (EEPROM_ADDR_FSM_RESET |
  12120. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  12121. EEPROM_ADDR_CLKPERD_SHIFT)));
  12122. msleep(1);
  12123. /* Enable seeprom accesses. */
  12124. tw32_f(GRC_LOCAL_CTRL,
  12125. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  12126. udelay(100);
  12127. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12128. tg3_asic_rev(tp) != ASIC_REV_5701) {
  12129. tg3_flag_set(tp, NVRAM);
  12130. if (tg3_nvram_lock(tp)) {
  12131. netdev_warn(tp->dev,
  12132. "Cannot get nvram lock, %s failed\n",
  12133. __func__);
  12134. return;
  12135. }
  12136. tg3_enable_nvram_access(tp);
  12137. tp->nvram_size = 0;
  12138. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  12139. tg3_get_5752_nvram_info(tp);
  12140. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  12141. tg3_get_5755_nvram_info(tp);
  12142. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12143. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12144. tg3_asic_rev(tp) == ASIC_REV_5785)
  12145. tg3_get_5787_nvram_info(tp);
  12146. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  12147. tg3_get_5761_nvram_info(tp);
  12148. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  12149. tg3_get_5906_nvram_info(tp);
  12150. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12151. tg3_flag(tp, 57765_CLASS))
  12152. tg3_get_57780_nvram_info(tp);
  12153. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12154. tg3_asic_rev(tp) == ASIC_REV_5719)
  12155. tg3_get_5717_nvram_info(tp);
  12156. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12157. tg3_asic_rev(tp) == ASIC_REV_5762)
  12158. tg3_get_5720_nvram_info(tp);
  12159. else
  12160. tg3_get_nvram_info(tp);
  12161. if (tp->nvram_size == 0)
  12162. tg3_get_nvram_size(tp);
  12163. tg3_disable_nvram_access(tp);
  12164. tg3_nvram_unlock(tp);
  12165. } else {
  12166. tg3_flag_clear(tp, NVRAM);
  12167. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12168. tg3_get_eeprom_size(tp);
  12169. }
  12170. }
  12171. struct subsys_tbl_ent {
  12172. u16 subsys_vendor, subsys_devid;
  12173. u32 phy_id;
  12174. };
  12175. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  12176. /* Broadcom boards. */
  12177. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12178. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  12179. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12180. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  12181. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12182. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  12183. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12184. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  12185. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12186. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  12187. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12188. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  12189. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12190. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  12191. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12192. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  12193. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12194. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  12195. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12196. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  12197. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12198. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  12199. /* 3com boards. */
  12200. { TG3PCI_SUBVENDOR_ID_3COM,
  12201. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  12202. { TG3PCI_SUBVENDOR_ID_3COM,
  12203. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  12204. { TG3PCI_SUBVENDOR_ID_3COM,
  12205. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  12206. { TG3PCI_SUBVENDOR_ID_3COM,
  12207. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  12208. { TG3PCI_SUBVENDOR_ID_3COM,
  12209. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  12210. /* DELL boards. */
  12211. { TG3PCI_SUBVENDOR_ID_DELL,
  12212. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  12213. { TG3PCI_SUBVENDOR_ID_DELL,
  12214. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  12215. { TG3PCI_SUBVENDOR_ID_DELL,
  12216. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  12217. { TG3PCI_SUBVENDOR_ID_DELL,
  12218. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  12219. /* Compaq boards. */
  12220. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12221. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  12222. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12223. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  12224. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12225. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  12226. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12227. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  12228. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12229. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  12230. /* IBM boards. */
  12231. { TG3PCI_SUBVENDOR_ID_IBM,
  12232. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  12233. };
  12234. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  12235. {
  12236. int i;
  12237. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  12238. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  12239. tp->pdev->subsystem_vendor) &&
  12240. (subsys_id_to_phy_id[i].subsys_devid ==
  12241. tp->pdev->subsystem_device))
  12242. return &subsys_id_to_phy_id[i];
  12243. }
  12244. return NULL;
  12245. }
  12246. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  12247. {
  12248. u32 val;
  12249. tp->phy_id = TG3_PHY_ID_INVALID;
  12250. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12251. /* Assume an onboard device and WOL capable by default. */
  12252. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12253. tg3_flag_set(tp, WOL_CAP);
  12254. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12255. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  12256. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12257. tg3_flag_set(tp, IS_NIC);
  12258. }
  12259. val = tr32(VCPU_CFGSHDW);
  12260. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  12261. tg3_flag_set(tp, ASPM_WORKAROUND);
  12262. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  12263. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  12264. tg3_flag_set(tp, WOL_ENABLE);
  12265. device_set_wakeup_enable(&tp->pdev->dev, true);
  12266. }
  12267. goto done;
  12268. }
  12269. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  12270. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  12271. u32 nic_cfg, led_cfg;
  12272. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  12273. int eeprom_phy_serdes = 0;
  12274. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  12275. tp->nic_sram_data_cfg = nic_cfg;
  12276. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  12277. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  12278. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12279. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12280. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  12281. (ver > 0) && (ver < 0x100))
  12282. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  12283. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  12284. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  12285. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  12286. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  12287. eeprom_phy_serdes = 1;
  12288. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  12289. if (nic_phy_id != 0) {
  12290. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  12291. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  12292. eeprom_phy_id = (id1 >> 16) << 10;
  12293. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  12294. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  12295. } else
  12296. eeprom_phy_id = 0;
  12297. tp->phy_id = eeprom_phy_id;
  12298. if (eeprom_phy_serdes) {
  12299. if (!tg3_flag(tp, 5705_PLUS))
  12300. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12301. else
  12302. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  12303. }
  12304. if (tg3_flag(tp, 5750_PLUS))
  12305. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  12306. SHASTA_EXT_LED_MODE_MASK);
  12307. else
  12308. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  12309. switch (led_cfg) {
  12310. default:
  12311. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  12312. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12313. break;
  12314. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  12315. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12316. break;
  12317. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  12318. tp->led_ctrl = LED_CTRL_MODE_MAC;
  12319. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  12320. * read on some older 5700/5701 bootcode.
  12321. */
  12322. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12323. tg3_asic_rev(tp) == ASIC_REV_5701)
  12324. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12325. break;
  12326. case SHASTA_EXT_LED_SHARED:
  12327. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  12328. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  12329. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  12330. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12331. LED_CTRL_MODE_PHY_2);
  12332. if (tg3_flag(tp, 5717_PLUS) ||
  12333. tg3_asic_rev(tp) == ASIC_REV_5762)
  12334. tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
  12335. LED_CTRL_BLINK_RATE_MASK;
  12336. break;
  12337. case SHASTA_EXT_LED_MAC:
  12338. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  12339. break;
  12340. case SHASTA_EXT_LED_COMBO:
  12341. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  12342. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  12343. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12344. LED_CTRL_MODE_PHY_2);
  12345. break;
  12346. }
  12347. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12348. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  12349. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  12350. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12351. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  12352. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12353. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  12354. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12355. if ((tp->pdev->subsystem_vendor ==
  12356. PCI_VENDOR_ID_ARIMA) &&
  12357. (tp->pdev->subsystem_device == 0x205a ||
  12358. tp->pdev->subsystem_device == 0x2063))
  12359. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12360. } else {
  12361. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12362. tg3_flag_set(tp, IS_NIC);
  12363. }
  12364. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  12365. tg3_flag_set(tp, ENABLE_ASF);
  12366. if (tg3_flag(tp, 5750_PLUS))
  12367. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  12368. }
  12369. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  12370. tg3_flag(tp, 5750_PLUS))
  12371. tg3_flag_set(tp, ENABLE_APE);
  12372. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  12373. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  12374. tg3_flag_clear(tp, WOL_CAP);
  12375. if (tg3_flag(tp, WOL_CAP) &&
  12376. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  12377. tg3_flag_set(tp, WOL_ENABLE);
  12378. device_set_wakeup_enable(&tp->pdev->dev, true);
  12379. }
  12380. if (cfg2 & (1 << 17))
  12381. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  12382. /* serdes signal pre-emphasis in register 0x590 set by */
  12383. /* bootcode if bit 18 is set */
  12384. if (cfg2 & (1 << 18))
  12385. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  12386. if ((tg3_flag(tp, 57765_PLUS) ||
  12387. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  12388. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  12389. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  12390. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  12391. if (tg3_flag(tp, PCI_EXPRESS)) {
  12392. u32 cfg3;
  12393. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  12394. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  12395. !tg3_flag(tp, 57765_PLUS) &&
  12396. (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
  12397. tg3_flag_set(tp, ASPM_WORKAROUND);
  12398. if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
  12399. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  12400. if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
  12401. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  12402. }
  12403. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  12404. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  12405. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  12406. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  12407. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  12408. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  12409. }
  12410. done:
  12411. if (tg3_flag(tp, WOL_CAP))
  12412. device_set_wakeup_enable(&tp->pdev->dev,
  12413. tg3_flag(tp, WOL_ENABLE));
  12414. else
  12415. device_set_wakeup_capable(&tp->pdev->dev, false);
  12416. }
  12417. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  12418. {
  12419. int i, err;
  12420. u32 val2, off = offset * 8;
  12421. err = tg3_nvram_lock(tp);
  12422. if (err)
  12423. return err;
  12424. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  12425. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  12426. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  12427. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  12428. udelay(10);
  12429. for (i = 0; i < 100; i++) {
  12430. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  12431. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  12432. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  12433. break;
  12434. }
  12435. udelay(10);
  12436. }
  12437. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  12438. tg3_nvram_unlock(tp);
  12439. if (val2 & APE_OTP_STATUS_CMD_DONE)
  12440. return 0;
  12441. return -EBUSY;
  12442. }
  12443. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  12444. {
  12445. int i;
  12446. u32 val;
  12447. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  12448. tw32(OTP_CTRL, cmd);
  12449. /* Wait for up to 1 ms for command to execute. */
  12450. for (i = 0; i < 100; i++) {
  12451. val = tr32(OTP_STATUS);
  12452. if (val & OTP_STATUS_CMD_DONE)
  12453. break;
  12454. udelay(10);
  12455. }
  12456. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  12457. }
  12458. /* Read the gphy configuration from the OTP region of the chip. The gphy
  12459. * configuration is a 32-bit value that straddles the alignment boundary.
  12460. * We do two 32-bit reads and then shift and merge the results.
  12461. */
  12462. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12463. {
  12464. u32 bhalf_otp, thalf_otp;
  12465. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12466. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12467. return 0;
  12468. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12469. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12470. return 0;
  12471. thalf_otp = tr32(OTP_READ_DATA);
  12472. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12473. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12474. return 0;
  12475. bhalf_otp = tr32(OTP_READ_DATA);
  12476. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12477. }
  12478. static void tg3_phy_init_link_config(struct tg3 *tp)
  12479. {
  12480. u32 adv = ADVERTISED_Autoneg;
  12481. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12482. adv |= ADVERTISED_1000baseT_Half |
  12483. ADVERTISED_1000baseT_Full;
  12484. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12485. adv |= ADVERTISED_100baseT_Half |
  12486. ADVERTISED_100baseT_Full |
  12487. ADVERTISED_10baseT_Half |
  12488. ADVERTISED_10baseT_Full |
  12489. ADVERTISED_TP;
  12490. else
  12491. adv |= ADVERTISED_FIBRE;
  12492. tp->link_config.advertising = adv;
  12493. tp->link_config.speed = SPEED_UNKNOWN;
  12494. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12495. tp->link_config.autoneg = AUTONEG_ENABLE;
  12496. tp->link_config.active_speed = SPEED_UNKNOWN;
  12497. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12498. tp->old_link = -1;
  12499. }
  12500. static int tg3_phy_probe(struct tg3 *tp)
  12501. {
  12502. u32 hw_phy_id_1, hw_phy_id_2;
  12503. u32 hw_phy_id, hw_phy_id_masked;
  12504. int err;
  12505. /* flow control autonegotiation is default behavior */
  12506. tg3_flag_set(tp, PAUSE_AUTONEG);
  12507. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12508. if (tg3_flag(tp, ENABLE_APE)) {
  12509. switch (tp->pci_fn) {
  12510. case 0:
  12511. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12512. break;
  12513. case 1:
  12514. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12515. break;
  12516. case 2:
  12517. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12518. break;
  12519. case 3:
  12520. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12521. break;
  12522. }
  12523. }
  12524. if (!tg3_flag(tp, ENABLE_ASF) &&
  12525. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12526. !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12527. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  12528. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  12529. if (tg3_flag(tp, USE_PHYLIB))
  12530. return tg3_phy_init(tp);
  12531. /* Reading the PHY ID register can conflict with ASF
  12532. * firmware access to the PHY hardware.
  12533. */
  12534. err = 0;
  12535. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12536. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12537. } else {
  12538. /* Now read the physical PHY_ID from the chip and verify
  12539. * that it is sane. If it doesn't look good, we fall back
  12540. * to either the hard-coded table based PHY_ID and failing
  12541. * that the value found in the eeprom area.
  12542. */
  12543. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12544. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12545. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12546. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12547. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12548. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12549. }
  12550. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12551. tp->phy_id = hw_phy_id;
  12552. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12553. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12554. else
  12555. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12556. } else {
  12557. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12558. /* Do nothing, phy ID already set up in
  12559. * tg3_get_eeprom_hw_cfg().
  12560. */
  12561. } else {
  12562. struct subsys_tbl_ent *p;
  12563. /* No eeprom signature? Try the hardcoded
  12564. * subsys device table.
  12565. */
  12566. p = tg3_lookup_by_subsys(tp);
  12567. if (p) {
  12568. tp->phy_id = p->phy_id;
  12569. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12570. /* For now we saw the IDs 0xbc050cd0,
  12571. * 0xbc050f80 and 0xbc050c30 on devices
  12572. * connected to an BCM4785 and there are
  12573. * probably more. Just assume that the phy is
  12574. * supported when it is connected to a SSB core
  12575. * for now.
  12576. */
  12577. return -ENODEV;
  12578. }
  12579. if (!tp->phy_id ||
  12580. tp->phy_id == TG3_PHY_ID_BCM8002)
  12581. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12582. }
  12583. }
  12584. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12585. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12586. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12587. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12588. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12589. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12590. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12591. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12592. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
  12593. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12594. tp->eee.supported = SUPPORTED_100baseT_Full |
  12595. SUPPORTED_1000baseT_Full;
  12596. tp->eee.advertised = ADVERTISED_100baseT_Full |
  12597. ADVERTISED_1000baseT_Full;
  12598. tp->eee.eee_enabled = 1;
  12599. tp->eee.tx_lpi_enabled = 1;
  12600. tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
  12601. }
  12602. tg3_phy_init_link_config(tp);
  12603. if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  12604. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12605. !tg3_flag(tp, ENABLE_APE) &&
  12606. !tg3_flag(tp, ENABLE_ASF)) {
  12607. u32 bmsr, dummy;
  12608. tg3_readphy(tp, MII_BMSR, &bmsr);
  12609. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12610. (bmsr & BMSR_LSTATUS))
  12611. goto skip_phy_reset;
  12612. err = tg3_phy_reset(tp);
  12613. if (err)
  12614. return err;
  12615. tg3_phy_set_wirespeed(tp);
  12616. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12617. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12618. tp->link_config.flowctrl);
  12619. tg3_writephy(tp, MII_BMCR,
  12620. BMCR_ANENABLE | BMCR_ANRESTART);
  12621. }
  12622. }
  12623. skip_phy_reset:
  12624. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12625. err = tg3_init_5401phy_dsp(tp);
  12626. if (err)
  12627. return err;
  12628. err = tg3_init_5401phy_dsp(tp);
  12629. }
  12630. return err;
  12631. }
  12632. static void tg3_read_vpd(struct tg3 *tp)
  12633. {
  12634. u8 *vpd_data;
  12635. unsigned int block_end, rosize, len;
  12636. u32 vpdlen;
  12637. int j, i = 0;
  12638. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12639. if (!vpd_data)
  12640. goto out_no_vpd;
  12641. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12642. if (i < 0)
  12643. goto out_not_found;
  12644. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12645. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12646. i += PCI_VPD_LRDT_TAG_SIZE;
  12647. if (block_end > vpdlen)
  12648. goto out_not_found;
  12649. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12650. PCI_VPD_RO_KEYWORD_MFR_ID);
  12651. if (j > 0) {
  12652. len = pci_vpd_info_field_size(&vpd_data[j]);
  12653. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12654. if (j + len > block_end || len != 4 ||
  12655. memcmp(&vpd_data[j], "1028", 4))
  12656. goto partno;
  12657. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12658. PCI_VPD_RO_KEYWORD_VENDOR0);
  12659. if (j < 0)
  12660. goto partno;
  12661. len = pci_vpd_info_field_size(&vpd_data[j]);
  12662. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12663. if (j + len > block_end)
  12664. goto partno;
  12665. if (len >= sizeof(tp->fw_ver))
  12666. len = sizeof(tp->fw_ver) - 1;
  12667. memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
  12668. snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
  12669. &vpd_data[j]);
  12670. }
  12671. partno:
  12672. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12673. PCI_VPD_RO_KEYWORD_PARTNO);
  12674. if (i < 0)
  12675. goto out_not_found;
  12676. len = pci_vpd_info_field_size(&vpd_data[i]);
  12677. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12678. if (len > TG3_BPN_SIZE ||
  12679. (len + i) > vpdlen)
  12680. goto out_not_found;
  12681. memcpy(tp->board_part_number, &vpd_data[i], len);
  12682. out_not_found:
  12683. kfree(vpd_data);
  12684. if (tp->board_part_number[0])
  12685. return;
  12686. out_no_vpd:
  12687. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12688. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12689. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12690. strcpy(tp->board_part_number, "BCM5717");
  12691. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12692. strcpy(tp->board_part_number, "BCM5718");
  12693. else
  12694. goto nomatch;
  12695. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12696. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12697. strcpy(tp->board_part_number, "BCM57780");
  12698. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12699. strcpy(tp->board_part_number, "BCM57760");
  12700. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12701. strcpy(tp->board_part_number, "BCM57790");
  12702. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12703. strcpy(tp->board_part_number, "BCM57788");
  12704. else
  12705. goto nomatch;
  12706. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12707. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12708. strcpy(tp->board_part_number, "BCM57761");
  12709. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12710. strcpy(tp->board_part_number, "BCM57765");
  12711. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12712. strcpy(tp->board_part_number, "BCM57781");
  12713. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12714. strcpy(tp->board_part_number, "BCM57785");
  12715. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12716. strcpy(tp->board_part_number, "BCM57791");
  12717. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12718. strcpy(tp->board_part_number, "BCM57795");
  12719. else
  12720. goto nomatch;
  12721. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12722. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12723. strcpy(tp->board_part_number, "BCM57762");
  12724. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12725. strcpy(tp->board_part_number, "BCM57766");
  12726. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12727. strcpy(tp->board_part_number, "BCM57782");
  12728. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12729. strcpy(tp->board_part_number, "BCM57786");
  12730. else
  12731. goto nomatch;
  12732. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12733. strcpy(tp->board_part_number, "BCM95906");
  12734. } else {
  12735. nomatch:
  12736. strcpy(tp->board_part_number, "none");
  12737. }
  12738. }
  12739. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12740. {
  12741. u32 val;
  12742. if (tg3_nvram_read(tp, offset, &val) ||
  12743. (val & 0xfc000000) != 0x0c000000 ||
  12744. tg3_nvram_read(tp, offset + 4, &val) ||
  12745. val != 0)
  12746. return 0;
  12747. return 1;
  12748. }
  12749. static void tg3_read_bc_ver(struct tg3 *tp)
  12750. {
  12751. u32 val, offset, start, ver_offset;
  12752. int i, dst_off;
  12753. bool newver = false;
  12754. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12755. tg3_nvram_read(tp, 0x4, &start))
  12756. return;
  12757. offset = tg3_nvram_logical_addr(tp, offset);
  12758. if (tg3_nvram_read(tp, offset, &val))
  12759. return;
  12760. if ((val & 0xfc000000) == 0x0c000000) {
  12761. if (tg3_nvram_read(tp, offset + 4, &val))
  12762. return;
  12763. if (val == 0)
  12764. newver = true;
  12765. }
  12766. dst_off = strlen(tp->fw_ver);
  12767. if (newver) {
  12768. if (TG3_VER_SIZE - dst_off < 16 ||
  12769. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12770. return;
  12771. offset = offset + ver_offset - start;
  12772. for (i = 0; i < 16; i += 4) {
  12773. __be32 v;
  12774. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12775. return;
  12776. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12777. }
  12778. } else {
  12779. u32 major, minor;
  12780. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12781. return;
  12782. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12783. TG3_NVM_BCVER_MAJSFT;
  12784. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12785. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12786. "v%d.%02d", major, minor);
  12787. }
  12788. }
  12789. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12790. {
  12791. u32 val, major, minor;
  12792. /* Use native endian representation */
  12793. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12794. return;
  12795. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12796. TG3_NVM_HWSB_CFG1_MAJSFT;
  12797. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12798. TG3_NVM_HWSB_CFG1_MINSFT;
  12799. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12800. }
  12801. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12802. {
  12803. u32 offset, major, minor, build;
  12804. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12805. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12806. return;
  12807. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12808. case TG3_EEPROM_SB_REVISION_0:
  12809. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12810. break;
  12811. case TG3_EEPROM_SB_REVISION_2:
  12812. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12813. break;
  12814. case TG3_EEPROM_SB_REVISION_3:
  12815. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12816. break;
  12817. case TG3_EEPROM_SB_REVISION_4:
  12818. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12819. break;
  12820. case TG3_EEPROM_SB_REVISION_5:
  12821. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12822. break;
  12823. case TG3_EEPROM_SB_REVISION_6:
  12824. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12825. break;
  12826. default:
  12827. return;
  12828. }
  12829. if (tg3_nvram_read(tp, offset, &val))
  12830. return;
  12831. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12832. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12833. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12834. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12835. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12836. if (minor > 99 || build > 26)
  12837. return;
  12838. offset = strlen(tp->fw_ver);
  12839. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12840. " v%d.%02d", major, minor);
  12841. if (build > 0) {
  12842. offset = strlen(tp->fw_ver);
  12843. if (offset < TG3_VER_SIZE - 1)
  12844. tp->fw_ver[offset] = 'a' + build - 1;
  12845. }
  12846. }
  12847. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12848. {
  12849. u32 val, offset, start;
  12850. int i, vlen;
  12851. for (offset = TG3_NVM_DIR_START;
  12852. offset < TG3_NVM_DIR_END;
  12853. offset += TG3_NVM_DIRENT_SIZE) {
  12854. if (tg3_nvram_read(tp, offset, &val))
  12855. return;
  12856. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12857. break;
  12858. }
  12859. if (offset == TG3_NVM_DIR_END)
  12860. return;
  12861. if (!tg3_flag(tp, 5705_PLUS))
  12862. start = 0x08000000;
  12863. else if (tg3_nvram_read(tp, offset - 4, &start))
  12864. return;
  12865. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12866. !tg3_fw_img_is_valid(tp, offset) ||
  12867. tg3_nvram_read(tp, offset + 8, &val))
  12868. return;
  12869. offset += val - start;
  12870. vlen = strlen(tp->fw_ver);
  12871. tp->fw_ver[vlen++] = ',';
  12872. tp->fw_ver[vlen++] = ' ';
  12873. for (i = 0; i < 4; i++) {
  12874. __be32 v;
  12875. if (tg3_nvram_read_be32(tp, offset, &v))
  12876. return;
  12877. offset += sizeof(v);
  12878. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12879. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12880. break;
  12881. }
  12882. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12883. vlen += sizeof(v);
  12884. }
  12885. }
  12886. static void tg3_probe_ncsi(struct tg3 *tp)
  12887. {
  12888. u32 apedata;
  12889. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12890. if (apedata != APE_SEG_SIG_MAGIC)
  12891. return;
  12892. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12893. if (!(apedata & APE_FW_STATUS_READY))
  12894. return;
  12895. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12896. tg3_flag_set(tp, APE_HAS_NCSI);
  12897. }
  12898. static void tg3_read_dash_ver(struct tg3 *tp)
  12899. {
  12900. int vlen;
  12901. u32 apedata;
  12902. char *fwtype;
  12903. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12904. if (tg3_flag(tp, APE_HAS_NCSI))
  12905. fwtype = "NCSI";
  12906. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  12907. fwtype = "SMASH";
  12908. else
  12909. fwtype = "DASH";
  12910. vlen = strlen(tp->fw_ver);
  12911. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12912. fwtype,
  12913. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12914. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12915. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12916. (apedata & APE_FW_VERSION_BLDMSK));
  12917. }
  12918. static void tg3_read_otp_ver(struct tg3 *tp)
  12919. {
  12920. u32 val, val2;
  12921. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12922. return;
  12923. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  12924. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  12925. TG3_OTP_MAGIC0_VALID(val)) {
  12926. u64 val64 = (u64) val << 32 | val2;
  12927. u32 ver = 0;
  12928. int i, vlen;
  12929. for (i = 0; i < 7; i++) {
  12930. if ((val64 & 0xff) == 0)
  12931. break;
  12932. ver = val64 & 0xff;
  12933. val64 >>= 8;
  12934. }
  12935. vlen = strlen(tp->fw_ver);
  12936. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  12937. }
  12938. }
  12939. static void tg3_read_fw_ver(struct tg3 *tp)
  12940. {
  12941. u32 val;
  12942. bool vpd_vers = false;
  12943. if (tp->fw_ver[0] != 0)
  12944. vpd_vers = true;
  12945. if (tg3_flag(tp, NO_NVRAM)) {
  12946. strcat(tp->fw_ver, "sb");
  12947. tg3_read_otp_ver(tp);
  12948. return;
  12949. }
  12950. if (tg3_nvram_read(tp, 0, &val))
  12951. return;
  12952. if (val == TG3_EEPROM_MAGIC)
  12953. tg3_read_bc_ver(tp);
  12954. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12955. tg3_read_sb_ver(tp, val);
  12956. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12957. tg3_read_hwsb_ver(tp);
  12958. if (tg3_flag(tp, ENABLE_ASF)) {
  12959. if (tg3_flag(tp, ENABLE_APE)) {
  12960. tg3_probe_ncsi(tp);
  12961. if (!vpd_vers)
  12962. tg3_read_dash_ver(tp);
  12963. } else if (!vpd_vers) {
  12964. tg3_read_mgmtfw_ver(tp);
  12965. }
  12966. }
  12967. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12968. }
  12969. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12970. {
  12971. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12972. return TG3_RX_RET_MAX_SIZE_5717;
  12973. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12974. return TG3_RX_RET_MAX_SIZE_5700;
  12975. else
  12976. return TG3_RX_RET_MAX_SIZE_5705;
  12977. }
  12978. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12979. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12980. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12981. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12982. { },
  12983. };
  12984. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12985. {
  12986. struct pci_dev *peer;
  12987. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12988. for (func = 0; func < 8; func++) {
  12989. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12990. if (peer && peer != tp->pdev)
  12991. break;
  12992. pci_dev_put(peer);
  12993. }
  12994. /* 5704 can be configured in single-port mode, set peer to
  12995. * tp->pdev in that case.
  12996. */
  12997. if (!peer) {
  12998. peer = tp->pdev;
  12999. return peer;
  13000. }
  13001. /*
  13002. * We don't need to keep the refcount elevated; there's no way
  13003. * to remove one half of this device without removing the other
  13004. */
  13005. pci_dev_put(peer);
  13006. return peer;
  13007. }
  13008. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  13009. {
  13010. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  13011. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  13012. u32 reg;
  13013. /* All devices that use the alternate
  13014. * ASIC REV location have a CPMU.
  13015. */
  13016. tg3_flag_set(tp, CPMU_PRESENT);
  13017. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13018. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13019. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13020. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13021. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13022. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  13023. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  13024. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13025. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13026. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  13027. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
  13028. reg = TG3PCI_GEN2_PRODID_ASICREV;
  13029. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  13030. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  13031. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  13032. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  13033. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  13034. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  13035. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  13036. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  13037. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  13038. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  13039. reg = TG3PCI_GEN15_PRODID_ASICREV;
  13040. else
  13041. reg = TG3PCI_PRODID_ASICREV;
  13042. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  13043. }
  13044. /* Wrong chip ID in 5752 A0. This code can be removed later
  13045. * as A0 is not in production.
  13046. */
  13047. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  13048. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  13049. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  13050. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  13051. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13052. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13053. tg3_asic_rev(tp) == ASIC_REV_5720)
  13054. tg3_flag_set(tp, 5717_PLUS);
  13055. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  13056. tg3_asic_rev(tp) == ASIC_REV_57766)
  13057. tg3_flag_set(tp, 57765_CLASS);
  13058. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  13059. tg3_asic_rev(tp) == ASIC_REV_5762)
  13060. tg3_flag_set(tp, 57765_PLUS);
  13061. /* Intentionally exclude ASIC_REV_5906 */
  13062. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13063. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13064. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13065. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13066. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13067. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13068. tg3_flag(tp, 57765_PLUS))
  13069. tg3_flag_set(tp, 5755_PLUS);
  13070. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  13071. tg3_asic_rev(tp) == ASIC_REV_5714)
  13072. tg3_flag_set(tp, 5780_CLASS);
  13073. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13074. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13075. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  13076. tg3_flag(tp, 5755_PLUS) ||
  13077. tg3_flag(tp, 5780_CLASS))
  13078. tg3_flag_set(tp, 5750_PLUS);
  13079. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13080. tg3_flag(tp, 5750_PLUS))
  13081. tg3_flag_set(tp, 5705_PLUS);
  13082. }
  13083. static bool tg3_10_100_only_device(struct tg3 *tp,
  13084. const struct pci_device_id *ent)
  13085. {
  13086. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  13087. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13088. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  13089. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  13090. return true;
  13091. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  13092. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  13093. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  13094. return true;
  13095. } else {
  13096. return true;
  13097. }
  13098. }
  13099. return false;
  13100. }
  13101. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  13102. {
  13103. u32 misc_ctrl_reg;
  13104. u32 pci_state_reg, grc_misc_cfg;
  13105. u32 val;
  13106. u16 pci_cmd;
  13107. int err;
  13108. /* Force memory write invalidate off. If we leave it on,
  13109. * then on 5700_BX chips we have to enable a workaround.
  13110. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  13111. * to match the cacheline size. The Broadcom driver have this
  13112. * workaround but turns MWI off all the times so never uses
  13113. * it. This seems to suggest that the workaround is insufficient.
  13114. */
  13115. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13116. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  13117. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13118. /* Important! -- Make sure register accesses are byteswapped
  13119. * correctly. Also, for those chips that require it, make
  13120. * sure that indirect register accesses are enabled before
  13121. * the first operation.
  13122. */
  13123. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13124. &misc_ctrl_reg);
  13125. tp->misc_host_ctrl |= (misc_ctrl_reg &
  13126. MISC_HOST_CTRL_CHIPREV);
  13127. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13128. tp->misc_host_ctrl);
  13129. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  13130. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  13131. * we need to disable memory and use config. cycles
  13132. * only to access all registers. The 5702/03 chips
  13133. * can mistakenly decode the special cycles from the
  13134. * ICH chipsets as memory write cycles, causing corruption
  13135. * of register and memory space. Only certain ICH bridges
  13136. * will drive special cycles with non-zero data during the
  13137. * address phase which can fall within the 5703's address
  13138. * range. This is not an ICH bug as the PCI spec allows
  13139. * non-zero address during special cycles. However, only
  13140. * these ICH bridges are known to drive non-zero addresses
  13141. * during special cycles.
  13142. *
  13143. * Since special cycles do not cross PCI bridges, we only
  13144. * enable this workaround if the 5703 is on the secondary
  13145. * bus of these ICH bridges.
  13146. */
  13147. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  13148. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  13149. static struct tg3_dev_id {
  13150. u32 vendor;
  13151. u32 device;
  13152. u32 rev;
  13153. } ich_chipsets[] = {
  13154. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  13155. PCI_ANY_ID },
  13156. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  13157. PCI_ANY_ID },
  13158. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  13159. 0xa },
  13160. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  13161. PCI_ANY_ID },
  13162. { },
  13163. };
  13164. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  13165. struct pci_dev *bridge = NULL;
  13166. while (pci_id->vendor != 0) {
  13167. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  13168. bridge);
  13169. if (!bridge) {
  13170. pci_id++;
  13171. continue;
  13172. }
  13173. if (pci_id->rev != PCI_ANY_ID) {
  13174. if (bridge->revision > pci_id->rev)
  13175. continue;
  13176. }
  13177. if (bridge->subordinate &&
  13178. (bridge->subordinate->number ==
  13179. tp->pdev->bus->number)) {
  13180. tg3_flag_set(tp, ICH_WORKAROUND);
  13181. pci_dev_put(bridge);
  13182. break;
  13183. }
  13184. }
  13185. }
  13186. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  13187. static struct tg3_dev_id {
  13188. u32 vendor;
  13189. u32 device;
  13190. } bridge_chipsets[] = {
  13191. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  13192. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  13193. { },
  13194. };
  13195. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  13196. struct pci_dev *bridge = NULL;
  13197. while (pci_id->vendor != 0) {
  13198. bridge = pci_get_device(pci_id->vendor,
  13199. pci_id->device,
  13200. bridge);
  13201. if (!bridge) {
  13202. pci_id++;
  13203. continue;
  13204. }
  13205. if (bridge->subordinate &&
  13206. (bridge->subordinate->number <=
  13207. tp->pdev->bus->number) &&
  13208. (bridge->subordinate->busn_res.end >=
  13209. tp->pdev->bus->number)) {
  13210. tg3_flag_set(tp, 5701_DMA_BUG);
  13211. pci_dev_put(bridge);
  13212. break;
  13213. }
  13214. }
  13215. }
  13216. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  13217. * DMA addresses > 40-bit. This bridge may have other additional
  13218. * 57xx devices behind it in some 4-port NIC designs for example.
  13219. * Any tg3 device found behind the bridge will also need the 40-bit
  13220. * DMA workaround.
  13221. */
  13222. if (tg3_flag(tp, 5780_CLASS)) {
  13223. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13224. tp->msi_cap = tp->pdev->msi_cap;
  13225. } else {
  13226. struct pci_dev *bridge = NULL;
  13227. do {
  13228. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  13229. PCI_DEVICE_ID_SERVERWORKS_EPB,
  13230. bridge);
  13231. if (bridge && bridge->subordinate &&
  13232. (bridge->subordinate->number <=
  13233. tp->pdev->bus->number) &&
  13234. (bridge->subordinate->busn_res.end >=
  13235. tp->pdev->bus->number)) {
  13236. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13237. pci_dev_put(bridge);
  13238. break;
  13239. }
  13240. } while (bridge);
  13241. }
  13242. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13243. tg3_asic_rev(tp) == ASIC_REV_5714)
  13244. tp->pdev_peer = tg3_find_peer(tp);
  13245. /* Determine TSO capabilities */
  13246. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  13247. ; /* Do nothing. HW bug. */
  13248. else if (tg3_flag(tp, 57765_PLUS))
  13249. tg3_flag_set(tp, HW_TSO_3);
  13250. else if (tg3_flag(tp, 5755_PLUS) ||
  13251. tg3_asic_rev(tp) == ASIC_REV_5906)
  13252. tg3_flag_set(tp, HW_TSO_2);
  13253. else if (tg3_flag(tp, 5750_PLUS)) {
  13254. tg3_flag_set(tp, HW_TSO_1);
  13255. tg3_flag_set(tp, TSO_BUG);
  13256. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  13257. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  13258. tg3_flag_clear(tp, TSO_BUG);
  13259. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13260. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13261. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  13262. tg3_flag_set(tp, FW_TSO);
  13263. tg3_flag_set(tp, TSO_BUG);
  13264. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  13265. tp->fw_needed = FIRMWARE_TG3TSO5;
  13266. else
  13267. tp->fw_needed = FIRMWARE_TG3TSO;
  13268. }
  13269. /* Selectively allow TSO based on operating conditions */
  13270. if (tg3_flag(tp, HW_TSO_1) ||
  13271. tg3_flag(tp, HW_TSO_2) ||
  13272. tg3_flag(tp, HW_TSO_3) ||
  13273. tg3_flag(tp, FW_TSO)) {
  13274. /* For firmware TSO, assume ASF is disabled.
  13275. * We'll disable TSO later if we discover ASF
  13276. * is enabled in tg3_get_eeprom_hw_cfg().
  13277. */
  13278. tg3_flag_set(tp, TSO_CAPABLE);
  13279. } else {
  13280. tg3_flag_clear(tp, TSO_CAPABLE);
  13281. tg3_flag_clear(tp, TSO_BUG);
  13282. tp->fw_needed = NULL;
  13283. }
  13284. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  13285. tp->fw_needed = FIRMWARE_TG3;
  13286. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  13287. tp->fw_needed = FIRMWARE_TG357766;
  13288. tp->irq_max = 1;
  13289. if (tg3_flag(tp, 5750_PLUS)) {
  13290. tg3_flag_set(tp, SUPPORT_MSI);
  13291. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  13292. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  13293. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  13294. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  13295. tp->pdev_peer == tp->pdev))
  13296. tg3_flag_clear(tp, SUPPORT_MSI);
  13297. if (tg3_flag(tp, 5755_PLUS) ||
  13298. tg3_asic_rev(tp) == ASIC_REV_5906) {
  13299. tg3_flag_set(tp, 1SHOT_MSI);
  13300. }
  13301. if (tg3_flag(tp, 57765_PLUS)) {
  13302. tg3_flag_set(tp, SUPPORT_MSIX);
  13303. tp->irq_max = TG3_IRQ_MAX_VECS;
  13304. }
  13305. }
  13306. tp->txq_max = 1;
  13307. tp->rxq_max = 1;
  13308. if (tp->irq_max > 1) {
  13309. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  13310. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  13311. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13312. tg3_asic_rev(tp) == ASIC_REV_5720)
  13313. tp->txq_max = tp->irq_max - 1;
  13314. }
  13315. if (tg3_flag(tp, 5755_PLUS) ||
  13316. tg3_asic_rev(tp) == ASIC_REV_5906)
  13317. tg3_flag_set(tp, SHORT_DMA_BUG);
  13318. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  13319. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  13320. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13321. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13322. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13323. tg3_asic_rev(tp) == ASIC_REV_5762)
  13324. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  13325. if (tg3_flag(tp, 57765_PLUS) &&
  13326. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  13327. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  13328. if (!tg3_flag(tp, 5705_PLUS) ||
  13329. tg3_flag(tp, 5780_CLASS) ||
  13330. tg3_flag(tp, USE_JUMBO_BDFLAG))
  13331. tg3_flag_set(tp, JUMBO_CAPABLE);
  13332. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13333. &pci_state_reg);
  13334. if (pci_is_pcie(tp->pdev)) {
  13335. u16 lnkctl;
  13336. tg3_flag_set(tp, PCI_EXPRESS);
  13337. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  13338. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  13339. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13340. tg3_flag_clear(tp, HW_TSO_2);
  13341. tg3_flag_clear(tp, TSO_CAPABLE);
  13342. }
  13343. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13344. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13345. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  13346. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  13347. tg3_flag_set(tp, CLKREQ_BUG);
  13348. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  13349. tg3_flag_set(tp, L1PLLPD_EN);
  13350. }
  13351. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  13352. /* BCM5785 devices are effectively PCIe devices, and should
  13353. * follow PCIe codepaths, but do not have a PCIe capabilities
  13354. * section.
  13355. */
  13356. tg3_flag_set(tp, PCI_EXPRESS);
  13357. } else if (!tg3_flag(tp, 5705_PLUS) ||
  13358. tg3_flag(tp, 5780_CLASS)) {
  13359. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  13360. if (!tp->pcix_cap) {
  13361. dev_err(&tp->pdev->dev,
  13362. "Cannot find PCI-X capability, aborting\n");
  13363. return -EIO;
  13364. }
  13365. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  13366. tg3_flag_set(tp, PCIX_MODE);
  13367. }
  13368. /* If we have an AMD 762 or VIA K8T800 chipset, write
  13369. * reordering to the mailbox registers done by the host
  13370. * controller can cause major troubles. We read back from
  13371. * every mailbox register write to force the writes to be
  13372. * posted to the chip in order.
  13373. */
  13374. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  13375. !tg3_flag(tp, PCI_EXPRESS))
  13376. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  13377. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  13378. &tp->pci_cacheline_sz);
  13379. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13380. &tp->pci_lat_timer);
  13381. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13382. tp->pci_lat_timer < 64) {
  13383. tp->pci_lat_timer = 64;
  13384. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13385. tp->pci_lat_timer);
  13386. }
  13387. /* Important! -- It is critical that the PCI-X hw workaround
  13388. * situation is decided before the first MMIO register access.
  13389. */
  13390. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  13391. /* 5700 BX chips need to have their TX producer index
  13392. * mailboxes written twice to workaround a bug.
  13393. */
  13394. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  13395. /* If we are in PCI-X mode, enable register write workaround.
  13396. *
  13397. * The workaround is to use indirect register accesses
  13398. * for all chip writes not to mailbox registers.
  13399. */
  13400. if (tg3_flag(tp, PCIX_MODE)) {
  13401. u32 pm_reg;
  13402. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13403. /* The chip can have it's power management PCI config
  13404. * space registers clobbered due to this bug.
  13405. * So explicitly force the chip into D0 here.
  13406. */
  13407. pci_read_config_dword(tp->pdev,
  13408. tp->pdev->pm_cap + PCI_PM_CTRL,
  13409. &pm_reg);
  13410. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  13411. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  13412. pci_write_config_dword(tp->pdev,
  13413. tp->pdev->pm_cap + PCI_PM_CTRL,
  13414. pm_reg);
  13415. /* Also, force SERR#/PERR# in PCI command. */
  13416. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13417. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  13418. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13419. }
  13420. }
  13421. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  13422. tg3_flag_set(tp, PCI_HIGH_SPEED);
  13423. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  13424. tg3_flag_set(tp, PCI_32BIT);
  13425. /* Chip-specific fixup from Broadcom driver */
  13426. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  13427. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  13428. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  13429. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  13430. }
  13431. /* Default fast path register access methods */
  13432. tp->read32 = tg3_read32;
  13433. tp->write32 = tg3_write32;
  13434. tp->read32_mbox = tg3_read32;
  13435. tp->write32_mbox = tg3_write32;
  13436. tp->write32_tx_mbox = tg3_write32;
  13437. tp->write32_rx_mbox = tg3_write32;
  13438. /* Various workaround register access methods */
  13439. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  13440. tp->write32 = tg3_write_indirect_reg32;
  13441. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  13442. (tg3_flag(tp, PCI_EXPRESS) &&
  13443. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  13444. /*
  13445. * Back to back register writes can cause problems on these
  13446. * chips, the workaround is to read back all reg writes
  13447. * except those to mailbox regs.
  13448. *
  13449. * See tg3_write_indirect_reg32().
  13450. */
  13451. tp->write32 = tg3_write_flush_reg32;
  13452. }
  13453. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  13454. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  13455. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  13456. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13457. }
  13458. if (tg3_flag(tp, ICH_WORKAROUND)) {
  13459. tp->read32 = tg3_read_indirect_reg32;
  13460. tp->write32 = tg3_write_indirect_reg32;
  13461. tp->read32_mbox = tg3_read_indirect_mbox;
  13462. tp->write32_mbox = tg3_write_indirect_mbox;
  13463. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  13464. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  13465. iounmap(tp->regs);
  13466. tp->regs = NULL;
  13467. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13468. pci_cmd &= ~PCI_COMMAND_MEMORY;
  13469. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13470. }
  13471. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13472. tp->read32_mbox = tg3_read32_mbox_5906;
  13473. tp->write32_mbox = tg3_write32_mbox_5906;
  13474. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  13475. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  13476. }
  13477. if (tp->write32 == tg3_write_indirect_reg32 ||
  13478. (tg3_flag(tp, PCIX_MODE) &&
  13479. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13480. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13481. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13482. /* The memory arbiter has to be enabled in order for SRAM accesses
  13483. * to succeed. Normally on powerup the tg3 chip firmware will make
  13484. * sure it is enabled, but other entities such as system netboot
  13485. * code might disable it.
  13486. */
  13487. val = tr32(MEMARB_MODE);
  13488. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13489. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13490. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13491. tg3_flag(tp, 5780_CLASS)) {
  13492. if (tg3_flag(tp, PCIX_MODE)) {
  13493. pci_read_config_dword(tp->pdev,
  13494. tp->pcix_cap + PCI_X_STATUS,
  13495. &val);
  13496. tp->pci_fn = val & 0x7;
  13497. }
  13498. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13499. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13500. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13501. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13502. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13503. val = tr32(TG3_CPMU_STATUS);
  13504. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13505. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13506. else
  13507. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13508. TG3_CPMU_STATUS_FSHFT_5719;
  13509. }
  13510. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13511. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13512. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13513. }
  13514. /* Get eeprom hw config before calling tg3_set_power_state().
  13515. * In particular, the TG3_FLAG_IS_NIC flag must be
  13516. * determined before calling tg3_set_power_state() so that
  13517. * we know whether or not to switch out of Vaux power.
  13518. * When the flag is set, it means that GPIO1 is used for eeprom
  13519. * write protect and also implies that it is a LOM where GPIOs
  13520. * are not used to switch power.
  13521. */
  13522. tg3_get_eeprom_hw_cfg(tp);
  13523. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13524. tg3_flag_clear(tp, TSO_CAPABLE);
  13525. tg3_flag_clear(tp, TSO_BUG);
  13526. tp->fw_needed = NULL;
  13527. }
  13528. if (tg3_flag(tp, ENABLE_APE)) {
  13529. /* Allow reads and writes to the
  13530. * APE register and memory space.
  13531. */
  13532. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13533. PCISTATE_ALLOW_APE_SHMEM_WR |
  13534. PCISTATE_ALLOW_APE_PSPACE_WR;
  13535. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13536. pci_state_reg);
  13537. tg3_ape_lock_init(tp);
  13538. }
  13539. /* Set up tp->grc_local_ctrl before calling
  13540. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13541. * will bring 5700's external PHY out of reset.
  13542. * It is also used as eeprom write protect on LOMs.
  13543. */
  13544. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13545. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13546. tg3_flag(tp, EEPROM_WRITE_PROT))
  13547. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13548. GRC_LCLCTRL_GPIO_OUTPUT1);
  13549. /* Unused GPIO3 must be driven as output on 5752 because there
  13550. * are no pull-up resistors on unused GPIO pins.
  13551. */
  13552. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13553. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13554. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13555. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13556. tg3_flag(tp, 57765_CLASS))
  13557. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13558. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13559. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13560. /* Turn off the debug UART. */
  13561. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13562. if (tg3_flag(tp, IS_NIC))
  13563. /* Keep VMain power. */
  13564. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13565. GRC_LCLCTRL_GPIO_OUTPUT0;
  13566. }
  13567. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13568. tp->grc_local_ctrl |=
  13569. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13570. /* Switch out of Vaux if it is a NIC */
  13571. tg3_pwrsrc_switch_to_vmain(tp);
  13572. /* Derive initial jumbo mode from MTU assigned in
  13573. * ether_setup() via the alloc_etherdev() call
  13574. */
  13575. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13576. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13577. /* Determine WakeOnLan speed to use. */
  13578. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13579. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13580. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13581. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13582. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13583. } else {
  13584. tg3_flag_set(tp, WOL_SPEED_100MB);
  13585. }
  13586. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13587. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13588. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13589. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13590. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13591. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13592. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13593. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13594. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13595. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13596. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13597. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13598. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13599. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13600. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13601. if (tg3_flag(tp, 5705_PLUS) &&
  13602. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13603. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13604. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13605. !tg3_flag(tp, 57765_PLUS)) {
  13606. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13607. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13608. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13609. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13610. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13611. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13612. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13613. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13614. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13615. } else
  13616. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13617. }
  13618. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13619. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13620. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13621. if (tp->phy_otp == 0)
  13622. tp->phy_otp = TG3_OTP_DEFAULT;
  13623. }
  13624. if (tg3_flag(tp, CPMU_PRESENT))
  13625. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13626. else
  13627. tp->mi_mode = MAC_MI_MODE_BASE;
  13628. tp->coalesce_mode = 0;
  13629. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13630. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13631. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13632. /* Set these bits to enable statistics workaround. */
  13633. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13634. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13635. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13636. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13637. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13638. }
  13639. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13640. tg3_asic_rev(tp) == ASIC_REV_57780)
  13641. tg3_flag_set(tp, USE_PHYLIB);
  13642. err = tg3_mdio_init(tp);
  13643. if (err)
  13644. return err;
  13645. /* Initialize data/descriptor byte/word swapping. */
  13646. val = tr32(GRC_MODE);
  13647. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13648. tg3_asic_rev(tp) == ASIC_REV_5762)
  13649. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13650. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13651. GRC_MODE_B2HRX_ENABLE |
  13652. GRC_MODE_HTX2B_ENABLE |
  13653. GRC_MODE_HOST_STACKUP);
  13654. else
  13655. val &= GRC_MODE_HOST_STACKUP;
  13656. tw32(GRC_MODE, val | tp->grc_mode);
  13657. tg3_switch_clocks(tp);
  13658. /* Clear this out for sanity. */
  13659. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13660. /* Clear TG3PCI_REG_BASE_ADDR to prevent hangs. */
  13661. tw32(TG3PCI_REG_BASE_ADDR, 0);
  13662. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13663. &pci_state_reg);
  13664. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13665. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13666. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13667. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13668. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13669. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13670. void __iomem *sram_base;
  13671. /* Write some dummy words into the SRAM status block
  13672. * area, see if it reads back correctly. If the return
  13673. * value is bad, force enable the PCIX workaround.
  13674. */
  13675. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13676. writel(0x00000000, sram_base);
  13677. writel(0x00000000, sram_base + 4);
  13678. writel(0xffffffff, sram_base + 4);
  13679. if (readl(sram_base) != 0x00000000)
  13680. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13681. }
  13682. }
  13683. udelay(50);
  13684. tg3_nvram_init(tp);
  13685. /* If the device has an NVRAM, no need to load patch firmware */
  13686. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13687. !tg3_flag(tp, NO_NVRAM))
  13688. tp->fw_needed = NULL;
  13689. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13690. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13691. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13692. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13693. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13694. tg3_flag_set(tp, IS_5788);
  13695. if (!tg3_flag(tp, IS_5788) &&
  13696. tg3_asic_rev(tp) != ASIC_REV_5700)
  13697. tg3_flag_set(tp, TAGGED_STATUS);
  13698. if (tg3_flag(tp, TAGGED_STATUS)) {
  13699. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13700. HOSTCC_MODE_CLRTICK_TXBD);
  13701. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13702. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13703. tp->misc_host_ctrl);
  13704. }
  13705. /* Preserve the APE MAC_MODE bits */
  13706. if (tg3_flag(tp, ENABLE_APE))
  13707. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13708. else
  13709. tp->mac_mode = 0;
  13710. if (tg3_10_100_only_device(tp, ent))
  13711. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13712. err = tg3_phy_probe(tp);
  13713. if (err) {
  13714. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13715. /* ... but do not return immediately ... */
  13716. tg3_mdio_fini(tp);
  13717. }
  13718. tg3_read_vpd(tp);
  13719. tg3_read_fw_ver(tp);
  13720. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13721. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13722. } else {
  13723. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13724. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13725. else
  13726. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13727. }
  13728. /* 5700 {AX,BX} chips have a broken status block link
  13729. * change bit implementation, so we must use the
  13730. * status register in those cases.
  13731. */
  13732. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13733. tg3_flag_set(tp, USE_LINKCHG_REG);
  13734. else
  13735. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13736. /* The led_ctrl is set during tg3_phy_probe, here we might
  13737. * have to force the link status polling mechanism based
  13738. * upon subsystem IDs.
  13739. */
  13740. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13741. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13742. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13743. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13744. tg3_flag_set(tp, USE_LINKCHG_REG);
  13745. }
  13746. /* For all SERDES we poll the MAC status register. */
  13747. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13748. tg3_flag_set(tp, POLL_SERDES);
  13749. else
  13750. tg3_flag_clear(tp, POLL_SERDES);
  13751. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13752. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13753. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13754. tg3_flag(tp, PCIX_MODE)) {
  13755. tp->rx_offset = NET_SKB_PAD;
  13756. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13757. tp->rx_copy_thresh = ~(u16)0;
  13758. #endif
  13759. }
  13760. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13761. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13762. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13763. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13764. /* Increment the rx prod index on the rx std ring by at most
  13765. * 8 for these chips to workaround hw errata.
  13766. */
  13767. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13768. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13769. tg3_asic_rev(tp) == ASIC_REV_5755)
  13770. tp->rx_std_max_post = 8;
  13771. if (tg3_flag(tp, ASPM_WORKAROUND))
  13772. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13773. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13774. return err;
  13775. }
  13776. #ifdef CONFIG_SPARC
  13777. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13778. {
  13779. struct net_device *dev = tp->dev;
  13780. struct pci_dev *pdev = tp->pdev;
  13781. struct device_node *dp = pci_device_to_OF_node(pdev);
  13782. const unsigned char *addr;
  13783. int len;
  13784. addr = of_get_property(dp, "local-mac-address", &len);
  13785. if (addr && len == ETH_ALEN) {
  13786. memcpy(dev->dev_addr, addr, ETH_ALEN);
  13787. return 0;
  13788. }
  13789. return -ENODEV;
  13790. }
  13791. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13792. {
  13793. struct net_device *dev = tp->dev;
  13794. memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
  13795. return 0;
  13796. }
  13797. #endif
  13798. static int tg3_get_device_address(struct tg3 *tp)
  13799. {
  13800. struct net_device *dev = tp->dev;
  13801. u32 hi, lo, mac_offset;
  13802. int addr_ok = 0;
  13803. int err;
  13804. #ifdef CONFIG_SPARC
  13805. if (!tg3_get_macaddr_sparc(tp))
  13806. return 0;
  13807. #endif
  13808. if (tg3_flag(tp, IS_SSB_CORE)) {
  13809. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  13810. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  13811. return 0;
  13812. }
  13813. mac_offset = 0x7c;
  13814. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13815. tg3_flag(tp, 5780_CLASS)) {
  13816. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13817. mac_offset = 0xcc;
  13818. if (tg3_nvram_lock(tp))
  13819. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13820. else
  13821. tg3_nvram_unlock(tp);
  13822. } else if (tg3_flag(tp, 5717_PLUS)) {
  13823. if (tp->pci_fn & 1)
  13824. mac_offset = 0xcc;
  13825. if (tp->pci_fn > 1)
  13826. mac_offset += 0x18c;
  13827. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13828. mac_offset = 0x10;
  13829. /* First try to get it from MAC address mailbox. */
  13830. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13831. if ((hi >> 16) == 0x484b) {
  13832. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13833. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13834. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13835. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13836. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13837. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13838. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13839. /* Some old bootcode may report a 0 MAC address in SRAM */
  13840. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13841. }
  13842. if (!addr_ok) {
  13843. /* Next, try NVRAM. */
  13844. if (!tg3_flag(tp, NO_NVRAM) &&
  13845. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13846. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13847. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13848. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13849. }
  13850. /* Finally just fetch it out of the MAC control regs. */
  13851. else {
  13852. hi = tr32(MAC_ADDR_0_HIGH);
  13853. lo = tr32(MAC_ADDR_0_LOW);
  13854. dev->dev_addr[5] = lo & 0xff;
  13855. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13856. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13857. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13858. dev->dev_addr[1] = hi & 0xff;
  13859. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13860. }
  13861. }
  13862. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13863. #ifdef CONFIG_SPARC
  13864. if (!tg3_get_default_macaddr_sparc(tp))
  13865. return 0;
  13866. #endif
  13867. return -EINVAL;
  13868. }
  13869. return 0;
  13870. }
  13871. #define BOUNDARY_SINGLE_CACHELINE 1
  13872. #define BOUNDARY_MULTI_CACHELINE 2
  13873. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13874. {
  13875. int cacheline_size;
  13876. u8 byte;
  13877. int goal;
  13878. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13879. if (byte == 0)
  13880. cacheline_size = 1024;
  13881. else
  13882. cacheline_size = (int) byte * 4;
  13883. /* On 5703 and later chips, the boundary bits have no
  13884. * effect.
  13885. */
  13886. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13887. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13888. !tg3_flag(tp, PCI_EXPRESS))
  13889. goto out;
  13890. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13891. goal = BOUNDARY_MULTI_CACHELINE;
  13892. #else
  13893. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13894. goal = BOUNDARY_SINGLE_CACHELINE;
  13895. #else
  13896. goal = 0;
  13897. #endif
  13898. #endif
  13899. if (tg3_flag(tp, 57765_PLUS)) {
  13900. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13901. goto out;
  13902. }
  13903. if (!goal)
  13904. goto out;
  13905. /* PCI controllers on most RISC systems tend to disconnect
  13906. * when a device tries to burst across a cache-line boundary.
  13907. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13908. *
  13909. * Unfortunately, for PCI-E there are only limited
  13910. * write-side controls for this, and thus for reads
  13911. * we will still get the disconnects. We'll also waste
  13912. * these PCI cycles for both read and write for chips
  13913. * other than 5700 and 5701 which do not implement the
  13914. * boundary bits.
  13915. */
  13916. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13917. switch (cacheline_size) {
  13918. case 16:
  13919. case 32:
  13920. case 64:
  13921. case 128:
  13922. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13923. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13924. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13925. } else {
  13926. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13927. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13928. }
  13929. break;
  13930. case 256:
  13931. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13932. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13933. break;
  13934. default:
  13935. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13936. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13937. break;
  13938. }
  13939. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13940. switch (cacheline_size) {
  13941. case 16:
  13942. case 32:
  13943. case 64:
  13944. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13945. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13946. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13947. break;
  13948. }
  13949. /* fallthrough */
  13950. case 128:
  13951. default:
  13952. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13953. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13954. break;
  13955. }
  13956. } else {
  13957. switch (cacheline_size) {
  13958. case 16:
  13959. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13960. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13961. DMA_RWCTRL_WRITE_BNDRY_16);
  13962. break;
  13963. }
  13964. /* fallthrough */
  13965. case 32:
  13966. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13967. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13968. DMA_RWCTRL_WRITE_BNDRY_32);
  13969. break;
  13970. }
  13971. /* fallthrough */
  13972. case 64:
  13973. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13974. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13975. DMA_RWCTRL_WRITE_BNDRY_64);
  13976. break;
  13977. }
  13978. /* fallthrough */
  13979. case 128:
  13980. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13981. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13982. DMA_RWCTRL_WRITE_BNDRY_128);
  13983. break;
  13984. }
  13985. /* fallthrough */
  13986. case 256:
  13987. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13988. DMA_RWCTRL_WRITE_BNDRY_256);
  13989. break;
  13990. case 512:
  13991. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13992. DMA_RWCTRL_WRITE_BNDRY_512);
  13993. break;
  13994. case 1024:
  13995. default:
  13996. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13997. DMA_RWCTRL_WRITE_BNDRY_1024);
  13998. break;
  13999. }
  14000. }
  14001. out:
  14002. return val;
  14003. }
  14004. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  14005. int size, bool to_device)
  14006. {
  14007. struct tg3_internal_buffer_desc test_desc;
  14008. u32 sram_dma_descs;
  14009. int i, ret;
  14010. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  14011. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  14012. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  14013. tw32(RDMAC_STATUS, 0);
  14014. tw32(WDMAC_STATUS, 0);
  14015. tw32(BUFMGR_MODE, 0);
  14016. tw32(FTQ_RESET, 0);
  14017. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  14018. test_desc.addr_lo = buf_dma & 0xffffffff;
  14019. test_desc.nic_mbuf = 0x00002100;
  14020. test_desc.len = size;
  14021. /*
  14022. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  14023. * the *second* time the tg3 driver was getting loaded after an
  14024. * initial scan.
  14025. *
  14026. * Broadcom tells me:
  14027. * ...the DMA engine is connected to the GRC block and a DMA
  14028. * reset may affect the GRC block in some unpredictable way...
  14029. * The behavior of resets to individual blocks has not been tested.
  14030. *
  14031. * Broadcom noted the GRC reset will also reset all sub-components.
  14032. */
  14033. if (to_device) {
  14034. test_desc.cqid_sqid = (13 << 8) | 2;
  14035. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  14036. udelay(40);
  14037. } else {
  14038. test_desc.cqid_sqid = (16 << 8) | 7;
  14039. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  14040. udelay(40);
  14041. }
  14042. test_desc.flags = 0x00000005;
  14043. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  14044. u32 val;
  14045. val = *(((u32 *)&test_desc) + i);
  14046. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  14047. sram_dma_descs + (i * sizeof(u32)));
  14048. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  14049. }
  14050. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  14051. if (to_device)
  14052. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  14053. else
  14054. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  14055. ret = -ENODEV;
  14056. for (i = 0; i < 40; i++) {
  14057. u32 val;
  14058. if (to_device)
  14059. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  14060. else
  14061. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  14062. if ((val & 0xffff) == sram_dma_descs) {
  14063. ret = 0;
  14064. break;
  14065. }
  14066. udelay(100);
  14067. }
  14068. return ret;
  14069. }
  14070. #define TEST_BUFFER_SIZE 0x2000
  14071. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  14072. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  14073. { },
  14074. };
  14075. static int tg3_test_dma(struct tg3 *tp)
  14076. {
  14077. dma_addr_t buf_dma;
  14078. u32 *buf, saved_dma_rwctrl;
  14079. int ret = 0;
  14080. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  14081. &buf_dma, GFP_KERNEL);
  14082. if (!buf) {
  14083. ret = -ENOMEM;
  14084. goto out_nofree;
  14085. }
  14086. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  14087. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  14088. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  14089. if (tg3_flag(tp, 57765_PLUS))
  14090. goto out;
  14091. if (tg3_flag(tp, PCI_EXPRESS)) {
  14092. /* DMA read watermark not used on PCIE */
  14093. tp->dma_rwctrl |= 0x00180000;
  14094. } else if (!tg3_flag(tp, PCIX_MODE)) {
  14095. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  14096. tg3_asic_rev(tp) == ASIC_REV_5750)
  14097. tp->dma_rwctrl |= 0x003f0000;
  14098. else
  14099. tp->dma_rwctrl |= 0x003f000f;
  14100. } else {
  14101. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14102. tg3_asic_rev(tp) == ASIC_REV_5704) {
  14103. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  14104. u32 read_water = 0x7;
  14105. /* If the 5704 is behind the EPB bridge, we can
  14106. * do the less restrictive ONE_DMA workaround for
  14107. * better performance.
  14108. */
  14109. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  14110. tg3_asic_rev(tp) == ASIC_REV_5704)
  14111. tp->dma_rwctrl |= 0x8000;
  14112. else if (ccval == 0x6 || ccval == 0x7)
  14113. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14114. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  14115. read_water = 4;
  14116. /* Set bit 23 to enable PCIX hw bug fix */
  14117. tp->dma_rwctrl |=
  14118. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  14119. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  14120. (1 << 23);
  14121. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  14122. /* 5780 always in PCIX mode */
  14123. tp->dma_rwctrl |= 0x00144000;
  14124. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  14125. /* 5714 always in PCIX mode */
  14126. tp->dma_rwctrl |= 0x00148000;
  14127. } else {
  14128. tp->dma_rwctrl |= 0x001b000f;
  14129. }
  14130. }
  14131. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  14132. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14133. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14134. tg3_asic_rev(tp) == ASIC_REV_5704)
  14135. tp->dma_rwctrl &= 0xfffffff0;
  14136. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  14137. tg3_asic_rev(tp) == ASIC_REV_5701) {
  14138. /* Remove this if it causes problems for some boards. */
  14139. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  14140. /* On 5700/5701 chips, we need to set this bit.
  14141. * Otherwise the chip will issue cacheline transactions
  14142. * to streamable DMA memory with not all the byte
  14143. * enables turned on. This is an error on several
  14144. * RISC PCI controllers, in particular sparc64.
  14145. *
  14146. * On 5703/5704 chips, this bit has been reassigned
  14147. * a different meaning. In particular, it is used
  14148. * on those chips to enable a PCI-X workaround.
  14149. */
  14150. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  14151. }
  14152. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14153. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14154. tg3_asic_rev(tp) != ASIC_REV_5701)
  14155. goto out;
  14156. /* It is best to perform DMA test with maximum write burst size
  14157. * to expose the 5700/5701 write DMA bug.
  14158. */
  14159. saved_dma_rwctrl = tp->dma_rwctrl;
  14160. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14161. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14162. while (1) {
  14163. u32 *p = buf, i;
  14164. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  14165. p[i] = i;
  14166. /* Send the buffer to the chip. */
  14167. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
  14168. if (ret) {
  14169. dev_err(&tp->pdev->dev,
  14170. "%s: Buffer write failed. err = %d\n",
  14171. __func__, ret);
  14172. break;
  14173. }
  14174. /* Now read it back. */
  14175. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
  14176. if (ret) {
  14177. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  14178. "err = %d\n", __func__, ret);
  14179. break;
  14180. }
  14181. /* Verify it. */
  14182. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14183. if (p[i] == i)
  14184. continue;
  14185. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14186. DMA_RWCTRL_WRITE_BNDRY_16) {
  14187. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14188. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14189. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14190. break;
  14191. } else {
  14192. dev_err(&tp->pdev->dev,
  14193. "%s: Buffer corrupted on read back! "
  14194. "(%d != %d)\n", __func__, p[i], i);
  14195. ret = -ENODEV;
  14196. goto out;
  14197. }
  14198. }
  14199. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  14200. /* Success. */
  14201. ret = 0;
  14202. break;
  14203. }
  14204. }
  14205. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14206. DMA_RWCTRL_WRITE_BNDRY_16) {
  14207. /* DMA test passed without adjusting DMA boundary,
  14208. * now look for chipsets that are known to expose the
  14209. * DMA bug without failing the test.
  14210. */
  14211. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  14212. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14213. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14214. } else {
  14215. /* Safe to use the calculated DMA boundary. */
  14216. tp->dma_rwctrl = saved_dma_rwctrl;
  14217. }
  14218. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14219. }
  14220. out:
  14221. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  14222. out_nofree:
  14223. return ret;
  14224. }
  14225. static void tg3_init_bufmgr_config(struct tg3 *tp)
  14226. {
  14227. if (tg3_flag(tp, 57765_PLUS)) {
  14228. tp->bufmgr_config.mbuf_read_dma_low_water =
  14229. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14230. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14231. DEFAULT_MB_MACRX_LOW_WATER_57765;
  14232. tp->bufmgr_config.mbuf_high_water =
  14233. DEFAULT_MB_HIGH_WATER_57765;
  14234. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14235. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14236. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14237. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  14238. tp->bufmgr_config.mbuf_high_water_jumbo =
  14239. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  14240. } else if (tg3_flag(tp, 5705_PLUS)) {
  14241. tp->bufmgr_config.mbuf_read_dma_low_water =
  14242. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14243. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14244. DEFAULT_MB_MACRX_LOW_WATER_5705;
  14245. tp->bufmgr_config.mbuf_high_water =
  14246. DEFAULT_MB_HIGH_WATER_5705;
  14247. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  14248. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14249. DEFAULT_MB_MACRX_LOW_WATER_5906;
  14250. tp->bufmgr_config.mbuf_high_water =
  14251. DEFAULT_MB_HIGH_WATER_5906;
  14252. }
  14253. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14254. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  14255. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14256. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  14257. tp->bufmgr_config.mbuf_high_water_jumbo =
  14258. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  14259. } else {
  14260. tp->bufmgr_config.mbuf_read_dma_low_water =
  14261. DEFAULT_MB_RDMA_LOW_WATER;
  14262. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14263. DEFAULT_MB_MACRX_LOW_WATER;
  14264. tp->bufmgr_config.mbuf_high_water =
  14265. DEFAULT_MB_HIGH_WATER;
  14266. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14267. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  14268. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14269. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  14270. tp->bufmgr_config.mbuf_high_water_jumbo =
  14271. DEFAULT_MB_HIGH_WATER_JUMBO;
  14272. }
  14273. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  14274. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  14275. }
  14276. static char *tg3_phy_string(struct tg3 *tp)
  14277. {
  14278. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  14279. case TG3_PHY_ID_BCM5400: return "5400";
  14280. case TG3_PHY_ID_BCM5401: return "5401";
  14281. case TG3_PHY_ID_BCM5411: return "5411";
  14282. case TG3_PHY_ID_BCM5701: return "5701";
  14283. case TG3_PHY_ID_BCM5703: return "5703";
  14284. case TG3_PHY_ID_BCM5704: return "5704";
  14285. case TG3_PHY_ID_BCM5705: return "5705";
  14286. case TG3_PHY_ID_BCM5750: return "5750";
  14287. case TG3_PHY_ID_BCM5752: return "5752";
  14288. case TG3_PHY_ID_BCM5714: return "5714";
  14289. case TG3_PHY_ID_BCM5780: return "5780";
  14290. case TG3_PHY_ID_BCM5755: return "5755";
  14291. case TG3_PHY_ID_BCM5787: return "5787";
  14292. case TG3_PHY_ID_BCM5784: return "5784";
  14293. case TG3_PHY_ID_BCM5756: return "5722/5756";
  14294. case TG3_PHY_ID_BCM5906: return "5906";
  14295. case TG3_PHY_ID_BCM5761: return "5761";
  14296. case TG3_PHY_ID_BCM5718C: return "5718C";
  14297. case TG3_PHY_ID_BCM5718S: return "5718S";
  14298. case TG3_PHY_ID_BCM57765: return "57765";
  14299. case TG3_PHY_ID_BCM5719C: return "5719C";
  14300. case TG3_PHY_ID_BCM5720C: return "5720C";
  14301. case TG3_PHY_ID_BCM5762: return "5762C";
  14302. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  14303. case 0: return "serdes";
  14304. default: return "unknown";
  14305. }
  14306. }
  14307. static char *tg3_bus_string(struct tg3 *tp, char *str)
  14308. {
  14309. if (tg3_flag(tp, PCI_EXPRESS)) {
  14310. strcpy(str, "PCI Express");
  14311. return str;
  14312. } else if (tg3_flag(tp, PCIX_MODE)) {
  14313. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  14314. strcpy(str, "PCIX:");
  14315. if ((clock_ctrl == 7) ||
  14316. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  14317. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  14318. strcat(str, "133MHz");
  14319. else if (clock_ctrl == 0)
  14320. strcat(str, "33MHz");
  14321. else if (clock_ctrl == 2)
  14322. strcat(str, "50MHz");
  14323. else if (clock_ctrl == 4)
  14324. strcat(str, "66MHz");
  14325. else if (clock_ctrl == 6)
  14326. strcat(str, "100MHz");
  14327. } else {
  14328. strcpy(str, "PCI:");
  14329. if (tg3_flag(tp, PCI_HIGH_SPEED))
  14330. strcat(str, "66MHz");
  14331. else
  14332. strcat(str, "33MHz");
  14333. }
  14334. if (tg3_flag(tp, PCI_32BIT))
  14335. strcat(str, ":32-bit");
  14336. else
  14337. strcat(str, ":64-bit");
  14338. return str;
  14339. }
  14340. static void tg3_init_coal(struct tg3 *tp)
  14341. {
  14342. struct ethtool_coalesce *ec = &tp->coal;
  14343. memset(ec, 0, sizeof(*ec));
  14344. ec->cmd = ETHTOOL_GCOALESCE;
  14345. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  14346. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  14347. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  14348. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  14349. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  14350. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  14351. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  14352. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  14353. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  14354. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  14355. HOSTCC_MODE_CLRTICK_TXBD)) {
  14356. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  14357. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  14358. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  14359. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  14360. }
  14361. if (tg3_flag(tp, 5705_PLUS)) {
  14362. ec->rx_coalesce_usecs_irq = 0;
  14363. ec->tx_coalesce_usecs_irq = 0;
  14364. ec->stats_block_coalesce_usecs = 0;
  14365. }
  14366. }
  14367. static int tg3_init_one(struct pci_dev *pdev,
  14368. const struct pci_device_id *ent)
  14369. {
  14370. struct net_device *dev;
  14371. struct tg3 *tp;
  14372. int i, err;
  14373. u32 sndmbx, rcvmbx, intmbx;
  14374. char str[40];
  14375. u64 dma_mask, persist_dma_mask;
  14376. netdev_features_t features = 0;
  14377. printk_once(KERN_INFO "%s\n", version);
  14378. err = pci_enable_device(pdev);
  14379. if (err) {
  14380. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  14381. return err;
  14382. }
  14383. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  14384. if (err) {
  14385. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  14386. goto err_out_disable_pdev;
  14387. }
  14388. pci_set_master(pdev);
  14389. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  14390. if (!dev) {
  14391. err = -ENOMEM;
  14392. goto err_out_free_res;
  14393. }
  14394. SET_NETDEV_DEV(dev, &pdev->dev);
  14395. tp = netdev_priv(dev);
  14396. tp->pdev = pdev;
  14397. tp->dev = dev;
  14398. tp->rx_mode = TG3_DEF_RX_MODE;
  14399. tp->tx_mode = TG3_DEF_TX_MODE;
  14400. tp->irq_sync = 1;
  14401. if (tg3_debug > 0)
  14402. tp->msg_enable = tg3_debug;
  14403. else
  14404. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  14405. if (pdev_is_ssb_gige_core(pdev)) {
  14406. tg3_flag_set(tp, IS_SSB_CORE);
  14407. if (ssb_gige_must_flush_posted_writes(pdev))
  14408. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  14409. if (ssb_gige_one_dma_at_once(pdev))
  14410. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  14411. if (ssb_gige_have_roboswitch(pdev)) {
  14412. tg3_flag_set(tp, USE_PHYLIB);
  14413. tg3_flag_set(tp, ROBOSWITCH);
  14414. }
  14415. if (ssb_gige_is_rgmii(pdev))
  14416. tg3_flag_set(tp, RGMII_MODE);
  14417. }
  14418. /* The word/byte swap controls here control register access byte
  14419. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  14420. * setting below.
  14421. */
  14422. tp->misc_host_ctrl =
  14423. MISC_HOST_CTRL_MASK_PCI_INT |
  14424. MISC_HOST_CTRL_WORD_SWAP |
  14425. MISC_HOST_CTRL_INDIR_ACCESS |
  14426. MISC_HOST_CTRL_PCISTATE_RW;
  14427. /* The NONFRM (non-frame) byte/word swap controls take effect
  14428. * on descriptor entries, anything which isn't packet data.
  14429. *
  14430. * The StrongARM chips on the board (one for tx, one for rx)
  14431. * are running in big-endian mode.
  14432. */
  14433. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  14434. GRC_MODE_WSWAP_NONFRM_DATA);
  14435. #ifdef __BIG_ENDIAN
  14436. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  14437. #endif
  14438. spin_lock_init(&tp->lock);
  14439. spin_lock_init(&tp->indirect_lock);
  14440. INIT_WORK(&tp->reset_task, tg3_reset_task);
  14441. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  14442. if (!tp->regs) {
  14443. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  14444. err = -ENOMEM;
  14445. goto err_out_free_dev;
  14446. }
  14447. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  14448. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  14449. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  14450. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  14451. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  14452. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14453. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14454. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14455. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14456. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  14457. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  14458. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14459. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14460. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  14461. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
  14462. tg3_flag_set(tp, ENABLE_APE);
  14463. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14464. if (!tp->aperegs) {
  14465. dev_err(&pdev->dev,
  14466. "Cannot map APE registers, aborting\n");
  14467. err = -ENOMEM;
  14468. goto err_out_iounmap;
  14469. }
  14470. }
  14471. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14472. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14473. dev->ethtool_ops = &tg3_ethtool_ops;
  14474. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14475. dev->netdev_ops = &tg3_netdev_ops;
  14476. dev->irq = pdev->irq;
  14477. err = tg3_get_invariants(tp, ent);
  14478. if (err) {
  14479. dev_err(&pdev->dev,
  14480. "Problem fetching invariants of chip, aborting\n");
  14481. goto err_out_apeunmap;
  14482. }
  14483. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14484. * device behind the EPB cannot support DMA addresses > 40-bit.
  14485. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14486. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14487. * do DMA address check in tg3_start_xmit().
  14488. */
  14489. if (tg3_flag(tp, IS_5788))
  14490. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14491. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14492. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14493. #ifdef CONFIG_HIGHMEM
  14494. dma_mask = DMA_BIT_MASK(64);
  14495. #endif
  14496. } else
  14497. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14498. /* Configure DMA attributes. */
  14499. if (dma_mask > DMA_BIT_MASK(32)) {
  14500. err = pci_set_dma_mask(pdev, dma_mask);
  14501. if (!err) {
  14502. features |= NETIF_F_HIGHDMA;
  14503. err = pci_set_consistent_dma_mask(pdev,
  14504. persist_dma_mask);
  14505. if (err < 0) {
  14506. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14507. "DMA for consistent allocations\n");
  14508. goto err_out_apeunmap;
  14509. }
  14510. }
  14511. }
  14512. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14513. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14514. if (err) {
  14515. dev_err(&pdev->dev,
  14516. "No usable DMA configuration, aborting\n");
  14517. goto err_out_apeunmap;
  14518. }
  14519. }
  14520. tg3_init_bufmgr_config(tp);
  14521. features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
  14522. /* 5700 B0 chips do not support checksumming correctly due
  14523. * to hardware bugs.
  14524. */
  14525. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14526. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14527. if (tg3_flag(tp, 5755_PLUS))
  14528. features |= NETIF_F_IPV6_CSUM;
  14529. }
  14530. /* TSO is on by default on chips that support hardware TSO.
  14531. * Firmware TSO on older chips gives lower performance, so it
  14532. * is off by default, but can be enabled using ethtool.
  14533. */
  14534. if ((tg3_flag(tp, HW_TSO_1) ||
  14535. tg3_flag(tp, HW_TSO_2) ||
  14536. tg3_flag(tp, HW_TSO_3)) &&
  14537. (features & NETIF_F_IP_CSUM))
  14538. features |= NETIF_F_TSO;
  14539. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14540. if (features & NETIF_F_IPV6_CSUM)
  14541. features |= NETIF_F_TSO6;
  14542. if (tg3_flag(tp, HW_TSO_3) ||
  14543. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14544. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14545. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14546. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14547. tg3_asic_rev(tp) == ASIC_REV_57780)
  14548. features |= NETIF_F_TSO_ECN;
  14549. }
  14550. dev->features |= features;
  14551. dev->vlan_features |= features;
  14552. /*
  14553. * Add loopback capability only for a subset of devices that support
  14554. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14555. * loopback for the remaining devices.
  14556. */
  14557. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14558. !tg3_flag(tp, CPMU_PRESENT))
  14559. /* Add the loopback capability */
  14560. features |= NETIF_F_LOOPBACK;
  14561. dev->hw_features |= features;
  14562. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14563. !tg3_flag(tp, TSO_CAPABLE) &&
  14564. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14565. tg3_flag_set(tp, MAX_RXPEND_64);
  14566. tp->rx_pending = 63;
  14567. }
  14568. err = tg3_get_device_address(tp);
  14569. if (err) {
  14570. dev_err(&pdev->dev,
  14571. "Could not obtain valid ethernet address, aborting\n");
  14572. goto err_out_apeunmap;
  14573. }
  14574. /*
  14575. * Reset chip in case UNDI or EFI driver did not shutdown
  14576. * DMA self test will enable WDMAC and we'll see (spurious)
  14577. * pending DMA on the PCI bus at that point.
  14578. */
  14579. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14580. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14581. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14582. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14583. }
  14584. err = tg3_test_dma(tp);
  14585. if (err) {
  14586. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14587. goto err_out_apeunmap;
  14588. }
  14589. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14590. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14591. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14592. for (i = 0; i < tp->irq_max; i++) {
  14593. struct tg3_napi *tnapi = &tp->napi[i];
  14594. tnapi->tp = tp;
  14595. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14596. tnapi->int_mbox = intmbx;
  14597. if (i <= 4)
  14598. intmbx += 0x8;
  14599. else
  14600. intmbx += 0x4;
  14601. tnapi->consmbox = rcvmbx;
  14602. tnapi->prodmbox = sndmbx;
  14603. if (i)
  14604. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14605. else
  14606. tnapi->coal_now = HOSTCC_MODE_NOW;
  14607. if (!tg3_flag(tp, SUPPORT_MSIX))
  14608. break;
  14609. /*
  14610. * If we support MSIX, we'll be using RSS. If we're using
  14611. * RSS, the first vector only handles link interrupts and the
  14612. * remaining vectors handle rx and tx interrupts. Reuse the
  14613. * mailbox values for the next iteration. The values we setup
  14614. * above are still useful for the single vectored mode.
  14615. */
  14616. if (!i)
  14617. continue;
  14618. rcvmbx += 0x8;
  14619. if (sndmbx & 0x4)
  14620. sndmbx -= 0x4;
  14621. else
  14622. sndmbx += 0xc;
  14623. }
  14624. tg3_init_coal(tp);
  14625. pci_set_drvdata(pdev, dev);
  14626. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14627. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14628. tg3_asic_rev(tp) == ASIC_REV_5762)
  14629. tg3_flag_set(tp, PTP_CAPABLE);
  14630. tg3_timer_init(tp);
  14631. tg3_carrier_off(tp);
  14632. err = register_netdev(dev);
  14633. if (err) {
  14634. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14635. goto err_out_apeunmap;
  14636. }
  14637. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14638. tp->board_part_number,
  14639. tg3_chip_rev_id(tp),
  14640. tg3_bus_string(tp, str),
  14641. dev->dev_addr);
  14642. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  14643. struct phy_device *phydev;
  14644. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  14645. netdev_info(dev,
  14646. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  14647. phydev->drv->name, dev_name(&phydev->dev));
  14648. } else {
  14649. char *ethtype;
  14650. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14651. ethtype = "10/100Base-TX";
  14652. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14653. ethtype = "1000Base-SX";
  14654. else
  14655. ethtype = "10/100/1000Base-T";
  14656. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14657. "(WireSpeed[%d], EEE[%d])\n",
  14658. tg3_phy_string(tp), ethtype,
  14659. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14660. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14661. }
  14662. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14663. (dev->features & NETIF_F_RXCSUM) != 0,
  14664. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14665. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14666. tg3_flag(tp, ENABLE_ASF) != 0,
  14667. tg3_flag(tp, TSO_CAPABLE) != 0);
  14668. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14669. tp->dma_rwctrl,
  14670. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14671. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14672. pci_save_state(pdev);
  14673. return 0;
  14674. err_out_apeunmap:
  14675. if (tp->aperegs) {
  14676. iounmap(tp->aperegs);
  14677. tp->aperegs = NULL;
  14678. }
  14679. err_out_iounmap:
  14680. if (tp->regs) {
  14681. iounmap(tp->regs);
  14682. tp->regs = NULL;
  14683. }
  14684. err_out_free_dev:
  14685. free_netdev(dev);
  14686. err_out_free_res:
  14687. pci_release_regions(pdev);
  14688. err_out_disable_pdev:
  14689. if (pci_is_enabled(pdev))
  14690. pci_disable_device(pdev);
  14691. return err;
  14692. }
  14693. static void tg3_remove_one(struct pci_dev *pdev)
  14694. {
  14695. struct net_device *dev = pci_get_drvdata(pdev);
  14696. if (dev) {
  14697. struct tg3 *tp = netdev_priv(dev);
  14698. release_firmware(tp->fw);
  14699. tg3_reset_task_cancel(tp);
  14700. if (tg3_flag(tp, USE_PHYLIB)) {
  14701. tg3_phy_fini(tp);
  14702. tg3_mdio_fini(tp);
  14703. }
  14704. unregister_netdev(dev);
  14705. if (tp->aperegs) {
  14706. iounmap(tp->aperegs);
  14707. tp->aperegs = NULL;
  14708. }
  14709. if (tp->regs) {
  14710. iounmap(tp->regs);
  14711. tp->regs = NULL;
  14712. }
  14713. free_netdev(dev);
  14714. pci_release_regions(pdev);
  14715. pci_disable_device(pdev);
  14716. }
  14717. }
  14718. #ifdef CONFIG_PM_SLEEP
  14719. static int tg3_suspend(struct device *device)
  14720. {
  14721. struct pci_dev *pdev = to_pci_dev(device);
  14722. struct net_device *dev = pci_get_drvdata(pdev);
  14723. struct tg3 *tp = netdev_priv(dev);
  14724. int err = 0;
  14725. rtnl_lock();
  14726. if (!netif_running(dev))
  14727. goto unlock;
  14728. tg3_reset_task_cancel(tp);
  14729. tg3_phy_stop(tp);
  14730. tg3_netif_stop(tp);
  14731. tg3_timer_stop(tp);
  14732. tg3_full_lock(tp, 1);
  14733. tg3_disable_ints(tp);
  14734. tg3_full_unlock(tp);
  14735. netif_device_detach(dev);
  14736. tg3_full_lock(tp, 0);
  14737. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14738. tg3_flag_clear(tp, INIT_COMPLETE);
  14739. tg3_full_unlock(tp);
  14740. err = tg3_power_down_prepare(tp);
  14741. if (err) {
  14742. int err2;
  14743. tg3_full_lock(tp, 0);
  14744. tg3_flag_set(tp, INIT_COMPLETE);
  14745. err2 = tg3_restart_hw(tp, true);
  14746. if (err2)
  14747. goto out;
  14748. tg3_timer_start(tp);
  14749. netif_device_attach(dev);
  14750. tg3_netif_start(tp);
  14751. out:
  14752. tg3_full_unlock(tp);
  14753. if (!err2)
  14754. tg3_phy_start(tp);
  14755. }
  14756. unlock:
  14757. rtnl_unlock();
  14758. return err;
  14759. }
  14760. static int tg3_resume(struct device *device)
  14761. {
  14762. struct pci_dev *pdev = to_pci_dev(device);
  14763. struct net_device *dev = pci_get_drvdata(pdev);
  14764. struct tg3 *tp = netdev_priv(dev);
  14765. int err = 0;
  14766. rtnl_lock();
  14767. if (!netif_running(dev))
  14768. goto unlock;
  14769. netif_device_attach(dev);
  14770. tg3_full_lock(tp, 0);
  14771. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  14772. tg3_flag_set(tp, INIT_COMPLETE);
  14773. err = tg3_restart_hw(tp,
  14774. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
  14775. if (err)
  14776. goto out;
  14777. tg3_timer_start(tp);
  14778. tg3_netif_start(tp);
  14779. out:
  14780. tg3_full_unlock(tp);
  14781. if (!err)
  14782. tg3_phy_start(tp);
  14783. unlock:
  14784. rtnl_unlock();
  14785. return err;
  14786. }
  14787. #endif /* CONFIG_PM_SLEEP */
  14788. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14789. static void tg3_shutdown(struct pci_dev *pdev)
  14790. {
  14791. struct net_device *dev = pci_get_drvdata(pdev);
  14792. struct tg3 *tp = netdev_priv(dev);
  14793. rtnl_lock();
  14794. netif_device_detach(dev);
  14795. if (netif_running(dev))
  14796. dev_close(dev);
  14797. if (system_state == SYSTEM_POWER_OFF)
  14798. tg3_power_down(tp);
  14799. rtnl_unlock();
  14800. }
  14801. /**
  14802. * tg3_io_error_detected - called when PCI error is detected
  14803. * @pdev: Pointer to PCI device
  14804. * @state: The current pci connection state
  14805. *
  14806. * This function is called after a PCI bus error affecting
  14807. * this device has been detected.
  14808. */
  14809. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14810. pci_channel_state_t state)
  14811. {
  14812. struct net_device *netdev = pci_get_drvdata(pdev);
  14813. struct tg3 *tp = netdev_priv(netdev);
  14814. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14815. netdev_info(netdev, "PCI I/O error detected\n");
  14816. rtnl_lock();
  14817. /* We probably don't have netdev yet */
  14818. if (!netdev || !netif_running(netdev))
  14819. goto done;
  14820. tg3_phy_stop(tp);
  14821. tg3_netif_stop(tp);
  14822. tg3_timer_stop(tp);
  14823. /* Want to make sure that the reset task doesn't run */
  14824. tg3_reset_task_cancel(tp);
  14825. netif_device_detach(netdev);
  14826. /* Clean up software state, even if MMIO is blocked */
  14827. tg3_full_lock(tp, 0);
  14828. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14829. tg3_full_unlock(tp);
  14830. done:
  14831. if (state == pci_channel_io_perm_failure) {
  14832. if (netdev) {
  14833. tg3_napi_enable(tp);
  14834. dev_close(netdev);
  14835. }
  14836. err = PCI_ERS_RESULT_DISCONNECT;
  14837. } else {
  14838. pci_disable_device(pdev);
  14839. }
  14840. rtnl_unlock();
  14841. return err;
  14842. }
  14843. /**
  14844. * tg3_io_slot_reset - called after the pci bus has been reset.
  14845. * @pdev: Pointer to PCI device
  14846. *
  14847. * Restart the card from scratch, as if from a cold-boot.
  14848. * At this point, the card has exprienced a hard reset,
  14849. * followed by fixups by BIOS, and has its config space
  14850. * set up identically to what it was at cold boot.
  14851. */
  14852. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14853. {
  14854. struct net_device *netdev = pci_get_drvdata(pdev);
  14855. struct tg3 *tp = netdev_priv(netdev);
  14856. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14857. int err;
  14858. rtnl_lock();
  14859. if (pci_enable_device(pdev)) {
  14860. dev_err(&pdev->dev,
  14861. "Cannot re-enable PCI device after reset.\n");
  14862. goto done;
  14863. }
  14864. pci_set_master(pdev);
  14865. pci_restore_state(pdev);
  14866. pci_save_state(pdev);
  14867. if (!netdev || !netif_running(netdev)) {
  14868. rc = PCI_ERS_RESULT_RECOVERED;
  14869. goto done;
  14870. }
  14871. err = tg3_power_up(tp);
  14872. if (err)
  14873. goto done;
  14874. rc = PCI_ERS_RESULT_RECOVERED;
  14875. done:
  14876. if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
  14877. tg3_napi_enable(tp);
  14878. dev_close(netdev);
  14879. }
  14880. rtnl_unlock();
  14881. return rc;
  14882. }
  14883. /**
  14884. * tg3_io_resume - called when traffic can start flowing again.
  14885. * @pdev: Pointer to PCI device
  14886. *
  14887. * This callback is called when the error recovery driver tells
  14888. * us that its OK to resume normal operation.
  14889. */
  14890. static void tg3_io_resume(struct pci_dev *pdev)
  14891. {
  14892. struct net_device *netdev = pci_get_drvdata(pdev);
  14893. struct tg3 *tp = netdev_priv(netdev);
  14894. int err;
  14895. rtnl_lock();
  14896. if (!netif_running(netdev))
  14897. goto done;
  14898. tg3_full_lock(tp, 0);
  14899. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  14900. tg3_flag_set(tp, INIT_COMPLETE);
  14901. err = tg3_restart_hw(tp, true);
  14902. if (err) {
  14903. tg3_full_unlock(tp);
  14904. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14905. goto done;
  14906. }
  14907. netif_device_attach(netdev);
  14908. tg3_timer_start(tp);
  14909. tg3_netif_start(tp);
  14910. tg3_full_unlock(tp);
  14911. tg3_phy_start(tp);
  14912. done:
  14913. rtnl_unlock();
  14914. }
  14915. static const struct pci_error_handlers tg3_err_handler = {
  14916. .error_detected = tg3_io_error_detected,
  14917. .slot_reset = tg3_io_slot_reset,
  14918. .resume = tg3_io_resume
  14919. };
  14920. static struct pci_driver tg3_driver = {
  14921. .name = DRV_MODULE_NAME,
  14922. .id_table = tg3_pci_tbl,
  14923. .probe = tg3_init_one,
  14924. .remove = tg3_remove_one,
  14925. .err_handler = &tg3_err_handler,
  14926. .driver.pm = &tg3_pm_ops,
  14927. .shutdown = tg3_shutdown,
  14928. };
  14929. module_pci_driver(tg3_driver);