dhd_sdio.c 113 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/kthread.h>
  20. #include <linux/printk.h>
  21. #include <linux/pci_ids.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sched.h>
  25. #include <linux/mmc/sdio.h>
  26. #include <linux/mmc/sdio_func.h>
  27. #include <linux/mmc/card.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/firmware.h>
  30. #include <linux/module.h>
  31. #include <linux/bcma/bcma.h>
  32. #include <linux/debugfs.h>
  33. #include <linux/vmalloc.h>
  34. #include <asm/unaligned.h>
  35. #include <defs.h>
  36. #include <brcmu_wifi.h>
  37. #include <brcmu_utils.h>
  38. #include <brcm_hw_ids.h>
  39. #include <soc.h>
  40. #include "sdio_host.h"
  41. #include "sdio_chip.h"
  42. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  43. #ifdef DEBUG
  44. #define BRCMF_TRAP_INFO_SIZE 80
  45. #define CBUF_LEN (128)
  46. /* Device console log buffer state */
  47. #define CONSOLE_BUFFER_MAX 2024
  48. struct rte_log_le {
  49. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  50. __le32 buf_size;
  51. __le32 idx;
  52. char *_buf_compat; /* Redundant pointer for backward compat. */
  53. };
  54. struct rte_console {
  55. /* Virtual UART
  56. * When there is no UART (e.g. Quickturn),
  57. * the host should write a complete
  58. * input line directly into cbuf and then write
  59. * the length into vcons_in.
  60. * This may also be used when there is a real UART
  61. * (at risk of conflicting with
  62. * the real UART). vcons_out is currently unused.
  63. */
  64. uint vcons_in;
  65. uint vcons_out;
  66. /* Output (logging) buffer
  67. * Console output is written to a ring buffer log_buf at index log_idx.
  68. * The host may read the output when it sees log_idx advance.
  69. * Output will be lost if the output wraps around faster than the host
  70. * polls.
  71. */
  72. struct rte_log_le log_le;
  73. /* Console input line buffer
  74. * Characters are read one at a time into cbuf
  75. * until <CR> is received, then
  76. * the buffer is processed as a command line.
  77. * Also used for virtual UART.
  78. */
  79. uint cbuf_idx;
  80. char cbuf[CBUF_LEN];
  81. };
  82. #endif /* DEBUG */
  83. #include <chipcommon.h>
  84. #include "dhd_bus.h"
  85. #include "dhd_dbg.h"
  86. #define TXQLEN 2048 /* bulk tx queue length */
  87. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  88. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  89. #define PRIOMASK 7
  90. #define TXRETRIES 2 /* # of retries for tx frames */
  91. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  92. one scheduling */
  93. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  94. one scheduling */
  95. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  96. #define MEMBLOCK 2048 /* Block size used for downloading
  97. of dongle image */
  98. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  99. biggest possible glom */
  100. #define BRCMF_FIRSTREAD (1 << 6)
  101. /* SBSDIO_DEVICE_CTL */
  102. /* 1: device will assert busy signal when receiving CMD53 */
  103. #define SBSDIO_DEVCTL_SETBUSY 0x01
  104. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  105. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  106. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  107. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  108. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  109. * sdio bus power cycle to clear (rev 9) */
  110. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  111. /* Force SD->SB reset mapping (rev 11) */
  112. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  113. /* Determined by CoreControl bit */
  114. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  115. /* Force backplane reset */
  116. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  117. /* Force no backplane reset */
  118. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  119. /* direct(mapped) cis space */
  120. /* MAPPED common CIS address */
  121. #define SBSDIO_CIS_BASE_COMMON 0x1000
  122. /* maximum bytes in one CIS */
  123. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  124. /* cis offset addr is < 17 bits */
  125. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  126. /* manfid tuple length, include tuple, link bytes */
  127. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  128. /* intstatus */
  129. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  130. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  131. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  132. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  133. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  134. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  135. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  136. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  137. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  138. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  139. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  140. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  141. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  142. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  143. #define I_PC (1 << 10) /* descriptor error */
  144. #define I_PD (1 << 11) /* data error */
  145. #define I_DE (1 << 12) /* Descriptor protocol Error */
  146. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  147. #define I_RO (1 << 14) /* Receive fifo Overflow */
  148. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  149. #define I_RI (1 << 16) /* Receive Interrupt */
  150. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  151. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  152. #define I_XI (1 << 24) /* Transmit Interrupt */
  153. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  154. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  155. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  156. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  157. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  158. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  159. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  160. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  161. #define I_DMA (I_RI | I_XI | I_ERRORS)
  162. /* corecontrol */
  163. #define CC_CISRDY (1 << 0) /* CIS Ready */
  164. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  165. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  166. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  167. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  168. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  169. /* SDA_FRAMECTRL */
  170. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  171. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  172. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  173. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  174. /* HW frame tag */
  175. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  176. /* Total length of frame header for dongle protocol */
  177. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  178. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  179. /*
  180. * Software allocation of To SB Mailbox resources
  181. */
  182. /* tosbmailbox bits corresponding to intstatus bits */
  183. #define SMB_NAK (1 << 0) /* Frame NAK */
  184. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  185. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  186. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  187. /* tosbmailboxdata */
  188. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  189. /*
  190. * Software allocation of To Host Mailbox resources
  191. */
  192. /* intstatus bits */
  193. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  194. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  195. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  196. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  197. /* tohostmailboxdata */
  198. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  199. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  200. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  201. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  202. #define HMB_DATA_FCDATA_MASK 0xff000000
  203. #define HMB_DATA_FCDATA_SHIFT 24
  204. #define HMB_DATA_VERSION_MASK 0x00ff0000
  205. #define HMB_DATA_VERSION_SHIFT 16
  206. /*
  207. * Software-defined protocol header
  208. */
  209. /* Current protocol version */
  210. #define SDPCM_PROT_VERSION 4
  211. /* SW frame header */
  212. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  213. #define SDPCM_CHANNEL_MASK 0x00000f00
  214. #define SDPCM_CHANNEL_SHIFT 8
  215. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  216. #define SDPCM_NEXTLEN_OFFSET 2
  217. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  218. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  219. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  220. #define SDPCM_DOFFSET_MASK 0xff000000
  221. #define SDPCM_DOFFSET_SHIFT 24
  222. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  223. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  224. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  225. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  226. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  227. /* logical channel numbers */
  228. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  229. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  230. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  231. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  232. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  233. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  234. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  235. /*
  236. * Shared structure between dongle and the host.
  237. * The structure contains pointers to trap or assert information.
  238. */
  239. #define SDPCM_SHARED_VERSION 0x0003
  240. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  241. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  242. #define SDPCM_SHARED_ASSERT 0x0200
  243. #define SDPCM_SHARED_TRAP 0x0400
  244. /* Space for header read, limit for data packets */
  245. #define MAX_HDR_READ (1 << 6)
  246. #define MAX_RX_DATASZ 2048
  247. /* Maximum milliseconds to wait for F2 to come up */
  248. #define BRCMF_WAIT_F2RDY 3000
  249. /* Bump up limit on waiting for HT to account for first startup;
  250. * if the image is doing a CRC calculation before programming the PMU
  251. * for HT availability, it could take a couple hundred ms more, so
  252. * max out at a 1 second (1000000us).
  253. */
  254. #undef PMU_MAX_TRANSITION_DLY
  255. #define PMU_MAX_TRANSITION_DLY 1000000
  256. /* Value for ChipClockCSR during initial setup */
  257. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  258. SBSDIO_ALP_AVAIL_REQ)
  259. /* Flags for SDH calls */
  260. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  261. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  262. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  263. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  264. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  265. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  266. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  267. * when idle
  268. */
  269. #define BRCMF_IDLE_INTERVAL 1
  270. /*
  271. * Conversion of 802.1D priority to precedence level
  272. */
  273. static uint prio2prec(u32 prio)
  274. {
  275. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  276. (prio^2) : prio;
  277. }
  278. /* core registers */
  279. struct sdpcmd_regs {
  280. u32 corecontrol; /* 0x00, rev8 */
  281. u32 corestatus; /* rev8 */
  282. u32 PAD[1];
  283. u32 biststatus; /* rev8 */
  284. /* PCMCIA access */
  285. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  286. u16 PAD[1];
  287. u16 pcmciamesportalmask; /* rev8 */
  288. u16 PAD[1];
  289. u16 pcmciawrframebc; /* rev8 */
  290. u16 PAD[1];
  291. u16 pcmciaunderflowtimer; /* rev8 */
  292. u16 PAD[1];
  293. /* interrupt */
  294. u32 intstatus; /* 0x020, rev8 */
  295. u32 hostintmask; /* rev8 */
  296. u32 intmask; /* rev8 */
  297. u32 sbintstatus; /* rev8 */
  298. u32 sbintmask; /* rev8 */
  299. u32 funcintmask; /* rev4 */
  300. u32 PAD[2];
  301. u32 tosbmailbox; /* 0x040, rev8 */
  302. u32 tohostmailbox; /* rev8 */
  303. u32 tosbmailboxdata; /* rev8 */
  304. u32 tohostmailboxdata; /* rev8 */
  305. /* synchronized access to registers in SDIO clock domain */
  306. u32 sdioaccess; /* 0x050, rev8 */
  307. u32 PAD[3];
  308. /* PCMCIA frame control */
  309. u8 pcmciaframectrl; /* 0x060, rev8 */
  310. u8 PAD[3];
  311. u8 pcmciawatermark; /* rev8 */
  312. u8 PAD[155];
  313. /* interrupt batching control */
  314. u32 intrcvlazy; /* 0x100, rev8 */
  315. u32 PAD[3];
  316. /* counters */
  317. u32 cmd52rd; /* 0x110, rev8 */
  318. u32 cmd52wr; /* rev8 */
  319. u32 cmd53rd; /* rev8 */
  320. u32 cmd53wr; /* rev8 */
  321. u32 abort; /* rev8 */
  322. u32 datacrcerror; /* rev8 */
  323. u32 rdoutofsync; /* rev8 */
  324. u32 wroutofsync; /* rev8 */
  325. u32 writebusy; /* rev8 */
  326. u32 readwait; /* rev8 */
  327. u32 readterm; /* rev8 */
  328. u32 writeterm; /* rev8 */
  329. u32 PAD[40];
  330. u32 clockctlstatus; /* rev8 */
  331. u32 PAD[7];
  332. u32 PAD[128]; /* DMA engines */
  333. /* SDIO/PCMCIA CIS region */
  334. char cis[512]; /* 0x400-0x5ff, rev6 */
  335. /* PCMCIA function control registers */
  336. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  337. u16 PAD[55];
  338. /* PCMCIA backplane access */
  339. u16 backplanecsr; /* 0x76E, rev6 */
  340. u16 backplaneaddr0; /* rev6 */
  341. u16 backplaneaddr1; /* rev6 */
  342. u16 backplaneaddr2; /* rev6 */
  343. u16 backplaneaddr3; /* rev6 */
  344. u16 backplanedata0; /* rev6 */
  345. u16 backplanedata1; /* rev6 */
  346. u16 backplanedata2; /* rev6 */
  347. u16 backplanedata3; /* rev6 */
  348. u16 PAD[31];
  349. /* sprom "size" & "blank" info */
  350. u16 spromstatus; /* 0x7BE, rev2 */
  351. u32 PAD[464];
  352. u16 PAD[0x80];
  353. };
  354. #ifdef DEBUG
  355. /* Device console log buffer state */
  356. struct brcmf_console {
  357. uint count; /* Poll interval msec counter */
  358. uint log_addr; /* Log struct address (fixed) */
  359. struct rte_log_le log_le; /* Log struct (host copy) */
  360. uint bufsize; /* Size of log buffer */
  361. u8 *buf; /* Log buffer (host copy) */
  362. uint last; /* Last buffer read index */
  363. };
  364. struct brcmf_trap_info {
  365. __le32 type;
  366. __le32 epc;
  367. __le32 cpsr;
  368. __le32 spsr;
  369. __le32 r0; /* a1 */
  370. __le32 r1; /* a2 */
  371. __le32 r2; /* a3 */
  372. __le32 r3; /* a4 */
  373. __le32 r4; /* v1 */
  374. __le32 r5; /* v2 */
  375. __le32 r6; /* v3 */
  376. __le32 r7; /* v4 */
  377. __le32 r8; /* v5 */
  378. __le32 r9; /* sb/v6 */
  379. __le32 r10; /* sl/v7 */
  380. __le32 r11; /* fp/v8 */
  381. __le32 r12; /* ip */
  382. __le32 r13; /* sp */
  383. __le32 r14; /* lr */
  384. __le32 pc; /* r15 */
  385. };
  386. #endif /* DEBUG */
  387. struct sdpcm_shared {
  388. u32 flags;
  389. u32 trap_addr;
  390. u32 assert_exp_addr;
  391. u32 assert_file_addr;
  392. u32 assert_line;
  393. u32 console_addr; /* Address of struct rte_console */
  394. u32 msgtrace_addr;
  395. u8 tag[32];
  396. u32 brpt_addr;
  397. };
  398. struct sdpcm_shared_le {
  399. __le32 flags;
  400. __le32 trap_addr;
  401. __le32 assert_exp_addr;
  402. __le32 assert_file_addr;
  403. __le32 assert_line;
  404. __le32 console_addr; /* Address of struct rte_console */
  405. __le32 msgtrace_addr;
  406. u8 tag[32];
  407. __le32 brpt_addr;
  408. };
  409. /* misc chip info needed by some of the routines */
  410. /* Private data for SDIO bus interaction */
  411. struct brcmf_sdio {
  412. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  413. struct chip_info *ci; /* Chip info struct */
  414. char *vars; /* Variables (from CIS and/or other) */
  415. uint varsz; /* Size of variables buffer */
  416. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  417. u32 hostintmask; /* Copy of Host Interrupt Mask */
  418. u32 intstatus; /* Intstatus bits (events) pending */
  419. bool dpc_sched; /* Indicates DPC schedule (intrpt rcvd) */
  420. bool fcstate; /* State of dongle flow-control */
  421. uint blocksize; /* Block size of SDIO transfers */
  422. uint roundup; /* Max roundup limit */
  423. struct pktq txq; /* Queue length used for flow-control */
  424. u8 flowcontrol; /* per prio flow control bitmask */
  425. u8 tx_seq; /* Transmit sequence number (next) */
  426. u8 tx_max; /* Maximum transmit sequence allowed */
  427. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  428. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  429. u16 nextlen; /* Next Read Len from last header */
  430. u8 rx_seq; /* Receive sequence number (expected) */
  431. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  432. uint rxbound; /* Rx frames to read before resched */
  433. uint txbound; /* Tx frames to send before resched */
  434. uint txminmax;
  435. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  436. struct sk_buff_head glom; /* Packet list for glommed superframe */
  437. uint glomerr; /* Glom packet read errors */
  438. u8 *rxbuf; /* Buffer for receiving control packets */
  439. uint rxblen; /* Allocated length of rxbuf */
  440. u8 *rxctl; /* Aligned pointer into rxbuf */
  441. u8 *databuf; /* Buffer for receiving big glom packet */
  442. u8 *dataptr; /* Aligned pointer into databuf */
  443. uint rxlen; /* Length of valid data in buffer */
  444. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  445. bool intr; /* Use interrupts */
  446. bool poll; /* Use polling */
  447. bool ipend; /* Device interrupt is pending */
  448. uint spurious; /* Count of spurious interrupts */
  449. uint pollrate; /* Ticks between device polls */
  450. uint polltick; /* Tick counter */
  451. #ifdef DEBUG
  452. uint console_interval;
  453. struct brcmf_console console; /* Console output polling support */
  454. uint console_addr; /* Console address from shared struct */
  455. #endif /* DEBUG */
  456. uint clkstate; /* State of sd and backplane clock(s) */
  457. bool activity; /* Activity flag for clock down */
  458. s32 idletime; /* Control for activity timeout */
  459. s32 idlecount; /* Activity timeout counter */
  460. s32 idleclock; /* How to set bus driver when idle */
  461. s32 sd_rxchain;
  462. bool use_rxchain; /* If brcmf should use PKT chains */
  463. bool sleeping; /* Is SDIO bus sleeping? */
  464. bool rxflow_mode; /* Rx flow control mode */
  465. bool rxflow; /* Is rx flow control on */
  466. bool alp_only; /* Don't use HT clock (ALP only) */
  467. /* Field to decide if rx of control frames happen in rxbuf or lb-pool */
  468. bool usebufpool;
  469. u8 *ctrl_frame_buf;
  470. u32 ctrl_frame_len;
  471. bool ctrl_frame_stat;
  472. spinlock_t txqlock;
  473. wait_queue_head_t ctrl_wait;
  474. wait_queue_head_t dcmd_resp_wait;
  475. struct timer_list timer;
  476. struct completion watchdog_wait;
  477. struct task_struct *watchdog_tsk;
  478. bool wd_timer_valid;
  479. uint save_ms;
  480. struct task_struct *dpc_tsk;
  481. struct completion dpc_wait;
  482. struct list_head dpc_tsklst;
  483. spinlock_t dpc_tl_lock;
  484. struct semaphore sdsem;
  485. const struct firmware *firmware;
  486. u32 fw_ptr;
  487. bool txoff; /* Transmit flow-controlled */
  488. struct brcmf_sdio_count sdcnt;
  489. };
  490. /* clkstate */
  491. #define CLK_NONE 0
  492. #define CLK_SDONLY 1
  493. #define CLK_PENDING 2 /* Not used yet */
  494. #define CLK_AVAIL 3
  495. #ifdef DEBUG
  496. static int qcount[NUMPRIO];
  497. static int tx_packets[NUMPRIO];
  498. #endif /* DEBUG */
  499. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  500. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  501. /* Retry count for register access failures */
  502. static const uint retry_limit = 2;
  503. /* Limit on rounding up frames */
  504. static const uint max_roundup = 512;
  505. #define ALIGNMENT 4
  506. static void pkt_align(struct sk_buff *p, int len, int align)
  507. {
  508. uint datalign;
  509. datalign = (unsigned long)(p->data);
  510. datalign = roundup(datalign, (align)) - datalign;
  511. if (datalign)
  512. skb_pull(p, datalign);
  513. __skb_trim(p, len);
  514. }
  515. /* To check if there's window offered */
  516. static bool data_ok(struct brcmf_sdio *bus)
  517. {
  518. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  519. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  520. }
  521. /*
  522. * Reads a register in the SDIO hardware block. This block occupies a series of
  523. * adresses on the 32 bit backplane bus.
  524. */
  525. static int
  526. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  527. {
  528. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  529. int ret;
  530. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  531. bus->ci->c_inf[idx].base + offset, &ret);
  532. return ret;
  533. }
  534. static int
  535. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  536. {
  537. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  538. int ret;
  539. brcmf_sdio_regwl(bus->sdiodev,
  540. bus->ci->c_inf[idx].base + reg_offset,
  541. regval, &ret);
  542. return ret;
  543. }
  544. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  545. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  546. /* Packet free applicable unconditionally for sdio and sdspi.
  547. * Conditional if bufpool was present for gspi bus.
  548. */
  549. static void brcmf_sdbrcm_pktfree2(struct brcmf_sdio *bus, struct sk_buff *pkt)
  550. {
  551. if (bus->usebufpool)
  552. brcmu_pkt_buf_free_skb(pkt);
  553. }
  554. /* Turn backplane clock on or off */
  555. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  556. {
  557. int err;
  558. u8 clkctl, clkreq, devctl;
  559. unsigned long timeout;
  560. brcmf_dbg(TRACE, "Enter\n");
  561. clkctl = 0;
  562. if (on) {
  563. /* Request HT Avail */
  564. clkreq =
  565. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  566. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  567. clkreq, &err);
  568. if (err) {
  569. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  570. return -EBADE;
  571. }
  572. /* Check current status */
  573. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  574. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  575. if (err) {
  576. brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
  577. return -EBADE;
  578. }
  579. /* Go to pending and await interrupt if appropriate */
  580. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  581. /* Allow only clock-available interrupt */
  582. devctl = brcmf_sdio_regrb(bus->sdiodev,
  583. SBSDIO_DEVICE_CTL, &err);
  584. if (err) {
  585. brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
  586. err);
  587. return -EBADE;
  588. }
  589. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  590. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  591. devctl, &err);
  592. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  593. bus->clkstate = CLK_PENDING;
  594. return 0;
  595. } else if (bus->clkstate == CLK_PENDING) {
  596. /* Cancel CA-only interrupt filter */
  597. devctl = brcmf_sdio_regrb(bus->sdiodev,
  598. SBSDIO_DEVICE_CTL, &err);
  599. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  600. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  601. devctl, &err);
  602. }
  603. /* Otherwise, wait here (polling) for HT Avail */
  604. timeout = jiffies +
  605. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  606. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  607. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  608. SBSDIO_FUNC1_CHIPCLKCSR,
  609. &err);
  610. if (time_after(jiffies, timeout))
  611. break;
  612. else
  613. usleep_range(5000, 10000);
  614. }
  615. if (err) {
  616. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  617. return -EBADE;
  618. }
  619. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  620. brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
  621. PMU_MAX_TRANSITION_DLY, clkctl);
  622. return -EBADE;
  623. }
  624. /* Mark clock available */
  625. bus->clkstate = CLK_AVAIL;
  626. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  627. #if defined(DEBUG)
  628. if (!bus->alp_only) {
  629. if (SBSDIO_ALPONLY(clkctl))
  630. brcmf_dbg(ERROR, "HT Clock should be on\n");
  631. }
  632. #endif /* defined (DEBUG) */
  633. bus->activity = true;
  634. } else {
  635. clkreq = 0;
  636. if (bus->clkstate == CLK_PENDING) {
  637. /* Cancel CA-only interrupt filter */
  638. devctl = brcmf_sdio_regrb(bus->sdiodev,
  639. SBSDIO_DEVICE_CTL, &err);
  640. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  641. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  642. devctl, &err);
  643. }
  644. bus->clkstate = CLK_SDONLY;
  645. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  646. clkreq, &err);
  647. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  648. if (err) {
  649. brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
  650. err);
  651. return -EBADE;
  652. }
  653. }
  654. return 0;
  655. }
  656. /* Change idle/active SD state */
  657. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  658. {
  659. brcmf_dbg(TRACE, "Enter\n");
  660. if (on)
  661. bus->clkstate = CLK_SDONLY;
  662. else
  663. bus->clkstate = CLK_NONE;
  664. return 0;
  665. }
  666. /* Transition SD and backplane clock readiness */
  667. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  668. {
  669. #ifdef DEBUG
  670. uint oldstate = bus->clkstate;
  671. #endif /* DEBUG */
  672. brcmf_dbg(TRACE, "Enter\n");
  673. /* Early exit if we're already there */
  674. if (bus->clkstate == target) {
  675. if (target == CLK_AVAIL) {
  676. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  677. bus->activity = true;
  678. }
  679. return 0;
  680. }
  681. switch (target) {
  682. case CLK_AVAIL:
  683. /* Make sure SD clock is available */
  684. if (bus->clkstate == CLK_NONE)
  685. brcmf_sdbrcm_sdclk(bus, true);
  686. /* Now request HT Avail on the backplane */
  687. brcmf_sdbrcm_htclk(bus, true, pendok);
  688. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  689. bus->activity = true;
  690. break;
  691. case CLK_SDONLY:
  692. /* Remove HT request, or bring up SD clock */
  693. if (bus->clkstate == CLK_NONE)
  694. brcmf_sdbrcm_sdclk(bus, true);
  695. else if (bus->clkstate == CLK_AVAIL)
  696. brcmf_sdbrcm_htclk(bus, false, false);
  697. else
  698. brcmf_dbg(ERROR, "request for %d -> %d\n",
  699. bus->clkstate, target);
  700. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  701. break;
  702. case CLK_NONE:
  703. /* Make sure to remove HT request */
  704. if (bus->clkstate == CLK_AVAIL)
  705. brcmf_sdbrcm_htclk(bus, false, false);
  706. /* Now remove the SD clock */
  707. brcmf_sdbrcm_sdclk(bus, false);
  708. brcmf_sdbrcm_wd_timer(bus, 0);
  709. break;
  710. }
  711. #ifdef DEBUG
  712. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  713. #endif /* DEBUG */
  714. return 0;
  715. }
  716. static int brcmf_sdbrcm_bussleep(struct brcmf_sdio *bus, bool sleep)
  717. {
  718. int ret;
  719. brcmf_dbg(INFO, "request %s (currently %s)\n",
  720. sleep ? "SLEEP" : "WAKE",
  721. bus->sleeping ? "SLEEP" : "WAKE");
  722. /* Done if we're already in the requested state */
  723. if (sleep == bus->sleeping)
  724. return 0;
  725. /* Going to sleep: set the alarm and turn off the lights... */
  726. if (sleep) {
  727. /* Don't sleep if something is pending */
  728. if (bus->dpc_sched || bus->rxskip || pktq_len(&bus->txq))
  729. return -EBUSY;
  730. /* Make sure the controller has the bus up */
  731. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  732. /* Tell device to start using OOB wakeup */
  733. ret = w_sdreg32(bus, SMB_USE_OOB,
  734. offsetof(struct sdpcmd_regs, tosbmailbox));
  735. if (ret != 0)
  736. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP, WILL NOT WAKE UP!!\n");
  737. /* Turn off our contribution to the HT clock request */
  738. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  739. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  740. SBSDIO_FORCE_HW_CLKREQ_OFF, NULL);
  741. /* Isolate the bus */
  742. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  743. SBSDIO_DEVCTL_PADS_ISO, NULL);
  744. /* Change state */
  745. bus->sleeping = true;
  746. } else {
  747. /* Waking up: bus power up is ok, set local state */
  748. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  749. 0, NULL);
  750. /* Make sure the controller has the bus up */
  751. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  752. /* Send misc interrupt to indicate OOB not needed */
  753. ret = w_sdreg32(bus, 0,
  754. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  755. if (ret == 0)
  756. ret = w_sdreg32(bus, SMB_DEV_INT,
  757. offsetof(struct sdpcmd_regs, tosbmailbox));
  758. if (ret != 0)
  759. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP TO CLEAR OOB!!\n");
  760. /* Make sure we have SD bus access */
  761. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  762. /* Change state */
  763. bus->sleeping = false;
  764. }
  765. return 0;
  766. }
  767. static void bus_wake(struct brcmf_sdio *bus)
  768. {
  769. if (bus->sleeping)
  770. brcmf_sdbrcm_bussleep(bus, false);
  771. }
  772. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  773. {
  774. u32 intstatus = 0;
  775. u32 hmb_data;
  776. u8 fcbits;
  777. int ret;
  778. brcmf_dbg(TRACE, "Enter\n");
  779. /* Read mailbox data and ack that we did so */
  780. ret = r_sdreg32(bus, &hmb_data,
  781. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  782. if (ret == 0)
  783. w_sdreg32(bus, SMB_INT_ACK,
  784. offsetof(struct sdpcmd_regs, tosbmailbox));
  785. bus->sdcnt.f1regdata += 2;
  786. /* Dongle recomposed rx frames, accept them again */
  787. if (hmb_data & HMB_DATA_NAKHANDLED) {
  788. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  789. bus->rx_seq);
  790. if (!bus->rxskip)
  791. brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
  792. bus->rxskip = false;
  793. intstatus |= I_HMB_FRAME_IND;
  794. }
  795. /*
  796. * DEVREADY does not occur with gSPI.
  797. */
  798. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  799. bus->sdpcm_ver =
  800. (hmb_data & HMB_DATA_VERSION_MASK) >>
  801. HMB_DATA_VERSION_SHIFT;
  802. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  803. brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
  804. "expecting %d\n",
  805. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  806. else
  807. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  808. bus->sdpcm_ver);
  809. }
  810. /*
  811. * Flow Control has been moved into the RX headers and this out of band
  812. * method isn't used any more.
  813. * remaining backward compatible with older dongles.
  814. */
  815. if (hmb_data & HMB_DATA_FC) {
  816. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  817. HMB_DATA_FCDATA_SHIFT;
  818. if (fcbits & ~bus->flowcontrol)
  819. bus->sdcnt.fc_xoff++;
  820. if (bus->flowcontrol & ~fcbits)
  821. bus->sdcnt.fc_xon++;
  822. bus->sdcnt.fc_rcvd++;
  823. bus->flowcontrol = fcbits;
  824. }
  825. /* Shouldn't be any others */
  826. if (hmb_data & ~(HMB_DATA_DEVREADY |
  827. HMB_DATA_NAKHANDLED |
  828. HMB_DATA_FC |
  829. HMB_DATA_FWREADY |
  830. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  831. brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
  832. hmb_data);
  833. return intstatus;
  834. }
  835. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  836. {
  837. uint retries = 0;
  838. u16 lastrbc;
  839. u8 hi, lo;
  840. int err;
  841. brcmf_dbg(ERROR, "%sterminate frame%s\n",
  842. abort ? "abort command, " : "",
  843. rtx ? ", send NAK" : "");
  844. if (abort)
  845. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  846. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  847. SFC_RF_TERM, &err);
  848. bus->sdcnt.f1regdata++;
  849. /* Wait until the packet has been flushed (device/FIFO stable) */
  850. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  851. hi = brcmf_sdio_regrb(bus->sdiodev,
  852. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  853. lo = brcmf_sdio_regrb(bus->sdiodev,
  854. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  855. bus->sdcnt.f1regdata += 2;
  856. if ((hi == 0) && (lo == 0))
  857. break;
  858. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  859. brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
  860. lastrbc, (hi << 8) + lo);
  861. }
  862. lastrbc = (hi << 8) + lo;
  863. }
  864. if (!retries)
  865. brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
  866. else
  867. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  868. if (rtx) {
  869. bus->sdcnt.rxrtx++;
  870. err = w_sdreg32(bus, SMB_NAK,
  871. offsetof(struct sdpcmd_regs, tosbmailbox));
  872. bus->sdcnt.f1regdata++;
  873. if (err == 0)
  874. bus->rxskip = true;
  875. }
  876. /* Clear partial in any case */
  877. bus->nextlen = 0;
  878. /* If we can't reach the device, signal failure */
  879. if (err)
  880. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  881. }
  882. /* copy a buffer into a pkt buffer chain */
  883. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_sdio *bus, uint len)
  884. {
  885. uint n, ret = 0;
  886. struct sk_buff *p;
  887. u8 *buf;
  888. buf = bus->dataptr;
  889. /* copy the data */
  890. skb_queue_walk(&bus->glom, p) {
  891. n = min_t(uint, p->len, len);
  892. memcpy(p->data, buf, n);
  893. buf += n;
  894. len -= n;
  895. ret += n;
  896. if (!len)
  897. break;
  898. }
  899. return ret;
  900. }
  901. /* return total length of buffer chain */
  902. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  903. {
  904. struct sk_buff *p;
  905. uint total;
  906. total = 0;
  907. skb_queue_walk(&bus->glom, p)
  908. total += p->len;
  909. return total;
  910. }
  911. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  912. {
  913. struct sk_buff *cur, *next;
  914. skb_queue_walk_safe(&bus->glom, cur, next) {
  915. skb_unlink(cur, &bus->glom);
  916. brcmu_pkt_buf_free_skb(cur);
  917. }
  918. }
  919. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  920. {
  921. u16 dlen, totlen;
  922. u8 *dptr, num = 0;
  923. u16 sublen, check;
  924. struct sk_buff *pfirst, *pnext;
  925. int errcode;
  926. u8 chan, seq, doff, sfdoff;
  927. u8 txmax;
  928. int ifidx = 0;
  929. bool usechain = bus->use_rxchain;
  930. /* If packets, issue read(s) and send up packet chain */
  931. /* Return sequence numbers consumed? */
  932. brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
  933. bus->glomd, skb_peek(&bus->glom));
  934. /* If there's a descriptor, generate the packet chain */
  935. if (bus->glomd) {
  936. pfirst = pnext = NULL;
  937. dlen = (u16) (bus->glomd->len);
  938. dptr = bus->glomd->data;
  939. if (!dlen || (dlen & 1)) {
  940. brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
  941. dlen);
  942. dlen = 0;
  943. }
  944. for (totlen = num = 0; dlen; num++) {
  945. /* Get (and move past) next length */
  946. sublen = get_unaligned_le16(dptr);
  947. dlen -= sizeof(u16);
  948. dptr += sizeof(u16);
  949. if ((sublen < SDPCM_HDRLEN) ||
  950. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  951. brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
  952. num, sublen);
  953. pnext = NULL;
  954. break;
  955. }
  956. if (sublen % BRCMF_SDALIGN) {
  957. brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
  958. sublen, BRCMF_SDALIGN);
  959. usechain = false;
  960. }
  961. totlen += sublen;
  962. /* For last frame, adjust read len so total
  963. is a block multiple */
  964. if (!dlen) {
  965. sublen +=
  966. (roundup(totlen, bus->blocksize) - totlen);
  967. totlen = roundup(totlen, bus->blocksize);
  968. }
  969. /* Allocate/chain packet for next subframe */
  970. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  971. if (pnext == NULL) {
  972. brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
  973. num, sublen);
  974. break;
  975. }
  976. skb_queue_tail(&bus->glom, pnext);
  977. /* Adhere to start alignment requirements */
  978. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  979. }
  980. /* If all allocations succeeded, save packet chain
  981. in bus structure */
  982. if (pnext) {
  983. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  984. totlen, num);
  985. if (BRCMF_GLOM_ON() && bus->nextlen &&
  986. totlen != bus->nextlen) {
  987. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  988. bus->nextlen, totlen, rxseq);
  989. }
  990. pfirst = pnext = NULL;
  991. } else {
  992. brcmf_sdbrcm_free_glom(bus);
  993. num = 0;
  994. }
  995. /* Done with descriptor packet */
  996. brcmu_pkt_buf_free_skb(bus->glomd);
  997. bus->glomd = NULL;
  998. bus->nextlen = 0;
  999. }
  1000. /* Ok -- either we just generated a packet chain,
  1001. or had one from before */
  1002. if (!skb_queue_empty(&bus->glom)) {
  1003. if (BRCMF_GLOM_ON()) {
  1004. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1005. skb_queue_walk(&bus->glom, pnext) {
  1006. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1007. pnext, (u8 *) (pnext->data),
  1008. pnext->len, pnext->len);
  1009. }
  1010. }
  1011. pfirst = skb_peek(&bus->glom);
  1012. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1013. /* Do an SDIO read for the superframe. Configurable iovar to
  1014. * read directly into the chained packet, or allocate a large
  1015. * packet and and copy into the chain.
  1016. */
  1017. if (usechain) {
  1018. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1019. bus->sdiodev->sbwad,
  1020. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1021. } else if (bus->dataptr) {
  1022. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1023. bus->sdiodev->sbwad,
  1024. SDIO_FUNC_2, F2SYNC,
  1025. bus->dataptr, dlen);
  1026. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1027. if (sublen != dlen) {
  1028. brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
  1029. dlen, sublen);
  1030. errcode = -1;
  1031. }
  1032. pnext = NULL;
  1033. } else {
  1034. brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1035. dlen);
  1036. errcode = -1;
  1037. }
  1038. bus->sdcnt.f2rxdata++;
  1039. /* On failure, kill the superframe, allow a couple retries */
  1040. if (errcode < 0) {
  1041. brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
  1042. dlen, errcode);
  1043. bus->sdiodev->bus_if->dstats.rx_errors++;
  1044. if (bus->glomerr++ < 3) {
  1045. brcmf_sdbrcm_rxfail(bus, true, true);
  1046. } else {
  1047. bus->glomerr = 0;
  1048. brcmf_sdbrcm_rxfail(bus, true, false);
  1049. bus->sdcnt.rxglomfail++;
  1050. brcmf_sdbrcm_free_glom(bus);
  1051. }
  1052. return 0;
  1053. }
  1054. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1055. pfirst->data, min_t(int, pfirst->len, 48),
  1056. "SUPERFRAME:\n");
  1057. /* Validate the superframe header */
  1058. dptr = (u8 *) (pfirst->data);
  1059. sublen = get_unaligned_le16(dptr);
  1060. check = get_unaligned_le16(dptr + sizeof(u16));
  1061. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1062. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1063. bus->nextlen = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1064. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1065. brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
  1066. bus->nextlen, seq);
  1067. bus->nextlen = 0;
  1068. }
  1069. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1070. txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1071. errcode = 0;
  1072. if ((u16)~(sublen ^ check)) {
  1073. brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
  1074. sublen, check);
  1075. errcode = -1;
  1076. } else if (roundup(sublen, bus->blocksize) != dlen) {
  1077. brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
  1078. sublen, roundup(sublen, bus->blocksize),
  1079. dlen);
  1080. errcode = -1;
  1081. } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
  1082. SDPCM_GLOM_CHANNEL) {
  1083. brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
  1084. SDPCM_PACKET_CHANNEL(
  1085. &dptr[SDPCM_FRAMETAG_LEN]));
  1086. errcode = -1;
  1087. } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
  1088. brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
  1089. errcode = -1;
  1090. } else if ((doff < SDPCM_HDRLEN) ||
  1091. (doff > (pfirst->len - SDPCM_HDRLEN))) {
  1092. brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
  1093. doff, sublen, pfirst->len, SDPCM_HDRLEN);
  1094. errcode = -1;
  1095. }
  1096. /* Check sequence number of superframe SW header */
  1097. if (rxseq != seq) {
  1098. brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
  1099. seq, rxseq);
  1100. bus->sdcnt.rx_badseq++;
  1101. rxseq = seq;
  1102. }
  1103. /* Check window for sanity */
  1104. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1105. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1106. txmax, bus->tx_seq);
  1107. txmax = bus->tx_seq + 2;
  1108. }
  1109. bus->tx_max = txmax;
  1110. /* Remove superframe header, remember offset */
  1111. skb_pull(pfirst, doff);
  1112. sfdoff = doff;
  1113. num = 0;
  1114. /* Validate all the subframe headers */
  1115. skb_queue_walk(&bus->glom, pnext) {
  1116. /* leave when invalid subframe is found */
  1117. if (errcode)
  1118. break;
  1119. dptr = (u8 *) (pnext->data);
  1120. dlen = (u16) (pnext->len);
  1121. sublen = get_unaligned_le16(dptr);
  1122. check = get_unaligned_le16(dptr + sizeof(u16));
  1123. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1124. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1125. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1126. dptr, 32, "subframe:\n");
  1127. if ((u16)~(sublen ^ check)) {
  1128. brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
  1129. num, sublen, check);
  1130. errcode = -1;
  1131. } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
  1132. brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
  1133. num, sublen, dlen);
  1134. errcode = -1;
  1135. } else if ((chan != SDPCM_DATA_CHANNEL) &&
  1136. (chan != SDPCM_EVENT_CHANNEL)) {
  1137. brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
  1138. num, chan);
  1139. errcode = -1;
  1140. } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
  1141. brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
  1142. num, doff, sublen, SDPCM_HDRLEN);
  1143. errcode = -1;
  1144. }
  1145. /* increase the subframe count */
  1146. num++;
  1147. }
  1148. if (errcode) {
  1149. /* Terminate frame on error, request
  1150. a couple retries */
  1151. if (bus->glomerr++ < 3) {
  1152. /* Restore superframe header space */
  1153. skb_push(pfirst, sfdoff);
  1154. brcmf_sdbrcm_rxfail(bus, true, true);
  1155. } else {
  1156. bus->glomerr = 0;
  1157. brcmf_sdbrcm_rxfail(bus, true, false);
  1158. bus->sdcnt.rxglomfail++;
  1159. brcmf_sdbrcm_free_glom(bus);
  1160. }
  1161. bus->nextlen = 0;
  1162. return 0;
  1163. }
  1164. /* Basic SD framing looks ok - process each packet (header) */
  1165. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1166. dptr = (u8 *) (pfirst->data);
  1167. sublen = get_unaligned_le16(dptr);
  1168. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1169. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1170. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1171. brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
  1172. num, pfirst, pfirst->data,
  1173. pfirst->len, sublen, chan, seq);
  1174. /* precondition: chan == SDPCM_DATA_CHANNEL ||
  1175. chan == SDPCM_EVENT_CHANNEL */
  1176. if (rxseq != seq) {
  1177. brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
  1178. seq, rxseq);
  1179. bus->sdcnt.rx_badseq++;
  1180. rxseq = seq;
  1181. }
  1182. rxseq++;
  1183. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1184. dptr, dlen, "Rx Subframe Data:\n");
  1185. __skb_trim(pfirst, sublen);
  1186. skb_pull(pfirst, doff);
  1187. if (pfirst->len == 0) {
  1188. skb_unlink(pfirst, &bus->glom);
  1189. brcmu_pkt_buf_free_skb(pfirst);
  1190. continue;
  1191. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev,
  1192. &ifidx, pfirst) != 0) {
  1193. brcmf_dbg(ERROR, "rx protocol error\n");
  1194. bus->sdiodev->bus_if->dstats.rx_errors++;
  1195. skb_unlink(pfirst, &bus->glom);
  1196. brcmu_pkt_buf_free_skb(pfirst);
  1197. continue;
  1198. }
  1199. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1200. pfirst->data,
  1201. min_t(int, pfirst->len, 32),
  1202. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1203. bus->glom.qlen, pfirst, pfirst->data,
  1204. pfirst->len, pfirst->next,
  1205. pfirst->prev);
  1206. }
  1207. /* sent any remaining packets up */
  1208. if (bus->glom.qlen) {
  1209. up(&bus->sdsem);
  1210. brcmf_rx_frame(bus->sdiodev->dev, ifidx, &bus->glom);
  1211. down(&bus->sdsem);
  1212. }
  1213. bus->sdcnt.rxglomframes++;
  1214. bus->sdcnt.rxglompkts += bus->glom.qlen;
  1215. }
  1216. return num;
  1217. }
  1218. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1219. bool *pending)
  1220. {
  1221. DECLARE_WAITQUEUE(wait, current);
  1222. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1223. /* Wait until control frame is available */
  1224. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1225. set_current_state(TASK_INTERRUPTIBLE);
  1226. while (!(*condition) && (!signal_pending(current) && timeout))
  1227. timeout = schedule_timeout(timeout);
  1228. if (signal_pending(current))
  1229. *pending = true;
  1230. set_current_state(TASK_RUNNING);
  1231. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1232. return timeout;
  1233. }
  1234. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1235. {
  1236. if (waitqueue_active(&bus->dcmd_resp_wait))
  1237. wake_up_interruptible(&bus->dcmd_resp_wait);
  1238. return 0;
  1239. }
  1240. static void
  1241. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1242. {
  1243. uint rdlen, pad;
  1244. int sdret;
  1245. brcmf_dbg(TRACE, "Enter\n");
  1246. /* Set rxctl for frame (w/optional alignment) */
  1247. bus->rxctl = bus->rxbuf;
  1248. bus->rxctl += BRCMF_FIRSTREAD;
  1249. pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
  1250. if (pad)
  1251. bus->rxctl += (BRCMF_SDALIGN - pad);
  1252. bus->rxctl -= BRCMF_FIRSTREAD;
  1253. /* Copy the already-read portion over */
  1254. memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
  1255. if (len <= BRCMF_FIRSTREAD)
  1256. goto gotpkt;
  1257. /* Raise rdlen to next SDIO block to avoid tail command */
  1258. rdlen = len - BRCMF_FIRSTREAD;
  1259. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1260. pad = bus->blocksize - (rdlen % bus->blocksize);
  1261. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1262. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1263. rdlen += pad;
  1264. } else if (rdlen % BRCMF_SDALIGN) {
  1265. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1266. }
  1267. /* Satisfy length-alignment requirements */
  1268. if (rdlen & (ALIGNMENT - 1))
  1269. rdlen = roundup(rdlen, ALIGNMENT);
  1270. /* Drop if the read is too big or it exceeds our maximum */
  1271. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1272. brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
  1273. rdlen, bus->sdiodev->bus_if->maxctl);
  1274. bus->sdiodev->bus_if->dstats.rx_errors++;
  1275. brcmf_sdbrcm_rxfail(bus, false, false);
  1276. goto done;
  1277. }
  1278. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1279. brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1280. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1281. bus->sdiodev->bus_if->dstats.rx_errors++;
  1282. bus->sdcnt.rx_toolong++;
  1283. brcmf_sdbrcm_rxfail(bus, false, false);
  1284. goto done;
  1285. }
  1286. /* Read remainder of frame body into the rxctl buffer */
  1287. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1288. bus->sdiodev->sbwad,
  1289. SDIO_FUNC_2,
  1290. F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen);
  1291. bus->sdcnt.f2rxdata++;
  1292. /* Control frame failures need retransmission */
  1293. if (sdret < 0) {
  1294. brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
  1295. rdlen, sdret);
  1296. bus->sdcnt.rxc_errors++;
  1297. brcmf_sdbrcm_rxfail(bus, true, true);
  1298. goto done;
  1299. }
  1300. gotpkt:
  1301. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1302. bus->rxctl, len, "RxCtrl:\n");
  1303. /* Point to valid data and indicate its length */
  1304. bus->rxctl += doff;
  1305. bus->rxlen = len - doff;
  1306. done:
  1307. /* Awake any waiters */
  1308. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1309. }
  1310. /* Pad read to blocksize for efficiency */
  1311. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1312. {
  1313. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1314. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1315. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1316. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1317. *rdlen += *pad;
  1318. } else if (*rdlen % BRCMF_SDALIGN) {
  1319. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1320. }
  1321. }
  1322. static void
  1323. brcmf_alloc_pkt_and_read(struct brcmf_sdio *bus, u16 rdlen,
  1324. struct sk_buff **pkt, u8 **rxbuf)
  1325. {
  1326. int sdret; /* Return code from calls */
  1327. *pkt = brcmu_pkt_buf_get_skb(rdlen + BRCMF_SDALIGN);
  1328. if (*pkt == NULL)
  1329. return;
  1330. pkt_align(*pkt, rdlen, BRCMF_SDALIGN);
  1331. *rxbuf = (u8 *) ((*pkt)->data);
  1332. /* Read the entire frame */
  1333. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1334. SDIO_FUNC_2, F2SYNC, *pkt);
  1335. bus->sdcnt.f2rxdata++;
  1336. if (sdret < 0) {
  1337. brcmf_dbg(ERROR, "(nextlen): read %d bytes failed: %d\n",
  1338. rdlen, sdret);
  1339. brcmu_pkt_buf_free_skb(*pkt);
  1340. bus->sdiodev->bus_if->dstats.rx_errors++;
  1341. /* Force retry w/normal header read.
  1342. * Don't attempt NAK for
  1343. * gSPI
  1344. */
  1345. brcmf_sdbrcm_rxfail(bus, true, true);
  1346. *pkt = NULL;
  1347. }
  1348. }
  1349. /* Checks the header */
  1350. static int
  1351. brcmf_check_rxbuf(struct brcmf_sdio *bus, struct sk_buff *pkt, u8 *rxbuf,
  1352. u8 rxseq, u16 nextlen, u16 *len)
  1353. {
  1354. u16 check;
  1355. bool len_consistent; /* Result of comparing readahead len and
  1356. len from hw-hdr */
  1357. memcpy(bus->rxhdr, rxbuf, SDPCM_HDRLEN);
  1358. /* Extract hardware header fields */
  1359. *len = get_unaligned_le16(bus->rxhdr);
  1360. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1361. /* All zeros means readahead info was bad */
  1362. if (!(*len | check)) {
  1363. brcmf_dbg(INFO, "(nextlen): read zeros in HW header???\n");
  1364. goto fail;
  1365. }
  1366. /* Validate check bytes */
  1367. if ((u16)~(*len ^ check)) {
  1368. brcmf_dbg(ERROR, "(nextlen): HW hdr error: nextlen/len/check 0x%04x/0x%04x/0x%04x\n",
  1369. nextlen, *len, check);
  1370. bus->sdcnt.rx_badhdr++;
  1371. brcmf_sdbrcm_rxfail(bus, false, false);
  1372. goto fail;
  1373. }
  1374. /* Validate frame length */
  1375. if (*len < SDPCM_HDRLEN) {
  1376. brcmf_dbg(ERROR, "(nextlen): HW hdr length invalid: %d\n",
  1377. *len);
  1378. goto fail;
  1379. }
  1380. /* Check for consistency with readahead info */
  1381. len_consistent = (nextlen != (roundup(*len, 16) >> 4));
  1382. if (len_consistent) {
  1383. /* Mismatch, force retry w/normal
  1384. header (may be >4K) */
  1385. brcmf_dbg(ERROR, "(nextlen): mismatch, nextlen %d len %d rnd %d; expected rxseq %d\n",
  1386. nextlen, *len, roundup(*len, 16),
  1387. rxseq);
  1388. brcmf_sdbrcm_rxfail(bus, true, true);
  1389. goto fail;
  1390. }
  1391. return 0;
  1392. fail:
  1393. brcmf_sdbrcm_pktfree2(bus, pkt);
  1394. return -EINVAL;
  1395. }
  1396. /* Return true if there may be more frames to read */
  1397. static uint
  1398. brcmf_sdbrcm_readframes(struct brcmf_sdio *bus, uint maxframes, bool *finished)
  1399. {
  1400. u16 len, check; /* Extracted hardware header fields */
  1401. u8 chan, seq, doff; /* Extracted software header fields */
  1402. u8 fcbits; /* Extracted fcbits from software header */
  1403. struct sk_buff *pkt; /* Packet for event or data frames */
  1404. u16 pad; /* Number of pad bytes to read */
  1405. u16 rdlen; /* Total number of bytes to read */
  1406. u8 rxseq; /* Next sequence number to expect */
  1407. uint rxleft = 0; /* Remaining number of frames allowed */
  1408. int sdret; /* Return code from calls */
  1409. u8 txmax; /* Maximum tx sequence offered */
  1410. u8 *rxbuf;
  1411. int ifidx = 0;
  1412. uint rxcount = 0; /* Total frames read */
  1413. brcmf_dbg(TRACE, "Enter\n");
  1414. /* Not finished unless we encounter no more frames indication */
  1415. *finished = false;
  1416. for (rxseq = bus->rx_seq, rxleft = maxframes;
  1417. !bus->rxskip && rxleft &&
  1418. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1419. rxseq++, rxleft--) {
  1420. /* Handle glomming separately */
  1421. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1422. u8 cnt;
  1423. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1424. bus->glomd, skb_peek(&bus->glom));
  1425. cnt = brcmf_sdbrcm_rxglom(bus, rxseq);
  1426. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1427. rxseq += cnt - 1;
  1428. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1429. continue;
  1430. }
  1431. /* Try doing single read if we can */
  1432. if (bus->nextlen) {
  1433. u16 nextlen = bus->nextlen;
  1434. bus->nextlen = 0;
  1435. rdlen = len = nextlen << 4;
  1436. brcmf_pad(bus, &pad, &rdlen);
  1437. /*
  1438. * After the frame is received we have to
  1439. * distinguish whether it is data
  1440. * or non-data frame.
  1441. */
  1442. brcmf_alloc_pkt_and_read(bus, rdlen, &pkt, &rxbuf);
  1443. if (pkt == NULL) {
  1444. /* Give up on data, request rtx of events */
  1445. brcmf_dbg(ERROR, "(nextlen): brcmf_alloc_pkt_and_read failed: len %d rdlen %d expected rxseq %d\n",
  1446. len, rdlen, rxseq);
  1447. continue;
  1448. }
  1449. if (brcmf_check_rxbuf(bus, pkt, rxbuf, rxseq, nextlen,
  1450. &len) < 0)
  1451. continue;
  1452. /* Extract software header fields */
  1453. chan = SDPCM_PACKET_CHANNEL(
  1454. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1455. seq = SDPCM_PACKET_SEQUENCE(
  1456. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1457. doff = SDPCM_DOFFSET_VALUE(
  1458. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1459. txmax = SDPCM_WINDOW_VALUE(
  1460. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1461. bus->nextlen =
  1462. bus->rxhdr[SDPCM_FRAMETAG_LEN +
  1463. SDPCM_NEXTLEN_OFFSET];
  1464. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1465. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1466. bus->nextlen, seq);
  1467. bus->nextlen = 0;
  1468. }
  1469. bus->sdcnt.rx_readahead_cnt++;
  1470. /* Handle Flow Control */
  1471. fcbits = SDPCM_FCMASK_VALUE(
  1472. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1473. if (bus->flowcontrol != fcbits) {
  1474. if (~bus->flowcontrol & fcbits)
  1475. bus->sdcnt.fc_xoff++;
  1476. if (bus->flowcontrol & ~fcbits)
  1477. bus->sdcnt.fc_xon++;
  1478. bus->sdcnt.fc_rcvd++;
  1479. bus->flowcontrol = fcbits;
  1480. }
  1481. /* Check and update sequence number */
  1482. if (rxseq != seq) {
  1483. brcmf_dbg(INFO, "(nextlen): rx_seq %d, expected %d\n",
  1484. seq, rxseq);
  1485. bus->sdcnt.rx_badseq++;
  1486. rxseq = seq;
  1487. }
  1488. /* Check window for sanity */
  1489. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1490. brcmf_dbg(ERROR, "got unlikely tx max %d with tx_seq %d\n",
  1491. txmax, bus->tx_seq);
  1492. txmax = bus->tx_seq + 2;
  1493. }
  1494. bus->tx_max = txmax;
  1495. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1496. rxbuf, len, "Rx Data:\n");
  1497. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1498. BRCMF_DATA_ON()) &&
  1499. BRCMF_HDRS_ON(),
  1500. bus->rxhdr, SDPCM_HDRLEN,
  1501. "RxHdr:\n");
  1502. if (chan == SDPCM_CONTROL_CHANNEL) {
  1503. brcmf_dbg(ERROR, "(nextlen): readahead on control packet %d?\n",
  1504. seq);
  1505. /* Force retry w/normal header read */
  1506. bus->nextlen = 0;
  1507. brcmf_sdbrcm_rxfail(bus, false, true);
  1508. brcmf_sdbrcm_pktfree2(bus, pkt);
  1509. continue;
  1510. }
  1511. /* Validate data offset */
  1512. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1513. brcmf_dbg(ERROR, "(nextlen): bad data offset %d: HW len %d min %d\n",
  1514. doff, len, SDPCM_HDRLEN);
  1515. brcmf_sdbrcm_rxfail(bus, false, false);
  1516. brcmf_sdbrcm_pktfree2(bus, pkt);
  1517. continue;
  1518. }
  1519. /* All done with this one -- now deliver the packet */
  1520. goto deliver;
  1521. }
  1522. /* Read frame header (hardware and software) */
  1523. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1524. SDIO_FUNC_2, F2SYNC, bus->rxhdr,
  1525. BRCMF_FIRSTREAD);
  1526. bus->sdcnt.f2rxhdrs++;
  1527. if (sdret < 0) {
  1528. brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n", sdret);
  1529. bus->sdcnt.rx_hdrfail++;
  1530. brcmf_sdbrcm_rxfail(bus, true, true);
  1531. continue;
  1532. }
  1533. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1534. bus->rxhdr, SDPCM_HDRLEN, "RxHdr:\n");
  1535. /* Extract hardware header fields */
  1536. len = get_unaligned_le16(bus->rxhdr);
  1537. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1538. /* All zeros means no more frames */
  1539. if (!(len | check)) {
  1540. *finished = true;
  1541. break;
  1542. }
  1543. /* Validate check bytes */
  1544. if ((u16) ~(len ^ check)) {
  1545. brcmf_dbg(ERROR, "HW hdr err: len/check 0x%04x/0x%04x\n",
  1546. len, check);
  1547. bus->sdcnt.rx_badhdr++;
  1548. brcmf_sdbrcm_rxfail(bus, false, false);
  1549. continue;
  1550. }
  1551. /* Validate frame length */
  1552. if (len < SDPCM_HDRLEN) {
  1553. brcmf_dbg(ERROR, "HW hdr length invalid: %d\n", len);
  1554. continue;
  1555. }
  1556. /* Extract software header fields */
  1557. chan = SDPCM_PACKET_CHANNEL(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1558. seq = SDPCM_PACKET_SEQUENCE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1559. doff = SDPCM_DOFFSET_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1560. txmax = SDPCM_WINDOW_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1561. /* Validate data offset */
  1562. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1563. brcmf_dbg(ERROR, "Bad data offset %d: HW len %d, min %d seq %d\n",
  1564. doff, len, SDPCM_HDRLEN, seq);
  1565. bus->sdcnt.rx_badhdr++;
  1566. brcmf_sdbrcm_rxfail(bus, false, false);
  1567. continue;
  1568. }
  1569. /* Save the readahead length if there is one */
  1570. bus->nextlen =
  1571. bus->rxhdr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1572. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1573. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1574. bus->nextlen, seq);
  1575. bus->nextlen = 0;
  1576. }
  1577. /* Handle Flow Control */
  1578. fcbits = SDPCM_FCMASK_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1579. if (bus->flowcontrol != fcbits) {
  1580. if (~bus->flowcontrol & fcbits)
  1581. bus->sdcnt.fc_xoff++;
  1582. if (bus->flowcontrol & ~fcbits)
  1583. bus->sdcnt.fc_xon++;
  1584. bus->sdcnt.fc_rcvd++;
  1585. bus->flowcontrol = fcbits;
  1586. }
  1587. /* Check and update sequence number */
  1588. if (rxseq != seq) {
  1589. brcmf_dbg(INFO, "rx_seq %d, expected %d\n", seq, rxseq);
  1590. bus->sdcnt.rx_badseq++;
  1591. rxseq = seq;
  1592. }
  1593. /* Check window for sanity */
  1594. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1595. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1596. txmax, bus->tx_seq);
  1597. txmax = bus->tx_seq + 2;
  1598. }
  1599. bus->tx_max = txmax;
  1600. /* Call a separate function for control frames */
  1601. if (chan == SDPCM_CONTROL_CHANNEL) {
  1602. brcmf_sdbrcm_read_control(bus, bus->rxhdr, len, doff);
  1603. continue;
  1604. }
  1605. /* precondition: chan is either SDPCM_DATA_CHANNEL,
  1606. SDPCM_EVENT_CHANNEL, SDPCM_TEST_CHANNEL or
  1607. SDPCM_GLOM_CHANNEL */
  1608. /* Length to read */
  1609. rdlen = (len > BRCMF_FIRSTREAD) ? (len - BRCMF_FIRSTREAD) : 0;
  1610. /* May pad read to blocksize for efficiency */
  1611. if (bus->roundup && bus->blocksize &&
  1612. (rdlen > bus->blocksize)) {
  1613. pad = bus->blocksize - (rdlen % bus->blocksize);
  1614. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1615. ((rdlen + pad + BRCMF_FIRSTREAD) < MAX_RX_DATASZ))
  1616. rdlen += pad;
  1617. } else if (rdlen % BRCMF_SDALIGN) {
  1618. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1619. }
  1620. /* Satisfy length-alignment requirements */
  1621. if (rdlen & (ALIGNMENT - 1))
  1622. rdlen = roundup(rdlen, ALIGNMENT);
  1623. if ((rdlen + BRCMF_FIRSTREAD) > MAX_RX_DATASZ) {
  1624. /* Too long -- skip this frame */
  1625. brcmf_dbg(ERROR, "too long: len %d rdlen %d\n",
  1626. len, rdlen);
  1627. bus->sdiodev->bus_if->dstats.rx_errors++;
  1628. bus->sdcnt.rx_toolong++;
  1629. brcmf_sdbrcm_rxfail(bus, false, false);
  1630. continue;
  1631. }
  1632. pkt = brcmu_pkt_buf_get_skb(rdlen +
  1633. BRCMF_FIRSTREAD + BRCMF_SDALIGN);
  1634. if (!pkt) {
  1635. /* Give up on data, request rtx of events */
  1636. brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed: rdlen %d chan %d\n",
  1637. rdlen, chan);
  1638. bus->sdiodev->bus_if->dstats.rx_dropped++;
  1639. brcmf_sdbrcm_rxfail(bus, false, RETRYCHAN(chan));
  1640. continue;
  1641. }
  1642. /* Leave room for what we already read, and align remainder */
  1643. skb_pull(pkt, BRCMF_FIRSTREAD);
  1644. pkt_align(pkt, rdlen, BRCMF_SDALIGN);
  1645. /* Read the remaining frame data */
  1646. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1647. SDIO_FUNC_2, F2SYNC, pkt);
  1648. bus->sdcnt.f2rxdata++;
  1649. if (sdret < 0) {
  1650. brcmf_dbg(ERROR, "read %d %s bytes failed: %d\n", rdlen,
  1651. ((chan == SDPCM_EVENT_CHANNEL) ? "event"
  1652. : ((chan == SDPCM_DATA_CHANNEL) ? "data"
  1653. : "test")), sdret);
  1654. brcmu_pkt_buf_free_skb(pkt);
  1655. bus->sdiodev->bus_if->dstats.rx_errors++;
  1656. brcmf_sdbrcm_rxfail(bus, true, RETRYCHAN(chan));
  1657. continue;
  1658. }
  1659. /* Copy the already-read portion */
  1660. skb_push(pkt, BRCMF_FIRSTREAD);
  1661. memcpy(pkt->data, bus->rxhdr, BRCMF_FIRSTREAD);
  1662. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1663. pkt->data, len, "Rx Data:\n");
  1664. deliver:
  1665. /* Save superframe descriptor and allocate packet frame */
  1666. if (chan == SDPCM_GLOM_CHANNEL) {
  1667. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1668. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1669. len);
  1670. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1671. pkt->data, len,
  1672. "Glom Data:\n");
  1673. __skb_trim(pkt, len);
  1674. skb_pull(pkt, SDPCM_HDRLEN);
  1675. bus->glomd = pkt;
  1676. } else {
  1677. brcmf_dbg(ERROR, "%s: glom superframe w/o "
  1678. "descriptor!\n", __func__);
  1679. brcmf_sdbrcm_rxfail(bus, false, false);
  1680. }
  1681. continue;
  1682. }
  1683. /* Fill in packet len and prio, deliver upward */
  1684. __skb_trim(pkt, len);
  1685. skb_pull(pkt, doff);
  1686. if (pkt->len == 0) {
  1687. brcmu_pkt_buf_free_skb(pkt);
  1688. continue;
  1689. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev, &ifidx,
  1690. pkt) != 0) {
  1691. brcmf_dbg(ERROR, "rx protocol error\n");
  1692. brcmu_pkt_buf_free_skb(pkt);
  1693. bus->sdiodev->bus_if->dstats.rx_errors++;
  1694. continue;
  1695. }
  1696. /* Unlock during rx call */
  1697. up(&bus->sdsem);
  1698. brcmf_rx_packet(bus->sdiodev->dev, ifidx, pkt);
  1699. down(&bus->sdsem);
  1700. }
  1701. rxcount = maxframes - rxleft;
  1702. /* Message if we hit the limit */
  1703. if (!rxleft)
  1704. brcmf_dbg(DATA, "hit rx limit of %d frames\n",
  1705. maxframes);
  1706. else
  1707. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1708. /* Back off rxseq if awaiting rtx, update rx_seq */
  1709. if (bus->rxskip)
  1710. rxseq--;
  1711. bus->rx_seq = rxseq;
  1712. return rxcount;
  1713. }
  1714. static void
  1715. brcmf_sdbrcm_wait_for_event(struct brcmf_sdio *bus, bool *lockvar)
  1716. {
  1717. up(&bus->sdsem);
  1718. wait_event_interruptible_timeout(bus->ctrl_wait, !*lockvar, HZ * 2);
  1719. down(&bus->sdsem);
  1720. return;
  1721. }
  1722. static void
  1723. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1724. {
  1725. if (waitqueue_active(&bus->ctrl_wait))
  1726. wake_up_interruptible(&bus->ctrl_wait);
  1727. return;
  1728. }
  1729. /* Writes a HW/SW header into the packet and sends it. */
  1730. /* Assumes: (a) header space already there, (b) caller holds lock */
  1731. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1732. uint chan, bool free_pkt)
  1733. {
  1734. int ret;
  1735. u8 *frame;
  1736. u16 len, pad = 0;
  1737. u32 swheader;
  1738. struct sk_buff *new;
  1739. int i;
  1740. brcmf_dbg(TRACE, "Enter\n");
  1741. frame = (u8 *) (pkt->data);
  1742. /* Add alignment padding, allocate new packet if needed */
  1743. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1744. if (pad) {
  1745. if (skb_headroom(pkt) < pad) {
  1746. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1747. skb_headroom(pkt), pad);
  1748. bus->sdiodev->bus_if->tx_realloc++;
  1749. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1750. if (!new) {
  1751. brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
  1752. pkt->len + BRCMF_SDALIGN);
  1753. ret = -ENOMEM;
  1754. goto done;
  1755. }
  1756. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1757. memcpy(new->data, pkt->data, pkt->len);
  1758. if (free_pkt)
  1759. brcmu_pkt_buf_free_skb(pkt);
  1760. /* free the pkt if canned one is not used */
  1761. free_pkt = true;
  1762. pkt = new;
  1763. frame = (u8 *) (pkt->data);
  1764. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1765. pad = 0;
  1766. } else {
  1767. skb_push(pkt, pad);
  1768. frame = (u8 *) (pkt->data);
  1769. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1770. memset(frame, 0, pad + SDPCM_HDRLEN);
  1771. }
  1772. }
  1773. /* precondition: pad < BRCMF_SDALIGN */
  1774. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1775. len = (u16) (pkt->len);
  1776. *(__le16 *) frame = cpu_to_le16(len);
  1777. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1778. /* Software tag: channel, sequence number, data offset */
  1779. swheader =
  1780. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1781. (((pad +
  1782. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1783. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1784. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1785. #ifdef DEBUG
  1786. tx_packets[pkt->priority]++;
  1787. #endif
  1788. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1789. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1790. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1791. frame, len, "Tx Frame:\n");
  1792. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1793. ((BRCMF_CTL_ON() &&
  1794. chan == SDPCM_CONTROL_CHANNEL) ||
  1795. (BRCMF_DATA_ON() &&
  1796. chan != SDPCM_CONTROL_CHANNEL))) &&
  1797. BRCMF_HDRS_ON(),
  1798. frame, min_t(u16, len, 16), "TxHdr:\n");
  1799. /* Raise len to next SDIO block to eliminate tail command */
  1800. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1801. u16 pad = bus->blocksize - (len % bus->blocksize);
  1802. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1803. len += pad;
  1804. } else if (len % BRCMF_SDALIGN) {
  1805. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1806. }
  1807. /* Some controllers have trouble with odd bytes -- round to even */
  1808. if (len & (ALIGNMENT - 1))
  1809. len = roundup(len, ALIGNMENT);
  1810. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1811. SDIO_FUNC_2, F2SYNC, pkt);
  1812. bus->sdcnt.f2txdata++;
  1813. if (ret < 0) {
  1814. /* On failure, abort the command and terminate the frame */
  1815. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1816. ret);
  1817. bus->sdcnt.tx_sderrs++;
  1818. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1819. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1820. SFC_WF_TERM, NULL);
  1821. bus->sdcnt.f1regdata++;
  1822. for (i = 0; i < 3; i++) {
  1823. u8 hi, lo;
  1824. hi = brcmf_sdio_regrb(bus->sdiodev,
  1825. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1826. lo = brcmf_sdio_regrb(bus->sdiodev,
  1827. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1828. bus->sdcnt.f1regdata += 2;
  1829. if ((hi == 0) && (lo == 0))
  1830. break;
  1831. }
  1832. }
  1833. if (ret == 0)
  1834. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1835. done:
  1836. /* restore pkt buffer pointer before calling tx complete routine */
  1837. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1838. up(&bus->sdsem);
  1839. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret != 0);
  1840. down(&bus->sdsem);
  1841. if (free_pkt)
  1842. brcmu_pkt_buf_free_skb(pkt);
  1843. return ret;
  1844. }
  1845. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1846. {
  1847. struct sk_buff *pkt;
  1848. u32 intstatus = 0;
  1849. int ret = 0, prec_out;
  1850. uint cnt = 0;
  1851. uint datalen;
  1852. u8 tx_prec_map;
  1853. brcmf_dbg(TRACE, "Enter\n");
  1854. tx_prec_map = ~bus->flowcontrol;
  1855. /* Send frames until the limit or some other event */
  1856. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1857. spin_lock_bh(&bus->txqlock);
  1858. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1859. if (pkt == NULL) {
  1860. spin_unlock_bh(&bus->txqlock);
  1861. break;
  1862. }
  1863. spin_unlock_bh(&bus->txqlock);
  1864. datalen = pkt->len - SDPCM_HDRLEN;
  1865. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
  1866. if (ret)
  1867. bus->sdiodev->bus_if->dstats.tx_errors++;
  1868. else
  1869. bus->sdiodev->bus_if->dstats.tx_bytes += datalen;
  1870. /* In poll mode, need to check for other events */
  1871. if (!bus->intr && cnt) {
  1872. /* Check device status, signal pending interrupt */
  1873. ret = r_sdreg32(bus, &intstatus,
  1874. offsetof(struct sdpcmd_regs,
  1875. intstatus));
  1876. bus->sdcnt.f2txdata++;
  1877. if (ret != 0)
  1878. break;
  1879. if (intstatus & bus->hostintmask)
  1880. bus->ipend = true;
  1881. }
  1882. }
  1883. /* Deflow-control stack if needed */
  1884. if (bus->sdiodev->bus_if->drvr_up &&
  1885. (bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1886. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1887. bus->txoff = OFF;
  1888. brcmf_txflowcontrol(bus->sdiodev->dev, 0, OFF);
  1889. }
  1890. return cnt;
  1891. }
  1892. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1893. {
  1894. u32 local_hostintmask;
  1895. u8 saveclk;
  1896. int err;
  1897. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1898. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1899. struct brcmf_sdio *bus = sdiodev->bus;
  1900. brcmf_dbg(TRACE, "Enter\n");
  1901. if (bus->watchdog_tsk) {
  1902. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1903. kthread_stop(bus->watchdog_tsk);
  1904. bus->watchdog_tsk = NULL;
  1905. }
  1906. if (bus->dpc_tsk && bus->dpc_tsk != current) {
  1907. send_sig(SIGTERM, bus->dpc_tsk, 1);
  1908. kthread_stop(bus->dpc_tsk);
  1909. bus->dpc_tsk = NULL;
  1910. }
  1911. down(&bus->sdsem);
  1912. bus_wake(bus);
  1913. /* Enable clock for device interrupts */
  1914. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  1915. /* Disable and clear interrupts at the chip level also */
  1916. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1917. local_hostintmask = bus->hostintmask;
  1918. bus->hostintmask = 0;
  1919. /* Change our idea of bus state */
  1920. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1921. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1922. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1923. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1924. if (!err) {
  1925. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1926. (saveclk | SBSDIO_FORCE_HT), &err);
  1927. }
  1928. if (err)
  1929. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  1930. /* Turn off the bus (F2), free any pending packets */
  1931. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1932. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1933. NULL);
  1934. /* Clear any pending interrupts now that F2 is disabled */
  1935. w_sdreg32(bus, local_hostintmask,
  1936. offsetof(struct sdpcmd_regs, intstatus));
  1937. /* Turn off the backplane clock (only) */
  1938. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1939. /* Clear the data packet queues */
  1940. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1941. /* Clear any held glomming stuff */
  1942. if (bus->glomd)
  1943. brcmu_pkt_buf_free_skb(bus->glomd);
  1944. brcmf_sdbrcm_free_glom(bus);
  1945. /* Clear rx control and wake any waiters */
  1946. bus->rxlen = 0;
  1947. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1948. /* Reset some F2 state stuff */
  1949. bus->rxskip = false;
  1950. bus->tx_seq = bus->rx_seq = 0;
  1951. up(&bus->sdsem);
  1952. }
  1953. #ifdef CONFIG_BRCMFMAC_SDIO_OOB
  1954. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1955. {
  1956. unsigned long flags;
  1957. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1958. if (!bus->sdiodev->irq_en && !bus->ipend) {
  1959. enable_irq(bus->sdiodev->irq);
  1960. bus->sdiodev->irq_en = true;
  1961. }
  1962. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1963. }
  1964. #else
  1965. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1966. {
  1967. }
  1968. #endif /* CONFIG_BRCMFMAC_SDIO_OOB */
  1969. static bool brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1970. {
  1971. u32 intstatus, newstatus = 0;
  1972. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1973. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1974. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1975. bool rxdone = true; /* Flag for no more read data */
  1976. bool resched = false; /* Flag indicating resched wanted */
  1977. int err;
  1978. brcmf_dbg(TRACE, "Enter\n");
  1979. /* Start with leftover status bits */
  1980. intstatus = bus->intstatus;
  1981. down(&bus->sdsem);
  1982. /* If waiting for HTAVAIL, check status */
  1983. if (bus->clkstate == CLK_PENDING) {
  1984. u8 clkctl, devctl = 0;
  1985. #ifdef DEBUG
  1986. /* Check for inconsistent device control */
  1987. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1988. SBSDIO_DEVICE_CTL, &err);
  1989. if (err) {
  1990. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
  1991. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1992. }
  1993. #endif /* DEBUG */
  1994. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1995. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1996. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1997. if (err) {
  1998. brcmf_dbg(ERROR, "error reading CSR: %d\n",
  1999. err);
  2000. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2001. }
  2002. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2003. devctl, clkctl);
  2004. if (SBSDIO_HTAV(clkctl)) {
  2005. devctl = brcmf_sdio_regrb(bus->sdiodev,
  2006. SBSDIO_DEVICE_CTL, &err);
  2007. if (err) {
  2008. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
  2009. err);
  2010. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2011. }
  2012. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2013. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2014. devctl, &err);
  2015. if (err) {
  2016. brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
  2017. err);
  2018. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2019. }
  2020. bus->clkstate = CLK_AVAIL;
  2021. } else {
  2022. goto clkwait;
  2023. }
  2024. }
  2025. bus_wake(bus);
  2026. /* Make sure backplane clock is on */
  2027. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  2028. if (bus->clkstate == CLK_PENDING)
  2029. goto clkwait;
  2030. /* Pending interrupt indicates new device status */
  2031. if (bus->ipend) {
  2032. bus->ipend = false;
  2033. err = r_sdreg32(bus, &newstatus,
  2034. offsetof(struct sdpcmd_regs, intstatus));
  2035. bus->sdcnt.f1regdata++;
  2036. if (err != 0)
  2037. newstatus = 0;
  2038. newstatus &= bus->hostintmask;
  2039. bus->fcstate = !!(newstatus & I_HMB_FC_STATE);
  2040. if (newstatus) {
  2041. err = w_sdreg32(bus, newstatus,
  2042. offsetof(struct sdpcmd_regs,
  2043. intstatus));
  2044. bus->sdcnt.f1regdata++;
  2045. }
  2046. }
  2047. /* Merge new bits with previous */
  2048. intstatus |= newstatus;
  2049. bus->intstatus = 0;
  2050. /* Handle flow-control change: read new state in case our ack
  2051. * crossed another change interrupt. If change still set, assume
  2052. * FC ON for safety, let next loop through do the debounce.
  2053. */
  2054. if (intstatus & I_HMB_FC_CHANGE) {
  2055. intstatus &= ~I_HMB_FC_CHANGE;
  2056. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2057. offsetof(struct sdpcmd_regs, intstatus));
  2058. err = r_sdreg32(bus, &newstatus,
  2059. offsetof(struct sdpcmd_regs, intstatus));
  2060. bus->sdcnt.f1regdata += 2;
  2061. bus->fcstate =
  2062. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE));
  2063. intstatus |= (newstatus & bus->hostintmask);
  2064. }
  2065. /* Handle host mailbox indication */
  2066. if (intstatus & I_HMB_HOST_INT) {
  2067. intstatus &= ~I_HMB_HOST_INT;
  2068. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2069. }
  2070. /* Generally don't ask for these, can get CRC errors... */
  2071. if (intstatus & I_WR_OOSYNC) {
  2072. brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
  2073. intstatus &= ~I_WR_OOSYNC;
  2074. }
  2075. if (intstatus & I_RD_OOSYNC) {
  2076. brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
  2077. intstatus &= ~I_RD_OOSYNC;
  2078. }
  2079. if (intstatus & I_SBINT) {
  2080. brcmf_dbg(ERROR, "Dongle reports SBINT\n");
  2081. intstatus &= ~I_SBINT;
  2082. }
  2083. /* Would be active due to wake-wlan in gSPI */
  2084. if (intstatus & I_CHIPACTIVE) {
  2085. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2086. intstatus &= ~I_CHIPACTIVE;
  2087. }
  2088. /* Ignore frame indications if rxskip is set */
  2089. if (bus->rxskip)
  2090. intstatus &= ~I_HMB_FRAME_IND;
  2091. /* On frame indication, read available frames */
  2092. if (PKT_AVAILABLE()) {
  2093. framecnt = brcmf_sdbrcm_readframes(bus, rxlimit, &rxdone);
  2094. if (rxdone || bus->rxskip)
  2095. intstatus &= ~I_HMB_FRAME_IND;
  2096. rxlimit -= min(framecnt, rxlimit);
  2097. }
  2098. /* Keep still-pending events for next scheduling */
  2099. bus->intstatus = intstatus;
  2100. clkwait:
  2101. brcmf_sdbrcm_clrintr(bus);
  2102. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2103. (bus->clkstate == CLK_AVAIL)) {
  2104. int ret, i;
  2105. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2106. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  2107. (u32) bus->ctrl_frame_len);
  2108. if (ret < 0) {
  2109. /* On failure, abort the command and
  2110. terminate the frame */
  2111. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2112. ret);
  2113. bus->sdcnt.tx_sderrs++;
  2114. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2115. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2116. SFC_WF_TERM, &err);
  2117. bus->sdcnt.f1regdata++;
  2118. for (i = 0; i < 3; i++) {
  2119. u8 hi, lo;
  2120. hi = brcmf_sdio_regrb(bus->sdiodev,
  2121. SBSDIO_FUNC1_WFRAMEBCHI,
  2122. &err);
  2123. lo = brcmf_sdio_regrb(bus->sdiodev,
  2124. SBSDIO_FUNC1_WFRAMEBCLO,
  2125. &err);
  2126. bus->sdcnt.f1regdata += 2;
  2127. if ((hi == 0) && (lo == 0))
  2128. break;
  2129. }
  2130. }
  2131. if (ret == 0)
  2132. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2133. brcmf_dbg(INFO, "Return_dpc value is : %d\n", ret);
  2134. bus->ctrl_frame_stat = false;
  2135. brcmf_sdbrcm_wait_event_wakeup(bus);
  2136. }
  2137. /* Send queued frames (limit 1 if rx may still be pending) */
  2138. else if ((bus->clkstate == CLK_AVAIL) && !bus->fcstate &&
  2139. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2140. && data_ok(bus)) {
  2141. framecnt = rxdone ? txlimit : min(txlimit, bus->txminmax);
  2142. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2143. txlimit -= framecnt;
  2144. }
  2145. /* Resched if events or tx frames are pending,
  2146. else await next interrupt */
  2147. /* On failed register access, all bets are off:
  2148. no resched or interrupts */
  2149. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  2150. brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation\n");
  2151. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2152. bus->intstatus = 0;
  2153. } else if (bus->clkstate == CLK_PENDING) {
  2154. brcmf_dbg(INFO, "rescheduled due to CLK_PENDING awaiting I_CHIPACTIVE interrupt\n");
  2155. resched = true;
  2156. } else if (bus->intstatus || bus->ipend ||
  2157. (!bus->fcstate && brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol)
  2158. && data_ok(bus)) || PKT_AVAILABLE()) {
  2159. resched = true;
  2160. }
  2161. bus->dpc_sched = resched;
  2162. /* If we're done for now, turn off clock request. */
  2163. if ((bus->clkstate != CLK_PENDING)
  2164. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2165. bus->activity = false;
  2166. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2167. }
  2168. up(&bus->sdsem);
  2169. return resched;
  2170. }
  2171. static inline void brcmf_sdbrcm_adddpctsk(struct brcmf_sdio *bus)
  2172. {
  2173. struct list_head *new_hd;
  2174. unsigned long flags;
  2175. if (in_interrupt())
  2176. new_hd = kzalloc(sizeof(struct list_head), GFP_ATOMIC);
  2177. else
  2178. new_hd = kzalloc(sizeof(struct list_head), GFP_KERNEL);
  2179. if (new_hd == NULL)
  2180. return;
  2181. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2182. list_add_tail(new_hd, &bus->dpc_tsklst);
  2183. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2184. }
  2185. static int brcmf_sdbrcm_dpc_thread(void *data)
  2186. {
  2187. struct brcmf_sdio *bus = (struct brcmf_sdio *) data;
  2188. struct list_head *cur_hd, *tmp_hd;
  2189. unsigned long flags;
  2190. allow_signal(SIGTERM);
  2191. /* Run until signal received */
  2192. while (1) {
  2193. if (kthread_should_stop())
  2194. break;
  2195. if (list_empty(&bus->dpc_tsklst))
  2196. if (wait_for_completion_interruptible(&bus->dpc_wait))
  2197. break;
  2198. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2199. list_for_each_safe(cur_hd, tmp_hd, &bus->dpc_tsklst) {
  2200. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2201. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2202. /* after stopping the bus, exit thread */
  2203. brcmf_sdbrcm_bus_stop(bus->sdiodev->dev);
  2204. bus->dpc_tsk = NULL;
  2205. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2206. break;
  2207. }
  2208. if (brcmf_sdbrcm_dpc(bus))
  2209. brcmf_sdbrcm_adddpctsk(bus);
  2210. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2211. list_del(cur_hd);
  2212. kfree(cur_hd);
  2213. }
  2214. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2215. }
  2216. return 0;
  2217. }
  2218. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2219. {
  2220. int ret = -EBADE;
  2221. uint datalen, prec;
  2222. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2223. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2224. struct brcmf_sdio *bus = sdiodev->bus;
  2225. brcmf_dbg(TRACE, "Enter\n");
  2226. datalen = pkt->len;
  2227. /* Add space for the header */
  2228. skb_push(pkt, SDPCM_HDRLEN);
  2229. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2230. prec = prio2prec((pkt->priority & PRIOMASK));
  2231. /* Check for existing queue, current flow-control,
  2232. pending event, or pending clock */
  2233. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2234. bus->sdcnt.fcqueued++;
  2235. /* Priority based enq */
  2236. spin_lock_bh(&bus->txqlock);
  2237. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2238. skb_pull(pkt, SDPCM_HDRLEN);
  2239. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  2240. brcmu_pkt_buf_free_skb(pkt);
  2241. brcmf_dbg(ERROR, "out of bus->txq !!!\n");
  2242. ret = -ENOSR;
  2243. } else {
  2244. ret = 0;
  2245. }
  2246. spin_unlock_bh(&bus->txqlock);
  2247. if (pktq_len(&bus->txq) >= TXHI) {
  2248. bus->txoff = ON;
  2249. brcmf_txflowcontrol(bus->sdiodev->dev, 0, ON);
  2250. }
  2251. #ifdef DEBUG
  2252. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2253. qcount[prec] = pktq_plen(&bus->txq, prec);
  2254. #endif
  2255. /* Schedule DPC if needed to send queued packet(s) */
  2256. if (!bus->dpc_sched) {
  2257. bus->dpc_sched = true;
  2258. if (bus->dpc_tsk) {
  2259. brcmf_sdbrcm_adddpctsk(bus);
  2260. complete(&bus->dpc_wait);
  2261. }
  2262. }
  2263. return ret;
  2264. }
  2265. static int
  2266. brcmf_sdbrcm_membytes(struct brcmf_sdio *bus, bool write, u32 address, u8 *data,
  2267. uint size)
  2268. {
  2269. int bcmerror = 0;
  2270. u32 sdaddr;
  2271. uint dsize;
  2272. /* Determine initial transfer parameters */
  2273. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2274. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2275. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2276. else
  2277. dsize = size;
  2278. /* Set the backplane window to include the start address */
  2279. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2280. if (bcmerror) {
  2281. brcmf_dbg(ERROR, "window change failed\n");
  2282. goto xfer_done;
  2283. }
  2284. /* Do the transfer(s) */
  2285. while (size) {
  2286. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2287. write ? "write" : "read", dsize,
  2288. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2289. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2290. sdaddr, data, dsize);
  2291. if (bcmerror) {
  2292. brcmf_dbg(ERROR, "membytes transfer failed\n");
  2293. break;
  2294. }
  2295. /* Adjust for next transfer (if any) */
  2296. size -= dsize;
  2297. if (size) {
  2298. data += dsize;
  2299. address += dsize;
  2300. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2301. address);
  2302. if (bcmerror) {
  2303. brcmf_dbg(ERROR, "window change failed\n");
  2304. break;
  2305. }
  2306. sdaddr = 0;
  2307. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2308. }
  2309. }
  2310. xfer_done:
  2311. /* Return the window to backplane enumeration space for core access */
  2312. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2313. brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
  2314. bus->sdiodev->sbwad);
  2315. return bcmerror;
  2316. }
  2317. #ifdef DEBUG
  2318. #define CONSOLE_LINE_MAX 192
  2319. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2320. {
  2321. struct brcmf_console *c = &bus->console;
  2322. u8 line[CONSOLE_LINE_MAX], ch;
  2323. u32 n, idx, addr;
  2324. int rv;
  2325. /* Don't do anything until FWREADY updates console address */
  2326. if (bus->console_addr == 0)
  2327. return 0;
  2328. /* Read console log struct */
  2329. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2330. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2331. sizeof(c->log_le));
  2332. if (rv < 0)
  2333. return rv;
  2334. /* Allocate console buffer (one time only) */
  2335. if (c->buf == NULL) {
  2336. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2337. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2338. if (c->buf == NULL)
  2339. return -ENOMEM;
  2340. }
  2341. idx = le32_to_cpu(c->log_le.idx);
  2342. /* Protect against corrupt value */
  2343. if (idx > c->bufsize)
  2344. return -EBADE;
  2345. /* Skip reading the console buffer if the index pointer
  2346. has not moved */
  2347. if (idx == c->last)
  2348. return 0;
  2349. /* Read the console buffer */
  2350. addr = le32_to_cpu(c->log_le.buf);
  2351. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2352. if (rv < 0)
  2353. return rv;
  2354. while (c->last != idx) {
  2355. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2356. if (c->last == idx) {
  2357. /* This would output a partial line.
  2358. * Instead, back up
  2359. * the buffer pointer and output this
  2360. * line next time around.
  2361. */
  2362. if (c->last >= n)
  2363. c->last -= n;
  2364. else
  2365. c->last = c->bufsize - n;
  2366. goto break2;
  2367. }
  2368. ch = c->buf[c->last];
  2369. c->last = (c->last + 1) % c->bufsize;
  2370. if (ch == '\n')
  2371. break;
  2372. line[n] = ch;
  2373. }
  2374. if (n > 0) {
  2375. if (line[n - 1] == '\r')
  2376. n--;
  2377. line[n] = 0;
  2378. pr_debug("CONSOLE: %s\n", line);
  2379. }
  2380. }
  2381. break2:
  2382. return 0;
  2383. }
  2384. #endif /* DEBUG */
  2385. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2386. {
  2387. int i;
  2388. int ret;
  2389. bus->ctrl_frame_stat = false;
  2390. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2391. SDIO_FUNC_2, F2SYNC, frame, len);
  2392. if (ret < 0) {
  2393. /* On failure, abort the command and terminate the frame */
  2394. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2395. ret);
  2396. bus->sdcnt.tx_sderrs++;
  2397. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2398. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2399. SFC_WF_TERM, NULL);
  2400. bus->sdcnt.f1regdata++;
  2401. for (i = 0; i < 3; i++) {
  2402. u8 hi, lo;
  2403. hi = brcmf_sdio_regrb(bus->sdiodev,
  2404. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2405. lo = brcmf_sdio_regrb(bus->sdiodev,
  2406. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2407. bus->sdcnt.f1regdata += 2;
  2408. if (hi == 0 && lo == 0)
  2409. break;
  2410. }
  2411. return ret;
  2412. }
  2413. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2414. return ret;
  2415. }
  2416. static int
  2417. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2418. {
  2419. u8 *frame;
  2420. u16 len;
  2421. u32 swheader;
  2422. uint retries = 0;
  2423. u8 doff = 0;
  2424. int ret = -1;
  2425. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2426. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2427. struct brcmf_sdio *bus = sdiodev->bus;
  2428. brcmf_dbg(TRACE, "Enter\n");
  2429. /* Back the pointer to make a room for bus header */
  2430. frame = msg - SDPCM_HDRLEN;
  2431. len = (msglen += SDPCM_HDRLEN);
  2432. /* Add alignment padding (optional for ctl frames) */
  2433. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2434. if (doff) {
  2435. frame -= doff;
  2436. len += doff;
  2437. msglen += doff;
  2438. memset(frame, 0, doff + SDPCM_HDRLEN);
  2439. }
  2440. /* precondition: doff < BRCMF_SDALIGN */
  2441. doff += SDPCM_HDRLEN;
  2442. /* Round send length to next SDIO block */
  2443. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2444. u16 pad = bus->blocksize - (len % bus->blocksize);
  2445. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2446. len += pad;
  2447. } else if (len % BRCMF_SDALIGN) {
  2448. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2449. }
  2450. /* Satisfy length-alignment requirements */
  2451. if (len & (ALIGNMENT - 1))
  2452. len = roundup(len, ALIGNMENT);
  2453. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2454. /* Need to lock here to protect txseq and SDIO tx calls */
  2455. down(&bus->sdsem);
  2456. bus_wake(bus);
  2457. /* Make sure backplane clock is on */
  2458. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2459. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2460. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2461. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2462. /* Software tag: channel, sequence number, data offset */
  2463. swheader =
  2464. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2465. SDPCM_CHANNEL_MASK)
  2466. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2467. SDPCM_DOFFSET_MASK);
  2468. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2469. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2470. if (!data_ok(bus)) {
  2471. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2472. bus->tx_max, bus->tx_seq);
  2473. bus->ctrl_frame_stat = true;
  2474. /* Send from dpc */
  2475. bus->ctrl_frame_buf = frame;
  2476. bus->ctrl_frame_len = len;
  2477. brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
  2478. if (!bus->ctrl_frame_stat) {
  2479. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2480. ret = 0;
  2481. } else {
  2482. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2483. ret = -1;
  2484. }
  2485. }
  2486. if (ret == -1) {
  2487. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2488. frame, len, "Tx Frame:\n");
  2489. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2490. BRCMF_HDRS_ON(),
  2491. frame, min_t(u16, len, 16), "TxHdr:\n");
  2492. do {
  2493. ret = brcmf_tx_frame(bus, frame, len);
  2494. } while (ret < 0 && retries++ < TXRETRIES);
  2495. }
  2496. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) && !bus->dpc_sched) {
  2497. bus->activity = false;
  2498. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2499. }
  2500. up(&bus->sdsem);
  2501. if (ret)
  2502. bus->sdcnt.tx_ctlerrs++;
  2503. else
  2504. bus->sdcnt.tx_ctlpkts++;
  2505. return ret ? -EIO : 0;
  2506. }
  2507. #ifdef DEBUG
  2508. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2509. {
  2510. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2511. }
  2512. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2513. struct sdpcm_shared *sh)
  2514. {
  2515. u32 addr;
  2516. int rv;
  2517. u32 shaddr = 0;
  2518. struct sdpcm_shared_le sh_le;
  2519. __le32 addr_le;
  2520. shaddr = bus->ramsize - 4;
  2521. /*
  2522. * Read last word in socram to determine
  2523. * address of sdpcm_shared structure
  2524. */
  2525. rv = brcmf_sdbrcm_membytes(bus, false, shaddr,
  2526. (u8 *)&addr_le, 4);
  2527. if (rv < 0)
  2528. return rv;
  2529. addr = le32_to_cpu(addr_le);
  2530. brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
  2531. /*
  2532. * Check if addr is valid.
  2533. * NVRAM length at the end of memory should have been overwritten.
  2534. */
  2535. if (!brcmf_sdio_valid_shared_address(addr)) {
  2536. brcmf_dbg(ERROR, "invalid sdpcm_shared address 0x%08X\n",
  2537. addr);
  2538. return -EINVAL;
  2539. }
  2540. /* Read hndrte_shared structure */
  2541. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&sh_le,
  2542. sizeof(struct sdpcm_shared_le));
  2543. if (rv < 0)
  2544. return rv;
  2545. /* Endianness */
  2546. sh->flags = le32_to_cpu(sh_le.flags);
  2547. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2548. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2549. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2550. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2551. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2552. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2553. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) != SDPCM_SHARED_VERSION) {
  2554. brcmf_dbg(ERROR,
  2555. "sdpcm_shared version mismatch: dhd %d dongle %d\n",
  2556. SDPCM_SHARED_VERSION,
  2557. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2558. return -EPROTO;
  2559. }
  2560. return 0;
  2561. }
  2562. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2563. struct sdpcm_shared *sh, char __user *data,
  2564. size_t count)
  2565. {
  2566. u32 addr, console_ptr, console_size, console_index;
  2567. char *conbuf = NULL;
  2568. __le32 sh_val;
  2569. int rv;
  2570. loff_t pos = 0;
  2571. int nbytes = 0;
  2572. /* obtain console information from device memory */
  2573. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2574. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2575. (u8 *)&sh_val, sizeof(u32));
  2576. if (rv < 0)
  2577. return rv;
  2578. console_ptr = le32_to_cpu(sh_val);
  2579. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2580. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2581. (u8 *)&sh_val, sizeof(u32));
  2582. if (rv < 0)
  2583. return rv;
  2584. console_size = le32_to_cpu(sh_val);
  2585. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2586. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2587. (u8 *)&sh_val, sizeof(u32));
  2588. if (rv < 0)
  2589. return rv;
  2590. console_index = le32_to_cpu(sh_val);
  2591. /* allocate buffer for console data */
  2592. if (console_size <= CONSOLE_BUFFER_MAX)
  2593. conbuf = vzalloc(console_size+1);
  2594. if (!conbuf)
  2595. return -ENOMEM;
  2596. /* obtain the console data from device */
  2597. conbuf[console_size] = '\0';
  2598. rv = brcmf_sdbrcm_membytes(bus, false, console_ptr, (u8 *)conbuf,
  2599. console_size);
  2600. if (rv < 0)
  2601. goto done;
  2602. rv = simple_read_from_buffer(data, count, &pos,
  2603. conbuf + console_index,
  2604. console_size - console_index);
  2605. if (rv < 0)
  2606. goto done;
  2607. nbytes = rv;
  2608. if (console_index > 0) {
  2609. pos = 0;
  2610. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2611. conbuf, console_index - 1);
  2612. if (rv < 0)
  2613. goto done;
  2614. rv += nbytes;
  2615. }
  2616. done:
  2617. vfree(conbuf);
  2618. return rv;
  2619. }
  2620. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2621. char __user *data, size_t count)
  2622. {
  2623. int error, res;
  2624. char buf[350];
  2625. struct brcmf_trap_info tr;
  2626. int nbytes;
  2627. loff_t pos = 0;
  2628. if ((sh->flags & SDPCM_SHARED_TRAP) == 0)
  2629. return 0;
  2630. error = brcmf_sdbrcm_membytes(bus, false, sh->trap_addr, (u8 *)&tr,
  2631. sizeof(struct brcmf_trap_info));
  2632. if (error < 0)
  2633. return error;
  2634. nbytes = brcmf_sdio_dump_console(bus, sh, data, count);
  2635. if (nbytes < 0)
  2636. return nbytes;
  2637. res = scnprintf(buf, sizeof(buf),
  2638. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2639. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2640. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2641. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2642. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2643. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2644. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2645. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2646. le32_to_cpu(tr.pc), sh->trap_addr,
  2647. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2648. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2649. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2650. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2651. error = simple_read_from_buffer(data+nbytes, count, &pos, buf, res);
  2652. if (error < 0)
  2653. return error;
  2654. nbytes += error;
  2655. return nbytes;
  2656. }
  2657. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2658. struct sdpcm_shared *sh, char __user *data,
  2659. size_t count)
  2660. {
  2661. int error = 0;
  2662. char buf[200];
  2663. char file[80] = "?";
  2664. char expr[80] = "<???>";
  2665. int res;
  2666. loff_t pos = 0;
  2667. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2668. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2669. return 0;
  2670. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2671. brcmf_dbg(INFO, "no assert in dongle\n");
  2672. return 0;
  2673. }
  2674. if (sh->assert_file_addr != 0) {
  2675. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_file_addr,
  2676. (u8 *)file, 80);
  2677. if (error < 0)
  2678. return error;
  2679. }
  2680. if (sh->assert_exp_addr != 0) {
  2681. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_exp_addr,
  2682. (u8 *)expr, 80);
  2683. if (error < 0)
  2684. return error;
  2685. }
  2686. res = scnprintf(buf, sizeof(buf),
  2687. "dongle assert: %s:%d: assert(%s)\n",
  2688. file, sh->assert_line, expr);
  2689. return simple_read_from_buffer(data, count, &pos, buf, res);
  2690. }
  2691. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2692. {
  2693. int error;
  2694. struct sdpcm_shared sh;
  2695. down(&bus->sdsem);
  2696. error = brcmf_sdio_readshared(bus, &sh);
  2697. up(&bus->sdsem);
  2698. if (error < 0)
  2699. return error;
  2700. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2701. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2702. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2703. brcmf_dbg(ERROR, "assertion in dongle\n");
  2704. if (sh.flags & SDPCM_SHARED_TRAP)
  2705. brcmf_dbg(ERROR, "firmware trap in dongle\n");
  2706. return 0;
  2707. }
  2708. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2709. size_t count, loff_t *ppos)
  2710. {
  2711. int error = 0;
  2712. struct sdpcm_shared sh;
  2713. int nbytes = 0;
  2714. loff_t pos = *ppos;
  2715. if (pos != 0)
  2716. return 0;
  2717. down(&bus->sdsem);
  2718. error = brcmf_sdio_readshared(bus, &sh);
  2719. if (error < 0)
  2720. goto done;
  2721. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2722. if (error < 0)
  2723. goto done;
  2724. nbytes = error;
  2725. error = brcmf_sdio_trap_info(bus, &sh, data, count);
  2726. if (error < 0)
  2727. goto done;
  2728. error += nbytes;
  2729. *ppos += error;
  2730. done:
  2731. up(&bus->sdsem);
  2732. return error;
  2733. }
  2734. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2735. size_t count, loff_t *ppos)
  2736. {
  2737. struct brcmf_sdio *bus = f->private_data;
  2738. int res;
  2739. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2740. if (res > 0)
  2741. *ppos += res;
  2742. return (ssize_t)res;
  2743. }
  2744. static const struct file_operations brcmf_sdio_forensic_ops = {
  2745. .owner = THIS_MODULE,
  2746. .open = simple_open,
  2747. .read = brcmf_sdio_forensic_read
  2748. };
  2749. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2750. {
  2751. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2752. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2753. if (IS_ERR_OR_NULL(dentry))
  2754. return;
  2755. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2756. &brcmf_sdio_forensic_ops);
  2757. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2758. }
  2759. #else
  2760. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2761. {
  2762. return 0;
  2763. }
  2764. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2765. {
  2766. }
  2767. #endif /* DEBUG */
  2768. static int
  2769. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2770. {
  2771. int timeleft;
  2772. uint rxlen = 0;
  2773. bool pending;
  2774. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2775. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2776. struct brcmf_sdio *bus = sdiodev->bus;
  2777. brcmf_dbg(TRACE, "Enter\n");
  2778. /* Wait until control frame is available */
  2779. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2780. down(&bus->sdsem);
  2781. rxlen = bus->rxlen;
  2782. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2783. bus->rxlen = 0;
  2784. up(&bus->sdsem);
  2785. if (rxlen) {
  2786. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2787. rxlen, msglen);
  2788. } else if (timeleft == 0) {
  2789. brcmf_dbg(ERROR, "resumed on timeout\n");
  2790. brcmf_sdbrcm_checkdied(bus);
  2791. } else if (pending) {
  2792. brcmf_dbg(CTL, "cancelled\n");
  2793. return -ERESTARTSYS;
  2794. } else {
  2795. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2796. brcmf_sdbrcm_checkdied(bus);
  2797. }
  2798. if (rxlen)
  2799. bus->sdcnt.rx_ctlpkts++;
  2800. else
  2801. bus->sdcnt.rx_ctlerrs++;
  2802. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2803. }
  2804. static int brcmf_sdbrcm_write_vars(struct brcmf_sdio *bus)
  2805. {
  2806. int bcmerror = 0;
  2807. u32 varaddr;
  2808. u32 varsizew;
  2809. __le32 varsizew_le;
  2810. #ifdef DEBUG
  2811. char *nvram_ularray;
  2812. #endif /* DEBUG */
  2813. /* Even if there are no vars are to be written, we still
  2814. need to set the ramsize. */
  2815. varaddr = (bus->ramsize - 4) - bus->varsz;
  2816. if (bus->vars) {
  2817. /* Write the vars list */
  2818. bcmerror = brcmf_sdbrcm_membytes(bus, true, varaddr,
  2819. bus->vars, bus->varsz);
  2820. #ifdef DEBUG
  2821. /* Verify NVRAM bytes */
  2822. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n",
  2823. bus->varsz);
  2824. nvram_ularray = kmalloc(bus->varsz, GFP_ATOMIC);
  2825. if (!nvram_ularray)
  2826. return -ENOMEM;
  2827. /* Upload image to verify downloaded contents. */
  2828. memset(nvram_ularray, 0xaa, bus->varsz);
  2829. /* Read the vars list to temp buffer for comparison */
  2830. bcmerror = brcmf_sdbrcm_membytes(bus, false, varaddr,
  2831. nvram_ularray, bus->varsz);
  2832. if (bcmerror) {
  2833. brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
  2834. bcmerror, bus->varsz, varaddr);
  2835. }
  2836. /* Compare the org NVRAM with the one read from RAM */
  2837. if (memcmp(bus->vars, nvram_ularray, bus->varsz))
  2838. brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
  2839. else
  2840. brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
  2841. kfree(nvram_ularray);
  2842. #endif /* DEBUG */
  2843. }
  2844. /* adjust to the user specified RAM */
  2845. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2846. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2847. varaddr, bus->varsz);
  2848. /*
  2849. * Determine the length token:
  2850. * Varsize, converted to words, in lower 16-bits, checksum
  2851. * in upper 16-bits.
  2852. */
  2853. if (bcmerror) {
  2854. varsizew = 0;
  2855. varsizew_le = cpu_to_le32(0);
  2856. } else {
  2857. varsizew = bus->varsz / 4;
  2858. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2859. varsizew_le = cpu_to_le32(varsizew);
  2860. }
  2861. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2862. bus->varsz, varsizew);
  2863. /* Write the length token to the last word */
  2864. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2865. (u8 *)&varsizew_le, 4);
  2866. return bcmerror;
  2867. }
  2868. static int brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2869. {
  2870. int bcmerror = 0;
  2871. struct chip_info *ci = bus->ci;
  2872. /* To enter download state, disable ARM and reset SOCRAM.
  2873. * To exit download state, simply reset ARM (default is RAM boot).
  2874. */
  2875. if (enter) {
  2876. bus->alp_only = true;
  2877. ci->coredisable(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2878. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM);
  2879. /* Clear the top bit of memory */
  2880. if (bus->ramsize) {
  2881. u32 zeros = 0;
  2882. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2883. (u8 *)&zeros, 4);
  2884. }
  2885. } else {
  2886. if (!ci->iscoreup(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM)) {
  2887. brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
  2888. bcmerror = -EBADE;
  2889. goto fail;
  2890. }
  2891. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2892. if (bcmerror) {
  2893. brcmf_dbg(ERROR, "no vars written to RAM\n");
  2894. bcmerror = 0;
  2895. }
  2896. w_sdreg32(bus, 0xFFFFFFFF,
  2897. offsetof(struct sdpcmd_regs, intstatus));
  2898. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2899. /* Allow HT Clock now that the ARM is running. */
  2900. bus->alp_only = false;
  2901. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2902. }
  2903. fail:
  2904. return bcmerror;
  2905. }
  2906. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2907. {
  2908. if (bus->firmware->size < bus->fw_ptr + len)
  2909. len = bus->firmware->size - bus->fw_ptr;
  2910. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2911. bus->fw_ptr += len;
  2912. return len;
  2913. }
  2914. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2915. {
  2916. int offset = 0;
  2917. uint len;
  2918. u8 *memblock = NULL, *memptr;
  2919. int ret;
  2920. brcmf_dbg(INFO, "Enter\n");
  2921. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2922. &bus->sdiodev->func[2]->dev);
  2923. if (ret) {
  2924. brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
  2925. return ret;
  2926. }
  2927. bus->fw_ptr = 0;
  2928. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2929. if (memblock == NULL) {
  2930. ret = -ENOMEM;
  2931. goto err;
  2932. }
  2933. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2934. memptr += (BRCMF_SDALIGN -
  2935. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2936. /* Download image */
  2937. while ((len =
  2938. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2939. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2940. if (ret) {
  2941. brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
  2942. ret, MEMBLOCK, offset);
  2943. goto err;
  2944. }
  2945. offset += MEMBLOCK;
  2946. }
  2947. err:
  2948. kfree(memblock);
  2949. release_firmware(bus->firmware);
  2950. bus->fw_ptr = 0;
  2951. return ret;
  2952. }
  2953. /*
  2954. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2955. * and ending in a NUL.
  2956. * Removes carriage returns, empty lines, comment lines, and converts
  2957. * newlines to NULs.
  2958. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2959. * by two NULs.
  2960. */
  2961. static int brcmf_process_nvram_vars(struct brcmf_sdio *bus)
  2962. {
  2963. char *varbuf;
  2964. char *dp;
  2965. bool findNewline;
  2966. int column;
  2967. int ret = 0;
  2968. uint buf_len, n, len;
  2969. len = bus->firmware->size;
  2970. varbuf = vmalloc(len);
  2971. if (!varbuf)
  2972. return -ENOMEM;
  2973. memcpy(varbuf, bus->firmware->data, len);
  2974. dp = varbuf;
  2975. findNewline = false;
  2976. column = 0;
  2977. for (n = 0; n < len; n++) {
  2978. if (varbuf[n] == 0)
  2979. break;
  2980. if (varbuf[n] == '\r')
  2981. continue;
  2982. if (findNewline && varbuf[n] != '\n')
  2983. continue;
  2984. findNewline = false;
  2985. if (varbuf[n] == '#') {
  2986. findNewline = true;
  2987. continue;
  2988. }
  2989. if (varbuf[n] == '\n') {
  2990. if (column == 0)
  2991. continue;
  2992. *dp++ = 0;
  2993. column = 0;
  2994. continue;
  2995. }
  2996. *dp++ = varbuf[n];
  2997. column++;
  2998. }
  2999. buf_len = dp - varbuf;
  3000. while (dp < varbuf + n)
  3001. *dp++ = 0;
  3002. kfree(bus->vars);
  3003. /* roundup needed for download to device */
  3004. bus->varsz = roundup(buf_len + 1, 4);
  3005. bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
  3006. if (bus->vars == NULL) {
  3007. bus->varsz = 0;
  3008. ret = -ENOMEM;
  3009. goto err;
  3010. }
  3011. /* copy the processed variables and add null termination */
  3012. memcpy(bus->vars, varbuf, buf_len);
  3013. bus->vars[buf_len] = 0;
  3014. err:
  3015. vfree(varbuf);
  3016. return ret;
  3017. }
  3018. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  3019. {
  3020. int ret;
  3021. if (bus->sdiodev->bus_if->drvr_up)
  3022. return -EISCONN;
  3023. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  3024. &bus->sdiodev->func[2]->dev);
  3025. if (ret) {
  3026. brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
  3027. return ret;
  3028. }
  3029. ret = brcmf_process_nvram_vars(bus);
  3030. release_firmware(bus->firmware);
  3031. return ret;
  3032. }
  3033. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  3034. {
  3035. int bcmerror = -1;
  3036. /* Keep arm in reset */
  3037. if (brcmf_sdbrcm_download_state(bus, true)) {
  3038. brcmf_dbg(ERROR, "error placing ARM core in reset\n");
  3039. goto err;
  3040. }
  3041. /* External image takes precedence if specified */
  3042. if (brcmf_sdbrcm_download_code_file(bus)) {
  3043. brcmf_dbg(ERROR, "dongle image file download failed\n");
  3044. goto err;
  3045. }
  3046. /* External nvram takes precedence if specified */
  3047. if (brcmf_sdbrcm_download_nvram(bus))
  3048. brcmf_dbg(ERROR, "dongle nvram file download failed\n");
  3049. /* Take arm out of reset */
  3050. if (brcmf_sdbrcm_download_state(bus, false)) {
  3051. brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
  3052. goto err;
  3053. }
  3054. bcmerror = 0;
  3055. err:
  3056. return bcmerror;
  3057. }
  3058. static bool
  3059. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  3060. {
  3061. bool ret;
  3062. /* Download the firmware */
  3063. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3064. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  3065. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  3066. return ret;
  3067. }
  3068. static int brcmf_sdbrcm_bus_init(struct device *dev)
  3069. {
  3070. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3071. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3072. struct brcmf_sdio *bus = sdiodev->bus;
  3073. unsigned long timeout;
  3074. u8 ready, enable;
  3075. int err, ret = 0;
  3076. u8 saveclk;
  3077. brcmf_dbg(TRACE, "Enter\n");
  3078. /* try to download image and nvram to the dongle */
  3079. if (bus_if->state == BRCMF_BUS_DOWN) {
  3080. if (!(brcmf_sdbrcm_download_firmware(bus)))
  3081. return -1;
  3082. }
  3083. if (!bus->sdiodev->bus_if->drvr)
  3084. return 0;
  3085. /* Start the watchdog timer */
  3086. bus->sdcnt.tickcnt = 0;
  3087. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3088. down(&bus->sdsem);
  3089. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3090. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3091. if (bus->clkstate != CLK_AVAIL)
  3092. goto exit;
  3093. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3094. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  3095. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3096. if (!err) {
  3097. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3098. (saveclk | SBSDIO_FORCE_HT), &err);
  3099. }
  3100. if (err) {
  3101. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  3102. goto exit;
  3103. }
  3104. /* Enable function 2 (frame transfers) */
  3105. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3106. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3107. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  3108. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  3109. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  3110. ready = 0;
  3111. while (enable != ready) {
  3112. ready = brcmf_sdio_regrb(bus->sdiodev,
  3113. SDIO_CCCR_IORx, NULL);
  3114. if (time_after(jiffies, timeout))
  3115. break;
  3116. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  3117. /* prevent busy waiting if it takes too long */
  3118. msleep_interruptible(20);
  3119. }
  3120. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  3121. /* If F2 successfully enabled, set core and enable interrupts */
  3122. if (ready == enable) {
  3123. /* Set up the interrupt mask and enable interrupts */
  3124. bus->hostintmask = HOSTINTMASK;
  3125. w_sdreg32(bus, bus->hostintmask,
  3126. offsetof(struct sdpcmd_regs, hostintmask));
  3127. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  3128. } else {
  3129. /* Disable F2 again */
  3130. enable = SDIO_FUNC_ENABLE_1;
  3131. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  3132. ret = -ENODEV;
  3133. }
  3134. /* Restore previous clock setting */
  3135. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  3136. if (ret == 0) {
  3137. ret = brcmf_sdio_intr_register(bus->sdiodev);
  3138. if (ret != 0)
  3139. brcmf_dbg(ERROR, "intr register failed:%d\n", ret);
  3140. }
  3141. /* If we didn't come up, turn off backplane clock */
  3142. if (bus_if->state != BRCMF_BUS_DATA)
  3143. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3144. exit:
  3145. up(&bus->sdsem);
  3146. return ret;
  3147. }
  3148. void brcmf_sdbrcm_isr(void *arg)
  3149. {
  3150. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  3151. brcmf_dbg(TRACE, "Enter\n");
  3152. if (!bus) {
  3153. brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
  3154. return;
  3155. }
  3156. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  3157. brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
  3158. return;
  3159. }
  3160. /* Count the interrupt call */
  3161. bus->sdcnt.intrcount++;
  3162. bus->ipend = true;
  3163. /* Shouldn't get this interrupt if we're sleeping? */
  3164. if (bus->sleeping) {
  3165. brcmf_dbg(ERROR, "INTERRUPT WHILE SLEEPING??\n");
  3166. return;
  3167. }
  3168. /* Disable additional interrupts (is this needed now)? */
  3169. if (!bus->intr)
  3170. brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
  3171. bus->dpc_sched = true;
  3172. if (bus->dpc_tsk) {
  3173. brcmf_sdbrcm_adddpctsk(bus);
  3174. complete(&bus->dpc_wait);
  3175. }
  3176. }
  3177. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  3178. {
  3179. #ifdef DEBUG
  3180. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  3181. #endif /* DEBUG */
  3182. brcmf_dbg(TIMER, "Enter\n");
  3183. /* Ignore the timer if simulating bus down */
  3184. if (bus->sleeping)
  3185. return false;
  3186. down(&bus->sdsem);
  3187. /* Poll period: check device if appropriate. */
  3188. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  3189. u32 intstatus = 0;
  3190. /* Reset poll tick */
  3191. bus->polltick = 0;
  3192. /* Check device if no interrupts */
  3193. if (!bus->intr ||
  3194. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3195. if (!bus->dpc_sched) {
  3196. u8 devpend;
  3197. devpend = brcmf_sdio_regrb(bus->sdiodev,
  3198. SDIO_CCCR_INTx,
  3199. NULL);
  3200. intstatus =
  3201. devpend & (INTR_STATUS_FUNC1 |
  3202. INTR_STATUS_FUNC2);
  3203. }
  3204. /* If there is something, make like the ISR and
  3205. schedule the DPC */
  3206. if (intstatus) {
  3207. bus->sdcnt.pollcnt++;
  3208. bus->ipend = true;
  3209. bus->dpc_sched = true;
  3210. if (bus->dpc_tsk) {
  3211. brcmf_sdbrcm_adddpctsk(bus);
  3212. complete(&bus->dpc_wait);
  3213. }
  3214. }
  3215. }
  3216. /* Update interrupt tracking */
  3217. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3218. }
  3219. #ifdef DEBUG
  3220. /* Poll for console output periodically */
  3221. if (bus_if->state == BRCMF_BUS_DATA &&
  3222. bus->console_interval != 0) {
  3223. bus->console.count += BRCMF_WD_POLL_MS;
  3224. if (bus->console.count >= bus->console_interval) {
  3225. bus->console.count -= bus->console_interval;
  3226. /* Make sure backplane clock is on */
  3227. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3228. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3229. /* stop on error */
  3230. bus->console_interval = 0;
  3231. }
  3232. }
  3233. #endif /* DEBUG */
  3234. /* On idle timeout clear activity flag and/or turn off clock */
  3235. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3236. if (++bus->idlecount >= bus->idletime) {
  3237. bus->idlecount = 0;
  3238. if (bus->activity) {
  3239. bus->activity = false;
  3240. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3241. } else {
  3242. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3243. }
  3244. }
  3245. }
  3246. up(&bus->sdsem);
  3247. return bus->ipend;
  3248. }
  3249. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3250. {
  3251. if (chipid == BCM43241_CHIP_ID)
  3252. return true;
  3253. if (chipid == BCM4329_CHIP_ID)
  3254. return true;
  3255. if (chipid == BCM4330_CHIP_ID)
  3256. return true;
  3257. if (chipid == BCM4334_CHIP_ID)
  3258. return true;
  3259. return false;
  3260. }
  3261. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3262. {
  3263. brcmf_dbg(TRACE, "Enter\n");
  3264. kfree(bus->rxbuf);
  3265. bus->rxctl = bus->rxbuf = NULL;
  3266. bus->rxlen = 0;
  3267. kfree(bus->databuf);
  3268. bus->databuf = NULL;
  3269. }
  3270. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3271. {
  3272. brcmf_dbg(TRACE, "Enter\n");
  3273. if (bus->sdiodev->bus_if->maxctl) {
  3274. bus->rxblen =
  3275. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3276. ALIGNMENT) + BRCMF_SDALIGN;
  3277. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3278. if (!(bus->rxbuf))
  3279. goto fail;
  3280. }
  3281. /* Allocate buffer to receive glomed packet */
  3282. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3283. if (!(bus->databuf)) {
  3284. /* release rxbuf which was already located as above */
  3285. if (!bus->rxblen)
  3286. kfree(bus->rxbuf);
  3287. goto fail;
  3288. }
  3289. /* Align the buffer */
  3290. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3291. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3292. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3293. else
  3294. bus->dataptr = bus->databuf;
  3295. return true;
  3296. fail:
  3297. return false;
  3298. }
  3299. static bool
  3300. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3301. {
  3302. u8 clkctl = 0;
  3303. int err = 0;
  3304. int reg_addr;
  3305. u32 reg_val;
  3306. u8 idx;
  3307. bus->alp_only = true;
  3308. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3309. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3310. /*
  3311. * Force PLL off until brcmf_sdio_chip_attach()
  3312. * programs PLL control regs
  3313. */
  3314. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3315. BRCMF_INIT_CLKCTL1, &err);
  3316. if (!err)
  3317. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3318. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3319. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3320. brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3321. err, BRCMF_INIT_CLKCTL1, clkctl);
  3322. goto fail;
  3323. }
  3324. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3325. brcmf_dbg(ERROR, "brcmf_sdio_chip_attach failed!\n");
  3326. goto fail;
  3327. }
  3328. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3329. brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
  3330. goto fail;
  3331. }
  3332. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3333. SDIO_DRIVE_STRENGTH);
  3334. /* Get info on the SOCRAM cores... */
  3335. bus->ramsize = bus->ci->ramsize;
  3336. if (!(bus->ramsize)) {
  3337. brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
  3338. goto fail;
  3339. }
  3340. /* Set core control so an SDIO reset does a backplane reset */
  3341. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3342. reg_addr = bus->ci->c_inf[idx].base +
  3343. offsetof(struct sdpcmd_regs, corecontrol);
  3344. reg_val = brcmf_sdio_regrl(bus->sdiodev, reg_addr, NULL);
  3345. brcmf_sdio_regwl(bus->sdiodev, reg_addr, reg_val | CC_BPRESEN, NULL);
  3346. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3347. /* Locate an appropriately-aligned portion of hdrbuf */
  3348. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3349. BRCMF_SDALIGN);
  3350. /* Set the poll and/or interrupt flags */
  3351. bus->intr = true;
  3352. bus->poll = false;
  3353. if (bus->poll)
  3354. bus->pollrate = 1;
  3355. return true;
  3356. fail:
  3357. return false;
  3358. }
  3359. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3360. {
  3361. brcmf_dbg(TRACE, "Enter\n");
  3362. /* Disable F2 to clear any intermediate frame state on the dongle */
  3363. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3364. SDIO_FUNC_ENABLE_1, NULL);
  3365. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3366. bus->sleeping = false;
  3367. bus->rxflow = false;
  3368. /* Done with backplane-dependent accesses, can drop clock... */
  3369. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3370. /* ...and initialize clock/power states */
  3371. bus->clkstate = CLK_SDONLY;
  3372. bus->idletime = BRCMF_IDLE_INTERVAL;
  3373. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3374. /* Query the F2 block size, set roundup accordingly */
  3375. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3376. bus->roundup = min(max_roundup, bus->blocksize);
  3377. /* bus module does not support packet chaining */
  3378. bus->use_rxchain = false;
  3379. bus->sd_rxchain = false;
  3380. return true;
  3381. }
  3382. static int
  3383. brcmf_sdbrcm_watchdog_thread(void *data)
  3384. {
  3385. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3386. allow_signal(SIGTERM);
  3387. /* Run until signal received */
  3388. while (1) {
  3389. if (kthread_should_stop())
  3390. break;
  3391. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3392. brcmf_sdbrcm_bus_watchdog(bus);
  3393. /* Count the tick for reference */
  3394. bus->sdcnt.tickcnt++;
  3395. } else
  3396. break;
  3397. }
  3398. return 0;
  3399. }
  3400. static void
  3401. brcmf_sdbrcm_watchdog(unsigned long data)
  3402. {
  3403. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3404. if (bus->watchdog_tsk) {
  3405. complete(&bus->watchdog_wait);
  3406. /* Reschedule the watchdog */
  3407. if (bus->wd_timer_valid)
  3408. mod_timer(&bus->timer,
  3409. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3410. }
  3411. }
  3412. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3413. {
  3414. brcmf_dbg(TRACE, "Enter\n");
  3415. if (bus->ci) {
  3416. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3417. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3418. brcmf_sdio_chip_detach(&bus->ci);
  3419. if (bus->vars && bus->varsz)
  3420. kfree(bus->vars);
  3421. bus->vars = NULL;
  3422. }
  3423. brcmf_dbg(TRACE, "Disconnected\n");
  3424. }
  3425. /* Detach and free everything */
  3426. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3427. {
  3428. brcmf_dbg(TRACE, "Enter\n");
  3429. if (bus) {
  3430. /* De-register interrupt handler */
  3431. brcmf_sdio_intr_unregister(bus->sdiodev);
  3432. if (bus->sdiodev->bus_if->drvr) {
  3433. brcmf_detach(bus->sdiodev->dev);
  3434. brcmf_sdbrcm_release_dongle(bus);
  3435. }
  3436. brcmf_sdbrcm_release_malloc(bus);
  3437. kfree(bus);
  3438. }
  3439. brcmf_dbg(TRACE, "Disconnected\n");
  3440. }
  3441. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3442. {
  3443. int ret;
  3444. struct brcmf_sdio *bus;
  3445. struct brcmf_bus_dcmd *dlst;
  3446. u32 dngl_txglom;
  3447. u32 dngl_txglomalign;
  3448. u8 idx;
  3449. brcmf_dbg(TRACE, "Enter\n");
  3450. /* We make an assumption about address window mappings:
  3451. * regsva == SI_ENUM_BASE*/
  3452. /* Allocate private bus interface state */
  3453. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3454. if (!bus)
  3455. goto fail;
  3456. bus->sdiodev = sdiodev;
  3457. sdiodev->bus = bus;
  3458. skb_queue_head_init(&bus->glom);
  3459. bus->txbound = BRCMF_TXBOUND;
  3460. bus->rxbound = BRCMF_RXBOUND;
  3461. bus->txminmax = BRCMF_TXMINMAX;
  3462. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3463. bus->usebufpool = false; /* Use bufpool if allocated,
  3464. else use locally malloced rxbuf */
  3465. /* attempt to attach to the dongle */
  3466. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3467. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
  3468. goto fail;
  3469. }
  3470. spin_lock_init(&bus->txqlock);
  3471. init_waitqueue_head(&bus->ctrl_wait);
  3472. init_waitqueue_head(&bus->dcmd_resp_wait);
  3473. /* Set up the watchdog timer */
  3474. init_timer(&bus->timer);
  3475. bus->timer.data = (unsigned long)bus;
  3476. bus->timer.function = brcmf_sdbrcm_watchdog;
  3477. /* Initialize thread based operation and lock */
  3478. sema_init(&bus->sdsem, 1);
  3479. /* Initialize watchdog thread */
  3480. init_completion(&bus->watchdog_wait);
  3481. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3482. bus, "brcmf_watchdog");
  3483. if (IS_ERR(bus->watchdog_tsk)) {
  3484. pr_warn("brcmf_watchdog thread failed to start\n");
  3485. bus->watchdog_tsk = NULL;
  3486. }
  3487. /* Initialize DPC thread */
  3488. init_completion(&bus->dpc_wait);
  3489. INIT_LIST_HEAD(&bus->dpc_tsklst);
  3490. spin_lock_init(&bus->dpc_tl_lock);
  3491. bus->dpc_tsk = kthread_run(brcmf_sdbrcm_dpc_thread,
  3492. bus, "brcmf_dpc");
  3493. if (IS_ERR(bus->dpc_tsk)) {
  3494. pr_warn("brcmf_dpc thread failed to start\n");
  3495. bus->dpc_tsk = NULL;
  3496. }
  3497. /* Assign bus interface call back */
  3498. bus->sdiodev->bus_if->brcmf_bus_stop = brcmf_sdbrcm_bus_stop;
  3499. bus->sdiodev->bus_if->brcmf_bus_init = brcmf_sdbrcm_bus_init;
  3500. bus->sdiodev->bus_if->brcmf_bus_txdata = brcmf_sdbrcm_bus_txdata;
  3501. bus->sdiodev->bus_if->brcmf_bus_txctl = brcmf_sdbrcm_bus_txctl;
  3502. bus->sdiodev->bus_if->brcmf_bus_rxctl = brcmf_sdbrcm_bus_rxctl;
  3503. /* Attach to the brcmf/OS/network interface */
  3504. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3505. if (ret != 0) {
  3506. brcmf_dbg(ERROR, "brcmf_attach failed\n");
  3507. goto fail;
  3508. }
  3509. /* Allocate buffers */
  3510. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3511. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
  3512. goto fail;
  3513. }
  3514. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3515. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
  3516. goto fail;
  3517. }
  3518. brcmf_sdio_debugfs_create(bus);
  3519. brcmf_dbg(INFO, "completed!!\n");
  3520. /* sdio bus core specific dcmd */
  3521. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3522. dlst = kzalloc(sizeof(struct brcmf_bus_dcmd), GFP_KERNEL);
  3523. if (dlst) {
  3524. if (bus->ci->c_inf[idx].rev < 12) {
  3525. /* for sdio core rev < 12, disable txgloming */
  3526. dngl_txglom = 0;
  3527. dlst->name = "bus:txglom";
  3528. dlst->param = (char *)&dngl_txglom;
  3529. dlst->param_len = sizeof(u32);
  3530. } else {
  3531. /* otherwise, set txglomalign */
  3532. dngl_txglomalign = bus->sdiodev->bus_if->align;
  3533. dlst->name = "bus:txglomalign";
  3534. dlst->param = (char *)&dngl_txglomalign;
  3535. dlst->param_len = sizeof(u32);
  3536. }
  3537. list_add(&dlst->list, &bus->sdiodev->bus_if->dcmd_list);
  3538. }
  3539. /* if firmware path present try to download and bring up bus */
  3540. ret = brcmf_bus_start(bus->sdiodev->dev);
  3541. if (ret != 0) {
  3542. if (ret == -ENOLINK) {
  3543. brcmf_dbg(ERROR, "dongle is not responding\n");
  3544. goto fail;
  3545. }
  3546. }
  3547. return bus;
  3548. fail:
  3549. brcmf_sdbrcm_release(bus);
  3550. return NULL;
  3551. }
  3552. void brcmf_sdbrcm_disconnect(void *ptr)
  3553. {
  3554. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3555. brcmf_dbg(TRACE, "Enter\n");
  3556. if (bus)
  3557. brcmf_sdbrcm_release(bus);
  3558. brcmf_dbg(TRACE, "Disconnected\n");
  3559. }
  3560. void
  3561. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3562. {
  3563. /* Totally stop the timer */
  3564. if (!wdtick && bus->wd_timer_valid) {
  3565. del_timer_sync(&bus->timer);
  3566. bus->wd_timer_valid = false;
  3567. bus->save_ms = wdtick;
  3568. return;
  3569. }
  3570. /* don't start the wd until fw is loaded */
  3571. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3572. return;
  3573. if (wdtick) {
  3574. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3575. if (bus->wd_timer_valid)
  3576. /* Stop timer and restart at new value */
  3577. del_timer_sync(&bus->timer);
  3578. /* Create timer again when watchdog period is
  3579. dynamically changed or in the first instance
  3580. */
  3581. bus->timer.expires =
  3582. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3583. add_timer(&bus->timer);
  3584. } else {
  3585. /* Re arm the timer, at last watchdog period */
  3586. mod_timer(&bus->timer,
  3587. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3588. }
  3589. bus->wd_timer_valid = true;
  3590. bus->save_ms = wdtick;
  3591. }
  3592. }