sky2.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/config.h>
  26. #include <linux/crc32.h>
  27. #include <linux/kernel.h>
  28. #include <linux/version.h>
  29. #include <linux/module.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/pci.h>
  35. #include <linux/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/in.h>
  38. #include <linux/delay.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.1"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3. A transmit can require several elements;
  55. * a receive requires one (or two if using 64 bit dma).
  56. */
  57. #define RX_LE_SIZE 512
  58. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  59. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
  60. #define RX_DEF_PENDING RX_MAX_PENDING
  61. #define RX_SKB_ALIGN 8
  62. #define TX_RING_SIZE 512
  63. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  64. #define TX_MIN_PENDING 64
  65. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  66. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  67. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  68. #define ETH_JUMBO_MTU 9000
  69. #define TX_WATCHDOG (5 * HZ)
  70. #define NAPI_WEIGHT 64
  71. #define PHY_RETRIES 1000
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 256;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static const struct pci_device_id sky2_id_table[] = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  88. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  89. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
  103. { 0 }
  104. };
  105. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  106. /* Avoid conditionals by using array */
  107. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  108. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  109. /* This driver supports yukon2 chipset only */
  110. static const char *yukon2_name[] = {
  111. "XL", /* 0xb3 */
  112. "EC Ultra", /* 0xb4 */
  113. "UNKNOWN", /* 0xb5 */
  114. "EC", /* 0xb6 */
  115. "FE", /* 0xb7 */
  116. };
  117. /* Access to external PHY */
  118. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  119. {
  120. int i;
  121. gma_write16(hw, port, GM_SMI_DATA, val);
  122. gma_write16(hw, port, GM_SMI_CTRL,
  123. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  124. for (i = 0; i < PHY_RETRIES; i++) {
  125. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  126. return 0;
  127. udelay(1);
  128. }
  129. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  130. return -ETIMEDOUT;
  131. }
  132. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  133. {
  134. int i;
  135. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  136. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  137. for (i = 0; i < PHY_RETRIES; i++) {
  138. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  139. *val = gma_read16(hw, port, GM_SMI_DATA);
  140. return 0;
  141. }
  142. udelay(1);
  143. }
  144. return -ETIMEDOUT;
  145. }
  146. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  147. {
  148. u16 v;
  149. if (__gm_phy_read(hw, port, reg, &v) != 0)
  150. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  151. return v;
  152. }
  153. static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
  154. {
  155. u16 power_control;
  156. u32 reg1;
  157. int vaux;
  158. int ret = 0;
  159. pr_debug("sky2_set_power_state %d\n", state);
  160. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  161. power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
  162. vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  163. (power_control & PCI_PM_CAP_PME_D3cold);
  164. power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
  165. power_control |= PCI_PM_CTRL_PME_STATUS;
  166. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  167. switch (state) {
  168. case PCI_D0:
  169. /* switch power to VCC (WA for VAUX problem) */
  170. sky2_write8(hw, B0_POWER_CTRL,
  171. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  172. /* disable Core Clock Division, */
  173. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  174. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  175. /* enable bits are inverted */
  176. sky2_write8(hw, B2_Y2_CLK_GATE,
  177. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  178. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  179. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  180. else
  181. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  182. /* Turn off phy power saving */
  183. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  184. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  185. /* looks like this XL is back asswards .. */
  186. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
  187. reg1 |= PCI_Y2_PHY1_COMA;
  188. if (hw->ports > 1)
  189. reg1 |= PCI_Y2_PHY2_COMA;
  190. }
  191. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  192. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  193. reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
  194. reg1 &= P_ASPM_CONTROL_MSK;
  195. sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
  196. sky2_pci_write32(hw, PCI_DEV_REG5, 0);
  197. }
  198. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  199. break;
  200. case PCI_D3hot:
  201. case PCI_D3cold:
  202. /* Turn on phy power saving */
  203. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  204. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  205. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  206. else
  207. reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  208. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  209. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  210. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  211. else
  212. /* enable bits are inverted */
  213. sky2_write8(hw, B2_Y2_CLK_GATE,
  214. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  215. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  216. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  217. /* switch power to VAUX */
  218. if (vaux && state != PCI_D3cold)
  219. sky2_write8(hw, B0_POWER_CTRL,
  220. (PC_VAUX_ENA | PC_VCC_ENA |
  221. PC_VAUX_ON | PC_VCC_OFF));
  222. break;
  223. default:
  224. printk(KERN_ERR PFX "Unknown power state %d\n", state);
  225. ret = -1;
  226. }
  227. sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
  228. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  229. return ret;
  230. }
  231. static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
  232. {
  233. u16 reg;
  234. /* disable all GMAC IRQ's */
  235. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  236. /* disable PHY IRQs */
  237. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  238. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  239. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  240. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  241. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  242. reg = gma_read16(hw, port, GM_RX_CTRL);
  243. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  244. gma_write16(hw, port, GM_RX_CTRL, reg);
  245. }
  246. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  247. {
  248. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  249. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  250. if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
  251. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  252. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  253. PHY_M_EC_MAC_S_MSK);
  254. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  255. if (hw->chip_id == CHIP_ID_YUKON_EC)
  256. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  257. else
  258. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  259. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  260. }
  261. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  262. if (hw->copper) {
  263. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  264. /* enable automatic crossover */
  265. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  266. } else {
  267. /* disable energy detect */
  268. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  269. /* enable automatic crossover */
  270. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  271. if (sky2->autoneg == AUTONEG_ENABLE &&
  272. hw->chip_id == CHIP_ID_YUKON_XL) {
  273. ctrl &= ~PHY_M_PC_DSC_MSK;
  274. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  275. }
  276. }
  277. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  278. } else {
  279. /* workaround for deviation #4.88 (CRC errors) */
  280. /* disable Automatic Crossover */
  281. ctrl &= ~PHY_M_PC_MDIX_MSK;
  282. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  283. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  284. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  285. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  286. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  287. ctrl &= ~PHY_M_MAC_MD_MSK;
  288. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  289. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  290. /* select page 1 to access Fiber registers */
  291. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  292. }
  293. }
  294. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  295. if (sky2->autoneg == AUTONEG_DISABLE)
  296. ctrl &= ~PHY_CT_ANE;
  297. else
  298. ctrl |= PHY_CT_ANE;
  299. ctrl |= PHY_CT_RESET;
  300. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  301. ctrl = 0;
  302. ct1000 = 0;
  303. adv = PHY_AN_CSMA;
  304. if (sky2->autoneg == AUTONEG_ENABLE) {
  305. if (hw->copper) {
  306. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  307. ct1000 |= PHY_M_1000C_AFD;
  308. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  309. ct1000 |= PHY_M_1000C_AHD;
  310. if (sky2->advertising & ADVERTISED_100baseT_Full)
  311. adv |= PHY_M_AN_100_FD;
  312. if (sky2->advertising & ADVERTISED_100baseT_Half)
  313. adv |= PHY_M_AN_100_HD;
  314. if (sky2->advertising & ADVERTISED_10baseT_Full)
  315. adv |= PHY_M_AN_10_FD;
  316. if (sky2->advertising & ADVERTISED_10baseT_Half)
  317. adv |= PHY_M_AN_10_HD;
  318. } else /* special defines for FIBER (88E1011S only) */
  319. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  320. /* Set Flow-control capabilities */
  321. if (sky2->tx_pause && sky2->rx_pause)
  322. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  323. else if (sky2->rx_pause && !sky2->tx_pause)
  324. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  325. else if (!sky2->rx_pause && sky2->tx_pause)
  326. adv |= PHY_AN_PAUSE_ASYM; /* local */
  327. /* Restart Auto-negotiation */
  328. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  329. } else {
  330. /* forced speed/duplex settings */
  331. ct1000 = PHY_M_1000C_MSE;
  332. if (sky2->duplex == DUPLEX_FULL)
  333. ctrl |= PHY_CT_DUP_MD;
  334. switch (sky2->speed) {
  335. case SPEED_1000:
  336. ctrl |= PHY_CT_SP1000;
  337. break;
  338. case SPEED_100:
  339. ctrl |= PHY_CT_SP100;
  340. break;
  341. }
  342. ctrl |= PHY_CT_RESET;
  343. }
  344. if (hw->chip_id != CHIP_ID_YUKON_FE)
  345. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  346. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  347. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  348. /* Setup Phy LED's */
  349. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  350. ledover = 0;
  351. switch (hw->chip_id) {
  352. case CHIP_ID_YUKON_FE:
  353. /* on 88E3082 these bits are at 11..9 (shifted left) */
  354. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  355. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  356. /* delete ACT LED control bits */
  357. ctrl &= ~PHY_M_FELP_LED1_MSK;
  358. /* change ACT LED control to blink mode */
  359. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  360. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  361. break;
  362. case CHIP_ID_YUKON_XL:
  363. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  364. /* select page 3 to access LED control register */
  365. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  366. /* set LED Function Control register */
  367. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  368. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  369. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  370. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  371. /* set Polarity Control register */
  372. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  373. (PHY_M_POLC_LS1_P_MIX(4) |
  374. PHY_M_POLC_IS0_P_MIX(4) |
  375. PHY_M_POLC_LOS_CTRL(2) |
  376. PHY_M_POLC_INIT_CTRL(2) |
  377. PHY_M_POLC_STA1_CTRL(2) |
  378. PHY_M_POLC_STA0_CTRL(2)));
  379. /* restore page register */
  380. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  381. break;
  382. default:
  383. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  384. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  385. /* turn off the Rx LED (LED_RX) */
  386. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  387. }
  388. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
  389. /* apply fixes in PHY AFE */
  390. gm_phy_write(hw, port, 22, 255);
  391. /* increase differential signal amplitude in 10BASE-T */
  392. gm_phy_write(hw, port, 24, 0xaa99);
  393. gm_phy_write(hw, port, 23, 0x2011);
  394. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  395. gm_phy_write(hw, port, 24, 0xa204);
  396. gm_phy_write(hw, port, 23, 0x2002);
  397. /* set page register to 0 */
  398. gm_phy_write(hw, port, 22, 0);
  399. } else {
  400. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  401. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  402. /* turn on 100 Mbps LED (LED_LINK100) */
  403. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  404. }
  405. if (ledover)
  406. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  407. }
  408. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  409. if (sky2->autoneg == AUTONEG_ENABLE)
  410. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  411. else
  412. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  413. }
  414. /* Force a renegotiation */
  415. static void sky2_phy_reinit(struct sky2_port *sky2)
  416. {
  417. spin_lock_bh(&sky2->phy_lock);
  418. sky2_phy_init(sky2->hw, sky2->port);
  419. spin_unlock_bh(&sky2->phy_lock);
  420. }
  421. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  422. {
  423. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  424. u16 reg;
  425. int i;
  426. const u8 *addr = hw->dev[port]->dev_addr;
  427. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  428. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  429. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  430. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  431. /* WA DEV_472 -- looks like crossed wires on port 2 */
  432. /* clear GMAC 1 Control reset */
  433. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  434. do {
  435. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  436. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  437. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  438. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  439. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  440. }
  441. if (sky2->autoneg == AUTONEG_DISABLE) {
  442. reg = gma_read16(hw, port, GM_GP_CTRL);
  443. reg |= GM_GPCR_AU_ALL_DIS;
  444. gma_write16(hw, port, GM_GP_CTRL, reg);
  445. gma_read16(hw, port, GM_GP_CTRL);
  446. switch (sky2->speed) {
  447. case SPEED_1000:
  448. reg &= ~GM_GPCR_SPEED_100;
  449. reg |= GM_GPCR_SPEED_1000;
  450. break;
  451. case SPEED_100:
  452. reg &= ~GM_GPCR_SPEED_1000;
  453. reg |= GM_GPCR_SPEED_100;
  454. break;
  455. case SPEED_10:
  456. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  457. break;
  458. }
  459. if (sky2->duplex == DUPLEX_FULL)
  460. reg |= GM_GPCR_DUP_FULL;
  461. } else
  462. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  463. if (!sky2->tx_pause && !sky2->rx_pause) {
  464. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  465. reg |=
  466. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  467. } else if (sky2->tx_pause && !sky2->rx_pause) {
  468. /* disable Rx flow-control */
  469. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  470. }
  471. gma_write16(hw, port, GM_GP_CTRL, reg);
  472. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  473. spin_lock_bh(&sky2->phy_lock);
  474. sky2_phy_init(hw, port);
  475. spin_unlock_bh(&sky2->phy_lock);
  476. /* MIB clear */
  477. reg = gma_read16(hw, port, GM_PHY_ADDR);
  478. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  479. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  480. gma_read16(hw, port, i);
  481. gma_write16(hw, port, GM_PHY_ADDR, reg);
  482. /* transmit control */
  483. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  484. /* receive control reg: unicast + multicast + no FCS */
  485. gma_write16(hw, port, GM_RX_CTRL,
  486. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  487. /* transmit flow control */
  488. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  489. /* transmit parameter */
  490. gma_write16(hw, port, GM_TX_PARAM,
  491. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  492. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  493. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  494. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  495. /* serial mode register */
  496. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  497. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  498. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  499. reg |= GM_SMOD_JUMBO_ENA;
  500. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  501. /* virtual address for data */
  502. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  503. /* physical address: used for pause frames */
  504. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  505. /* ignore counter overflows */
  506. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  507. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  508. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  509. /* Configure Rx MAC FIFO */
  510. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  511. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  512. GMF_OPER_ON | GMF_RX_F_FL_ON);
  513. /* Flush Rx MAC FIFO on any flow control or error */
  514. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  515. /* Set threshold to 0xa (64 bytes)
  516. * ASF disabled so no need to do WA dev #4.30
  517. */
  518. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  519. /* Configure Tx MAC FIFO */
  520. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  521. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  522. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  523. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  524. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  525. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  526. /* set Tx GMAC FIFO Almost Empty Threshold */
  527. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  528. /* Disable Store & Forward mode for TX */
  529. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  530. }
  531. }
  532. }
  533. /* Assign Ram Buffer allocation.
  534. * start and end are in units of 4k bytes
  535. * ram registers are in units of 64bit words
  536. */
  537. static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
  538. {
  539. u32 start, end;
  540. start = startk * 4096/8;
  541. end = (endk * 4096/8) - 1;
  542. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  543. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  544. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  545. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  546. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  547. if (q == Q_R1 || q == Q_R2) {
  548. u32 space = (endk - startk) * 4096/8;
  549. u32 tp = space - space/4;
  550. /* On receive queue's set the thresholds
  551. * give receiver priority when > 3/4 full
  552. * send pause when down to 2K
  553. */
  554. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  555. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  556. tp = space - 2048/8;
  557. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  558. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  559. } else {
  560. /* Enable store & forward on Tx queue's because
  561. * Tx FIFO is only 1K on Yukon
  562. */
  563. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  564. }
  565. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  566. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  567. }
  568. /* Setup Bus Memory Interface */
  569. static void sky2_qset(struct sky2_hw *hw, u16 q)
  570. {
  571. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  572. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  573. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  574. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  575. }
  576. /* Setup prefetch unit registers. This is the interface between
  577. * hardware and driver list elements
  578. */
  579. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  580. u64 addr, u32 last)
  581. {
  582. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  583. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  584. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  585. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  586. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  587. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  588. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  589. }
  590. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  591. {
  592. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  593. sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
  594. return le;
  595. }
  596. /* Update chip's next pointer */
  597. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  598. {
  599. wmb();
  600. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  601. mmiowb();
  602. }
  603. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  604. {
  605. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  606. sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
  607. return le;
  608. }
  609. /* Return high part of DMA address (could be 32 or 64 bit) */
  610. static inline u32 high32(dma_addr_t a)
  611. {
  612. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  613. }
  614. /* Build description to hardware about buffer */
  615. static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
  616. {
  617. struct sky2_rx_le *le;
  618. u32 hi = high32(map);
  619. u16 len = sky2->rx_bufsize;
  620. if (sky2->rx_addr64 != hi) {
  621. le = sky2_next_rx(sky2);
  622. le->addr = cpu_to_le32(hi);
  623. le->ctrl = 0;
  624. le->opcode = OP_ADDR64 | HW_OWNER;
  625. sky2->rx_addr64 = high32(map + len);
  626. }
  627. le = sky2_next_rx(sky2);
  628. le->addr = cpu_to_le32((u32) map);
  629. le->length = cpu_to_le16(len);
  630. le->ctrl = 0;
  631. le->opcode = OP_PACKET | HW_OWNER;
  632. }
  633. /* Tell chip where to start receive checksum.
  634. * Actually has two checksums, but set both same to avoid possible byte
  635. * order problems.
  636. */
  637. static void rx_set_checksum(struct sky2_port *sky2)
  638. {
  639. struct sky2_rx_le *le;
  640. le = sky2_next_rx(sky2);
  641. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  642. le->ctrl = 0;
  643. le->opcode = OP_TCPSTART | HW_OWNER;
  644. sky2_write32(sky2->hw,
  645. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  646. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  647. }
  648. /*
  649. * The RX Stop command will not work for Yukon-2 if the BMU does not
  650. * reach the end of packet and since we can't make sure that we have
  651. * incoming data, we must reset the BMU while it is not doing a DMA
  652. * transfer. Since it is possible that the RX path is still active,
  653. * the RX RAM buffer will be stopped first, so any possible incoming
  654. * data will not trigger a DMA. After the RAM buffer is stopped, the
  655. * BMU is polled until any DMA in progress is ended and only then it
  656. * will be reset.
  657. */
  658. static void sky2_rx_stop(struct sky2_port *sky2)
  659. {
  660. struct sky2_hw *hw = sky2->hw;
  661. unsigned rxq = rxqaddr[sky2->port];
  662. int i;
  663. /* disable the RAM Buffer receive queue */
  664. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  665. for (i = 0; i < 0xffff; i++)
  666. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  667. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  668. goto stopped;
  669. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  670. sky2->netdev->name);
  671. stopped:
  672. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  673. /* reset the Rx prefetch unit */
  674. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  675. }
  676. /* Clean out receive buffer area, assumes receiver hardware stopped */
  677. static void sky2_rx_clean(struct sky2_port *sky2)
  678. {
  679. unsigned i;
  680. memset(sky2->rx_le, 0, RX_LE_BYTES);
  681. for (i = 0; i < sky2->rx_pending; i++) {
  682. struct ring_info *re = sky2->rx_ring + i;
  683. if (re->skb) {
  684. pci_unmap_single(sky2->hw->pdev,
  685. re->mapaddr, sky2->rx_bufsize,
  686. PCI_DMA_FROMDEVICE);
  687. kfree_skb(re->skb);
  688. re->skb = NULL;
  689. }
  690. }
  691. }
  692. /* Basic MII support */
  693. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  694. {
  695. struct mii_ioctl_data *data = if_mii(ifr);
  696. struct sky2_port *sky2 = netdev_priv(dev);
  697. struct sky2_hw *hw = sky2->hw;
  698. int err = -EOPNOTSUPP;
  699. if (!netif_running(dev))
  700. return -ENODEV; /* Phy still in reset */
  701. switch (cmd) {
  702. case SIOCGMIIPHY:
  703. data->phy_id = PHY_ADDR_MARV;
  704. /* fallthru */
  705. case SIOCGMIIREG: {
  706. u16 val = 0;
  707. spin_lock_bh(&sky2->phy_lock);
  708. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  709. spin_unlock_bh(&sky2->phy_lock);
  710. data->val_out = val;
  711. break;
  712. }
  713. case SIOCSMIIREG:
  714. if (!capable(CAP_NET_ADMIN))
  715. return -EPERM;
  716. spin_lock_bh(&sky2->phy_lock);
  717. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  718. data->val_in);
  719. spin_unlock_bh(&sky2->phy_lock);
  720. break;
  721. }
  722. return err;
  723. }
  724. #ifdef SKY2_VLAN_TAG_USED
  725. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  726. {
  727. struct sky2_port *sky2 = netdev_priv(dev);
  728. struct sky2_hw *hw = sky2->hw;
  729. u16 port = sky2->port;
  730. spin_lock_bh(&sky2->tx_lock);
  731. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  732. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  733. sky2->vlgrp = grp;
  734. spin_unlock_bh(&sky2->tx_lock);
  735. }
  736. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  737. {
  738. struct sky2_port *sky2 = netdev_priv(dev);
  739. struct sky2_hw *hw = sky2->hw;
  740. u16 port = sky2->port;
  741. spin_lock_bh(&sky2->tx_lock);
  742. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  743. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  744. if (sky2->vlgrp)
  745. sky2->vlgrp->vlan_devices[vid] = NULL;
  746. spin_unlock_bh(&sky2->tx_lock);
  747. }
  748. #endif
  749. /*
  750. * It appears the hardware has a bug in the FIFO logic that
  751. * cause it to hang if the FIFO gets overrun and the receive buffer
  752. * is not aligned. ALso alloc_skb() won't align properly if slab
  753. * debugging is enabled.
  754. */
  755. static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
  756. {
  757. struct sk_buff *skb;
  758. skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
  759. if (likely(skb)) {
  760. unsigned long p = (unsigned long) skb->data;
  761. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  762. }
  763. return skb;
  764. }
  765. /*
  766. * Allocate and setup receiver buffer pool.
  767. * In case of 64 bit dma, there are 2X as many list elements
  768. * available as ring entries
  769. * and need to reserve one list element so we don't wrap around.
  770. */
  771. static int sky2_rx_start(struct sky2_port *sky2)
  772. {
  773. struct sky2_hw *hw = sky2->hw;
  774. unsigned rxq = rxqaddr[sky2->port];
  775. int i;
  776. sky2->rx_put = sky2->rx_next = 0;
  777. sky2_qset(hw, rxq);
  778. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
  779. /* MAC Rx RAM Read is controlled by hardware */
  780. sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
  781. }
  782. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  783. rx_set_checksum(sky2);
  784. for (i = 0; i < sky2->rx_pending; i++) {
  785. struct ring_info *re = sky2->rx_ring + i;
  786. re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
  787. if (!re->skb)
  788. goto nomem;
  789. re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
  790. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  791. sky2_rx_add(sky2, re->mapaddr);
  792. }
  793. /* Truncate oversize frames */
  794. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), sky2->rx_bufsize - 8);
  795. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  796. /* Tell chip about available buffers */
  797. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  798. return 0;
  799. nomem:
  800. sky2_rx_clean(sky2);
  801. return -ENOMEM;
  802. }
  803. /* Bring up network interface. */
  804. static int sky2_up(struct net_device *dev)
  805. {
  806. struct sky2_port *sky2 = netdev_priv(dev);
  807. struct sky2_hw *hw = sky2->hw;
  808. unsigned port = sky2->port;
  809. u32 ramsize, rxspace, imask;
  810. int err = -ENOMEM;
  811. if (netif_msg_ifup(sky2))
  812. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  813. /* must be power of 2 */
  814. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  815. TX_RING_SIZE *
  816. sizeof(struct sky2_tx_le),
  817. &sky2->tx_le_map);
  818. if (!sky2->tx_le)
  819. goto err_out;
  820. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  821. GFP_KERNEL);
  822. if (!sky2->tx_ring)
  823. goto err_out;
  824. sky2->tx_prod = sky2->tx_cons = 0;
  825. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  826. &sky2->rx_le_map);
  827. if (!sky2->rx_le)
  828. goto err_out;
  829. memset(sky2->rx_le, 0, RX_LE_BYTES);
  830. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
  831. GFP_KERNEL);
  832. if (!sky2->rx_ring)
  833. goto err_out;
  834. sky2_mac_init(hw, port);
  835. /* Determine available ram buffer space (in 4K blocks).
  836. * Note: not sure about the FE setting below yet
  837. */
  838. if (hw->chip_id == CHIP_ID_YUKON_FE)
  839. ramsize = 4;
  840. else
  841. ramsize = sky2_read8(hw, B2_E_0);
  842. /* Give transmitter one third (rounded up) */
  843. rxspace = ramsize - (ramsize + 2) / 3;
  844. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  845. sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
  846. /* Make sure SyncQ is disabled */
  847. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  848. RB_RST_SET);
  849. sky2_qset(hw, txqaddr[port]);
  850. /* Set almost empty threshold */
  851. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == 1)
  852. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  853. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  854. TX_RING_SIZE - 1);
  855. err = sky2_rx_start(sky2);
  856. if (err)
  857. goto err_out;
  858. /* Enable interrupts from phy/mac for port */
  859. imask = sky2_read32(hw, B0_IMSK);
  860. imask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  861. sky2_write32(hw, B0_IMSK, imask);
  862. return 0;
  863. err_out:
  864. if (sky2->rx_le) {
  865. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  866. sky2->rx_le, sky2->rx_le_map);
  867. sky2->rx_le = NULL;
  868. }
  869. if (sky2->tx_le) {
  870. pci_free_consistent(hw->pdev,
  871. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  872. sky2->tx_le, sky2->tx_le_map);
  873. sky2->tx_le = NULL;
  874. }
  875. kfree(sky2->tx_ring);
  876. kfree(sky2->rx_ring);
  877. sky2->tx_ring = NULL;
  878. sky2->rx_ring = NULL;
  879. return err;
  880. }
  881. /* Modular subtraction in ring */
  882. static inline int tx_dist(unsigned tail, unsigned head)
  883. {
  884. return (head - tail) % TX_RING_SIZE;
  885. }
  886. /* Number of list elements available for next tx */
  887. static inline int tx_avail(const struct sky2_port *sky2)
  888. {
  889. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  890. }
  891. /* Estimate of number of transmit list elements required */
  892. static unsigned tx_le_req(const struct sk_buff *skb)
  893. {
  894. unsigned count;
  895. count = sizeof(dma_addr_t) / sizeof(u32);
  896. count += skb_shinfo(skb)->nr_frags * count;
  897. if (skb_shinfo(skb)->tso_size)
  898. ++count;
  899. if (skb->ip_summed == CHECKSUM_HW)
  900. ++count;
  901. return count;
  902. }
  903. /*
  904. * Put one packet in ring for transmit.
  905. * A single packet can generate multiple list elements, and
  906. * the number of ring elements will probably be less than the number
  907. * of list elements used.
  908. *
  909. * No BH disabling for tx_lock here (like tg3)
  910. */
  911. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  912. {
  913. struct sky2_port *sky2 = netdev_priv(dev);
  914. struct sky2_hw *hw = sky2->hw;
  915. struct sky2_tx_le *le = NULL;
  916. struct tx_ring_info *re;
  917. unsigned i, len;
  918. int avail;
  919. dma_addr_t mapping;
  920. u32 addr64;
  921. u16 mss;
  922. u8 ctrl;
  923. /* No BH disabling for tx_lock here. We are running in BH disabled
  924. * context and TX reclaim runs via poll inside of a software
  925. * interrupt, and no related locks in IRQ processing.
  926. */
  927. if (!spin_trylock(&sky2->tx_lock))
  928. return NETDEV_TX_LOCKED;
  929. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  930. /* There is a known but harmless race with lockless tx
  931. * and netif_stop_queue.
  932. */
  933. if (!netif_queue_stopped(dev)) {
  934. netif_stop_queue(dev);
  935. if (net_ratelimit())
  936. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  937. dev->name);
  938. }
  939. spin_unlock(&sky2->tx_lock);
  940. return NETDEV_TX_BUSY;
  941. }
  942. if (unlikely(netif_msg_tx_queued(sky2)))
  943. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  944. dev->name, sky2->tx_prod, skb->len);
  945. len = skb_headlen(skb);
  946. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  947. addr64 = high32(mapping);
  948. re = sky2->tx_ring + sky2->tx_prod;
  949. /* Send high bits if changed or crosses boundary */
  950. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  951. le = get_tx_le(sky2);
  952. le->tx.addr = cpu_to_le32(addr64);
  953. le->ctrl = 0;
  954. le->opcode = OP_ADDR64 | HW_OWNER;
  955. sky2->tx_addr64 = high32(mapping + len);
  956. }
  957. /* Check for TCP Segmentation Offload */
  958. mss = skb_shinfo(skb)->tso_size;
  959. if (mss != 0) {
  960. /* just drop the packet if non-linear expansion fails */
  961. if (skb_header_cloned(skb) &&
  962. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  963. dev_kfree_skb(skb);
  964. goto out_unlock;
  965. }
  966. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  967. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  968. mss += ETH_HLEN;
  969. }
  970. if (mss != sky2->tx_last_mss) {
  971. le = get_tx_le(sky2);
  972. le->tx.tso.size = cpu_to_le16(mss);
  973. le->tx.tso.rsvd = 0;
  974. le->opcode = OP_LRGLEN | HW_OWNER;
  975. le->ctrl = 0;
  976. sky2->tx_last_mss = mss;
  977. }
  978. ctrl = 0;
  979. #ifdef SKY2_VLAN_TAG_USED
  980. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  981. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  982. if (!le) {
  983. le = get_tx_le(sky2);
  984. le->tx.addr = 0;
  985. le->opcode = OP_VLAN|HW_OWNER;
  986. le->ctrl = 0;
  987. } else
  988. le->opcode |= OP_VLAN;
  989. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  990. ctrl |= INS_VLAN;
  991. }
  992. #endif
  993. /* Handle TCP checksum offload */
  994. if (skb->ip_summed == CHECKSUM_HW) {
  995. u16 hdr = skb->h.raw - skb->data;
  996. u16 offset = hdr + skb->csum;
  997. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  998. if (skb->nh.iph->protocol == IPPROTO_UDP)
  999. ctrl |= UDPTCP;
  1000. le = get_tx_le(sky2);
  1001. le->tx.csum.start = cpu_to_le16(hdr);
  1002. le->tx.csum.offset = cpu_to_le16(offset);
  1003. le->length = 0; /* initial checksum value */
  1004. le->ctrl = 1; /* one packet */
  1005. le->opcode = OP_TCPLISW | HW_OWNER;
  1006. }
  1007. le = get_tx_le(sky2);
  1008. le->tx.addr = cpu_to_le32((u32) mapping);
  1009. le->length = cpu_to_le16(len);
  1010. le->ctrl = ctrl;
  1011. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1012. /* Record the transmit mapping info */
  1013. re->skb = skb;
  1014. pci_unmap_addr_set(re, mapaddr, mapping);
  1015. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1016. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1017. struct tx_ring_info *fre;
  1018. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1019. frag->size, PCI_DMA_TODEVICE);
  1020. addr64 = high32(mapping);
  1021. if (addr64 != sky2->tx_addr64) {
  1022. le = get_tx_le(sky2);
  1023. le->tx.addr = cpu_to_le32(addr64);
  1024. le->ctrl = 0;
  1025. le->opcode = OP_ADDR64 | HW_OWNER;
  1026. sky2->tx_addr64 = addr64;
  1027. }
  1028. le = get_tx_le(sky2);
  1029. le->tx.addr = cpu_to_le32((u32) mapping);
  1030. le->length = cpu_to_le16(frag->size);
  1031. le->ctrl = ctrl;
  1032. le->opcode = OP_BUFFER | HW_OWNER;
  1033. fre = sky2->tx_ring
  1034. + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
  1035. pci_unmap_addr_set(fre, mapaddr, mapping);
  1036. }
  1037. re->idx = sky2->tx_prod;
  1038. le->ctrl |= EOP;
  1039. avail = tx_avail(sky2);
  1040. if (mss != 0 || avail < TX_MIN_PENDING) {
  1041. le->ctrl |= FRC_STAT;
  1042. if (avail <= MAX_SKB_TX_LE)
  1043. netif_stop_queue(dev);
  1044. }
  1045. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1046. out_unlock:
  1047. spin_unlock(&sky2->tx_lock);
  1048. dev->trans_start = jiffies;
  1049. return NETDEV_TX_OK;
  1050. }
  1051. /*
  1052. * Free ring elements from starting at tx_cons until "done"
  1053. *
  1054. * NB: the hardware will tell us about partial completion of multi-part
  1055. * buffers; these are deferred until completion.
  1056. */
  1057. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1058. {
  1059. struct net_device *dev = sky2->netdev;
  1060. struct pci_dev *pdev = sky2->hw->pdev;
  1061. u16 nxt, put;
  1062. unsigned i;
  1063. BUG_ON(done >= TX_RING_SIZE);
  1064. if (unlikely(netif_msg_tx_done(sky2)))
  1065. printk(KERN_DEBUG "%s: tx done, up to %u\n",
  1066. dev->name, done);
  1067. for (put = sky2->tx_cons; put != done; put = nxt) {
  1068. struct tx_ring_info *re = sky2->tx_ring + put;
  1069. struct sk_buff *skb = re->skb;
  1070. nxt = re->idx;
  1071. BUG_ON(nxt >= TX_RING_SIZE);
  1072. prefetch(sky2->tx_ring + nxt);
  1073. /* Check for partial status */
  1074. if (tx_dist(put, done) < tx_dist(put, nxt))
  1075. break;
  1076. skb = re->skb;
  1077. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1078. skb_headlen(skb), PCI_DMA_TODEVICE);
  1079. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1080. struct tx_ring_info *fre;
  1081. fre = sky2->tx_ring + (put + i + 1) % TX_RING_SIZE;
  1082. pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
  1083. skb_shinfo(skb)->frags[i].size,
  1084. PCI_DMA_TODEVICE);
  1085. }
  1086. dev_kfree_skb(skb);
  1087. }
  1088. sky2->tx_cons = put;
  1089. if (tx_avail(sky2) > MAX_SKB_TX_LE)
  1090. netif_wake_queue(dev);
  1091. }
  1092. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1093. static void sky2_tx_clean(struct sky2_port *sky2)
  1094. {
  1095. spin_lock_bh(&sky2->tx_lock);
  1096. sky2_tx_complete(sky2, sky2->tx_prod);
  1097. spin_unlock_bh(&sky2->tx_lock);
  1098. }
  1099. /* Network shutdown */
  1100. static int sky2_down(struct net_device *dev)
  1101. {
  1102. struct sky2_port *sky2 = netdev_priv(dev);
  1103. struct sky2_hw *hw = sky2->hw;
  1104. unsigned port = sky2->port;
  1105. u16 ctrl;
  1106. u32 imask;
  1107. /* Never really got started! */
  1108. if (!sky2->tx_le)
  1109. return 0;
  1110. if (netif_msg_ifdown(sky2))
  1111. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1112. /* Stop more packets from being queued */
  1113. netif_stop_queue(dev);
  1114. sky2_phy_reset(hw, port);
  1115. /* Stop transmitter */
  1116. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1117. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1118. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1119. RB_RST_SET | RB_DIS_OP_MD);
  1120. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1121. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1122. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1123. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1124. /* Workaround shared GMAC reset */
  1125. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1126. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1127. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1128. /* Disable Force Sync bit and Enable Alloc bit */
  1129. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1130. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1131. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1132. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1133. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1134. /* Reset the PCI FIFO of the async Tx queue */
  1135. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1136. BMU_RST_SET | BMU_FIFO_RST);
  1137. /* Reset the Tx prefetch units */
  1138. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1139. PREF_UNIT_RST_SET);
  1140. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1141. sky2_rx_stop(sky2);
  1142. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1143. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1144. /* Disable port IRQ */
  1145. imask = sky2_read32(hw, B0_IMSK);
  1146. imask &= ~(sky2->port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  1147. sky2_write32(hw, B0_IMSK, imask);
  1148. /* turn off LED's */
  1149. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1150. synchronize_irq(hw->pdev->irq);
  1151. sky2_tx_clean(sky2);
  1152. sky2_rx_clean(sky2);
  1153. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1154. sky2->rx_le, sky2->rx_le_map);
  1155. kfree(sky2->rx_ring);
  1156. pci_free_consistent(hw->pdev,
  1157. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1158. sky2->tx_le, sky2->tx_le_map);
  1159. kfree(sky2->tx_ring);
  1160. sky2->tx_le = NULL;
  1161. sky2->rx_le = NULL;
  1162. sky2->rx_ring = NULL;
  1163. sky2->tx_ring = NULL;
  1164. return 0;
  1165. }
  1166. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1167. {
  1168. if (!hw->copper)
  1169. return SPEED_1000;
  1170. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1171. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1172. switch (aux & PHY_M_PS_SPEED_MSK) {
  1173. case PHY_M_PS_SPEED_1000:
  1174. return SPEED_1000;
  1175. case PHY_M_PS_SPEED_100:
  1176. return SPEED_100;
  1177. default:
  1178. return SPEED_10;
  1179. }
  1180. }
  1181. static void sky2_link_up(struct sky2_port *sky2)
  1182. {
  1183. struct sky2_hw *hw = sky2->hw;
  1184. unsigned port = sky2->port;
  1185. u16 reg;
  1186. /* Enable Transmit FIFO Underrun */
  1187. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1188. reg = gma_read16(hw, port, GM_GP_CTRL);
  1189. if (sky2->autoneg == AUTONEG_DISABLE) {
  1190. reg |= GM_GPCR_AU_ALL_DIS;
  1191. /* Is write/read necessary? Copied from sky2_mac_init */
  1192. gma_write16(hw, port, GM_GP_CTRL, reg);
  1193. gma_read16(hw, port, GM_GP_CTRL);
  1194. switch (sky2->speed) {
  1195. case SPEED_1000:
  1196. reg &= ~GM_GPCR_SPEED_100;
  1197. reg |= GM_GPCR_SPEED_1000;
  1198. break;
  1199. case SPEED_100:
  1200. reg &= ~GM_GPCR_SPEED_1000;
  1201. reg |= GM_GPCR_SPEED_100;
  1202. break;
  1203. case SPEED_10:
  1204. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1205. break;
  1206. }
  1207. } else
  1208. reg &= ~GM_GPCR_AU_ALL_DIS;
  1209. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  1210. reg |= GM_GPCR_DUP_FULL;
  1211. /* enable Rx/Tx */
  1212. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1213. gma_write16(hw, port, GM_GP_CTRL, reg);
  1214. gma_read16(hw, port, GM_GP_CTRL);
  1215. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1216. netif_carrier_on(sky2->netdev);
  1217. netif_wake_queue(sky2->netdev);
  1218. /* Turn on link LED */
  1219. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1220. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1221. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1222. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1223. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1224. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  1225. PHY_M_LEDC_INIT_CTRL(sky2->speed ==
  1226. SPEED_10 ? 7 : 0) |
  1227. PHY_M_LEDC_STA1_CTRL(sky2->speed ==
  1228. SPEED_100 ? 7 : 0) |
  1229. PHY_M_LEDC_STA0_CTRL(sky2->speed ==
  1230. SPEED_1000 ? 7 : 0));
  1231. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1232. }
  1233. if (netif_msg_link(sky2))
  1234. printk(KERN_INFO PFX
  1235. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1236. sky2->netdev->name, sky2->speed,
  1237. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1238. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1239. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1240. }
  1241. static void sky2_link_down(struct sky2_port *sky2)
  1242. {
  1243. struct sky2_hw *hw = sky2->hw;
  1244. unsigned port = sky2->port;
  1245. u16 reg;
  1246. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1247. reg = gma_read16(hw, port, GM_GP_CTRL);
  1248. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1249. gma_write16(hw, port, GM_GP_CTRL, reg);
  1250. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1251. if (sky2->rx_pause && !sky2->tx_pause) {
  1252. /* restore Asymmetric Pause bit */
  1253. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1254. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1255. | PHY_M_AN_ASP);
  1256. }
  1257. netif_carrier_off(sky2->netdev);
  1258. netif_stop_queue(sky2->netdev);
  1259. /* Turn on link LED */
  1260. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1261. if (netif_msg_link(sky2))
  1262. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1263. sky2_phy_init(hw, port);
  1264. }
  1265. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1266. {
  1267. struct sky2_hw *hw = sky2->hw;
  1268. unsigned port = sky2->port;
  1269. u16 lpa;
  1270. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1271. if (lpa & PHY_M_AN_RF) {
  1272. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1273. return -1;
  1274. }
  1275. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1276. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1277. printk(KERN_ERR PFX "%s: master/slave fault",
  1278. sky2->netdev->name);
  1279. return -1;
  1280. }
  1281. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1282. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1283. sky2->netdev->name);
  1284. return -1;
  1285. }
  1286. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1287. sky2->speed = sky2_phy_speed(hw, aux);
  1288. /* Pause bits are offset (9..8) */
  1289. if (hw->chip_id == CHIP_ID_YUKON_XL)
  1290. aux >>= 6;
  1291. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1292. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1293. if ((sky2->tx_pause || sky2->rx_pause)
  1294. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1295. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1296. else
  1297. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1298. return 0;
  1299. }
  1300. /* Interrupt from PHY */
  1301. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1302. {
  1303. struct net_device *dev = hw->dev[port];
  1304. struct sky2_port *sky2 = netdev_priv(dev);
  1305. u16 istatus, phystat;
  1306. spin_lock(&sky2->phy_lock);
  1307. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1308. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1309. if (!netif_running(dev))
  1310. goto out;
  1311. if (netif_msg_intr(sky2))
  1312. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1313. sky2->netdev->name, istatus, phystat);
  1314. if (istatus & PHY_M_IS_AN_COMPL) {
  1315. if (sky2_autoneg_done(sky2, phystat) == 0)
  1316. sky2_link_up(sky2);
  1317. goto out;
  1318. }
  1319. if (istatus & PHY_M_IS_LSP_CHANGE)
  1320. sky2->speed = sky2_phy_speed(hw, phystat);
  1321. if (istatus & PHY_M_IS_DUP_CHANGE)
  1322. sky2->duplex =
  1323. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1324. if (istatus & PHY_M_IS_LST_CHANGE) {
  1325. if (phystat & PHY_M_PS_LINK_UP)
  1326. sky2_link_up(sky2);
  1327. else
  1328. sky2_link_down(sky2);
  1329. }
  1330. out:
  1331. spin_unlock(&sky2->phy_lock);
  1332. }
  1333. /* Transmit timeout is only called if we are running, carries is up
  1334. * and tx queue is full (stopped).
  1335. */
  1336. static void sky2_tx_timeout(struct net_device *dev)
  1337. {
  1338. struct sky2_port *sky2 = netdev_priv(dev);
  1339. struct sky2_hw *hw = sky2->hw;
  1340. unsigned txq = txqaddr[sky2->port];
  1341. u16 report, done;
  1342. if (netif_msg_timer(sky2))
  1343. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1344. report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
  1345. done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
  1346. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1347. dev->name,
  1348. sky2->tx_cons, sky2->tx_prod, report, done);
  1349. if (report != done) {
  1350. printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
  1351. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1352. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1353. } else if (report != sky2->tx_cons) {
  1354. printk(KERN_INFO PFX "status report lost?\n");
  1355. spin_lock_bh(&sky2->tx_lock);
  1356. sky2_tx_complete(sky2, report);
  1357. spin_unlock_bh(&sky2->tx_lock);
  1358. } else {
  1359. printk(KERN_INFO PFX "hardware hung? flushing\n");
  1360. sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
  1361. sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1362. sky2_tx_clean(sky2);
  1363. sky2_qset(hw, txq);
  1364. sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
  1365. }
  1366. }
  1367. /* Want receive buffer size to be multiple of 64 bits
  1368. * and incl room for vlan and truncation
  1369. */
  1370. static inline unsigned sky2_buf_size(int mtu)
  1371. {
  1372. return ALIGN(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
  1373. }
  1374. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1375. {
  1376. struct sky2_port *sky2 = netdev_priv(dev);
  1377. struct sky2_hw *hw = sky2->hw;
  1378. int err;
  1379. u16 ctl, mode;
  1380. u32 imask;
  1381. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1382. return -EINVAL;
  1383. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1384. return -EINVAL;
  1385. if (!netif_running(dev)) {
  1386. dev->mtu = new_mtu;
  1387. return 0;
  1388. }
  1389. imask = sky2_read32(hw, B0_IMSK);
  1390. sky2_write32(hw, B0_IMSK, 0);
  1391. dev->trans_start = jiffies; /* prevent tx timeout */
  1392. netif_stop_queue(dev);
  1393. netif_poll_disable(hw->dev[0]);
  1394. synchronize_irq(hw->pdev->irq);
  1395. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1396. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1397. sky2_rx_stop(sky2);
  1398. sky2_rx_clean(sky2);
  1399. dev->mtu = new_mtu;
  1400. sky2->rx_bufsize = sky2_buf_size(new_mtu);
  1401. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1402. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1403. if (dev->mtu > ETH_DATA_LEN)
  1404. mode |= GM_SMOD_JUMBO_ENA;
  1405. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1406. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1407. err = sky2_rx_start(sky2);
  1408. sky2_write32(hw, B0_IMSK, imask);
  1409. if (err)
  1410. dev_close(dev);
  1411. else {
  1412. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1413. netif_poll_enable(hw->dev[0]);
  1414. netif_wake_queue(dev);
  1415. }
  1416. return err;
  1417. }
  1418. /*
  1419. * Receive one packet.
  1420. * For small packets or errors, just reuse existing skb.
  1421. * For larger packets, get new buffer.
  1422. */
  1423. static struct sk_buff *sky2_receive(struct sky2_port *sky2,
  1424. u16 length, u32 status)
  1425. {
  1426. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1427. struct sk_buff *skb = NULL;
  1428. if (unlikely(netif_msg_rx_status(sky2)))
  1429. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1430. sky2->netdev->name, sky2->rx_next, status, length);
  1431. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1432. prefetch(sky2->rx_ring + sky2->rx_next);
  1433. if (status & GMR_FS_ANY_ERR)
  1434. goto error;
  1435. if (!(status & GMR_FS_RX_OK))
  1436. goto resubmit;
  1437. if (length > sky2->netdev->mtu + ETH_HLEN)
  1438. goto oversize;
  1439. if (length < copybreak) {
  1440. skb = alloc_skb(length + 2, GFP_ATOMIC);
  1441. if (!skb)
  1442. goto resubmit;
  1443. skb_reserve(skb, 2);
  1444. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1445. length, PCI_DMA_FROMDEVICE);
  1446. memcpy(skb->data, re->skb->data, length);
  1447. skb->ip_summed = re->skb->ip_summed;
  1448. skb->csum = re->skb->csum;
  1449. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1450. length, PCI_DMA_FROMDEVICE);
  1451. } else {
  1452. struct sk_buff *nskb;
  1453. nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
  1454. if (!nskb)
  1455. goto resubmit;
  1456. skb = re->skb;
  1457. re->skb = nskb;
  1458. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1459. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1460. prefetch(skb->data);
  1461. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1462. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1463. }
  1464. skb_put(skb, length);
  1465. resubmit:
  1466. re->skb->ip_summed = CHECKSUM_NONE;
  1467. sky2_rx_add(sky2, re->mapaddr);
  1468. /* Tell receiver about new buffers. */
  1469. sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put);
  1470. return skb;
  1471. oversize:
  1472. ++sky2->net_stats.rx_over_errors;
  1473. goto resubmit;
  1474. error:
  1475. ++sky2->net_stats.rx_errors;
  1476. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1477. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1478. sky2->netdev->name, status, length);
  1479. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1480. sky2->net_stats.rx_length_errors++;
  1481. if (status & GMR_FS_FRAGMENT)
  1482. sky2->net_stats.rx_frame_errors++;
  1483. if (status & GMR_FS_CRC_ERR)
  1484. sky2->net_stats.rx_crc_errors++;
  1485. if (status & GMR_FS_RX_FF_OV)
  1486. sky2->net_stats.rx_fifo_errors++;
  1487. goto resubmit;
  1488. }
  1489. /* Transmit complete */
  1490. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1491. {
  1492. struct sky2_port *sky2 = netdev_priv(dev);
  1493. if (netif_running(dev)) {
  1494. spin_lock(&sky2->tx_lock);
  1495. sky2_tx_complete(sky2, last);
  1496. spin_unlock(&sky2->tx_lock);
  1497. }
  1498. }
  1499. /* Process status response ring */
  1500. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1501. {
  1502. int work_done = 0;
  1503. rmb();
  1504. for(;;) {
  1505. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1506. struct net_device *dev;
  1507. struct sky2_port *sky2;
  1508. struct sk_buff *skb;
  1509. u32 status;
  1510. u16 length;
  1511. u8 link, opcode;
  1512. opcode = le->opcode;
  1513. if (!opcode)
  1514. break;
  1515. opcode &= ~HW_OWNER;
  1516. hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
  1517. le->opcode = 0;
  1518. link = le->link;
  1519. BUG_ON(link >= 2);
  1520. dev = hw->dev[link];
  1521. sky2 = netdev_priv(dev);
  1522. length = le->length;
  1523. status = le->status;
  1524. switch (opcode) {
  1525. case OP_RXSTAT:
  1526. skb = sky2_receive(sky2, length, status);
  1527. if (!skb)
  1528. break;
  1529. skb->dev = dev;
  1530. skb->protocol = eth_type_trans(skb, dev);
  1531. dev->last_rx = jiffies;
  1532. #ifdef SKY2_VLAN_TAG_USED
  1533. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1534. vlan_hwaccel_receive_skb(skb,
  1535. sky2->vlgrp,
  1536. be16_to_cpu(sky2->rx_tag));
  1537. } else
  1538. #endif
  1539. netif_receive_skb(skb);
  1540. if (++work_done >= to_do)
  1541. goto exit_loop;
  1542. break;
  1543. #ifdef SKY2_VLAN_TAG_USED
  1544. case OP_RXVLAN:
  1545. sky2->rx_tag = length;
  1546. break;
  1547. case OP_RXCHKSVLAN:
  1548. sky2->rx_tag = length;
  1549. /* fall through */
  1550. #endif
  1551. case OP_RXCHKS:
  1552. skb = sky2->rx_ring[sky2->rx_next].skb;
  1553. skb->ip_summed = CHECKSUM_HW;
  1554. skb->csum = le16_to_cpu(status);
  1555. break;
  1556. case OP_TXINDEXLE:
  1557. /* TX index reports status for both ports */
  1558. sky2_tx_done(hw->dev[0], status & 0xffff);
  1559. if (hw->dev[1])
  1560. sky2_tx_done(hw->dev[1],
  1561. ((status >> 24) & 0xff)
  1562. | (u16)(length & 0xf) << 8);
  1563. break;
  1564. default:
  1565. if (net_ratelimit())
  1566. printk(KERN_WARNING PFX
  1567. "unknown status opcode 0x%x\n", opcode);
  1568. break;
  1569. }
  1570. }
  1571. exit_loop:
  1572. return work_done;
  1573. }
  1574. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1575. {
  1576. struct net_device *dev = hw->dev[port];
  1577. if (net_ratelimit())
  1578. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1579. dev->name, status);
  1580. if (status & Y2_IS_PAR_RD1) {
  1581. if (net_ratelimit())
  1582. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1583. dev->name);
  1584. /* Clear IRQ */
  1585. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1586. }
  1587. if (status & Y2_IS_PAR_WR1) {
  1588. if (net_ratelimit())
  1589. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1590. dev->name);
  1591. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1592. }
  1593. if (status & Y2_IS_PAR_MAC1) {
  1594. if (net_ratelimit())
  1595. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1596. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1597. }
  1598. if (status & Y2_IS_PAR_RX1) {
  1599. if (net_ratelimit())
  1600. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1601. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1602. }
  1603. if (status & Y2_IS_TCP_TXA1) {
  1604. if (net_ratelimit())
  1605. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1606. dev->name);
  1607. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1608. }
  1609. }
  1610. static void sky2_hw_intr(struct sky2_hw *hw)
  1611. {
  1612. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1613. if (status & Y2_IS_TIST_OV)
  1614. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1615. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1616. u16 pci_err;
  1617. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1618. if (net_ratelimit())
  1619. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1620. pci_name(hw->pdev), pci_err);
  1621. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1622. sky2_pci_write16(hw, PCI_STATUS,
  1623. pci_err | PCI_STATUS_ERROR_BITS);
  1624. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1625. }
  1626. if (status & Y2_IS_PCI_EXP) {
  1627. /* PCI-Express uncorrectable Error occurred */
  1628. u32 pex_err;
  1629. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1630. if (net_ratelimit())
  1631. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1632. pci_name(hw->pdev), pex_err);
  1633. /* clear the interrupt */
  1634. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1635. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1636. 0xffffffffUL);
  1637. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1638. if (pex_err & PEX_FATAL_ERRORS) {
  1639. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1640. hwmsk &= ~Y2_IS_PCI_EXP;
  1641. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1642. }
  1643. }
  1644. if (status & Y2_HWE_L1_MASK)
  1645. sky2_hw_error(hw, 0, status);
  1646. status >>= 8;
  1647. if (status & Y2_HWE_L1_MASK)
  1648. sky2_hw_error(hw, 1, status);
  1649. }
  1650. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1651. {
  1652. struct net_device *dev = hw->dev[port];
  1653. struct sky2_port *sky2 = netdev_priv(dev);
  1654. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1655. if (netif_msg_intr(sky2))
  1656. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1657. dev->name, status);
  1658. if (status & GM_IS_RX_FF_OR) {
  1659. ++sky2->net_stats.rx_fifo_errors;
  1660. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1661. }
  1662. if (status & GM_IS_TX_FF_UR) {
  1663. ++sky2->net_stats.tx_fifo_errors;
  1664. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1665. }
  1666. }
  1667. /* This should never happen it is a fatal situation */
  1668. static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
  1669. const char *rxtx, u32 mask)
  1670. {
  1671. struct net_device *dev = hw->dev[port];
  1672. struct sky2_port *sky2 = netdev_priv(dev);
  1673. u32 imask;
  1674. printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
  1675. dev ? dev->name : "<not registered>", rxtx);
  1676. imask = sky2_read32(hw, B0_IMSK);
  1677. imask &= ~mask;
  1678. sky2_write32(hw, B0_IMSK, imask);
  1679. if (dev) {
  1680. spin_lock(&sky2->phy_lock);
  1681. sky2_link_down(sky2);
  1682. spin_unlock(&sky2->phy_lock);
  1683. }
  1684. }
  1685. /* If idle then force a fake soft NAPI poll once a second
  1686. * to work around cases where sharing an edge triggered interrupt.
  1687. */
  1688. static void sky2_idle(unsigned long arg)
  1689. {
  1690. struct net_device *dev = (struct net_device *) arg;
  1691. local_irq_disable();
  1692. if (__netif_rx_schedule_prep(dev))
  1693. __netif_rx_schedule(dev);
  1694. local_irq_enable();
  1695. }
  1696. static int sky2_poll(struct net_device *dev0, int *budget)
  1697. {
  1698. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1699. int work_limit = min(dev0->quota, *budget);
  1700. int work_done = 0;
  1701. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  1702. restart_poll:
  1703. if (unlikely(status & ~Y2_IS_STAT_BMU)) {
  1704. if (status & Y2_IS_HW_ERR)
  1705. sky2_hw_intr(hw);
  1706. if (status & Y2_IS_IRQ_PHY1)
  1707. sky2_phy_intr(hw, 0);
  1708. if (status & Y2_IS_IRQ_PHY2)
  1709. sky2_phy_intr(hw, 1);
  1710. if (status & Y2_IS_IRQ_MAC1)
  1711. sky2_mac_intr(hw, 0);
  1712. if (status & Y2_IS_IRQ_MAC2)
  1713. sky2_mac_intr(hw, 1);
  1714. if (status & Y2_IS_CHK_RX1)
  1715. sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
  1716. if (status & Y2_IS_CHK_RX2)
  1717. sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
  1718. if (status & Y2_IS_CHK_TXA1)
  1719. sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
  1720. if (status & Y2_IS_CHK_TXA2)
  1721. sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
  1722. }
  1723. if (status & Y2_IS_STAT_BMU) {
  1724. work_done += sky2_status_intr(hw, work_limit - work_done);
  1725. *budget -= work_done;
  1726. dev0->quota -= work_done;
  1727. if (work_done >= work_limit)
  1728. return 1;
  1729. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1730. }
  1731. mod_timer(&hw->idle_timer, jiffies + HZ);
  1732. local_irq_disable();
  1733. __netif_rx_complete(dev0);
  1734. status = sky2_read32(hw, B0_Y2_SP_LISR);
  1735. if (unlikely(status)) {
  1736. /* More work pending, try and keep going */
  1737. if (__netif_rx_schedule_prep(dev0)) {
  1738. __netif_rx_reschedule(dev0, work_done);
  1739. status = sky2_read32(hw, B0_Y2_SP_EISR);
  1740. local_irq_enable();
  1741. goto restart_poll;
  1742. }
  1743. }
  1744. local_irq_enable();
  1745. return 0;
  1746. }
  1747. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1748. {
  1749. struct sky2_hw *hw = dev_id;
  1750. struct net_device *dev0 = hw->dev[0];
  1751. u32 status;
  1752. /* Reading this mask interrupts as side effect */
  1753. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1754. if (status == 0 || status == ~0)
  1755. return IRQ_NONE;
  1756. prefetch(&hw->st_le[hw->st_idx]);
  1757. if (likely(__netif_rx_schedule_prep(dev0)))
  1758. __netif_rx_schedule(dev0);
  1759. return IRQ_HANDLED;
  1760. }
  1761. #ifdef CONFIG_NET_POLL_CONTROLLER
  1762. static void sky2_netpoll(struct net_device *dev)
  1763. {
  1764. struct sky2_port *sky2 = netdev_priv(dev);
  1765. sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
  1766. }
  1767. #endif
  1768. /* Chip internal frequency for clock calculations */
  1769. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1770. {
  1771. switch (hw->chip_id) {
  1772. case CHIP_ID_YUKON_EC:
  1773. case CHIP_ID_YUKON_EC_U:
  1774. return 125; /* 125 Mhz */
  1775. case CHIP_ID_YUKON_FE:
  1776. return 100; /* 100 Mhz */
  1777. default: /* YUKON_XL */
  1778. return 156; /* 156 Mhz */
  1779. }
  1780. }
  1781. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1782. {
  1783. return sky2_mhz(hw) * us;
  1784. }
  1785. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  1786. {
  1787. return clk / sky2_mhz(hw);
  1788. }
  1789. static int sky2_reset(struct sky2_hw *hw)
  1790. {
  1791. u16 status;
  1792. u8 t8, pmd_type;
  1793. int i;
  1794. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1795. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1796. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1797. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1798. pci_name(hw->pdev), hw->chip_id);
  1799. return -EOPNOTSUPP;
  1800. }
  1801. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1802. /* This rev is really old, and requires untested workarounds */
  1803. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  1804. printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
  1805. pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  1806. hw->chip_id, hw->chip_rev);
  1807. return -EOPNOTSUPP;
  1808. }
  1809. /* This chip is new and not tested yet */
  1810. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  1811. pr_info(PFX "%s: is a version of Yukon 2 chipset that has not been tested yet.\n",
  1812. pci_name(hw->pdev));
  1813. pr_info("Please report success/failure to maintainer <shemminger@osdl.org>\n");
  1814. }
  1815. /* disable ASF */
  1816. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1817. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1818. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1819. }
  1820. /* do a SW reset */
  1821. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1822. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1823. /* clear PCI errors, if any */
  1824. status = sky2_pci_read16(hw, PCI_STATUS);
  1825. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1826. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  1827. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1828. /* clear any PEX errors */
  1829. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1830. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  1831. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1832. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1833. hw->ports = 1;
  1834. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1835. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1836. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1837. ++hw->ports;
  1838. }
  1839. sky2_set_power_state(hw, PCI_D0);
  1840. for (i = 0; i < hw->ports; i++) {
  1841. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1842. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1843. }
  1844. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1845. /* Clear I2C IRQ noise */
  1846. sky2_write32(hw, B2_I2C_IRQ, 1);
  1847. /* turn off hardware timer (unused) */
  1848. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1849. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1850. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1851. /* Turn off descriptor polling */
  1852. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  1853. /* Turn off receive timestamp */
  1854. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1855. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1856. /* enable the Tx Arbiters */
  1857. for (i = 0; i < hw->ports; i++)
  1858. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1859. /* Initialize ram interface */
  1860. for (i = 0; i < hw->ports; i++) {
  1861. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1862. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1863. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1864. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1865. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1866. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1867. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1868. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1869. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1870. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1871. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1872. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1873. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1874. }
  1875. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1876. for (i = 0; i < hw->ports; i++)
  1877. sky2_phy_reset(hw, i);
  1878. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1879. hw->st_idx = 0;
  1880. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1881. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1882. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1883. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1884. /* Set the list last index */
  1885. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1886. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  1887. sky2_write8(hw, STAT_FIFO_WM, 16);
  1888. /* set Status-FIFO ISR watermark */
  1889. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1890. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  1891. else
  1892. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  1893. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  1894. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  1895. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  1896. /* enable status unit */
  1897. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1898. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1899. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1900. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1901. return 0;
  1902. }
  1903. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  1904. {
  1905. u32 modes;
  1906. if (hw->copper) {
  1907. modes = SUPPORTED_10baseT_Half
  1908. | SUPPORTED_10baseT_Full
  1909. | SUPPORTED_100baseT_Half
  1910. | SUPPORTED_100baseT_Full
  1911. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1912. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1913. modes |= SUPPORTED_1000baseT_Half
  1914. | SUPPORTED_1000baseT_Full;
  1915. } else
  1916. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1917. | SUPPORTED_Autoneg;
  1918. return modes;
  1919. }
  1920. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1921. {
  1922. struct sky2_port *sky2 = netdev_priv(dev);
  1923. struct sky2_hw *hw = sky2->hw;
  1924. ecmd->transceiver = XCVR_INTERNAL;
  1925. ecmd->supported = sky2_supported_modes(hw);
  1926. ecmd->phy_address = PHY_ADDR_MARV;
  1927. if (hw->copper) {
  1928. ecmd->supported = SUPPORTED_10baseT_Half
  1929. | SUPPORTED_10baseT_Full
  1930. | SUPPORTED_100baseT_Half
  1931. | SUPPORTED_100baseT_Full
  1932. | SUPPORTED_1000baseT_Half
  1933. | SUPPORTED_1000baseT_Full
  1934. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1935. ecmd->port = PORT_TP;
  1936. } else
  1937. ecmd->port = PORT_FIBRE;
  1938. ecmd->advertising = sky2->advertising;
  1939. ecmd->autoneg = sky2->autoneg;
  1940. ecmd->speed = sky2->speed;
  1941. ecmd->duplex = sky2->duplex;
  1942. return 0;
  1943. }
  1944. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1945. {
  1946. struct sky2_port *sky2 = netdev_priv(dev);
  1947. const struct sky2_hw *hw = sky2->hw;
  1948. u32 supported = sky2_supported_modes(hw);
  1949. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1950. ecmd->advertising = supported;
  1951. sky2->duplex = -1;
  1952. sky2->speed = -1;
  1953. } else {
  1954. u32 setting;
  1955. switch (ecmd->speed) {
  1956. case SPEED_1000:
  1957. if (ecmd->duplex == DUPLEX_FULL)
  1958. setting = SUPPORTED_1000baseT_Full;
  1959. else if (ecmd->duplex == DUPLEX_HALF)
  1960. setting = SUPPORTED_1000baseT_Half;
  1961. else
  1962. return -EINVAL;
  1963. break;
  1964. case SPEED_100:
  1965. if (ecmd->duplex == DUPLEX_FULL)
  1966. setting = SUPPORTED_100baseT_Full;
  1967. else if (ecmd->duplex == DUPLEX_HALF)
  1968. setting = SUPPORTED_100baseT_Half;
  1969. else
  1970. return -EINVAL;
  1971. break;
  1972. case SPEED_10:
  1973. if (ecmd->duplex == DUPLEX_FULL)
  1974. setting = SUPPORTED_10baseT_Full;
  1975. else if (ecmd->duplex == DUPLEX_HALF)
  1976. setting = SUPPORTED_10baseT_Half;
  1977. else
  1978. return -EINVAL;
  1979. break;
  1980. default:
  1981. return -EINVAL;
  1982. }
  1983. if ((setting & supported) == 0)
  1984. return -EINVAL;
  1985. sky2->speed = ecmd->speed;
  1986. sky2->duplex = ecmd->duplex;
  1987. }
  1988. sky2->autoneg = ecmd->autoneg;
  1989. sky2->advertising = ecmd->advertising;
  1990. if (netif_running(dev))
  1991. sky2_phy_reinit(sky2);
  1992. return 0;
  1993. }
  1994. static void sky2_get_drvinfo(struct net_device *dev,
  1995. struct ethtool_drvinfo *info)
  1996. {
  1997. struct sky2_port *sky2 = netdev_priv(dev);
  1998. strcpy(info->driver, DRV_NAME);
  1999. strcpy(info->version, DRV_VERSION);
  2000. strcpy(info->fw_version, "N/A");
  2001. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2002. }
  2003. static const struct sky2_stat {
  2004. char name[ETH_GSTRING_LEN];
  2005. u16 offset;
  2006. } sky2_stats[] = {
  2007. { "tx_bytes", GM_TXO_OK_HI },
  2008. { "rx_bytes", GM_RXO_OK_HI },
  2009. { "tx_broadcast", GM_TXF_BC_OK },
  2010. { "rx_broadcast", GM_RXF_BC_OK },
  2011. { "tx_multicast", GM_TXF_MC_OK },
  2012. { "rx_multicast", GM_RXF_MC_OK },
  2013. { "tx_unicast", GM_TXF_UC_OK },
  2014. { "rx_unicast", GM_RXF_UC_OK },
  2015. { "tx_mac_pause", GM_TXF_MPAUSE },
  2016. { "rx_mac_pause", GM_RXF_MPAUSE },
  2017. { "collisions", GM_TXF_COL },
  2018. { "late_collision",GM_TXF_LAT_COL },
  2019. { "aborted", GM_TXF_ABO_COL },
  2020. { "single_collisions", GM_TXF_SNG_COL },
  2021. { "multi_collisions", GM_TXF_MUL_COL },
  2022. { "rx_short", GM_RXF_SHT },
  2023. { "rx_runt", GM_RXE_FRAG },
  2024. { "rx_64_byte_packets", GM_RXF_64B },
  2025. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2026. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2027. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2028. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2029. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2030. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2031. { "rx_too_long", GM_RXF_LNG_ERR },
  2032. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2033. { "rx_jabber", GM_RXF_JAB_PKT },
  2034. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2035. { "tx_64_byte_packets", GM_TXF_64B },
  2036. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2037. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2038. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2039. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2040. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2041. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2042. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2043. };
  2044. static u32 sky2_get_rx_csum(struct net_device *dev)
  2045. {
  2046. struct sky2_port *sky2 = netdev_priv(dev);
  2047. return sky2->rx_csum;
  2048. }
  2049. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2050. {
  2051. struct sky2_port *sky2 = netdev_priv(dev);
  2052. sky2->rx_csum = data;
  2053. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2054. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2055. return 0;
  2056. }
  2057. static u32 sky2_get_msglevel(struct net_device *netdev)
  2058. {
  2059. struct sky2_port *sky2 = netdev_priv(netdev);
  2060. return sky2->msg_enable;
  2061. }
  2062. static int sky2_nway_reset(struct net_device *dev)
  2063. {
  2064. struct sky2_port *sky2 = netdev_priv(dev);
  2065. if (sky2->autoneg != AUTONEG_ENABLE)
  2066. return -EINVAL;
  2067. sky2_phy_reinit(sky2);
  2068. return 0;
  2069. }
  2070. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2071. {
  2072. struct sky2_hw *hw = sky2->hw;
  2073. unsigned port = sky2->port;
  2074. int i;
  2075. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2076. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2077. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2078. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2079. for (i = 2; i < count; i++)
  2080. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2081. }
  2082. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2083. {
  2084. struct sky2_port *sky2 = netdev_priv(netdev);
  2085. sky2->msg_enable = value;
  2086. }
  2087. static int sky2_get_stats_count(struct net_device *dev)
  2088. {
  2089. return ARRAY_SIZE(sky2_stats);
  2090. }
  2091. static void sky2_get_ethtool_stats(struct net_device *dev,
  2092. struct ethtool_stats *stats, u64 * data)
  2093. {
  2094. struct sky2_port *sky2 = netdev_priv(dev);
  2095. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2096. }
  2097. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2098. {
  2099. int i;
  2100. switch (stringset) {
  2101. case ETH_SS_STATS:
  2102. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2103. memcpy(data + i * ETH_GSTRING_LEN,
  2104. sky2_stats[i].name, ETH_GSTRING_LEN);
  2105. break;
  2106. }
  2107. }
  2108. /* Use hardware MIB variables for critical path statistics and
  2109. * transmit feedback not reported at interrupt.
  2110. * Other errors are accounted for in interrupt handler.
  2111. */
  2112. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2113. {
  2114. struct sky2_port *sky2 = netdev_priv(dev);
  2115. u64 data[13];
  2116. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  2117. sky2->net_stats.tx_bytes = data[0];
  2118. sky2->net_stats.rx_bytes = data[1];
  2119. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  2120. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  2121. sky2->net_stats.multicast = data[3] + data[5];
  2122. sky2->net_stats.collisions = data[10];
  2123. sky2->net_stats.tx_aborted_errors = data[12];
  2124. return &sky2->net_stats;
  2125. }
  2126. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2127. {
  2128. struct sky2_port *sky2 = netdev_priv(dev);
  2129. struct sky2_hw *hw = sky2->hw;
  2130. unsigned port = sky2->port;
  2131. const struct sockaddr *addr = p;
  2132. if (!is_valid_ether_addr(addr->sa_data))
  2133. return -EADDRNOTAVAIL;
  2134. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2135. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2136. dev->dev_addr, ETH_ALEN);
  2137. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2138. dev->dev_addr, ETH_ALEN);
  2139. /* virtual address for data */
  2140. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2141. /* physical address: used for pause frames */
  2142. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2143. return 0;
  2144. }
  2145. static void sky2_set_multicast(struct net_device *dev)
  2146. {
  2147. struct sky2_port *sky2 = netdev_priv(dev);
  2148. struct sky2_hw *hw = sky2->hw;
  2149. unsigned port = sky2->port;
  2150. struct dev_mc_list *list = dev->mc_list;
  2151. u16 reg;
  2152. u8 filter[8];
  2153. memset(filter, 0, sizeof(filter));
  2154. reg = gma_read16(hw, port, GM_RX_CTRL);
  2155. reg |= GM_RXCR_UCF_ENA;
  2156. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2157. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2158. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  2159. memset(filter, 0xff, sizeof(filter));
  2160. else if (dev->mc_count == 0) /* no multicast */
  2161. reg &= ~GM_RXCR_MCF_ENA;
  2162. else {
  2163. int i;
  2164. reg |= GM_RXCR_MCF_ENA;
  2165. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2166. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2167. filter[bit / 8] |= 1 << (bit % 8);
  2168. }
  2169. }
  2170. gma_write16(hw, port, GM_MC_ADDR_H1,
  2171. (u16) filter[0] | ((u16) filter[1] << 8));
  2172. gma_write16(hw, port, GM_MC_ADDR_H2,
  2173. (u16) filter[2] | ((u16) filter[3] << 8));
  2174. gma_write16(hw, port, GM_MC_ADDR_H3,
  2175. (u16) filter[4] | ((u16) filter[5] << 8));
  2176. gma_write16(hw, port, GM_MC_ADDR_H4,
  2177. (u16) filter[6] | ((u16) filter[7] << 8));
  2178. gma_write16(hw, port, GM_RX_CTRL, reg);
  2179. }
  2180. /* Can have one global because blinking is controlled by
  2181. * ethtool and that is always under RTNL mutex
  2182. */
  2183. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2184. {
  2185. u16 pg;
  2186. switch (hw->chip_id) {
  2187. case CHIP_ID_YUKON_XL:
  2188. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2189. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2190. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2191. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2192. PHY_M_LEDC_INIT_CTRL(7) |
  2193. PHY_M_LEDC_STA1_CTRL(7) |
  2194. PHY_M_LEDC_STA0_CTRL(7))
  2195. : 0);
  2196. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2197. break;
  2198. default:
  2199. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2200. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2201. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  2202. PHY_M_LED_MO_10(MO_LED_ON) |
  2203. PHY_M_LED_MO_100(MO_LED_ON) |
  2204. PHY_M_LED_MO_1000(MO_LED_ON) |
  2205. PHY_M_LED_MO_RX(MO_LED_ON)
  2206. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  2207. PHY_M_LED_MO_10(MO_LED_OFF) |
  2208. PHY_M_LED_MO_100(MO_LED_OFF) |
  2209. PHY_M_LED_MO_1000(MO_LED_OFF) |
  2210. PHY_M_LED_MO_RX(MO_LED_OFF));
  2211. }
  2212. }
  2213. /* blink LED's for finding board */
  2214. static int sky2_phys_id(struct net_device *dev, u32 data)
  2215. {
  2216. struct sky2_port *sky2 = netdev_priv(dev);
  2217. struct sky2_hw *hw = sky2->hw;
  2218. unsigned port = sky2->port;
  2219. u16 ledctrl, ledover = 0;
  2220. long ms;
  2221. int interrupted;
  2222. int onoff = 1;
  2223. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2224. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2225. else
  2226. ms = data * 1000;
  2227. /* save initial values */
  2228. spin_lock_bh(&sky2->phy_lock);
  2229. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2230. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2231. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2232. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2233. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2234. } else {
  2235. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2236. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2237. }
  2238. interrupted = 0;
  2239. while (!interrupted && ms > 0) {
  2240. sky2_led(hw, port, onoff);
  2241. onoff = !onoff;
  2242. spin_unlock_bh(&sky2->phy_lock);
  2243. interrupted = msleep_interruptible(250);
  2244. spin_lock_bh(&sky2->phy_lock);
  2245. ms -= 250;
  2246. }
  2247. /* resume regularly scheduled programming */
  2248. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2249. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2250. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2251. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2252. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2253. } else {
  2254. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2255. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2256. }
  2257. spin_unlock_bh(&sky2->phy_lock);
  2258. return 0;
  2259. }
  2260. static void sky2_get_pauseparam(struct net_device *dev,
  2261. struct ethtool_pauseparam *ecmd)
  2262. {
  2263. struct sky2_port *sky2 = netdev_priv(dev);
  2264. ecmd->tx_pause = sky2->tx_pause;
  2265. ecmd->rx_pause = sky2->rx_pause;
  2266. ecmd->autoneg = sky2->autoneg;
  2267. }
  2268. static int sky2_set_pauseparam(struct net_device *dev,
  2269. struct ethtool_pauseparam *ecmd)
  2270. {
  2271. struct sky2_port *sky2 = netdev_priv(dev);
  2272. int err = 0;
  2273. sky2->autoneg = ecmd->autoneg;
  2274. sky2->tx_pause = ecmd->tx_pause != 0;
  2275. sky2->rx_pause = ecmd->rx_pause != 0;
  2276. sky2_phy_reinit(sky2);
  2277. return err;
  2278. }
  2279. static int sky2_get_coalesce(struct net_device *dev,
  2280. struct ethtool_coalesce *ecmd)
  2281. {
  2282. struct sky2_port *sky2 = netdev_priv(dev);
  2283. struct sky2_hw *hw = sky2->hw;
  2284. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2285. ecmd->tx_coalesce_usecs = 0;
  2286. else {
  2287. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2288. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2289. }
  2290. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2291. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2292. ecmd->rx_coalesce_usecs = 0;
  2293. else {
  2294. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2295. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2296. }
  2297. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2298. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2299. ecmd->rx_coalesce_usecs_irq = 0;
  2300. else {
  2301. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2302. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2303. }
  2304. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2305. return 0;
  2306. }
  2307. /* Note: this affect both ports */
  2308. static int sky2_set_coalesce(struct net_device *dev,
  2309. struct ethtool_coalesce *ecmd)
  2310. {
  2311. struct sky2_port *sky2 = netdev_priv(dev);
  2312. struct sky2_hw *hw = sky2->hw;
  2313. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2314. if (ecmd->tx_coalesce_usecs > tmax ||
  2315. ecmd->rx_coalesce_usecs > tmax ||
  2316. ecmd->rx_coalesce_usecs_irq > tmax)
  2317. return -EINVAL;
  2318. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2319. return -EINVAL;
  2320. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2321. return -EINVAL;
  2322. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2323. return -EINVAL;
  2324. if (ecmd->tx_coalesce_usecs == 0)
  2325. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2326. else {
  2327. sky2_write32(hw, STAT_TX_TIMER_INI,
  2328. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2329. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2330. }
  2331. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2332. if (ecmd->rx_coalesce_usecs == 0)
  2333. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2334. else {
  2335. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2336. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2337. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2338. }
  2339. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2340. if (ecmd->rx_coalesce_usecs_irq == 0)
  2341. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2342. else {
  2343. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2344. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2345. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2346. }
  2347. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2348. return 0;
  2349. }
  2350. static void sky2_get_ringparam(struct net_device *dev,
  2351. struct ethtool_ringparam *ering)
  2352. {
  2353. struct sky2_port *sky2 = netdev_priv(dev);
  2354. ering->rx_max_pending = RX_MAX_PENDING;
  2355. ering->rx_mini_max_pending = 0;
  2356. ering->rx_jumbo_max_pending = 0;
  2357. ering->tx_max_pending = TX_RING_SIZE - 1;
  2358. ering->rx_pending = sky2->rx_pending;
  2359. ering->rx_mini_pending = 0;
  2360. ering->rx_jumbo_pending = 0;
  2361. ering->tx_pending = sky2->tx_pending;
  2362. }
  2363. static int sky2_set_ringparam(struct net_device *dev,
  2364. struct ethtool_ringparam *ering)
  2365. {
  2366. struct sky2_port *sky2 = netdev_priv(dev);
  2367. int err = 0;
  2368. if (ering->rx_pending > RX_MAX_PENDING ||
  2369. ering->rx_pending < 8 ||
  2370. ering->tx_pending < MAX_SKB_TX_LE ||
  2371. ering->tx_pending > TX_RING_SIZE - 1)
  2372. return -EINVAL;
  2373. if (netif_running(dev))
  2374. sky2_down(dev);
  2375. sky2->rx_pending = ering->rx_pending;
  2376. sky2->tx_pending = ering->tx_pending;
  2377. if (netif_running(dev)) {
  2378. err = sky2_up(dev);
  2379. if (err)
  2380. dev_close(dev);
  2381. else
  2382. sky2_set_multicast(dev);
  2383. }
  2384. return err;
  2385. }
  2386. static int sky2_get_regs_len(struct net_device *dev)
  2387. {
  2388. return 0x4000;
  2389. }
  2390. /*
  2391. * Returns copy of control register region
  2392. * Note: access to the RAM address register set will cause timeouts.
  2393. */
  2394. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2395. void *p)
  2396. {
  2397. const struct sky2_port *sky2 = netdev_priv(dev);
  2398. const void __iomem *io = sky2->hw->regs;
  2399. BUG_ON(regs->len < B3_RI_WTO_R1);
  2400. regs->version = 1;
  2401. memset(p, 0, regs->len);
  2402. memcpy_fromio(p, io, B3_RAM_ADDR);
  2403. memcpy_fromio(p + B3_RI_WTO_R1,
  2404. io + B3_RI_WTO_R1,
  2405. regs->len - B3_RI_WTO_R1);
  2406. }
  2407. static struct ethtool_ops sky2_ethtool_ops = {
  2408. .get_settings = sky2_get_settings,
  2409. .set_settings = sky2_set_settings,
  2410. .get_drvinfo = sky2_get_drvinfo,
  2411. .get_msglevel = sky2_get_msglevel,
  2412. .set_msglevel = sky2_set_msglevel,
  2413. .nway_reset = sky2_nway_reset,
  2414. .get_regs_len = sky2_get_regs_len,
  2415. .get_regs = sky2_get_regs,
  2416. .get_link = ethtool_op_get_link,
  2417. .get_sg = ethtool_op_get_sg,
  2418. .set_sg = ethtool_op_set_sg,
  2419. .get_tx_csum = ethtool_op_get_tx_csum,
  2420. .set_tx_csum = ethtool_op_set_tx_csum,
  2421. .get_tso = ethtool_op_get_tso,
  2422. .set_tso = ethtool_op_set_tso,
  2423. .get_rx_csum = sky2_get_rx_csum,
  2424. .set_rx_csum = sky2_set_rx_csum,
  2425. .get_strings = sky2_get_strings,
  2426. .get_coalesce = sky2_get_coalesce,
  2427. .set_coalesce = sky2_set_coalesce,
  2428. .get_ringparam = sky2_get_ringparam,
  2429. .set_ringparam = sky2_set_ringparam,
  2430. .get_pauseparam = sky2_get_pauseparam,
  2431. .set_pauseparam = sky2_set_pauseparam,
  2432. .phys_id = sky2_phys_id,
  2433. .get_stats_count = sky2_get_stats_count,
  2434. .get_ethtool_stats = sky2_get_ethtool_stats,
  2435. .get_perm_addr = ethtool_op_get_perm_addr,
  2436. };
  2437. /* Initialize network device */
  2438. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2439. unsigned port, int highmem)
  2440. {
  2441. struct sky2_port *sky2;
  2442. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2443. if (!dev) {
  2444. printk(KERN_ERR "sky2 etherdev alloc failed");
  2445. return NULL;
  2446. }
  2447. SET_MODULE_OWNER(dev);
  2448. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2449. dev->irq = hw->pdev->irq;
  2450. dev->open = sky2_up;
  2451. dev->stop = sky2_down;
  2452. dev->do_ioctl = sky2_ioctl;
  2453. dev->hard_start_xmit = sky2_xmit_frame;
  2454. dev->get_stats = sky2_get_stats;
  2455. dev->set_multicast_list = sky2_set_multicast;
  2456. dev->set_mac_address = sky2_set_mac_address;
  2457. dev->change_mtu = sky2_change_mtu;
  2458. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2459. dev->tx_timeout = sky2_tx_timeout;
  2460. dev->watchdog_timeo = TX_WATCHDOG;
  2461. if (port == 0)
  2462. dev->poll = sky2_poll;
  2463. dev->weight = NAPI_WEIGHT;
  2464. #ifdef CONFIG_NET_POLL_CONTROLLER
  2465. dev->poll_controller = sky2_netpoll;
  2466. #endif
  2467. sky2 = netdev_priv(dev);
  2468. sky2->netdev = dev;
  2469. sky2->hw = hw;
  2470. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2471. spin_lock_init(&sky2->tx_lock);
  2472. /* Auto speed and flow control */
  2473. sky2->autoneg = AUTONEG_ENABLE;
  2474. sky2->tx_pause = 1;
  2475. sky2->rx_pause = 1;
  2476. sky2->duplex = -1;
  2477. sky2->speed = -1;
  2478. sky2->advertising = sky2_supported_modes(hw);
  2479. /* Receive checksum disabled for Yukon XL
  2480. * because of observed problems with incorrect
  2481. * values when multiple packets are received in one interrupt
  2482. */
  2483. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  2484. spin_lock_init(&sky2->phy_lock);
  2485. sky2->tx_pending = TX_DEF_PENDING;
  2486. sky2->rx_pending = RX_DEF_PENDING;
  2487. sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
  2488. hw->dev[port] = dev;
  2489. sky2->port = port;
  2490. dev->features |= NETIF_F_LLTX;
  2491. if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  2492. dev->features |= NETIF_F_TSO;
  2493. if (highmem)
  2494. dev->features |= NETIF_F_HIGHDMA;
  2495. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2496. #ifdef SKY2_VLAN_TAG_USED
  2497. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2498. dev->vlan_rx_register = sky2_vlan_rx_register;
  2499. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2500. #endif
  2501. /* read the mac address */
  2502. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2503. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2504. /* device is off until link detection */
  2505. netif_carrier_off(dev);
  2506. netif_stop_queue(dev);
  2507. return dev;
  2508. }
  2509. static void __devinit sky2_show_addr(struct net_device *dev)
  2510. {
  2511. const struct sky2_port *sky2 = netdev_priv(dev);
  2512. if (netif_msg_probe(sky2))
  2513. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2514. dev->name,
  2515. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2516. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2517. }
  2518. /* Handle software interrupt used during MSI test */
  2519. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
  2520. struct pt_regs *regs)
  2521. {
  2522. struct sky2_hw *hw = dev_id;
  2523. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2524. if (status == 0)
  2525. return IRQ_NONE;
  2526. if (status & Y2_IS_IRQ_SW) {
  2527. hw->msi_detected = 1;
  2528. wake_up(&hw->msi_wait);
  2529. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2530. }
  2531. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2532. return IRQ_HANDLED;
  2533. }
  2534. /* Test interrupt path by forcing a a software IRQ */
  2535. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2536. {
  2537. struct pci_dev *pdev = hw->pdev;
  2538. int err;
  2539. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2540. err = request_irq(pdev->irq, sky2_test_intr, SA_SHIRQ, DRV_NAME, hw);
  2541. if (err) {
  2542. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2543. pci_name(pdev), pdev->irq);
  2544. return err;
  2545. }
  2546. init_waitqueue_head (&hw->msi_wait);
  2547. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2548. wmb();
  2549. wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
  2550. if (!hw->msi_detected) {
  2551. /* MSI test failed, go back to INTx mode */
  2552. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  2553. "switching to INTx mode. Please report this failure to "
  2554. "the PCI maintainer and include system chipset information.\n",
  2555. pci_name(pdev));
  2556. err = -EOPNOTSUPP;
  2557. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2558. }
  2559. sky2_write32(hw, B0_IMSK, 0);
  2560. free_irq(pdev->irq, hw);
  2561. return err;
  2562. }
  2563. static int __devinit sky2_probe(struct pci_dev *pdev,
  2564. const struct pci_device_id *ent)
  2565. {
  2566. struct net_device *dev, *dev1 = NULL;
  2567. struct sky2_hw *hw;
  2568. int err, pm_cap, using_dac = 0;
  2569. err = pci_enable_device(pdev);
  2570. if (err) {
  2571. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2572. pci_name(pdev));
  2573. goto err_out;
  2574. }
  2575. err = pci_request_regions(pdev, DRV_NAME);
  2576. if (err) {
  2577. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2578. pci_name(pdev));
  2579. goto err_out;
  2580. }
  2581. pci_set_master(pdev);
  2582. /* Find power-management capability. */
  2583. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2584. if (pm_cap == 0) {
  2585. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  2586. "aborting.\n");
  2587. err = -EIO;
  2588. goto err_out_free_regions;
  2589. }
  2590. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2591. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2592. using_dac = 1;
  2593. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2594. if (err < 0) {
  2595. printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
  2596. "for consistent allocations\n", pci_name(pdev));
  2597. goto err_out_free_regions;
  2598. }
  2599. } else {
  2600. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2601. if (err) {
  2602. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2603. pci_name(pdev));
  2604. goto err_out_free_regions;
  2605. }
  2606. }
  2607. err = -ENOMEM;
  2608. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2609. if (!hw) {
  2610. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2611. pci_name(pdev));
  2612. goto err_out_free_regions;
  2613. }
  2614. hw->pdev = pdev;
  2615. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2616. if (!hw->regs) {
  2617. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2618. pci_name(pdev));
  2619. goto err_out_free_hw;
  2620. }
  2621. hw->pm_cap = pm_cap;
  2622. #ifdef __BIG_ENDIAN
  2623. /* byte swap descriptors in hardware */
  2624. {
  2625. u32 reg;
  2626. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  2627. reg |= PCI_REV_DESC;
  2628. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  2629. }
  2630. #endif
  2631. /* ring for status responses */
  2632. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2633. &hw->st_dma);
  2634. if (!hw->st_le)
  2635. goto err_out_iounmap;
  2636. err = sky2_reset(hw);
  2637. if (err)
  2638. goto err_out_iounmap;
  2639. printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
  2640. DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
  2641. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2642. hw->chip_id, hw->chip_rev);
  2643. dev = sky2_init_netdev(hw, 0, using_dac);
  2644. if (!dev)
  2645. goto err_out_free_pci;
  2646. err = register_netdev(dev);
  2647. if (err) {
  2648. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2649. pci_name(pdev));
  2650. goto err_out_free_netdev;
  2651. }
  2652. sky2_show_addr(dev);
  2653. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2654. if (register_netdev(dev1) == 0)
  2655. sky2_show_addr(dev1);
  2656. else {
  2657. /* Failure to register second port need not be fatal */
  2658. printk(KERN_WARNING PFX
  2659. "register of second port failed\n");
  2660. hw->dev[1] = NULL;
  2661. free_netdev(dev1);
  2662. }
  2663. }
  2664. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  2665. err = sky2_test_msi(hw);
  2666. if (err == -EOPNOTSUPP)
  2667. pci_disable_msi(pdev);
  2668. else if (err)
  2669. goto err_out_unregister;
  2670. }
  2671. err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
  2672. if (err) {
  2673. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2674. pci_name(pdev), pdev->irq);
  2675. goto err_out_unregister;
  2676. }
  2677. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2678. setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) dev);
  2679. pci_set_drvdata(pdev, hw);
  2680. return 0;
  2681. err_out_unregister:
  2682. pci_disable_msi(pdev);
  2683. if (dev1) {
  2684. unregister_netdev(dev1);
  2685. free_netdev(dev1);
  2686. }
  2687. unregister_netdev(dev);
  2688. err_out_free_netdev:
  2689. free_netdev(dev);
  2690. err_out_free_pci:
  2691. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2692. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2693. err_out_iounmap:
  2694. iounmap(hw->regs);
  2695. err_out_free_hw:
  2696. kfree(hw);
  2697. err_out_free_regions:
  2698. pci_release_regions(pdev);
  2699. pci_disable_device(pdev);
  2700. err_out:
  2701. return err;
  2702. }
  2703. static void __devexit sky2_remove(struct pci_dev *pdev)
  2704. {
  2705. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2706. struct net_device *dev0, *dev1;
  2707. if (!hw)
  2708. return;
  2709. del_timer_sync(&hw->idle_timer);
  2710. sky2_write32(hw, B0_IMSK, 0);
  2711. dev0 = hw->dev[0];
  2712. dev1 = hw->dev[1];
  2713. if (dev1)
  2714. unregister_netdev(dev1);
  2715. unregister_netdev(dev0);
  2716. sky2_set_power_state(hw, PCI_D3hot);
  2717. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2718. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2719. sky2_read8(hw, B0_CTST);
  2720. free_irq(pdev->irq, hw);
  2721. pci_disable_msi(pdev);
  2722. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2723. pci_release_regions(pdev);
  2724. pci_disable_device(pdev);
  2725. if (dev1)
  2726. free_netdev(dev1);
  2727. free_netdev(dev0);
  2728. iounmap(hw->regs);
  2729. kfree(hw);
  2730. pci_set_drvdata(pdev, NULL);
  2731. }
  2732. #ifdef CONFIG_PM
  2733. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2734. {
  2735. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2736. int i;
  2737. for (i = 0; i < 2; i++) {
  2738. struct net_device *dev = hw->dev[i];
  2739. if (dev) {
  2740. if (!netif_running(dev))
  2741. continue;
  2742. sky2_down(dev);
  2743. netif_device_detach(dev);
  2744. }
  2745. }
  2746. return sky2_set_power_state(hw, pci_choose_state(pdev, state));
  2747. }
  2748. static int sky2_resume(struct pci_dev *pdev)
  2749. {
  2750. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2751. int i, err;
  2752. pci_restore_state(pdev);
  2753. pci_enable_wake(pdev, PCI_D0, 0);
  2754. err = sky2_set_power_state(hw, PCI_D0);
  2755. if (err)
  2756. goto out;
  2757. err = sky2_reset(hw);
  2758. if (err)
  2759. goto out;
  2760. for (i = 0; i < 2; i++) {
  2761. struct net_device *dev = hw->dev[i];
  2762. if (dev && netif_running(dev)) {
  2763. netif_device_attach(dev);
  2764. err = sky2_up(dev);
  2765. if (err) {
  2766. printk(KERN_ERR PFX "%s: could not up: %d\n",
  2767. dev->name, err);
  2768. dev_close(dev);
  2769. break;
  2770. }
  2771. }
  2772. }
  2773. out:
  2774. return err;
  2775. }
  2776. #endif
  2777. static struct pci_driver sky2_driver = {
  2778. .name = DRV_NAME,
  2779. .id_table = sky2_id_table,
  2780. .probe = sky2_probe,
  2781. .remove = __devexit_p(sky2_remove),
  2782. #ifdef CONFIG_PM
  2783. .suspend = sky2_suspend,
  2784. .resume = sky2_resume,
  2785. #endif
  2786. };
  2787. static int __init sky2_init_module(void)
  2788. {
  2789. return pci_register_driver(&sky2_driver);
  2790. }
  2791. static void __exit sky2_cleanup_module(void)
  2792. {
  2793. pci_unregister_driver(&sky2_driver);
  2794. }
  2795. module_init(sky2_init_module);
  2796. module_exit(sky2_cleanup_module);
  2797. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2798. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2799. MODULE_LICENSE("GPL");
  2800. MODULE_VERSION(DRV_VERSION);