davinci_spi.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100
  1. /*
  2. * Copyright (C) 2009 Texas Instruments.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #include <linux/interrupt.h>
  19. #include <linux/io.h>
  20. #include <linux/gpio.h>
  21. #include <linux/module.h>
  22. #include <linux/delay.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/err.h>
  25. #include <linux/clk.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/spi/spi.h>
  28. #include <linux/spi/spi_bitbang.h>
  29. #include <linux/slab.h>
  30. #include <mach/spi.h>
  31. #include <mach/edma.h>
  32. #define SPI_NO_RESOURCE ((resource_size_t)-1)
  33. #define SPI_MAX_CHIPSELECT 2
  34. #define CS_DEFAULT 0xFF
  35. #define SPIFMT_PHASE_MASK BIT(16)
  36. #define SPIFMT_POLARITY_MASK BIT(17)
  37. #define SPIFMT_DISTIMER_MASK BIT(18)
  38. #define SPIFMT_SHIFTDIR_MASK BIT(20)
  39. #define SPIFMT_WAITENA_MASK BIT(21)
  40. #define SPIFMT_PARITYENA_MASK BIT(22)
  41. #define SPIFMT_ODD_PARITY_MASK BIT(23)
  42. #define SPIFMT_WDELAY_MASK 0x3f000000u
  43. #define SPIFMT_WDELAY_SHIFT 24
  44. #define SPIFMT_PRESCALE_SHIFT 8
  45. /* SPIPC0 */
  46. #define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
  47. #define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
  48. #define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
  49. #define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
  50. #define SPIINT_MASKALL 0x0101035F
  51. #define SPIINT_MASKINT 0x0000015F
  52. #define SPI_INTLVL_1 0x000001FF
  53. #define SPI_INTLVL_0 0x00000000
  54. /* SPIDAT1 (upper 16 bit defines) */
  55. #define SPIDAT1_CSHOLD_MASK BIT(12)
  56. /* SPIGCR1 */
  57. #define SPIGCR1_CLKMOD_MASK BIT(1)
  58. #define SPIGCR1_MASTER_MASK BIT(0)
  59. #define SPIGCR1_LOOPBACK_MASK BIT(16)
  60. #define SPIGCR1_SPIENA_MASK BIT(24)
  61. /* SPIBUF */
  62. #define SPIBUF_TXFULL_MASK BIT(29)
  63. #define SPIBUF_RXEMPTY_MASK BIT(31)
  64. /* SPIDELAY */
  65. #define SPIDELAY_C2TDELAY_SHIFT 24
  66. #define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
  67. #define SPIDELAY_T2CDELAY_SHIFT 16
  68. #define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
  69. #define SPIDELAY_T2EDELAY_SHIFT 8
  70. #define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
  71. #define SPIDELAY_C2EDELAY_SHIFT 0
  72. #define SPIDELAY_C2EDELAY_MASK 0xFF
  73. /* Error Masks */
  74. #define SPIFLG_DLEN_ERR_MASK BIT(0)
  75. #define SPIFLG_TIMEOUT_MASK BIT(1)
  76. #define SPIFLG_PARERR_MASK BIT(2)
  77. #define SPIFLG_DESYNC_MASK BIT(3)
  78. #define SPIFLG_BITERR_MASK BIT(4)
  79. #define SPIFLG_OVRRUN_MASK BIT(6)
  80. #define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
  81. #define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
  82. | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
  83. | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
  84. | SPIFLG_OVRRUN_MASK)
  85. #define SPIINT_DMA_REQ_EN BIT(16)
  86. /* SPI Controller registers */
  87. #define SPIGCR0 0x00
  88. #define SPIGCR1 0x04
  89. #define SPIINT 0x08
  90. #define SPILVL 0x0c
  91. #define SPIFLG 0x10
  92. #define SPIPC0 0x14
  93. #define SPIDAT1 0x3c
  94. #define SPIBUF 0x40
  95. #define SPIDELAY 0x48
  96. #define SPIDEF 0x4c
  97. #define SPIFMT0 0x50
  98. /* We have 2 DMA channels per CS, one for RX and one for TX */
  99. struct davinci_spi_dma {
  100. int dma_tx_channel;
  101. int dma_rx_channel;
  102. int dma_tx_sync_dev;
  103. int dma_rx_sync_dev;
  104. enum dma_event_q eventq;
  105. struct completion dma_tx_completion;
  106. struct completion dma_rx_completion;
  107. };
  108. /* SPI Controller driver's private data. */
  109. struct davinci_spi {
  110. struct spi_bitbang bitbang;
  111. struct clk *clk;
  112. u8 version;
  113. resource_size_t pbase;
  114. void __iomem *base;
  115. size_t region_size;
  116. u32 irq;
  117. struct completion done;
  118. const void *tx;
  119. void *rx;
  120. #define SPI_TMP_BUFSZ (SMP_CACHE_BYTES + 1)
  121. u8 rx_tmp_buf[SPI_TMP_BUFSZ];
  122. int rcount;
  123. int wcount;
  124. struct davinci_spi_dma dma_channels;
  125. struct davinci_spi_platform_data *pdata;
  126. void (*get_rx)(u32 rx_data, struct davinci_spi *);
  127. u32 (*get_tx)(struct davinci_spi *);
  128. u8 bytes_per_word[SPI_MAX_CHIPSELECT];
  129. };
  130. static struct davinci_spi_config davinci_spi_default_cfg;
  131. static unsigned use_dma;
  132. static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *davinci_spi)
  133. {
  134. if (davinci_spi->rx) {
  135. u8 *rx = davinci_spi->rx;
  136. *rx++ = (u8)data;
  137. davinci_spi->rx = rx;
  138. }
  139. }
  140. static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *davinci_spi)
  141. {
  142. if (davinci_spi->rx) {
  143. u16 *rx = davinci_spi->rx;
  144. *rx++ = (u16)data;
  145. davinci_spi->rx = rx;
  146. }
  147. }
  148. static u32 davinci_spi_tx_buf_u8(struct davinci_spi *davinci_spi)
  149. {
  150. u32 data = 0;
  151. if (davinci_spi->tx) {
  152. const u8 *tx = davinci_spi->tx;
  153. data = *tx++;
  154. davinci_spi->tx = tx;
  155. }
  156. return data;
  157. }
  158. static u32 davinci_spi_tx_buf_u16(struct davinci_spi *davinci_spi)
  159. {
  160. u32 data = 0;
  161. if (davinci_spi->tx) {
  162. const u16 *tx = davinci_spi->tx;
  163. data = *tx++;
  164. davinci_spi->tx = tx;
  165. }
  166. return data;
  167. }
  168. static inline void set_io_bits(void __iomem *addr, u32 bits)
  169. {
  170. u32 v = ioread32(addr);
  171. v |= bits;
  172. iowrite32(v, addr);
  173. }
  174. static inline void clear_io_bits(void __iomem *addr, u32 bits)
  175. {
  176. u32 v = ioread32(addr);
  177. v &= ~bits;
  178. iowrite32(v, addr);
  179. }
  180. static void davinci_spi_set_dma_req(const struct spi_device *spi, int enable)
  181. {
  182. struct davinci_spi *davinci_spi = spi_master_get_devdata(spi->master);
  183. if (enable)
  184. set_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
  185. else
  186. clear_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
  187. }
  188. /*
  189. * Interface to control the chip select signal
  190. */
  191. static void davinci_spi_chipselect(struct spi_device *spi, int value)
  192. {
  193. struct davinci_spi *davinci_spi;
  194. struct davinci_spi_platform_data *pdata;
  195. u8 chip_sel = spi->chip_select;
  196. u16 spidat1_cfg = CS_DEFAULT;
  197. bool gpio_chipsel = false;
  198. davinci_spi = spi_master_get_devdata(spi->master);
  199. pdata = davinci_spi->pdata;
  200. if (pdata->chip_sel && chip_sel < pdata->num_chipselect &&
  201. pdata->chip_sel[chip_sel] != SPI_INTERN_CS)
  202. gpio_chipsel = true;
  203. /*
  204. * Board specific chip select logic decides the polarity and cs
  205. * line for the controller
  206. */
  207. if (gpio_chipsel) {
  208. if (value == BITBANG_CS_ACTIVE)
  209. gpio_set_value(pdata->chip_sel[chip_sel], 0);
  210. else
  211. gpio_set_value(pdata->chip_sel[chip_sel], 1);
  212. } else {
  213. if (value == BITBANG_CS_ACTIVE) {
  214. spidat1_cfg |= SPIDAT1_CSHOLD_MASK;
  215. spidat1_cfg &= ~(0x1 << chip_sel);
  216. }
  217. iowrite16(spidat1_cfg, davinci_spi->base + SPIDAT1 + 2);
  218. }
  219. }
  220. /**
  221. * davinci_spi_get_prescale - Calculates the correct prescale value
  222. * @maxspeed_hz: the maximum rate the SPI clock can run at
  223. *
  224. * This function calculates the prescale value that generates a clock rate
  225. * less than or equal to the specified maximum.
  226. *
  227. * Returns: calculated prescale - 1 for easy programming into SPI registers
  228. * or negative error number if valid prescalar cannot be updated.
  229. */
  230. static inline int davinci_spi_get_prescale(struct davinci_spi *davinci_spi,
  231. u32 max_speed_hz)
  232. {
  233. int ret;
  234. ret = DIV_ROUND_UP(clk_get_rate(davinci_spi->clk), max_speed_hz);
  235. if (ret < 3 || ret > 256)
  236. return -EINVAL;
  237. return ret - 1;
  238. }
  239. /**
  240. * davinci_spi_setup_transfer - This functions will determine transfer method
  241. * @spi: spi device on which data transfer to be done
  242. * @t: spi transfer in which transfer info is filled
  243. *
  244. * This function determines data transfer method (8/16/32 bit transfer).
  245. * It will also set the SPI Clock Control register according to
  246. * SPI slave device freq.
  247. */
  248. static int davinci_spi_setup_transfer(struct spi_device *spi,
  249. struct spi_transfer *t)
  250. {
  251. struct davinci_spi *davinci_spi;
  252. struct davinci_spi_config *spicfg;
  253. u8 bits_per_word = 0;
  254. u32 hz = 0, spifmt = 0, prescale = 0;
  255. davinci_spi = spi_master_get_devdata(spi->master);
  256. spicfg = (struct davinci_spi_config *)spi->controller_data;
  257. if (!spicfg)
  258. spicfg = &davinci_spi_default_cfg;
  259. if (t) {
  260. bits_per_word = t->bits_per_word;
  261. hz = t->speed_hz;
  262. }
  263. /* if bits_per_word is not set then set it default */
  264. if (!bits_per_word)
  265. bits_per_word = spi->bits_per_word;
  266. /*
  267. * Assign function pointer to appropriate transfer method
  268. * 8bit, 16bit or 32bit transfer
  269. */
  270. if (bits_per_word <= 8 && bits_per_word >= 2) {
  271. davinci_spi->get_rx = davinci_spi_rx_buf_u8;
  272. davinci_spi->get_tx = davinci_spi_tx_buf_u8;
  273. davinci_spi->bytes_per_word[spi->chip_select] = 1;
  274. } else if (bits_per_word <= 16 && bits_per_word >= 2) {
  275. davinci_spi->get_rx = davinci_spi_rx_buf_u16;
  276. davinci_spi->get_tx = davinci_spi_tx_buf_u16;
  277. davinci_spi->bytes_per_word[spi->chip_select] = 2;
  278. } else
  279. return -EINVAL;
  280. if (!hz)
  281. hz = spi->max_speed_hz;
  282. /* Set up SPIFMTn register, unique to this chipselect. */
  283. prescale = davinci_spi_get_prescale(davinci_spi, hz);
  284. if (prescale < 0)
  285. return prescale;
  286. spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
  287. if (spi->mode & SPI_LSB_FIRST)
  288. spifmt |= SPIFMT_SHIFTDIR_MASK;
  289. if (spi->mode & SPI_CPOL)
  290. spifmt |= SPIFMT_POLARITY_MASK;
  291. if (!(spi->mode & SPI_CPHA))
  292. spifmt |= SPIFMT_PHASE_MASK;
  293. /*
  294. * Version 1 hardware supports two basic SPI modes:
  295. * - Standard SPI mode uses 4 pins, with chipselect
  296. * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
  297. * (distinct from SPI_3WIRE, with just one data wire;
  298. * or similar variants without MOSI or without MISO)
  299. *
  300. * Version 2 hardware supports an optional handshaking signal,
  301. * so it can support two more modes:
  302. * - 5 pin SPI variant is standard SPI plus SPI_READY
  303. * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
  304. */
  305. if (davinci_spi->version == SPI_VERSION_2) {
  306. u32 delay = 0;
  307. spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
  308. & SPIFMT_WDELAY_MASK);
  309. if (spicfg->odd_parity)
  310. spifmt |= SPIFMT_ODD_PARITY_MASK;
  311. if (spicfg->parity_enable)
  312. spifmt |= SPIFMT_PARITYENA_MASK;
  313. if (spicfg->timer_disable) {
  314. spifmt |= SPIFMT_DISTIMER_MASK;
  315. } else {
  316. delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
  317. & SPIDELAY_C2TDELAY_MASK;
  318. delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
  319. & SPIDELAY_T2CDELAY_MASK;
  320. }
  321. if (spi->mode & SPI_READY) {
  322. spifmt |= SPIFMT_WAITENA_MASK;
  323. delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
  324. & SPIDELAY_T2EDELAY_MASK;
  325. delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
  326. & SPIDELAY_C2EDELAY_MASK;
  327. }
  328. iowrite32(delay, davinci_spi->base + SPIDELAY);
  329. }
  330. iowrite32(spifmt, davinci_spi->base + SPIFMT0);
  331. return 0;
  332. }
  333. static void davinci_spi_dma_rx_callback(unsigned lch, u16 ch_status, void *data)
  334. {
  335. struct spi_device *spi = (struct spi_device *)data;
  336. struct davinci_spi *davinci_spi;
  337. struct davinci_spi_dma *davinci_spi_dma;
  338. davinci_spi = spi_master_get_devdata(spi->master);
  339. davinci_spi_dma = &davinci_spi->dma_channels;
  340. if (ch_status == DMA_COMPLETE)
  341. edma_stop(davinci_spi_dma->dma_rx_channel);
  342. else
  343. edma_clean_channel(davinci_spi_dma->dma_rx_channel);
  344. complete(&davinci_spi_dma->dma_rx_completion);
  345. /* We must disable the DMA RX request */
  346. davinci_spi_set_dma_req(spi, 0);
  347. }
  348. static void davinci_spi_dma_tx_callback(unsigned lch, u16 ch_status, void *data)
  349. {
  350. struct spi_device *spi = (struct spi_device *)data;
  351. struct davinci_spi *davinci_spi;
  352. struct davinci_spi_dma *davinci_spi_dma;
  353. davinci_spi = spi_master_get_devdata(spi->master);
  354. davinci_spi_dma = &davinci_spi->dma_channels;
  355. if (ch_status == DMA_COMPLETE)
  356. edma_stop(davinci_spi_dma->dma_tx_channel);
  357. else
  358. edma_clean_channel(davinci_spi_dma->dma_tx_channel);
  359. complete(&davinci_spi_dma->dma_tx_completion);
  360. /* We must disable the DMA TX request */
  361. davinci_spi_set_dma_req(spi, 0);
  362. }
  363. static int davinci_spi_request_dma(struct spi_device *spi)
  364. {
  365. struct davinci_spi *davinci_spi;
  366. struct davinci_spi_dma *davinci_spi_dma;
  367. struct device *sdev;
  368. int r;
  369. davinci_spi = spi_master_get_devdata(spi->master);
  370. davinci_spi_dma = &davinci_spi->dma_channels;
  371. sdev = davinci_spi->bitbang.master->dev.parent;
  372. r = edma_alloc_channel(davinci_spi_dma->dma_rx_sync_dev,
  373. davinci_spi_dma_rx_callback, spi,
  374. davinci_spi_dma->eventq);
  375. if (r < 0) {
  376. dev_dbg(sdev, "Unable to request DMA channel for SPI RX\n");
  377. return -EAGAIN;
  378. }
  379. davinci_spi_dma->dma_rx_channel = r;
  380. r = edma_alloc_channel(davinci_spi_dma->dma_tx_sync_dev,
  381. davinci_spi_dma_tx_callback, spi,
  382. davinci_spi_dma->eventq);
  383. if (r < 0) {
  384. edma_free_channel(davinci_spi_dma->dma_rx_channel);
  385. davinci_spi_dma->dma_rx_channel = -1;
  386. dev_dbg(sdev, "Unable to request DMA channel for SPI TX\n");
  387. return -EAGAIN;
  388. }
  389. davinci_spi_dma->dma_tx_channel = r;
  390. return 0;
  391. }
  392. /**
  393. * davinci_spi_setup - This functions will set default transfer method
  394. * @spi: spi device on which data transfer to be done
  395. *
  396. * This functions sets the default transfer method.
  397. */
  398. static int davinci_spi_setup(struct spi_device *spi)
  399. {
  400. int retval = 0;
  401. struct davinci_spi *davinci_spi;
  402. struct davinci_spi_dma *davinci_spi_dma;
  403. struct davinci_spi_platform_data *pdata;
  404. davinci_spi = spi_master_get_devdata(spi->master);
  405. pdata = davinci_spi->pdata;
  406. /* if bits per word length is zero then set it default 8 */
  407. if (!spi->bits_per_word)
  408. spi->bits_per_word = 8;
  409. if (!(spi->mode & SPI_NO_CS)) {
  410. if ((pdata->chip_sel == NULL) ||
  411. (pdata->chip_sel[spi->chip_select] == SPI_INTERN_CS))
  412. set_io_bits(davinci_spi->base + SPIPC0,
  413. 1 << spi->chip_select);
  414. }
  415. if (spi->mode & SPI_READY)
  416. set_io_bits(davinci_spi->base + SPIPC0, SPIPC0_SPIENA_MASK);
  417. if (spi->mode & SPI_LOOP)
  418. set_io_bits(davinci_spi->base + SPIGCR1,
  419. SPIGCR1_LOOPBACK_MASK);
  420. else
  421. clear_io_bits(davinci_spi->base + SPIGCR1,
  422. SPIGCR1_LOOPBACK_MASK);
  423. if (use_dma) {
  424. davinci_spi_dma = &davinci_spi->dma_channels;
  425. if ((davinci_spi_dma->dma_rx_channel == -1) ||
  426. (davinci_spi_dma->dma_tx_channel == -1))
  427. retval = davinci_spi_request_dma(spi);
  428. }
  429. return retval;
  430. }
  431. static void davinci_spi_cleanup(struct spi_device *spi)
  432. {
  433. if (use_dma) {
  434. struct davinci_spi *davinci_spi =
  435. spi_master_get_devdata(spi->master);
  436. struct davinci_spi_dma *davinci_spi_dma =
  437. &davinci_spi->dma_channels;
  438. if ((davinci_spi_dma->dma_rx_channel != -1)
  439. && (davinci_spi_dma->dma_tx_channel != -1)) {
  440. edma_free_channel(davinci_spi_dma->dma_tx_channel);
  441. edma_free_channel(davinci_spi_dma->dma_rx_channel);
  442. }
  443. }
  444. }
  445. static int davinci_spi_check_error(struct davinci_spi *davinci_spi,
  446. int int_status)
  447. {
  448. struct device *sdev = davinci_spi->bitbang.master->dev.parent;
  449. if (int_status & SPIFLG_TIMEOUT_MASK) {
  450. dev_dbg(sdev, "SPI Time-out Error\n");
  451. return -ETIMEDOUT;
  452. }
  453. if (int_status & SPIFLG_DESYNC_MASK) {
  454. dev_dbg(sdev, "SPI Desynchronization Error\n");
  455. return -EIO;
  456. }
  457. if (int_status & SPIFLG_BITERR_MASK) {
  458. dev_dbg(sdev, "SPI Bit error\n");
  459. return -EIO;
  460. }
  461. if (davinci_spi->version == SPI_VERSION_2) {
  462. if (int_status & SPIFLG_DLEN_ERR_MASK) {
  463. dev_dbg(sdev, "SPI Data Length Error\n");
  464. return -EIO;
  465. }
  466. if (int_status & SPIFLG_PARERR_MASK) {
  467. dev_dbg(sdev, "SPI Parity Error\n");
  468. return -EIO;
  469. }
  470. if (int_status & SPIFLG_OVRRUN_MASK) {
  471. dev_dbg(sdev, "SPI Data Overrun error\n");
  472. return -EIO;
  473. }
  474. if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
  475. dev_dbg(sdev, "SPI Buffer Init Active\n");
  476. return -EBUSY;
  477. }
  478. }
  479. return 0;
  480. }
  481. /**
  482. * davinci_spi_process_events - check for and handle any SPI controller events
  483. * @davinci_spi: the controller data
  484. *
  485. * This function will check the SPIFLG register and handle any events that are
  486. * detected there
  487. */
  488. static int davinci_spi_process_events(struct davinci_spi *davinci_spi)
  489. {
  490. u32 buf, status, errors = 0, data1_reg_val;
  491. buf = ioread32(davinci_spi->base + SPIBUF);
  492. if (davinci_spi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
  493. davinci_spi->get_rx(buf & 0xFFFF, davinci_spi);
  494. davinci_spi->rcount--;
  495. }
  496. status = ioread32(davinci_spi->base + SPIFLG);
  497. if (unlikely(status & SPIFLG_ERROR_MASK)) {
  498. errors = status & SPIFLG_ERROR_MASK;
  499. goto out;
  500. }
  501. if (davinci_spi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
  502. data1_reg_val = ioread32(davinci_spi->base + SPIDAT1);
  503. davinci_spi->wcount--;
  504. data1_reg_val &= ~0xFFFF;
  505. data1_reg_val |= 0xFFFF & davinci_spi->get_tx(davinci_spi);
  506. iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
  507. }
  508. out:
  509. return errors;
  510. }
  511. /**
  512. * davinci_spi_bufs - functions which will handle transfer data
  513. * @spi: spi device on which data transfer to be done
  514. * @t: spi transfer in which transfer info is filled
  515. *
  516. * This function will put data to be transferred into data register
  517. * of SPI controller and then wait until the completion will be marked
  518. * by the IRQ Handler.
  519. */
  520. static int davinci_spi_bufs_pio(struct spi_device *spi, struct spi_transfer *t)
  521. {
  522. struct davinci_spi *davinci_spi;
  523. int ret;
  524. u32 tx_data, data1_reg_val;
  525. u32 errors = 0;
  526. struct davinci_spi_config *spicfg;
  527. struct davinci_spi_platform_data *pdata;
  528. davinci_spi = spi_master_get_devdata(spi->master);
  529. pdata = davinci_spi->pdata;
  530. spicfg = (struct davinci_spi_config *)spi->controller_data;
  531. if (!spicfg)
  532. spicfg = &davinci_spi_default_cfg;
  533. davinci_spi->tx = t->tx_buf;
  534. davinci_spi->rx = t->rx_buf;
  535. davinci_spi->wcount = t->len /
  536. davinci_spi->bytes_per_word[spi->chip_select];
  537. davinci_spi->rcount = davinci_spi->wcount;
  538. data1_reg_val = ioread32(davinci_spi->base + SPIDAT1);
  539. /* Enable SPI */
  540. set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
  541. if (spicfg->io_type == SPI_IO_TYPE_INTR) {
  542. set_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKINT);
  543. INIT_COMPLETION(davinci_spi->done);
  544. }
  545. /* start the transfer */
  546. davinci_spi->wcount--;
  547. tx_data = davinci_spi->get_tx(davinci_spi);
  548. data1_reg_val &= 0xFFFF0000;
  549. data1_reg_val |= tx_data & 0xFFFF;
  550. iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
  551. /* Wait for the transfer to complete */
  552. if (spicfg->io_type == SPI_IO_TYPE_INTR) {
  553. wait_for_completion_interruptible(&(davinci_spi->done));
  554. } else {
  555. while (davinci_spi->rcount > 0 || davinci_spi->wcount > 0) {
  556. errors = davinci_spi_process_events(davinci_spi);
  557. if (errors)
  558. break;
  559. cpu_relax();
  560. }
  561. }
  562. clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
  563. /*
  564. * Check for bit error, desync error,parity error,timeout error and
  565. * receive overflow errors
  566. */
  567. if (errors) {
  568. ret = davinci_spi_check_error(davinci_spi, errors);
  569. WARN(!ret, "%s: error reported but no error found!\n",
  570. dev_name(&spi->dev));
  571. return ret;
  572. }
  573. return t->len;
  574. }
  575. /**
  576. * davinci_spi_irq - Interrupt handler for SPI Master Controller
  577. * @irq: IRQ number for this SPI Master
  578. * @context_data: structure for SPI Master controller davinci_spi
  579. *
  580. * ISR will determine that interrupt arrives either for READ or WRITE command.
  581. * According to command it will do the appropriate action. It will check
  582. * transfer length and if it is not zero then dispatch transfer command again.
  583. * If transfer length is zero then it will indicate the COMPLETION so that
  584. * davinci_spi_bufs function can go ahead.
  585. */
  586. static irqreturn_t davinci_spi_irq(s32 irq, void *context_data)
  587. {
  588. struct davinci_spi *davinci_spi = context_data;
  589. int status;
  590. status = davinci_spi_process_events(davinci_spi);
  591. if (unlikely(status != 0))
  592. clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKINT);
  593. if ((!davinci_spi->rcount && !davinci_spi->wcount) || status)
  594. complete(&davinci_spi->done);
  595. return IRQ_HANDLED;
  596. }
  597. static int davinci_spi_bufs_dma(struct spi_device *spi, struct spi_transfer *t)
  598. {
  599. struct davinci_spi *davinci_spi;
  600. int int_status = 0;
  601. int count;
  602. unsigned rx_buf_count;
  603. struct davinci_spi_dma *davinci_spi_dma;
  604. int data_type, ret;
  605. unsigned long tx_reg, rx_reg;
  606. struct davinci_spi_platform_data *pdata;
  607. void *rx_buf;
  608. struct device *sdev;
  609. struct edmacc_param param;
  610. davinci_spi = spi_master_get_devdata(spi->master);
  611. pdata = davinci_spi->pdata;
  612. sdev = davinci_spi->bitbang.master->dev.parent;
  613. davinci_spi_dma = &davinci_spi->dma_channels;
  614. tx_reg = (unsigned long)davinci_spi->pbase + SPIDAT1;
  615. rx_reg = (unsigned long)davinci_spi->pbase + SPIBUF;
  616. davinci_spi->tx = t->tx_buf;
  617. davinci_spi->rx = t->rx_buf;
  618. /* convert len to words based on bits_per_word */
  619. data_type = davinci_spi->bytes_per_word[spi->chip_select];
  620. init_completion(&davinci_spi_dma->dma_rx_completion);
  621. init_completion(&davinci_spi_dma->dma_tx_completion);
  622. count = t->len / data_type; /* the number of elements */
  623. /* disable all interrupts for dma transfers */
  624. clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
  625. /* Enable SPI */
  626. set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
  627. /*
  628. * Transmit DMA setup
  629. *
  630. * If there is transmit data, map the transmit buffer, set it as the
  631. * source of data and set the source B index to data size.
  632. * If there is no transmit data, set the transmit register as the
  633. * source of data, and set the source B index to zero.
  634. *
  635. * The destination is always the transmit register itself. And the
  636. * destination never increments.
  637. */
  638. if (t->tx_buf) {
  639. t->tx_dma = dma_map_single(&spi->dev, (void *)t->tx_buf, count,
  640. DMA_TO_DEVICE);
  641. if (dma_mapping_error(&spi->dev, t->tx_dma)) {
  642. dev_dbg(sdev, "Unable to DMA map a %d bytes"
  643. " TX buffer\n", count);
  644. return -ENOMEM;
  645. }
  646. }
  647. param.opt = TCINTEN | EDMA_TCC(davinci_spi_dma->dma_tx_channel);
  648. param.src = t->tx_buf ? t->tx_dma : tx_reg;
  649. param.a_b_cnt = count << 16 | data_type;
  650. param.dst = tx_reg;
  651. param.src_dst_bidx = t->tx_buf ? data_type : 0;
  652. param.link_bcntrld = 0xffff;
  653. param.src_dst_cidx = 0;
  654. param.ccnt = 1;
  655. edma_write_slot(davinci_spi_dma->dma_tx_channel, &param);
  656. /*
  657. * Receive DMA setup
  658. *
  659. * If there is receive buffer, use it to receive data. If there
  660. * is none provided, use a temporary receive buffer. Set the
  661. * destination B index to 0 so effectively only one byte is used
  662. * in the temporary buffer (address does not increment).
  663. *
  664. * The source of receive data is the receive data register. The
  665. * source address never increments.
  666. */
  667. if (t->rx_buf) {
  668. rx_buf = t->rx_buf;
  669. rx_buf_count = count;
  670. } else {
  671. rx_buf = davinci_spi->rx_tmp_buf;
  672. rx_buf_count = sizeof(davinci_spi->rx_tmp_buf);
  673. }
  674. t->rx_dma = dma_map_single(&spi->dev, rx_buf, rx_buf_count,
  675. DMA_FROM_DEVICE);
  676. if (dma_mapping_error(&spi->dev, t->rx_dma)) {
  677. dev_dbg(sdev, "Couldn't DMA map a %d bytes RX buffer\n",
  678. rx_buf_count);
  679. if (t->tx_buf)
  680. dma_unmap_single(NULL, t->tx_dma, count, DMA_TO_DEVICE);
  681. return -ENOMEM;
  682. }
  683. param.opt = TCINTEN | EDMA_TCC(davinci_spi_dma->dma_rx_channel);
  684. param.src = rx_reg;
  685. param.a_b_cnt = count << 16 | data_type;
  686. param.dst = t->rx_dma;
  687. param.src_dst_bidx = (t->rx_buf ? data_type : 0) << 16;
  688. param.link_bcntrld = 0xffff;
  689. param.src_dst_cidx = 0;
  690. param.ccnt = 1;
  691. edma_write_slot(davinci_spi_dma->dma_rx_channel, &param);
  692. if (pdata->cshold_bug) {
  693. u16 spidat1 = ioread16(davinci_spi->base + SPIDAT1 + 2);
  694. iowrite16(spidat1, davinci_spi->base + SPIDAT1 + 2);
  695. }
  696. edma_start(davinci_spi_dma->dma_rx_channel);
  697. edma_start(davinci_spi_dma->dma_tx_channel);
  698. davinci_spi_set_dma_req(spi, 1);
  699. wait_for_completion_interruptible(&davinci_spi_dma->dma_tx_completion);
  700. wait_for_completion_interruptible(&davinci_spi_dma->dma_rx_completion);
  701. if (t->tx_buf)
  702. dma_unmap_single(NULL, t->tx_dma, count, DMA_TO_DEVICE);
  703. dma_unmap_single(NULL, t->rx_dma, rx_buf_count, DMA_FROM_DEVICE);
  704. /*
  705. * Check for bit error, desync error,parity error,timeout error and
  706. * receive overflow errors
  707. */
  708. int_status = ioread32(davinci_spi->base + SPIFLG);
  709. ret = davinci_spi_check_error(davinci_spi, int_status);
  710. if (ret != 0)
  711. return ret;
  712. return t->len;
  713. }
  714. /**
  715. * davinci_spi_probe - probe function for SPI Master Controller
  716. * @pdev: platform_device structure which contains plateform specific data
  717. */
  718. static int davinci_spi_probe(struct platform_device *pdev)
  719. {
  720. struct spi_master *master;
  721. struct davinci_spi *davinci_spi;
  722. struct davinci_spi_platform_data *pdata;
  723. struct resource *r, *mem;
  724. resource_size_t dma_rx_chan = SPI_NO_RESOURCE;
  725. resource_size_t dma_tx_chan = SPI_NO_RESOURCE;
  726. resource_size_t dma_eventq = SPI_NO_RESOURCE;
  727. int i = 0, ret = 0;
  728. u32 spipc0;
  729. pdata = pdev->dev.platform_data;
  730. if (pdata == NULL) {
  731. ret = -ENODEV;
  732. goto err;
  733. }
  734. master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
  735. if (master == NULL) {
  736. ret = -ENOMEM;
  737. goto err;
  738. }
  739. dev_set_drvdata(&pdev->dev, master);
  740. davinci_spi = spi_master_get_devdata(master);
  741. if (davinci_spi == NULL) {
  742. ret = -ENOENT;
  743. goto free_master;
  744. }
  745. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  746. if (r == NULL) {
  747. ret = -ENOENT;
  748. goto free_master;
  749. }
  750. davinci_spi->pbase = r->start;
  751. davinci_spi->region_size = resource_size(r);
  752. davinci_spi->pdata = pdata;
  753. mem = request_mem_region(r->start, davinci_spi->region_size,
  754. pdev->name);
  755. if (mem == NULL) {
  756. ret = -EBUSY;
  757. goto free_master;
  758. }
  759. davinci_spi->base = ioremap(r->start, davinci_spi->region_size);
  760. if (davinci_spi->base == NULL) {
  761. ret = -ENOMEM;
  762. goto release_region;
  763. }
  764. davinci_spi->irq = platform_get_irq(pdev, 0);
  765. if (davinci_spi->irq <= 0) {
  766. ret = -EINVAL;
  767. goto unmap_io;
  768. }
  769. ret = request_irq(davinci_spi->irq, davinci_spi_irq, 0,
  770. dev_name(&pdev->dev), davinci_spi);
  771. if (ret)
  772. goto unmap_io;
  773. davinci_spi->bitbang.master = spi_master_get(master);
  774. if (davinci_spi->bitbang.master == NULL) {
  775. ret = -ENODEV;
  776. goto irq_free;
  777. }
  778. davinci_spi->clk = clk_get(&pdev->dev, NULL);
  779. if (IS_ERR(davinci_spi->clk)) {
  780. ret = -ENODEV;
  781. goto put_master;
  782. }
  783. clk_enable(davinci_spi->clk);
  784. master->bus_num = pdev->id;
  785. master->num_chipselect = pdata->num_chipselect;
  786. master->setup = davinci_spi_setup;
  787. master->cleanup = davinci_spi_cleanup;
  788. davinci_spi->bitbang.chipselect = davinci_spi_chipselect;
  789. davinci_spi->bitbang.setup_transfer = davinci_spi_setup_transfer;
  790. davinci_spi->version = pdata->version;
  791. use_dma = pdata->use_dma;
  792. davinci_spi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
  793. if (davinci_spi->version == SPI_VERSION_2)
  794. davinci_spi->bitbang.flags |= SPI_READY;
  795. if (use_dma) {
  796. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  797. if (r)
  798. dma_rx_chan = r->start;
  799. r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  800. if (r)
  801. dma_tx_chan = r->start;
  802. r = platform_get_resource(pdev, IORESOURCE_DMA, 2);
  803. if (r)
  804. dma_eventq = r->start;
  805. }
  806. if (!use_dma ||
  807. dma_rx_chan == SPI_NO_RESOURCE ||
  808. dma_tx_chan == SPI_NO_RESOURCE ||
  809. dma_eventq == SPI_NO_RESOURCE) {
  810. davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_pio;
  811. use_dma = 0;
  812. } else {
  813. davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_dma;
  814. davinci_spi->dma_channels.dma_rx_channel = -1;
  815. davinci_spi->dma_channels.dma_rx_sync_dev = dma_rx_chan;
  816. davinci_spi->dma_channels.dma_tx_channel = -1;
  817. davinci_spi->dma_channels.dma_tx_sync_dev = dma_tx_chan;
  818. davinci_spi->dma_channels.eventq = dma_eventq;
  819. dev_info(&pdev->dev, "DaVinci SPI driver in EDMA mode\n"
  820. "Using RX channel = %d , TX channel = %d and "
  821. "event queue = %d", dma_rx_chan, dma_tx_chan,
  822. dma_eventq);
  823. }
  824. davinci_spi->get_rx = davinci_spi_rx_buf_u8;
  825. davinci_spi->get_tx = davinci_spi_tx_buf_u8;
  826. init_completion(&davinci_spi->done);
  827. /* Reset In/OUT SPI module */
  828. iowrite32(0, davinci_spi->base + SPIGCR0);
  829. udelay(100);
  830. iowrite32(1, davinci_spi->base + SPIGCR0);
  831. /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
  832. spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
  833. iowrite32(spipc0, davinci_spi->base + SPIPC0);
  834. /* initialize chip selects */
  835. if (pdata->chip_sel) {
  836. for (i = 0; i < pdata->num_chipselect; i++) {
  837. if (pdata->chip_sel[i] != SPI_INTERN_CS)
  838. gpio_direction_output(pdata->chip_sel[i], 1);
  839. }
  840. }
  841. /* Clock internal */
  842. if (davinci_spi->pdata->clk_internal)
  843. set_io_bits(davinci_spi->base + SPIGCR1,
  844. SPIGCR1_CLKMOD_MASK);
  845. else
  846. clear_io_bits(davinci_spi->base + SPIGCR1,
  847. SPIGCR1_CLKMOD_MASK);
  848. if (pdata->intr_line)
  849. iowrite32(SPI_INTLVL_1, davinci_spi->base + SPILVL);
  850. else
  851. iowrite32(SPI_INTLVL_0, davinci_spi->base + SPILVL);
  852. iowrite32(CS_DEFAULT, davinci_spi->base + SPIDEF);
  853. /* master mode default */
  854. set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
  855. ret = spi_bitbang_start(&davinci_spi->bitbang);
  856. if (ret)
  857. goto free_clk;
  858. dev_info(&pdev->dev, "Controller at 0x%p\n", davinci_spi->base);
  859. return ret;
  860. free_clk:
  861. clk_disable(davinci_spi->clk);
  862. clk_put(davinci_spi->clk);
  863. put_master:
  864. spi_master_put(master);
  865. irq_free:
  866. free_irq(davinci_spi->irq, davinci_spi);
  867. unmap_io:
  868. iounmap(davinci_spi->base);
  869. release_region:
  870. release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
  871. free_master:
  872. kfree(master);
  873. err:
  874. return ret;
  875. }
  876. /**
  877. * davinci_spi_remove - remove function for SPI Master Controller
  878. * @pdev: platform_device structure which contains plateform specific data
  879. *
  880. * This function will do the reverse action of davinci_spi_probe function
  881. * It will free the IRQ and SPI controller's memory region.
  882. * It will also call spi_bitbang_stop to destroy the work queue which was
  883. * created by spi_bitbang_start.
  884. */
  885. static int __exit davinci_spi_remove(struct platform_device *pdev)
  886. {
  887. struct davinci_spi *davinci_spi;
  888. struct spi_master *master;
  889. master = dev_get_drvdata(&pdev->dev);
  890. davinci_spi = spi_master_get_devdata(master);
  891. spi_bitbang_stop(&davinci_spi->bitbang);
  892. clk_disable(davinci_spi->clk);
  893. clk_put(davinci_spi->clk);
  894. spi_master_put(master);
  895. free_irq(davinci_spi->irq, davinci_spi);
  896. iounmap(davinci_spi->base);
  897. release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
  898. return 0;
  899. }
  900. static struct platform_driver davinci_spi_driver = {
  901. .driver.name = "spi_davinci",
  902. .remove = __exit_p(davinci_spi_remove),
  903. };
  904. static int __init davinci_spi_init(void)
  905. {
  906. return platform_driver_probe(&davinci_spi_driver, davinci_spi_probe);
  907. }
  908. module_init(davinci_spi_init);
  909. static void __exit davinci_spi_exit(void)
  910. {
  911. platform_driver_unregister(&davinci_spi_driver);
  912. }
  913. module_exit(davinci_spi_exit);
  914. MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
  915. MODULE_LICENSE("GPL");