cx25821-medusa-video.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872
  1. /*
  2. * Driver for the Conexant CX25821 PCIe bridge
  3. *
  4. * Copyright (C) 2009 Conexant Systems Inc.
  5. * Authors <shu.lin@conexant.com>, <hiep.huynh@conexant.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. *
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  23. #include "cx25821.h"
  24. #include "cx25821-medusa-video.h"
  25. #include "cx25821-biffuncs.h"
  26. /*
  27. * medusa_enable_bluefield_output()
  28. *
  29. * Enable the generation of blue filed output if no video
  30. *
  31. */
  32. static void medusa_enable_bluefield_output(struct cx25821_dev *dev, int channel,
  33. int enable)
  34. {
  35. int ret_val = 1;
  36. u32 value = 0;
  37. u32 tmp = 0;
  38. int out_ctrl = OUT_CTRL1;
  39. int out_ctrl_ns = OUT_CTRL_NS;
  40. switch (channel) {
  41. default:
  42. case VDEC_A:
  43. break;
  44. case VDEC_B:
  45. out_ctrl = VDEC_B_OUT_CTRL1;
  46. out_ctrl_ns = VDEC_B_OUT_CTRL_NS;
  47. break;
  48. case VDEC_C:
  49. out_ctrl = VDEC_C_OUT_CTRL1;
  50. out_ctrl_ns = VDEC_C_OUT_CTRL_NS;
  51. break;
  52. case VDEC_D:
  53. out_ctrl = VDEC_D_OUT_CTRL1;
  54. out_ctrl_ns = VDEC_D_OUT_CTRL_NS;
  55. break;
  56. case VDEC_E:
  57. out_ctrl = VDEC_E_OUT_CTRL1;
  58. out_ctrl_ns = VDEC_E_OUT_CTRL_NS;
  59. return;
  60. case VDEC_F:
  61. out_ctrl = VDEC_F_OUT_CTRL1;
  62. out_ctrl_ns = VDEC_F_OUT_CTRL_NS;
  63. return;
  64. case VDEC_G:
  65. out_ctrl = VDEC_G_OUT_CTRL1;
  66. out_ctrl_ns = VDEC_G_OUT_CTRL_NS;
  67. return;
  68. case VDEC_H:
  69. out_ctrl = VDEC_H_OUT_CTRL1;
  70. out_ctrl_ns = VDEC_H_OUT_CTRL_NS;
  71. return;
  72. }
  73. value = cx25821_i2c_read(&dev->i2c_bus[0], out_ctrl, &tmp);
  74. value &= 0xFFFFFF7F; /* clear BLUE_FIELD_EN */
  75. if (enable)
  76. value |= 0x00000080; /* set BLUE_FIELD_EN */
  77. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], out_ctrl, value);
  78. value = cx25821_i2c_read(&dev->i2c_bus[0], out_ctrl_ns, &tmp);
  79. value &= 0xFFFFFF7F;
  80. if (enable)
  81. value |= 0x00000080; /* set BLUE_FIELD_EN */
  82. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], out_ctrl_ns, value);
  83. }
  84. static int medusa_initialize_ntsc(struct cx25821_dev *dev)
  85. {
  86. int ret_val = 0;
  87. int i = 0;
  88. u32 value = 0;
  89. u32 tmp = 0;
  90. mutex_lock(&dev->lock);
  91. for (i = 0; i < MAX_DECODERS; i++) {
  92. /* set video format NTSC-M */
  93. value =
  94. cx25821_i2c_read(&dev->i2c_bus[0], MODE_CTRL + (0x200 * i),
  95. &tmp);
  96. value &= 0xFFFFFFF0;
  97. /* enable the fast locking mode bit[16] */
  98. value |= 0x10001;
  99. ret_val =
  100. cx25821_i2c_write(&dev->i2c_bus[0], MODE_CTRL + (0x200 * i),
  101. value);
  102. /* resolution NTSC 720x480 */
  103. value =
  104. cx25821_i2c_read(&dev->i2c_bus[0],
  105. HORIZ_TIM_CTRL + (0x200 * i), &tmp);
  106. value &= 0x00C00C00;
  107. value |= 0x612D0074;
  108. ret_val =
  109. cx25821_i2c_write(&dev->i2c_bus[0],
  110. HORIZ_TIM_CTRL + (0x200 * i), value);
  111. value =
  112. cx25821_i2c_read(&dev->i2c_bus[0],
  113. VERT_TIM_CTRL + (0x200 * i), &tmp);
  114. value &= 0x00C00C00;
  115. value |= 0x1C1E001A; /* vblank_cnt + 2 to get camera ID */
  116. ret_val =
  117. cx25821_i2c_write(&dev->i2c_bus[0],
  118. VERT_TIM_CTRL + (0x200 * i), value);
  119. /* chroma subcarrier step size */
  120. ret_val =
  121. cx25821_i2c_write(&dev->i2c_bus[0],
  122. SC_STEP_SIZE + (0x200 * i), 0x43E00000);
  123. /* enable VIP optional active */
  124. value =
  125. cx25821_i2c_read(&dev->i2c_bus[0],
  126. OUT_CTRL_NS + (0x200 * i), &tmp);
  127. value &= 0xFFFBFFFF;
  128. value |= 0x00040000;
  129. ret_val =
  130. cx25821_i2c_write(&dev->i2c_bus[0],
  131. OUT_CTRL_NS + (0x200 * i), value);
  132. /* enable VIP optional active (VIP_OPT_AL) for direct output. */
  133. value =
  134. cx25821_i2c_read(&dev->i2c_bus[0], OUT_CTRL1 + (0x200 * i),
  135. &tmp);
  136. value &= 0xFFFBFFFF;
  137. value |= 0x00040000;
  138. ret_val =
  139. cx25821_i2c_write(&dev->i2c_bus[0], OUT_CTRL1 + (0x200 * i),
  140. value);
  141. /*
  142. * clear VPRES_VERT_EN bit, fixes the chroma run away problem
  143. * when the input switching rate < 16 fields
  144. */
  145. value =
  146. cx25821_i2c_read(&dev->i2c_bus[0],
  147. MISC_TIM_CTRL + (0x200 * i), &tmp);
  148. /* disable special play detection */
  149. value = setBitAtPos(value, 14);
  150. value = clearBitAtPos(value, 15);
  151. ret_val =
  152. cx25821_i2c_write(&dev->i2c_bus[0],
  153. MISC_TIM_CTRL + (0x200 * i), value);
  154. /* set vbi_gate_en to 0 */
  155. value =
  156. cx25821_i2c_read(&dev->i2c_bus[0], DFE_CTRL1 + (0x200 * i),
  157. &tmp);
  158. value = clearBitAtPos(value, 29);
  159. ret_val =
  160. cx25821_i2c_write(&dev->i2c_bus[0], DFE_CTRL1 + (0x200 * i),
  161. value);
  162. /* Enable the generation of blue field output if no video */
  163. medusa_enable_bluefield_output(dev, i, 1);
  164. }
  165. for (i = 0; i < MAX_ENCODERS; i++) {
  166. /* NTSC hclock */
  167. value =
  168. cx25821_i2c_read(&dev->i2c_bus[0],
  169. DENC_A_REG_1 + (0x100 * i), &tmp);
  170. value &= 0xF000FC00;
  171. value |= 0x06B402D0;
  172. ret_val =
  173. cx25821_i2c_write(&dev->i2c_bus[0],
  174. DENC_A_REG_1 + (0x100 * i), value);
  175. /* burst begin and burst end */
  176. value =
  177. cx25821_i2c_read(&dev->i2c_bus[0],
  178. DENC_A_REG_2 + (0x100 * i), &tmp);
  179. value &= 0xFF000000;
  180. value |= 0x007E9054;
  181. ret_val =
  182. cx25821_i2c_write(&dev->i2c_bus[0],
  183. DENC_A_REG_2 + (0x100 * i), value);
  184. value =
  185. cx25821_i2c_read(&dev->i2c_bus[0],
  186. DENC_A_REG_3 + (0x100 * i), &tmp);
  187. value &= 0xFC00FE00;
  188. value |= 0x00EC00F0;
  189. ret_val =
  190. cx25821_i2c_write(&dev->i2c_bus[0],
  191. DENC_A_REG_3 + (0x100 * i), value);
  192. /* set NTSC vblank, no phase alternation, 7.5 IRE pedestal */
  193. value =
  194. cx25821_i2c_read(&dev->i2c_bus[0],
  195. DENC_A_REG_4 + (0x100 * i), &tmp);
  196. value &= 0x00FCFFFF;
  197. value |= 0x13020000;
  198. ret_val =
  199. cx25821_i2c_write(&dev->i2c_bus[0],
  200. DENC_A_REG_4 + (0x100 * i), value);
  201. value =
  202. cx25821_i2c_read(&dev->i2c_bus[0],
  203. DENC_A_REG_5 + (0x100 * i), &tmp);
  204. value &= 0xFFFF0000;
  205. value |= 0x0000E575;
  206. ret_val =
  207. cx25821_i2c_write(&dev->i2c_bus[0],
  208. DENC_A_REG_5 + (0x100 * i), value);
  209. ret_val =
  210. cx25821_i2c_write(&dev->i2c_bus[0],
  211. DENC_A_REG_6 + (0x100 * i), 0x009A89C1);
  212. /* Subcarrier Increment */
  213. ret_val =
  214. cx25821_i2c_write(&dev->i2c_bus[0],
  215. DENC_A_REG_7 + (0x100 * i), 0x21F07C1F);
  216. }
  217. /* set picture resolutions */
  218. /* 0 - 720 */
  219. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], HSCALE_CTRL, 0x0);
  220. /* 0 - 480 */
  221. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], VSCALE_CTRL, 0x0);
  222. /* set Bypass input format to NTSC 525 lines */
  223. value = cx25821_i2c_read(&dev->i2c_bus[0], BYP_AB_CTRL, &tmp);
  224. value |= 0x00080200;
  225. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], BYP_AB_CTRL, value);
  226. mutex_unlock(&dev->lock);
  227. return ret_val;
  228. }
  229. static int medusa_PALCombInit(struct cx25821_dev *dev, int dec)
  230. {
  231. int ret_val = -1;
  232. u32 value = 0, tmp = 0;
  233. /* Setup for 2D threshold */
  234. ret_val =
  235. cx25821_i2c_write(&dev->i2c_bus[0], COMB_2D_HFS_CFG + (0x200 * dec),
  236. 0x20002861);
  237. ret_val =
  238. cx25821_i2c_write(&dev->i2c_bus[0], COMB_2D_HFD_CFG + (0x200 * dec),
  239. 0x20002861);
  240. ret_val =
  241. cx25821_i2c_write(&dev->i2c_bus[0], COMB_2D_LF_CFG + (0x200 * dec),
  242. 0x200A1023);
  243. /* Setup flat chroma and luma thresholds */
  244. value =
  245. cx25821_i2c_read(&dev->i2c_bus[0],
  246. COMB_FLAT_THRESH_CTRL + (0x200 * dec), &tmp);
  247. value &= 0x06230000;
  248. ret_val =
  249. cx25821_i2c_write(&dev->i2c_bus[0],
  250. COMB_FLAT_THRESH_CTRL + (0x200 * dec), value);
  251. /* set comb 2D blend */
  252. ret_val =
  253. cx25821_i2c_write(&dev->i2c_bus[0], COMB_2D_BLEND + (0x200 * dec),
  254. 0x210F0F0F);
  255. /* COMB MISC CONTROL */
  256. ret_val =
  257. cx25821_i2c_write(&dev->i2c_bus[0], COMB_MISC_CTRL + (0x200 * dec),
  258. 0x41120A7F);
  259. return ret_val;
  260. }
  261. static int medusa_initialize_pal(struct cx25821_dev *dev)
  262. {
  263. int ret_val = 0;
  264. int i = 0;
  265. u32 value = 0;
  266. u32 tmp = 0;
  267. mutex_lock(&dev->lock);
  268. for (i = 0; i < MAX_DECODERS; i++) {
  269. /* set video format PAL-BDGHI */
  270. value =
  271. cx25821_i2c_read(&dev->i2c_bus[0], MODE_CTRL + (0x200 * i),
  272. &tmp);
  273. value &= 0xFFFFFFF0;
  274. /* enable the fast locking mode bit[16] */
  275. value |= 0x10004;
  276. ret_val =
  277. cx25821_i2c_write(&dev->i2c_bus[0], MODE_CTRL + (0x200 * i),
  278. value);
  279. /* resolution PAL 720x576 */
  280. value =
  281. cx25821_i2c_read(&dev->i2c_bus[0],
  282. HORIZ_TIM_CTRL + (0x200 * i), &tmp);
  283. value &= 0x00C00C00;
  284. value |= 0x632D007D;
  285. ret_val =
  286. cx25821_i2c_write(&dev->i2c_bus[0],
  287. HORIZ_TIM_CTRL + (0x200 * i), value);
  288. /* vblank656_cnt=x26, vactive_cnt=240h, vblank_cnt=x24 */
  289. value =
  290. cx25821_i2c_read(&dev->i2c_bus[0],
  291. VERT_TIM_CTRL + (0x200 * i), &tmp);
  292. value &= 0x00C00C00;
  293. value |= 0x28240026; /* vblank_cnt + 2 to get camera ID */
  294. ret_val =
  295. cx25821_i2c_write(&dev->i2c_bus[0],
  296. VERT_TIM_CTRL + (0x200 * i), value);
  297. /* chroma subcarrier step size */
  298. ret_val =
  299. cx25821_i2c_write(&dev->i2c_bus[0],
  300. SC_STEP_SIZE + (0x200 * i), 0x5411E2D0);
  301. /* enable VIP optional active */
  302. value =
  303. cx25821_i2c_read(&dev->i2c_bus[0],
  304. OUT_CTRL_NS + (0x200 * i), &tmp);
  305. value &= 0xFFFBFFFF;
  306. value |= 0x00040000;
  307. ret_val =
  308. cx25821_i2c_write(&dev->i2c_bus[0],
  309. OUT_CTRL_NS + (0x200 * i), value);
  310. /* enable VIP optional active (VIP_OPT_AL) for direct output. */
  311. value =
  312. cx25821_i2c_read(&dev->i2c_bus[0], OUT_CTRL1 + (0x200 * i),
  313. &tmp);
  314. value &= 0xFFFBFFFF;
  315. value |= 0x00040000;
  316. ret_val =
  317. cx25821_i2c_write(&dev->i2c_bus[0], OUT_CTRL1 + (0x200 * i),
  318. value);
  319. /*
  320. * clear VPRES_VERT_EN bit, fixes the chroma run away problem
  321. * when the input switching rate < 16 fields
  322. */
  323. value =
  324. cx25821_i2c_read(&dev->i2c_bus[0],
  325. MISC_TIM_CTRL + (0x200 * i), &tmp);
  326. /* disable special play detection */
  327. value = setBitAtPos(value, 14);
  328. value = clearBitAtPos(value, 15);
  329. ret_val =
  330. cx25821_i2c_write(&dev->i2c_bus[0],
  331. MISC_TIM_CTRL + (0x200 * i), value);
  332. /* set vbi_gate_en to 0 */
  333. value =
  334. cx25821_i2c_read(&dev->i2c_bus[0], DFE_CTRL1 + (0x200 * i),
  335. &tmp);
  336. value = clearBitAtPos(value, 29);
  337. ret_val =
  338. cx25821_i2c_write(&dev->i2c_bus[0], DFE_CTRL1 + (0x200 * i),
  339. value);
  340. medusa_PALCombInit(dev, i);
  341. /* Enable the generation of blue field output if no video */
  342. medusa_enable_bluefield_output(dev, i, 1);
  343. }
  344. for (i = 0; i < MAX_ENCODERS; i++) {
  345. /* PAL hclock */
  346. value =
  347. cx25821_i2c_read(&dev->i2c_bus[0],
  348. DENC_A_REG_1 + (0x100 * i), &tmp);
  349. value &= 0xF000FC00;
  350. value |= 0x06C002D0;
  351. ret_val =
  352. cx25821_i2c_write(&dev->i2c_bus[0],
  353. DENC_A_REG_1 + (0x100 * i), value);
  354. /* burst begin and burst end */
  355. value =
  356. cx25821_i2c_read(&dev->i2c_bus[0],
  357. DENC_A_REG_2 + (0x100 * i), &tmp);
  358. value &= 0xFF000000;
  359. value |= 0x007E9754;
  360. ret_val =
  361. cx25821_i2c_write(&dev->i2c_bus[0],
  362. DENC_A_REG_2 + (0x100 * i), value);
  363. /* hblank and vactive */
  364. value =
  365. cx25821_i2c_read(&dev->i2c_bus[0],
  366. DENC_A_REG_3 + (0x100 * i), &tmp);
  367. value &= 0xFC00FE00;
  368. value |= 0x00FC0120;
  369. ret_val =
  370. cx25821_i2c_write(&dev->i2c_bus[0],
  371. DENC_A_REG_3 + (0x100 * i), value);
  372. /* set PAL vblank, phase alternation, 0 IRE pedestal */
  373. value =
  374. cx25821_i2c_read(&dev->i2c_bus[0],
  375. DENC_A_REG_4 + (0x100 * i), &tmp);
  376. value &= 0x00FCFFFF;
  377. value |= 0x14010000;
  378. ret_val =
  379. cx25821_i2c_write(&dev->i2c_bus[0],
  380. DENC_A_REG_4 + (0x100 * i), value);
  381. value =
  382. cx25821_i2c_read(&dev->i2c_bus[0],
  383. DENC_A_REG_5 + (0x100 * i), &tmp);
  384. value &= 0xFFFF0000;
  385. value |= 0x0000F078;
  386. ret_val =
  387. cx25821_i2c_write(&dev->i2c_bus[0],
  388. DENC_A_REG_5 + (0x100 * i), value);
  389. ret_val =
  390. cx25821_i2c_write(&dev->i2c_bus[0],
  391. DENC_A_REG_6 + (0x100 * i), 0x00A493CF);
  392. /* Subcarrier Increment */
  393. ret_val =
  394. cx25821_i2c_write(&dev->i2c_bus[0],
  395. DENC_A_REG_7 + (0x100 * i), 0x2A098ACB);
  396. }
  397. /* set picture resolutions */
  398. /* 0 - 720 */
  399. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], HSCALE_CTRL, 0x0);
  400. /* 0 - 576 */
  401. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], VSCALE_CTRL, 0x0);
  402. /* set Bypass input format to PAL 625 lines */
  403. value = cx25821_i2c_read(&dev->i2c_bus[0], BYP_AB_CTRL, &tmp);
  404. value &= 0xFFF7FDFF;
  405. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], BYP_AB_CTRL, value);
  406. mutex_unlock(&dev->lock);
  407. return ret_val;
  408. }
  409. int medusa_set_videostandard(struct cx25821_dev *dev)
  410. {
  411. int status = STATUS_SUCCESS;
  412. u32 value = 0, tmp = 0;
  413. if (dev->tvnorm & V4L2_STD_PAL_BG || dev->tvnorm & V4L2_STD_PAL_DK)
  414. status = medusa_initialize_pal(dev);
  415. else
  416. status = medusa_initialize_ntsc(dev);
  417. /* Enable DENC_A output */
  418. value = cx25821_i2c_read(&dev->i2c_bus[0], DENC_A_REG_4, &tmp);
  419. value = setBitAtPos(value, 4);
  420. status = cx25821_i2c_write(&dev->i2c_bus[0], DENC_A_REG_4, value);
  421. /* Enable DENC_B output */
  422. value = cx25821_i2c_read(&dev->i2c_bus[0], DENC_B_REG_4, &tmp);
  423. value = setBitAtPos(value, 4);
  424. status = cx25821_i2c_write(&dev->i2c_bus[0], DENC_B_REG_4, value);
  425. return status;
  426. }
  427. void medusa_set_resolution(struct cx25821_dev *dev, int width,
  428. int decoder_select)
  429. {
  430. int decoder = 0;
  431. int decoder_count = 0;
  432. int ret_val = 0;
  433. u32 hscale = 0x0;
  434. u32 vscale = 0x0;
  435. const int MAX_WIDTH = 720;
  436. mutex_lock(&dev->lock);
  437. /* validate the width */
  438. if (width > MAX_WIDTH) {
  439. pr_info("%s(): width %d > MAX_WIDTH %d ! resetting to MAX_WIDTH\n",
  440. __func__, width, MAX_WIDTH);
  441. width = MAX_WIDTH;
  442. }
  443. if (decoder_select <= 7 && decoder_select >= 0) {
  444. decoder = decoder_select;
  445. decoder_count = decoder_select + 1;
  446. } else {
  447. decoder = 0;
  448. decoder_count = _num_decoders;
  449. }
  450. switch (width) {
  451. case 320:
  452. hscale = 0x13E34B;
  453. vscale = 0x0;
  454. break;
  455. case 352:
  456. hscale = 0x10A273;
  457. vscale = 0x0;
  458. break;
  459. case 176:
  460. hscale = 0x3115B2;
  461. vscale = 0x1E00;
  462. break;
  463. case 160:
  464. hscale = 0x378D84;
  465. vscale = 0x1E00;
  466. break;
  467. default: /* 720 */
  468. hscale = 0x0;
  469. vscale = 0x0;
  470. break;
  471. }
  472. for (; decoder < decoder_count; decoder++) {
  473. /* write scaling values for each decoder */
  474. ret_val =
  475. cx25821_i2c_write(&dev->i2c_bus[0],
  476. HSCALE_CTRL + (0x200 * decoder), hscale);
  477. ret_val =
  478. cx25821_i2c_write(&dev->i2c_bus[0],
  479. VSCALE_CTRL + (0x200 * decoder), vscale);
  480. }
  481. mutex_unlock(&dev->lock);
  482. }
  483. static void medusa_set_decoderduration(struct cx25821_dev *dev, int decoder,
  484. int duration)
  485. {
  486. int ret_val = 0;
  487. u32 fld_cnt = 0;
  488. u32 tmp = 0;
  489. u32 disp_cnt_reg = DISP_AB_CNT;
  490. mutex_lock(&dev->lock);
  491. /* no support */
  492. if (decoder < VDEC_A && decoder > VDEC_H) {
  493. mutex_unlock(&dev->lock);
  494. return;
  495. }
  496. switch (decoder) {
  497. default:
  498. break;
  499. case VDEC_C:
  500. case VDEC_D:
  501. disp_cnt_reg = DISP_CD_CNT;
  502. break;
  503. case VDEC_E:
  504. case VDEC_F:
  505. disp_cnt_reg = DISP_EF_CNT;
  506. break;
  507. case VDEC_G:
  508. case VDEC_H:
  509. disp_cnt_reg = DISP_GH_CNT;
  510. break;
  511. }
  512. _display_field_cnt[decoder] = duration;
  513. /* update hardware */
  514. fld_cnt = cx25821_i2c_read(&dev->i2c_bus[0], disp_cnt_reg, &tmp);
  515. if (!(decoder % 2)) { /* EVEN decoder */
  516. fld_cnt &= 0xFFFF0000;
  517. fld_cnt |= duration;
  518. } else {
  519. fld_cnt &= 0x0000FFFF;
  520. fld_cnt |= ((u32) duration) << 16;
  521. }
  522. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], disp_cnt_reg, fld_cnt);
  523. mutex_unlock(&dev->lock);
  524. }
  525. /* Map to Medusa register setting */
  526. static int mapM(int srcMin,
  527. int srcMax, int srcVal, int dstMin, int dstMax, int *dstVal)
  528. {
  529. int numerator;
  530. int denominator;
  531. int quotient;
  532. if ((srcMin == srcMax) || (srcVal < srcMin) || (srcVal > srcMax))
  533. return -1;
  534. /*
  535. * This is the overall expression used:
  536. * *dstVal =
  537. * (srcVal - srcMin)*(dstMax - dstMin) / (srcMax - srcMin) + dstMin;
  538. * but we need to account for rounding so below we use the modulus
  539. * operator to find the remainder and increment if necessary.
  540. */
  541. numerator = (srcVal - srcMin) * (dstMax - dstMin);
  542. denominator = srcMax - srcMin;
  543. quotient = numerator / denominator;
  544. if (2 * (numerator % denominator) >= denominator)
  545. quotient++;
  546. *dstVal = quotient + dstMin;
  547. return 0;
  548. }
  549. static unsigned long convert_to_twos(long numeric, unsigned long bits_len)
  550. {
  551. unsigned char temp;
  552. if (numeric >= 0)
  553. return numeric;
  554. else {
  555. temp = ~(abs(numeric) & 0xFF);
  556. temp += 1;
  557. return temp;
  558. }
  559. }
  560. int medusa_set_brightness(struct cx25821_dev *dev, int brightness, int decoder)
  561. {
  562. int ret_val = 0;
  563. int value = 0;
  564. u32 val = 0, tmp = 0;
  565. mutex_lock(&dev->lock);
  566. if ((brightness > VIDEO_PROCAMP_MAX) ||
  567. (brightness < VIDEO_PROCAMP_MIN)) {
  568. mutex_unlock(&dev->lock);
  569. return -1;
  570. }
  571. ret_val =
  572. mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, brightness,
  573. SIGNED_BYTE_MIN, SIGNED_BYTE_MAX, &value);
  574. value = convert_to_twos(value, 8);
  575. val =
  576. cx25821_i2c_read(&dev->i2c_bus[0],
  577. VDEC_A_BRITE_CTRL + (0x200 * decoder), &tmp);
  578. val &= 0xFFFFFF00;
  579. ret_val |=
  580. cx25821_i2c_write(&dev->i2c_bus[0],
  581. VDEC_A_BRITE_CTRL + (0x200 * decoder),
  582. val | value);
  583. mutex_unlock(&dev->lock);
  584. return ret_val;
  585. }
  586. int medusa_set_contrast(struct cx25821_dev *dev, int contrast, int decoder)
  587. {
  588. int ret_val = 0;
  589. int value = 0;
  590. u32 val = 0, tmp = 0;
  591. mutex_lock(&dev->lock);
  592. if ((contrast > VIDEO_PROCAMP_MAX) || (contrast < VIDEO_PROCAMP_MIN)) {
  593. mutex_unlock(&dev->lock);
  594. return -1;
  595. }
  596. ret_val =
  597. mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, contrast,
  598. UNSIGNED_BYTE_MIN, UNSIGNED_BYTE_MAX, &value);
  599. val =
  600. cx25821_i2c_read(&dev->i2c_bus[0],
  601. VDEC_A_CNTRST_CTRL + (0x200 * decoder), &tmp);
  602. val &= 0xFFFFFF00;
  603. ret_val |=
  604. cx25821_i2c_write(&dev->i2c_bus[0],
  605. VDEC_A_CNTRST_CTRL + (0x200 * decoder),
  606. val | value);
  607. mutex_unlock(&dev->lock);
  608. return ret_val;
  609. }
  610. int medusa_set_hue(struct cx25821_dev *dev, int hue, int decoder)
  611. {
  612. int ret_val = 0;
  613. int value = 0;
  614. u32 val = 0, tmp = 0;
  615. mutex_lock(&dev->lock);
  616. if ((hue > VIDEO_PROCAMP_MAX) || (hue < VIDEO_PROCAMP_MIN)) {
  617. mutex_unlock(&dev->lock);
  618. return -1;
  619. }
  620. ret_val =
  621. mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, hue, SIGNED_BYTE_MIN,
  622. SIGNED_BYTE_MAX, &value);
  623. value = convert_to_twos(value, 8);
  624. val =
  625. cx25821_i2c_read(&dev->i2c_bus[0],
  626. VDEC_A_HUE_CTRL + (0x200 * decoder), &tmp);
  627. val &= 0xFFFFFF00;
  628. ret_val |=
  629. cx25821_i2c_write(&dev->i2c_bus[0],
  630. VDEC_A_HUE_CTRL + (0x200 * decoder), val | value);
  631. mutex_unlock(&dev->lock);
  632. return ret_val;
  633. }
  634. int medusa_set_saturation(struct cx25821_dev *dev, int saturation, int decoder)
  635. {
  636. int ret_val = 0;
  637. int value = 0;
  638. u32 val = 0, tmp = 0;
  639. mutex_lock(&dev->lock);
  640. if ((saturation > VIDEO_PROCAMP_MAX) ||
  641. (saturation < VIDEO_PROCAMP_MIN)) {
  642. mutex_unlock(&dev->lock);
  643. return -1;
  644. }
  645. ret_val =
  646. mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, saturation,
  647. UNSIGNED_BYTE_MIN, UNSIGNED_BYTE_MAX, &value);
  648. val =
  649. cx25821_i2c_read(&dev->i2c_bus[0],
  650. VDEC_A_USAT_CTRL + (0x200 * decoder), &tmp);
  651. val &= 0xFFFFFF00;
  652. ret_val |=
  653. cx25821_i2c_write(&dev->i2c_bus[0],
  654. VDEC_A_USAT_CTRL + (0x200 * decoder),
  655. val | value);
  656. val =
  657. cx25821_i2c_read(&dev->i2c_bus[0],
  658. VDEC_A_VSAT_CTRL + (0x200 * decoder), &tmp);
  659. val &= 0xFFFFFF00;
  660. ret_val |=
  661. cx25821_i2c_write(&dev->i2c_bus[0],
  662. VDEC_A_VSAT_CTRL + (0x200 * decoder),
  663. val | value);
  664. mutex_unlock(&dev->lock);
  665. return ret_val;
  666. }
  667. /* Program the display sequence and monitor output. */
  668. int medusa_video_init(struct cx25821_dev *dev)
  669. {
  670. u32 value = 0, tmp = 0;
  671. int ret_val = 0;
  672. int i = 0;
  673. mutex_lock(&dev->lock);
  674. _num_decoders = dev->_max_num_decoders;
  675. /* disable Auto source selection on all video decoders */
  676. value = cx25821_i2c_read(&dev->i2c_bus[0], MON_A_CTRL, &tmp);
  677. value &= 0xFFFFF0FF;
  678. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], MON_A_CTRL, value);
  679. if (ret_val < 0)
  680. goto error;
  681. /* Turn off Master source switch enable */
  682. value = cx25821_i2c_read(&dev->i2c_bus[0], MON_A_CTRL, &tmp);
  683. value &= 0xFFFFFFDF;
  684. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], MON_A_CTRL, value);
  685. if (ret_val < 0)
  686. goto error;
  687. mutex_unlock(&dev->lock);
  688. for (i = 0; i < _num_decoders; i++)
  689. medusa_set_decoderduration(dev, i, _display_field_cnt[i]);
  690. mutex_lock(&dev->lock);
  691. /* Select monitor as DENC A input, power up the DAC */
  692. value = cx25821_i2c_read(&dev->i2c_bus[0], DENC_AB_CTRL, &tmp);
  693. value &= 0xFF70FF70;
  694. value |= 0x00090008; /* set en_active */
  695. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], DENC_AB_CTRL, value);
  696. if (ret_val < 0)
  697. goto error;
  698. /* enable input is VIP/656 */
  699. value = cx25821_i2c_read(&dev->i2c_bus[0], BYP_AB_CTRL, &tmp);
  700. value |= 0x00040100; /* enable VIP */
  701. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], BYP_AB_CTRL, value);
  702. if (ret_val < 0)
  703. goto error;
  704. /* select AFE clock to output mode */
  705. value = cx25821_i2c_read(&dev->i2c_bus[0], AFE_AB_DIAG_CTRL, &tmp);
  706. value &= 0x83FFFFFF;
  707. ret_val =
  708. cx25821_i2c_write(&dev->i2c_bus[0], AFE_AB_DIAG_CTRL,
  709. value | 0x10000000);
  710. if (ret_val < 0)
  711. goto error;
  712. /* Turn on all of the data out and control output pins. */
  713. value = cx25821_i2c_read(&dev->i2c_bus[0], PIN_OE_CTRL, &tmp);
  714. value &= 0xFEF0FE00;
  715. if (_num_decoders == MAX_DECODERS) {
  716. /*
  717. * Note: The octal board does not support control pins(bit16-19)
  718. * These bits are ignored in the octal board.
  719. *
  720. * disable VDEC A-C port, default to Mobilygen Interface
  721. */
  722. value |= 0x010001F8;
  723. } else {
  724. /* disable VDEC A-C port, default to Mobilygen Interface */
  725. value |= 0x010F0108;
  726. }
  727. value |= 7;
  728. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], PIN_OE_CTRL, value);
  729. if (ret_val < 0)
  730. goto error;
  731. mutex_unlock(&dev->lock);
  732. ret_val = medusa_set_videostandard(dev);
  733. return ret_val;
  734. error:
  735. mutex_unlock(&dev->lock);
  736. return ret_val;
  737. }