r600.c 89 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. void r600_get_power_state(struct radeon_device *rdev,
  91. enum radeon_pm_action action)
  92. {
  93. int i;
  94. rdev->pm.can_upclock = true;
  95. rdev->pm.can_downclock = true;
  96. /* power state array is low to high, default is first */
  97. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  98. int min_power_state_index = 0;
  99. if (rdev->pm.num_power_states > 2)
  100. min_power_state_index = 1;
  101. switch (action) {
  102. case PM_ACTION_MINIMUM:
  103. rdev->pm.requested_power_state_index = min_power_state_index;
  104. rdev->pm.requested_clock_mode_index = 0;
  105. rdev->pm.can_downclock = false;
  106. break;
  107. case PM_ACTION_DOWNCLOCK:
  108. if (rdev->pm.current_power_state_index == min_power_state_index) {
  109. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  110. rdev->pm.can_downclock = false;
  111. } else {
  112. if (rdev->pm.active_crtc_count > 1) {
  113. for (i = 0; i < rdev->pm.num_power_states; i++) {
  114. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  115. continue;
  116. else if (i >= rdev->pm.current_power_state_index) {
  117. rdev->pm.requested_power_state_index =
  118. rdev->pm.current_power_state_index;
  119. break;
  120. } else {
  121. rdev->pm.requested_power_state_index = i;
  122. break;
  123. }
  124. }
  125. } else
  126. rdev->pm.requested_power_state_index =
  127. rdev->pm.current_power_state_index - 1;
  128. }
  129. rdev->pm.requested_clock_mode_index = 0;
  130. break;
  131. case PM_ACTION_UPCLOCK:
  132. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  133. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  134. rdev->pm.can_upclock = false;
  135. } else {
  136. if (rdev->pm.active_crtc_count > 1) {
  137. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  138. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  139. continue;
  140. else if (i <= rdev->pm.current_power_state_index) {
  141. rdev->pm.requested_power_state_index =
  142. rdev->pm.current_power_state_index;
  143. break;
  144. } else {
  145. rdev->pm.requested_power_state_index = i;
  146. break;
  147. }
  148. }
  149. } else
  150. rdev->pm.requested_power_state_index =
  151. rdev->pm.current_power_state_index + 1;
  152. }
  153. rdev->pm.requested_clock_mode_index = 0;
  154. break;
  155. case PM_ACTION_DEFAULT:
  156. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  157. rdev->pm.requested_clock_mode_index = 0;
  158. rdev->pm.can_upclock = false;
  159. break;
  160. case PM_ACTION_NONE:
  161. default:
  162. DRM_ERROR("Requested mode for not defined action\n");
  163. return;
  164. }
  165. } else {
  166. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  167. /* for now just select the first power state and switch between clock modes */
  168. /* power state array is low to high, default is first (0) */
  169. if (rdev->pm.active_crtc_count > 1) {
  170. rdev->pm.requested_power_state_index = -1;
  171. /* start at 1 as we don't want the default mode */
  172. for (i = 1; i < rdev->pm.num_power_states; i++) {
  173. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  174. continue;
  175. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  176. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  177. rdev->pm.requested_power_state_index = i;
  178. break;
  179. }
  180. }
  181. /* if nothing selected, grab the default state. */
  182. if (rdev->pm.requested_power_state_index == -1)
  183. rdev->pm.requested_power_state_index = 0;
  184. } else
  185. rdev->pm.requested_power_state_index = 1;
  186. switch (action) {
  187. case PM_ACTION_MINIMUM:
  188. rdev->pm.requested_clock_mode_index = 0;
  189. rdev->pm.can_downclock = false;
  190. break;
  191. case PM_ACTION_DOWNCLOCK:
  192. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  193. if (rdev->pm.current_clock_mode_index == 0) {
  194. rdev->pm.requested_clock_mode_index = 0;
  195. rdev->pm.can_downclock = false;
  196. } else
  197. rdev->pm.requested_clock_mode_index =
  198. rdev->pm.current_clock_mode_index - 1;
  199. } else {
  200. rdev->pm.requested_clock_mode_index = 0;
  201. rdev->pm.can_downclock = false;
  202. }
  203. break;
  204. case PM_ACTION_UPCLOCK:
  205. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  206. if (rdev->pm.current_clock_mode_index ==
  207. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  208. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  209. rdev->pm.can_upclock = false;
  210. } else
  211. rdev->pm.requested_clock_mode_index =
  212. rdev->pm.current_clock_mode_index + 1;
  213. } else {
  214. rdev->pm.requested_clock_mode_index =
  215. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  216. rdev->pm.can_upclock = false;
  217. }
  218. break;
  219. case PM_ACTION_DEFAULT:
  220. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  221. rdev->pm.requested_clock_mode_index = 0;
  222. rdev->pm.can_upclock = false;
  223. break;
  224. case PM_ACTION_NONE:
  225. default:
  226. DRM_ERROR("Requested mode for not defined action\n");
  227. return;
  228. }
  229. }
  230. DRM_INFO("Requested: e: %d m: %d p: %d\n",
  231. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  232. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  233. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  234. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  235. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  236. pcie_lanes);
  237. }
  238. void r600_set_power_state(struct radeon_device *rdev)
  239. {
  240. u32 sclk, mclk;
  241. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  242. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  243. return;
  244. if (radeon_gui_idle(rdev)) {
  245. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  246. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  247. if (sclk > rdev->clock.default_sclk)
  248. sclk = rdev->clock.default_sclk;
  249. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  250. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  251. if (mclk > rdev->clock.default_mclk)
  252. mclk = rdev->clock.default_mclk;
  253. /* don't change the mclk with multiple crtcs */
  254. if (rdev->pm.active_crtc_count > 1)
  255. mclk = rdev->clock.default_mclk;
  256. /* set pcie lanes */
  257. /* TODO */
  258. /* set voltage */
  259. /* TODO */
  260. /* set engine clock */
  261. if (sclk != rdev->pm.current_sclk) {
  262. radeon_sync_with_vblank(rdev);
  263. radeon_pm_debug_check_in_vbl(rdev, false);
  264. radeon_set_engine_clock(rdev, sclk);
  265. radeon_pm_debug_check_in_vbl(rdev, true);
  266. rdev->pm.current_sclk = sclk;
  267. DRM_INFO("Setting: e: %d\n", sclk);
  268. }
  269. #if 0
  270. /* set memory clock */
  271. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  272. radeon_sync_with_vblank(rdev);
  273. radeon_pm_debug_check_in_vbl(rdev, false);
  274. radeon_set_memory_clock(rdev, mclk);
  275. radeon_pm_debug_check_in_vbl(rdev, true);
  276. rdev->pm.current_mclk = mclk;
  277. DRM_INFO("Setting: m: %d\n", mclk);
  278. }
  279. #endif
  280. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  281. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  282. } else
  283. DRM_INFO("GUI not idle!!!\n");
  284. }
  285. void r600_pm_misc(struct radeon_device *rdev)
  286. {
  287. }
  288. bool r600_gui_idle(struct radeon_device *rdev)
  289. {
  290. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  291. return false;
  292. else
  293. return true;
  294. }
  295. /* hpd for digital panel detect/disconnect */
  296. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  297. {
  298. bool connected = false;
  299. if (ASIC_IS_DCE3(rdev)) {
  300. switch (hpd) {
  301. case RADEON_HPD_1:
  302. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  303. connected = true;
  304. break;
  305. case RADEON_HPD_2:
  306. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  307. connected = true;
  308. break;
  309. case RADEON_HPD_3:
  310. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  311. connected = true;
  312. break;
  313. case RADEON_HPD_4:
  314. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  315. connected = true;
  316. break;
  317. /* DCE 3.2 */
  318. case RADEON_HPD_5:
  319. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  320. connected = true;
  321. break;
  322. case RADEON_HPD_6:
  323. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  324. connected = true;
  325. break;
  326. default:
  327. break;
  328. }
  329. } else {
  330. switch (hpd) {
  331. case RADEON_HPD_1:
  332. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  333. connected = true;
  334. break;
  335. case RADEON_HPD_2:
  336. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  337. connected = true;
  338. break;
  339. case RADEON_HPD_3:
  340. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  341. connected = true;
  342. break;
  343. default:
  344. break;
  345. }
  346. }
  347. return connected;
  348. }
  349. void r600_hpd_set_polarity(struct radeon_device *rdev,
  350. enum radeon_hpd_id hpd)
  351. {
  352. u32 tmp;
  353. bool connected = r600_hpd_sense(rdev, hpd);
  354. if (ASIC_IS_DCE3(rdev)) {
  355. switch (hpd) {
  356. case RADEON_HPD_1:
  357. tmp = RREG32(DC_HPD1_INT_CONTROL);
  358. if (connected)
  359. tmp &= ~DC_HPDx_INT_POLARITY;
  360. else
  361. tmp |= DC_HPDx_INT_POLARITY;
  362. WREG32(DC_HPD1_INT_CONTROL, tmp);
  363. break;
  364. case RADEON_HPD_2:
  365. tmp = RREG32(DC_HPD2_INT_CONTROL);
  366. if (connected)
  367. tmp &= ~DC_HPDx_INT_POLARITY;
  368. else
  369. tmp |= DC_HPDx_INT_POLARITY;
  370. WREG32(DC_HPD2_INT_CONTROL, tmp);
  371. break;
  372. case RADEON_HPD_3:
  373. tmp = RREG32(DC_HPD3_INT_CONTROL);
  374. if (connected)
  375. tmp &= ~DC_HPDx_INT_POLARITY;
  376. else
  377. tmp |= DC_HPDx_INT_POLARITY;
  378. WREG32(DC_HPD3_INT_CONTROL, tmp);
  379. break;
  380. case RADEON_HPD_4:
  381. tmp = RREG32(DC_HPD4_INT_CONTROL);
  382. if (connected)
  383. tmp &= ~DC_HPDx_INT_POLARITY;
  384. else
  385. tmp |= DC_HPDx_INT_POLARITY;
  386. WREG32(DC_HPD4_INT_CONTROL, tmp);
  387. break;
  388. case RADEON_HPD_5:
  389. tmp = RREG32(DC_HPD5_INT_CONTROL);
  390. if (connected)
  391. tmp &= ~DC_HPDx_INT_POLARITY;
  392. else
  393. tmp |= DC_HPDx_INT_POLARITY;
  394. WREG32(DC_HPD5_INT_CONTROL, tmp);
  395. break;
  396. /* DCE 3.2 */
  397. case RADEON_HPD_6:
  398. tmp = RREG32(DC_HPD6_INT_CONTROL);
  399. if (connected)
  400. tmp &= ~DC_HPDx_INT_POLARITY;
  401. else
  402. tmp |= DC_HPDx_INT_POLARITY;
  403. WREG32(DC_HPD6_INT_CONTROL, tmp);
  404. break;
  405. default:
  406. break;
  407. }
  408. } else {
  409. switch (hpd) {
  410. case RADEON_HPD_1:
  411. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  412. if (connected)
  413. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  414. else
  415. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  416. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  417. break;
  418. case RADEON_HPD_2:
  419. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  420. if (connected)
  421. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  422. else
  423. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  424. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  425. break;
  426. case RADEON_HPD_3:
  427. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  428. if (connected)
  429. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  430. else
  431. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  432. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  433. break;
  434. default:
  435. break;
  436. }
  437. }
  438. }
  439. void r600_hpd_init(struct radeon_device *rdev)
  440. {
  441. struct drm_device *dev = rdev->ddev;
  442. struct drm_connector *connector;
  443. if (ASIC_IS_DCE3(rdev)) {
  444. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  445. if (ASIC_IS_DCE32(rdev))
  446. tmp |= DC_HPDx_EN;
  447. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  448. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  449. switch (radeon_connector->hpd.hpd) {
  450. case RADEON_HPD_1:
  451. WREG32(DC_HPD1_CONTROL, tmp);
  452. rdev->irq.hpd[0] = true;
  453. break;
  454. case RADEON_HPD_2:
  455. WREG32(DC_HPD2_CONTROL, tmp);
  456. rdev->irq.hpd[1] = true;
  457. break;
  458. case RADEON_HPD_3:
  459. WREG32(DC_HPD3_CONTROL, tmp);
  460. rdev->irq.hpd[2] = true;
  461. break;
  462. case RADEON_HPD_4:
  463. WREG32(DC_HPD4_CONTROL, tmp);
  464. rdev->irq.hpd[3] = true;
  465. break;
  466. /* DCE 3.2 */
  467. case RADEON_HPD_5:
  468. WREG32(DC_HPD5_CONTROL, tmp);
  469. rdev->irq.hpd[4] = true;
  470. break;
  471. case RADEON_HPD_6:
  472. WREG32(DC_HPD6_CONTROL, tmp);
  473. rdev->irq.hpd[5] = true;
  474. break;
  475. default:
  476. break;
  477. }
  478. }
  479. } else {
  480. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  481. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  482. switch (radeon_connector->hpd.hpd) {
  483. case RADEON_HPD_1:
  484. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  485. rdev->irq.hpd[0] = true;
  486. break;
  487. case RADEON_HPD_2:
  488. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  489. rdev->irq.hpd[1] = true;
  490. break;
  491. case RADEON_HPD_3:
  492. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  493. rdev->irq.hpd[2] = true;
  494. break;
  495. default:
  496. break;
  497. }
  498. }
  499. }
  500. if (rdev->irq.installed)
  501. r600_irq_set(rdev);
  502. }
  503. void r600_hpd_fini(struct radeon_device *rdev)
  504. {
  505. struct drm_device *dev = rdev->ddev;
  506. struct drm_connector *connector;
  507. if (ASIC_IS_DCE3(rdev)) {
  508. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  509. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  510. switch (radeon_connector->hpd.hpd) {
  511. case RADEON_HPD_1:
  512. WREG32(DC_HPD1_CONTROL, 0);
  513. rdev->irq.hpd[0] = false;
  514. break;
  515. case RADEON_HPD_2:
  516. WREG32(DC_HPD2_CONTROL, 0);
  517. rdev->irq.hpd[1] = false;
  518. break;
  519. case RADEON_HPD_3:
  520. WREG32(DC_HPD3_CONTROL, 0);
  521. rdev->irq.hpd[2] = false;
  522. break;
  523. case RADEON_HPD_4:
  524. WREG32(DC_HPD4_CONTROL, 0);
  525. rdev->irq.hpd[3] = false;
  526. break;
  527. /* DCE 3.2 */
  528. case RADEON_HPD_5:
  529. WREG32(DC_HPD5_CONTROL, 0);
  530. rdev->irq.hpd[4] = false;
  531. break;
  532. case RADEON_HPD_6:
  533. WREG32(DC_HPD6_CONTROL, 0);
  534. rdev->irq.hpd[5] = false;
  535. break;
  536. default:
  537. break;
  538. }
  539. }
  540. } else {
  541. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  542. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  543. switch (radeon_connector->hpd.hpd) {
  544. case RADEON_HPD_1:
  545. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  546. rdev->irq.hpd[0] = false;
  547. break;
  548. case RADEON_HPD_2:
  549. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  550. rdev->irq.hpd[1] = false;
  551. break;
  552. case RADEON_HPD_3:
  553. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  554. rdev->irq.hpd[2] = false;
  555. break;
  556. default:
  557. break;
  558. }
  559. }
  560. }
  561. }
  562. /*
  563. * R600 PCIE GART
  564. */
  565. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  566. {
  567. unsigned i;
  568. u32 tmp;
  569. /* flush hdp cache so updates hit vram */
  570. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  571. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  572. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  573. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  574. for (i = 0; i < rdev->usec_timeout; i++) {
  575. /* read MC_STATUS */
  576. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  577. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  578. if (tmp == 2) {
  579. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  580. return;
  581. }
  582. if (tmp) {
  583. return;
  584. }
  585. udelay(1);
  586. }
  587. }
  588. int r600_pcie_gart_init(struct radeon_device *rdev)
  589. {
  590. int r;
  591. if (rdev->gart.table.vram.robj) {
  592. WARN(1, "R600 PCIE GART already initialized.\n");
  593. return 0;
  594. }
  595. /* Initialize common gart structure */
  596. r = radeon_gart_init(rdev);
  597. if (r)
  598. return r;
  599. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  600. return radeon_gart_table_vram_alloc(rdev);
  601. }
  602. int r600_pcie_gart_enable(struct radeon_device *rdev)
  603. {
  604. u32 tmp;
  605. int r, i;
  606. if (rdev->gart.table.vram.robj == NULL) {
  607. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  608. return -EINVAL;
  609. }
  610. r = radeon_gart_table_vram_pin(rdev);
  611. if (r)
  612. return r;
  613. radeon_gart_restore(rdev);
  614. /* Setup L2 cache */
  615. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  616. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  617. EFFECTIVE_L2_QUEUE_SIZE(7));
  618. WREG32(VM_L2_CNTL2, 0);
  619. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  620. /* Setup TLB control */
  621. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  622. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  623. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  624. ENABLE_WAIT_L2_QUERY;
  625. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  626. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  627. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  628. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  629. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  630. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  631. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  632. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  633. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  634. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  635. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  636. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  637. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  638. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  639. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  640. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  641. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  642. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  643. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  644. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  645. (u32)(rdev->dummy_page.addr >> 12));
  646. for (i = 1; i < 7; i++)
  647. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  648. r600_pcie_gart_tlb_flush(rdev);
  649. rdev->gart.ready = true;
  650. return 0;
  651. }
  652. void r600_pcie_gart_disable(struct radeon_device *rdev)
  653. {
  654. u32 tmp;
  655. int i, r;
  656. /* Disable all tables */
  657. for (i = 0; i < 7; i++)
  658. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  659. /* Disable L2 cache */
  660. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  661. EFFECTIVE_L2_QUEUE_SIZE(7));
  662. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  663. /* Setup L1 TLB control */
  664. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  665. ENABLE_WAIT_L2_QUERY;
  666. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  667. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  668. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  669. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  670. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  671. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  672. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  673. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  674. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  675. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  676. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  677. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  678. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  679. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  680. if (rdev->gart.table.vram.robj) {
  681. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  682. if (likely(r == 0)) {
  683. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  684. radeon_bo_unpin(rdev->gart.table.vram.robj);
  685. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  686. }
  687. }
  688. }
  689. void r600_pcie_gart_fini(struct radeon_device *rdev)
  690. {
  691. radeon_gart_fini(rdev);
  692. r600_pcie_gart_disable(rdev);
  693. radeon_gart_table_vram_free(rdev);
  694. }
  695. void r600_agp_enable(struct radeon_device *rdev)
  696. {
  697. u32 tmp;
  698. int i;
  699. /* Setup L2 cache */
  700. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  701. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  702. EFFECTIVE_L2_QUEUE_SIZE(7));
  703. WREG32(VM_L2_CNTL2, 0);
  704. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  705. /* Setup TLB control */
  706. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  707. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  708. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  709. ENABLE_WAIT_L2_QUERY;
  710. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  711. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  712. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  713. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  714. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  715. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  716. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  717. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  718. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  719. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  720. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  721. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  722. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  723. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  724. for (i = 0; i < 7; i++)
  725. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  726. }
  727. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  728. {
  729. unsigned i;
  730. u32 tmp;
  731. for (i = 0; i < rdev->usec_timeout; i++) {
  732. /* read MC_STATUS */
  733. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  734. if (!tmp)
  735. return 0;
  736. udelay(1);
  737. }
  738. return -1;
  739. }
  740. static void r600_mc_program(struct radeon_device *rdev)
  741. {
  742. struct rv515_mc_save save;
  743. u32 tmp;
  744. int i, j;
  745. /* Initialize HDP */
  746. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  747. WREG32((0x2c14 + j), 0x00000000);
  748. WREG32((0x2c18 + j), 0x00000000);
  749. WREG32((0x2c1c + j), 0x00000000);
  750. WREG32((0x2c20 + j), 0x00000000);
  751. WREG32((0x2c24 + j), 0x00000000);
  752. }
  753. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  754. rv515_mc_stop(rdev, &save);
  755. if (r600_mc_wait_for_idle(rdev)) {
  756. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  757. }
  758. /* Lockout access through VGA aperture (doesn't exist before R600) */
  759. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  760. /* Update configuration */
  761. if (rdev->flags & RADEON_IS_AGP) {
  762. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  763. /* VRAM before AGP */
  764. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  765. rdev->mc.vram_start >> 12);
  766. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  767. rdev->mc.gtt_end >> 12);
  768. } else {
  769. /* VRAM after AGP */
  770. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  771. rdev->mc.gtt_start >> 12);
  772. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  773. rdev->mc.vram_end >> 12);
  774. }
  775. } else {
  776. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  777. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  778. }
  779. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  780. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  781. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  782. WREG32(MC_VM_FB_LOCATION, tmp);
  783. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  784. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  785. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  786. if (rdev->flags & RADEON_IS_AGP) {
  787. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  788. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  789. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  790. } else {
  791. WREG32(MC_VM_AGP_BASE, 0);
  792. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  793. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  794. }
  795. if (r600_mc_wait_for_idle(rdev)) {
  796. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  797. }
  798. rv515_mc_resume(rdev, &save);
  799. /* we need to own VRAM, so turn off the VGA renderer here
  800. * to stop it overwriting our objects */
  801. rv515_vga_render_disable(rdev);
  802. }
  803. /**
  804. * r600_vram_gtt_location - try to find VRAM & GTT location
  805. * @rdev: radeon device structure holding all necessary informations
  806. * @mc: memory controller structure holding memory informations
  807. *
  808. * Function will place try to place VRAM at same place as in CPU (PCI)
  809. * address space as some GPU seems to have issue when we reprogram at
  810. * different address space.
  811. *
  812. * If there is not enough space to fit the unvisible VRAM after the
  813. * aperture then we limit the VRAM size to the aperture.
  814. *
  815. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  816. * them to be in one from GPU point of view so that we can program GPU to
  817. * catch access outside them (weird GPU policy see ??).
  818. *
  819. * This function will never fails, worst case are limiting VRAM or GTT.
  820. *
  821. * Note: GTT start, end, size should be initialized before calling this
  822. * function on AGP platform.
  823. */
  824. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  825. {
  826. u64 size_bf, size_af;
  827. if (mc->mc_vram_size > 0xE0000000) {
  828. /* leave room for at least 512M GTT */
  829. dev_warn(rdev->dev, "limiting VRAM\n");
  830. mc->real_vram_size = 0xE0000000;
  831. mc->mc_vram_size = 0xE0000000;
  832. }
  833. if (rdev->flags & RADEON_IS_AGP) {
  834. size_bf = mc->gtt_start;
  835. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  836. if (size_bf > size_af) {
  837. if (mc->mc_vram_size > size_bf) {
  838. dev_warn(rdev->dev, "limiting VRAM\n");
  839. mc->real_vram_size = size_bf;
  840. mc->mc_vram_size = size_bf;
  841. }
  842. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  843. } else {
  844. if (mc->mc_vram_size > size_af) {
  845. dev_warn(rdev->dev, "limiting VRAM\n");
  846. mc->real_vram_size = size_af;
  847. mc->mc_vram_size = size_af;
  848. }
  849. mc->vram_start = mc->gtt_end;
  850. }
  851. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  852. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  853. mc->mc_vram_size >> 20, mc->vram_start,
  854. mc->vram_end, mc->real_vram_size >> 20);
  855. } else {
  856. u64 base = 0;
  857. if (rdev->flags & RADEON_IS_IGP)
  858. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  859. radeon_vram_location(rdev, &rdev->mc, base);
  860. radeon_gtt_location(rdev, mc);
  861. }
  862. }
  863. int r600_mc_init(struct radeon_device *rdev)
  864. {
  865. u32 tmp;
  866. int chansize, numchan;
  867. /* Get VRAM informations */
  868. rdev->mc.vram_is_ddr = true;
  869. tmp = RREG32(RAMCFG);
  870. if (tmp & CHANSIZE_OVERRIDE) {
  871. chansize = 16;
  872. } else if (tmp & CHANSIZE_MASK) {
  873. chansize = 64;
  874. } else {
  875. chansize = 32;
  876. }
  877. tmp = RREG32(CHMAP);
  878. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  879. case 0:
  880. default:
  881. numchan = 1;
  882. break;
  883. case 1:
  884. numchan = 2;
  885. break;
  886. case 2:
  887. numchan = 4;
  888. break;
  889. case 3:
  890. numchan = 8;
  891. break;
  892. }
  893. rdev->mc.vram_width = numchan * chansize;
  894. /* Could aper size report 0 ? */
  895. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  896. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  897. /* Setup GPU memory space */
  898. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  899. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  900. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  901. r600_vram_gtt_location(rdev, &rdev->mc);
  902. if (rdev->flags & RADEON_IS_IGP)
  903. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  904. radeon_update_bandwidth_info(rdev);
  905. return 0;
  906. }
  907. /* We doesn't check that the GPU really needs a reset we simply do the
  908. * reset, it's up to the caller to determine if the GPU needs one. We
  909. * might add an helper function to check that.
  910. */
  911. int r600_gpu_soft_reset(struct radeon_device *rdev)
  912. {
  913. struct rv515_mc_save save;
  914. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  915. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  916. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  917. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  918. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  919. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  920. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  921. S_008010_GUI_ACTIVE(1);
  922. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  923. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  924. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  925. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  926. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  927. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  928. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  929. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  930. u32 tmp;
  931. dev_info(rdev->dev, "GPU softreset \n");
  932. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  933. RREG32(R_008010_GRBM_STATUS));
  934. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  935. RREG32(R_008014_GRBM_STATUS2));
  936. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  937. RREG32(R_000E50_SRBM_STATUS));
  938. rv515_mc_stop(rdev, &save);
  939. if (r600_mc_wait_for_idle(rdev)) {
  940. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  941. }
  942. /* Disable CP parsing/prefetching */
  943. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  944. /* Check if any of the rendering block is busy and reset it */
  945. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  946. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  947. tmp = S_008020_SOFT_RESET_CR(1) |
  948. S_008020_SOFT_RESET_DB(1) |
  949. S_008020_SOFT_RESET_CB(1) |
  950. S_008020_SOFT_RESET_PA(1) |
  951. S_008020_SOFT_RESET_SC(1) |
  952. S_008020_SOFT_RESET_SMX(1) |
  953. S_008020_SOFT_RESET_SPI(1) |
  954. S_008020_SOFT_RESET_SX(1) |
  955. S_008020_SOFT_RESET_SH(1) |
  956. S_008020_SOFT_RESET_TC(1) |
  957. S_008020_SOFT_RESET_TA(1) |
  958. S_008020_SOFT_RESET_VC(1) |
  959. S_008020_SOFT_RESET_VGT(1);
  960. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  961. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  962. RREG32(R_008020_GRBM_SOFT_RESET);
  963. mdelay(15);
  964. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  965. }
  966. /* Reset CP (we always reset CP) */
  967. tmp = S_008020_SOFT_RESET_CP(1);
  968. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  969. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  970. RREG32(R_008020_GRBM_SOFT_RESET);
  971. mdelay(15);
  972. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  973. /* Wait a little for things to settle down */
  974. mdelay(1);
  975. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  976. RREG32(R_008010_GRBM_STATUS));
  977. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  978. RREG32(R_008014_GRBM_STATUS2));
  979. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  980. RREG32(R_000E50_SRBM_STATUS));
  981. rv515_mc_resume(rdev, &save);
  982. return 0;
  983. }
  984. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  985. {
  986. u32 srbm_status;
  987. u32 grbm_status;
  988. u32 grbm_status2;
  989. int r;
  990. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  991. grbm_status = RREG32(R_008010_GRBM_STATUS);
  992. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  993. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  994. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  995. return false;
  996. }
  997. /* force CP activities */
  998. r = radeon_ring_lock(rdev, 2);
  999. if (!r) {
  1000. /* PACKET2 NOP */
  1001. radeon_ring_write(rdev, 0x80000000);
  1002. radeon_ring_write(rdev, 0x80000000);
  1003. radeon_ring_unlock_commit(rdev);
  1004. }
  1005. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1006. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1007. }
  1008. int r600_asic_reset(struct radeon_device *rdev)
  1009. {
  1010. return r600_gpu_soft_reset(rdev);
  1011. }
  1012. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1013. u32 num_backends,
  1014. u32 backend_disable_mask)
  1015. {
  1016. u32 backend_map = 0;
  1017. u32 enabled_backends_mask;
  1018. u32 enabled_backends_count;
  1019. u32 cur_pipe;
  1020. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1021. u32 cur_backend;
  1022. u32 i;
  1023. if (num_tile_pipes > R6XX_MAX_PIPES)
  1024. num_tile_pipes = R6XX_MAX_PIPES;
  1025. if (num_tile_pipes < 1)
  1026. num_tile_pipes = 1;
  1027. if (num_backends > R6XX_MAX_BACKENDS)
  1028. num_backends = R6XX_MAX_BACKENDS;
  1029. if (num_backends < 1)
  1030. num_backends = 1;
  1031. enabled_backends_mask = 0;
  1032. enabled_backends_count = 0;
  1033. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1034. if (((backend_disable_mask >> i) & 1) == 0) {
  1035. enabled_backends_mask |= (1 << i);
  1036. ++enabled_backends_count;
  1037. }
  1038. if (enabled_backends_count == num_backends)
  1039. break;
  1040. }
  1041. if (enabled_backends_count == 0) {
  1042. enabled_backends_mask = 1;
  1043. enabled_backends_count = 1;
  1044. }
  1045. if (enabled_backends_count != num_backends)
  1046. num_backends = enabled_backends_count;
  1047. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1048. switch (num_tile_pipes) {
  1049. case 1:
  1050. swizzle_pipe[0] = 0;
  1051. break;
  1052. case 2:
  1053. swizzle_pipe[0] = 0;
  1054. swizzle_pipe[1] = 1;
  1055. break;
  1056. case 3:
  1057. swizzle_pipe[0] = 0;
  1058. swizzle_pipe[1] = 1;
  1059. swizzle_pipe[2] = 2;
  1060. break;
  1061. case 4:
  1062. swizzle_pipe[0] = 0;
  1063. swizzle_pipe[1] = 1;
  1064. swizzle_pipe[2] = 2;
  1065. swizzle_pipe[3] = 3;
  1066. break;
  1067. case 5:
  1068. swizzle_pipe[0] = 0;
  1069. swizzle_pipe[1] = 1;
  1070. swizzle_pipe[2] = 2;
  1071. swizzle_pipe[3] = 3;
  1072. swizzle_pipe[4] = 4;
  1073. break;
  1074. case 6:
  1075. swizzle_pipe[0] = 0;
  1076. swizzle_pipe[1] = 2;
  1077. swizzle_pipe[2] = 4;
  1078. swizzle_pipe[3] = 5;
  1079. swizzle_pipe[4] = 1;
  1080. swizzle_pipe[5] = 3;
  1081. break;
  1082. case 7:
  1083. swizzle_pipe[0] = 0;
  1084. swizzle_pipe[1] = 2;
  1085. swizzle_pipe[2] = 4;
  1086. swizzle_pipe[3] = 6;
  1087. swizzle_pipe[4] = 1;
  1088. swizzle_pipe[5] = 3;
  1089. swizzle_pipe[6] = 5;
  1090. break;
  1091. case 8:
  1092. swizzle_pipe[0] = 0;
  1093. swizzle_pipe[1] = 2;
  1094. swizzle_pipe[2] = 4;
  1095. swizzle_pipe[3] = 6;
  1096. swizzle_pipe[4] = 1;
  1097. swizzle_pipe[5] = 3;
  1098. swizzle_pipe[6] = 5;
  1099. swizzle_pipe[7] = 7;
  1100. break;
  1101. }
  1102. cur_backend = 0;
  1103. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1104. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1105. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1106. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1107. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1108. }
  1109. return backend_map;
  1110. }
  1111. int r600_count_pipe_bits(uint32_t val)
  1112. {
  1113. int i, ret = 0;
  1114. for (i = 0; i < 32; i++) {
  1115. ret += val & 1;
  1116. val >>= 1;
  1117. }
  1118. return ret;
  1119. }
  1120. void r600_gpu_init(struct radeon_device *rdev)
  1121. {
  1122. u32 tiling_config;
  1123. u32 ramcfg;
  1124. u32 backend_map;
  1125. u32 cc_rb_backend_disable;
  1126. u32 cc_gc_shader_pipe_config;
  1127. u32 tmp;
  1128. int i, j;
  1129. u32 sq_config;
  1130. u32 sq_gpr_resource_mgmt_1 = 0;
  1131. u32 sq_gpr_resource_mgmt_2 = 0;
  1132. u32 sq_thread_resource_mgmt = 0;
  1133. u32 sq_stack_resource_mgmt_1 = 0;
  1134. u32 sq_stack_resource_mgmt_2 = 0;
  1135. /* FIXME: implement */
  1136. switch (rdev->family) {
  1137. case CHIP_R600:
  1138. rdev->config.r600.max_pipes = 4;
  1139. rdev->config.r600.max_tile_pipes = 8;
  1140. rdev->config.r600.max_simds = 4;
  1141. rdev->config.r600.max_backends = 4;
  1142. rdev->config.r600.max_gprs = 256;
  1143. rdev->config.r600.max_threads = 192;
  1144. rdev->config.r600.max_stack_entries = 256;
  1145. rdev->config.r600.max_hw_contexts = 8;
  1146. rdev->config.r600.max_gs_threads = 16;
  1147. rdev->config.r600.sx_max_export_size = 128;
  1148. rdev->config.r600.sx_max_export_pos_size = 16;
  1149. rdev->config.r600.sx_max_export_smx_size = 128;
  1150. rdev->config.r600.sq_num_cf_insts = 2;
  1151. break;
  1152. case CHIP_RV630:
  1153. case CHIP_RV635:
  1154. rdev->config.r600.max_pipes = 2;
  1155. rdev->config.r600.max_tile_pipes = 2;
  1156. rdev->config.r600.max_simds = 3;
  1157. rdev->config.r600.max_backends = 1;
  1158. rdev->config.r600.max_gprs = 128;
  1159. rdev->config.r600.max_threads = 192;
  1160. rdev->config.r600.max_stack_entries = 128;
  1161. rdev->config.r600.max_hw_contexts = 8;
  1162. rdev->config.r600.max_gs_threads = 4;
  1163. rdev->config.r600.sx_max_export_size = 128;
  1164. rdev->config.r600.sx_max_export_pos_size = 16;
  1165. rdev->config.r600.sx_max_export_smx_size = 128;
  1166. rdev->config.r600.sq_num_cf_insts = 2;
  1167. break;
  1168. case CHIP_RV610:
  1169. case CHIP_RV620:
  1170. case CHIP_RS780:
  1171. case CHIP_RS880:
  1172. rdev->config.r600.max_pipes = 1;
  1173. rdev->config.r600.max_tile_pipes = 1;
  1174. rdev->config.r600.max_simds = 2;
  1175. rdev->config.r600.max_backends = 1;
  1176. rdev->config.r600.max_gprs = 128;
  1177. rdev->config.r600.max_threads = 192;
  1178. rdev->config.r600.max_stack_entries = 128;
  1179. rdev->config.r600.max_hw_contexts = 4;
  1180. rdev->config.r600.max_gs_threads = 4;
  1181. rdev->config.r600.sx_max_export_size = 128;
  1182. rdev->config.r600.sx_max_export_pos_size = 16;
  1183. rdev->config.r600.sx_max_export_smx_size = 128;
  1184. rdev->config.r600.sq_num_cf_insts = 1;
  1185. break;
  1186. case CHIP_RV670:
  1187. rdev->config.r600.max_pipes = 4;
  1188. rdev->config.r600.max_tile_pipes = 4;
  1189. rdev->config.r600.max_simds = 4;
  1190. rdev->config.r600.max_backends = 4;
  1191. rdev->config.r600.max_gprs = 192;
  1192. rdev->config.r600.max_threads = 192;
  1193. rdev->config.r600.max_stack_entries = 256;
  1194. rdev->config.r600.max_hw_contexts = 8;
  1195. rdev->config.r600.max_gs_threads = 16;
  1196. rdev->config.r600.sx_max_export_size = 128;
  1197. rdev->config.r600.sx_max_export_pos_size = 16;
  1198. rdev->config.r600.sx_max_export_smx_size = 128;
  1199. rdev->config.r600.sq_num_cf_insts = 2;
  1200. break;
  1201. default:
  1202. break;
  1203. }
  1204. /* Initialize HDP */
  1205. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1206. WREG32((0x2c14 + j), 0x00000000);
  1207. WREG32((0x2c18 + j), 0x00000000);
  1208. WREG32((0x2c1c + j), 0x00000000);
  1209. WREG32((0x2c20 + j), 0x00000000);
  1210. WREG32((0x2c24 + j), 0x00000000);
  1211. }
  1212. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1213. /* Setup tiling */
  1214. tiling_config = 0;
  1215. ramcfg = RREG32(RAMCFG);
  1216. switch (rdev->config.r600.max_tile_pipes) {
  1217. case 1:
  1218. tiling_config |= PIPE_TILING(0);
  1219. break;
  1220. case 2:
  1221. tiling_config |= PIPE_TILING(1);
  1222. break;
  1223. case 4:
  1224. tiling_config |= PIPE_TILING(2);
  1225. break;
  1226. case 8:
  1227. tiling_config |= PIPE_TILING(3);
  1228. break;
  1229. default:
  1230. break;
  1231. }
  1232. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1233. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1234. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1235. tiling_config |= GROUP_SIZE(0);
  1236. rdev->config.r600.tiling_group_size = 256;
  1237. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1238. if (tmp > 3) {
  1239. tiling_config |= ROW_TILING(3);
  1240. tiling_config |= SAMPLE_SPLIT(3);
  1241. } else {
  1242. tiling_config |= ROW_TILING(tmp);
  1243. tiling_config |= SAMPLE_SPLIT(tmp);
  1244. }
  1245. tiling_config |= BANK_SWAPS(1);
  1246. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1247. cc_rb_backend_disable |=
  1248. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1249. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1250. cc_gc_shader_pipe_config |=
  1251. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1252. cc_gc_shader_pipe_config |=
  1253. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1254. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1255. (R6XX_MAX_BACKENDS -
  1256. r600_count_pipe_bits((cc_rb_backend_disable &
  1257. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1258. (cc_rb_backend_disable >> 16));
  1259. tiling_config |= BACKEND_MAP(backend_map);
  1260. WREG32(GB_TILING_CONFIG, tiling_config);
  1261. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1262. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1263. /* Setup pipes */
  1264. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1265. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1266. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1267. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1268. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1269. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1270. /* Setup some CP states */
  1271. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1272. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1273. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1274. SYNC_WALKER | SYNC_ALIGNER));
  1275. /* Setup various GPU states */
  1276. if (rdev->family == CHIP_RV670)
  1277. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1278. tmp = RREG32(SX_DEBUG_1);
  1279. tmp |= SMX_EVENT_RELEASE;
  1280. if ((rdev->family > CHIP_R600))
  1281. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1282. WREG32(SX_DEBUG_1, tmp);
  1283. if (((rdev->family) == CHIP_R600) ||
  1284. ((rdev->family) == CHIP_RV630) ||
  1285. ((rdev->family) == CHIP_RV610) ||
  1286. ((rdev->family) == CHIP_RV620) ||
  1287. ((rdev->family) == CHIP_RS780) ||
  1288. ((rdev->family) == CHIP_RS880)) {
  1289. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1290. } else {
  1291. WREG32(DB_DEBUG, 0);
  1292. }
  1293. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1294. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1295. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1296. WREG32(VGT_NUM_INSTANCES, 0);
  1297. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1298. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1299. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1300. if (((rdev->family) == CHIP_RV610) ||
  1301. ((rdev->family) == CHIP_RV620) ||
  1302. ((rdev->family) == CHIP_RS780) ||
  1303. ((rdev->family) == CHIP_RS880)) {
  1304. tmp = (CACHE_FIFO_SIZE(0xa) |
  1305. FETCH_FIFO_HIWATER(0xa) |
  1306. DONE_FIFO_HIWATER(0xe0) |
  1307. ALU_UPDATE_FIFO_HIWATER(0x8));
  1308. } else if (((rdev->family) == CHIP_R600) ||
  1309. ((rdev->family) == CHIP_RV630)) {
  1310. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1311. tmp |= DONE_FIFO_HIWATER(0x4);
  1312. }
  1313. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1314. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1315. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1316. */
  1317. sq_config = RREG32(SQ_CONFIG);
  1318. sq_config &= ~(PS_PRIO(3) |
  1319. VS_PRIO(3) |
  1320. GS_PRIO(3) |
  1321. ES_PRIO(3));
  1322. sq_config |= (DX9_CONSTS |
  1323. VC_ENABLE |
  1324. PS_PRIO(0) |
  1325. VS_PRIO(1) |
  1326. GS_PRIO(2) |
  1327. ES_PRIO(3));
  1328. if ((rdev->family) == CHIP_R600) {
  1329. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1330. NUM_VS_GPRS(124) |
  1331. NUM_CLAUSE_TEMP_GPRS(4));
  1332. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1333. NUM_ES_GPRS(0));
  1334. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1335. NUM_VS_THREADS(48) |
  1336. NUM_GS_THREADS(4) |
  1337. NUM_ES_THREADS(4));
  1338. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1339. NUM_VS_STACK_ENTRIES(128));
  1340. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1341. NUM_ES_STACK_ENTRIES(0));
  1342. } else if (((rdev->family) == CHIP_RV610) ||
  1343. ((rdev->family) == CHIP_RV620) ||
  1344. ((rdev->family) == CHIP_RS780) ||
  1345. ((rdev->family) == CHIP_RS880)) {
  1346. /* no vertex cache */
  1347. sq_config &= ~VC_ENABLE;
  1348. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1349. NUM_VS_GPRS(44) |
  1350. NUM_CLAUSE_TEMP_GPRS(2));
  1351. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1352. NUM_ES_GPRS(17));
  1353. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1354. NUM_VS_THREADS(78) |
  1355. NUM_GS_THREADS(4) |
  1356. NUM_ES_THREADS(31));
  1357. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1358. NUM_VS_STACK_ENTRIES(40));
  1359. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1360. NUM_ES_STACK_ENTRIES(16));
  1361. } else if (((rdev->family) == CHIP_RV630) ||
  1362. ((rdev->family) == CHIP_RV635)) {
  1363. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1364. NUM_VS_GPRS(44) |
  1365. NUM_CLAUSE_TEMP_GPRS(2));
  1366. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1367. NUM_ES_GPRS(18));
  1368. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1369. NUM_VS_THREADS(78) |
  1370. NUM_GS_THREADS(4) |
  1371. NUM_ES_THREADS(31));
  1372. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1373. NUM_VS_STACK_ENTRIES(40));
  1374. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1375. NUM_ES_STACK_ENTRIES(16));
  1376. } else if ((rdev->family) == CHIP_RV670) {
  1377. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1378. NUM_VS_GPRS(44) |
  1379. NUM_CLAUSE_TEMP_GPRS(2));
  1380. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1381. NUM_ES_GPRS(17));
  1382. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1383. NUM_VS_THREADS(78) |
  1384. NUM_GS_THREADS(4) |
  1385. NUM_ES_THREADS(31));
  1386. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1387. NUM_VS_STACK_ENTRIES(64));
  1388. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1389. NUM_ES_STACK_ENTRIES(64));
  1390. }
  1391. WREG32(SQ_CONFIG, sq_config);
  1392. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1393. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1394. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1395. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1396. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1397. if (((rdev->family) == CHIP_RV610) ||
  1398. ((rdev->family) == CHIP_RV620) ||
  1399. ((rdev->family) == CHIP_RS780) ||
  1400. ((rdev->family) == CHIP_RS880)) {
  1401. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1402. } else {
  1403. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1404. }
  1405. /* More default values. 2D/3D driver should adjust as needed */
  1406. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1407. S1_X(0x4) | S1_Y(0xc)));
  1408. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1409. S1_X(0x2) | S1_Y(0x2) |
  1410. S2_X(0xa) | S2_Y(0x6) |
  1411. S3_X(0x6) | S3_Y(0xa)));
  1412. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1413. S1_X(0x4) | S1_Y(0xc) |
  1414. S2_X(0x1) | S2_Y(0x6) |
  1415. S3_X(0xa) | S3_Y(0xe)));
  1416. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1417. S5_X(0x0) | S5_Y(0x0) |
  1418. S6_X(0xb) | S6_Y(0x4) |
  1419. S7_X(0x7) | S7_Y(0x8)));
  1420. WREG32(VGT_STRMOUT_EN, 0);
  1421. tmp = rdev->config.r600.max_pipes * 16;
  1422. switch (rdev->family) {
  1423. case CHIP_RV610:
  1424. case CHIP_RV620:
  1425. case CHIP_RS780:
  1426. case CHIP_RS880:
  1427. tmp += 32;
  1428. break;
  1429. case CHIP_RV670:
  1430. tmp += 128;
  1431. break;
  1432. default:
  1433. break;
  1434. }
  1435. if (tmp > 256) {
  1436. tmp = 256;
  1437. }
  1438. WREG32(VGT_ES_PER_GS, 128);
  1439. WREG32(VGT_GS_PER_ES, tmp);
  1440. WREG32(VGT_GS_PER_VS, 2);
  1441. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1442. /* more default values. 2D/3D driver should adjust as needed */
  1443. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1444. WREG32(VGT_STRMOUT_EN, 0);
  1445. WREG32(SX_MISC, 0);
  1446. WREG32(PA_SC_MODE_CNTL, 0);
  1447. WREG32(PA_SC_AA_CONFIG, 0);
  1448. WREG32(PA_SC_LINE_STIPPLE, 0);
  1449. WREG32(SPI_INPUT_Z, 0);
  1450. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1451. WREG32(CB_COLOR7_FRAG, 0);
  1452. /* Clear render buffer base addresses */
  1453. WREG32(CB_COLOR0_BASE, 0);
  1454. WREG32(CB_COLOR1_BASE, 0);
  1455. WREG32(CB_COLOR2_BASE, 0);
  1456. WREG32(CB_COLOR3_BASE, 0);
  1457. WREG32(CB_COLOR4_BASE, 0);
  1458. WREG32(CB_COLOR5_BASE, 0);
  1459. WREG32(CB_COLOR6_BASE, 0);
  1460. WREG32(CB_COLOR7_BASE, 0);
  1461. WREG32(CB_COLOR7_FRAG, 0);
  1462. switch (rdev->family) {
  1463. case CHIP_RV610:
  1464. case CHIP_RV620:
  1465. case CHIP_RS780:
  1466. case CHIP_RS880:
  1467. tmp = TC_L2_SIZE(8);
  1468. break;
  1469. case CHIP_RV630:
  1470. case CHIP_RV635:
  1471. tmp = TC_L2_SIZE(4);
  1472. break;
  1473. case CHIP_R600:
  1474. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1475. break;
  1476. default:
  1477. tmp = TC_L2_SIZE(0);
  1478. break;
  1479. }
  1480. WREG32(TC_CNTL, tmp);
  1481. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1482. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1483. tmp = RREG32(ARB_POP);
  1484. tmp |= ENABLE_TC128;
  1485. WREG32(ARB_POP, tmp);
  1486. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1487. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1488. NUM_CLIP_SEQ(3)));
  1489. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1490. }
  1491. /*
  1492. * Indirect registers accessor
  1493. */
  1494. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1495. {
  1496. u32 r;
  1497. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1498. (void)RREG32(PCIE_PORT_INDEX);
  1499. r = RREG32(PCIE_PORT_DATA);
  1500. return r;
  1501. }
  1502. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1503. {
  1504. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1505. (void)RREG32(PCIE_PORT_INDEX);
  1506. WREG32(PCIE_PORT_DATA, (v));
  1507. (void)RREG32(PCIE_PORT_DATA);
  1508. }
  1509. /*
  1510. * CP & Ring
  1511. */
  1512. void r600_cp_stop(struct radeon_device *rdev)
  1513. {
  1514. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1515. }
  1516. int r600_init_microcode(struct radeon_device *rdev)
  1517. {
  1518. struct platform_device *pdev;
  1519. const char *chip_name;
  1520. const char *rlc_chip_name;
  1521. size_t pfp_req_size, me_req_size, rlc_req_size;
  1522. char fw_name[30];
  1523. int err;
  1524. DRM_DEBUG("\n");
  1525. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1526. err = IS_ERR(pdev);
  1527. if (err) {
  1528. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1529. return -EINVAL;
  1530. }
  1531. switch (rdev->family) {
  1532. case CHIP_R600:
  1533. chip_name = "R600";
  1534. rlc_chip_name = "R600";
  1535. break;
  1536. case CHIP_RV610:
  1537. chip_name = "RV610";
  1538. rlc_chip_name = "R600";
  1539. break;
  1540. case CHIP_RV630:
  1541. chip_name = "RV630";
  1542. rlc_chip_name = "R600";
  1543. break;
  1544. case CHIP_RV620:
  1545. chip_name = "RV620";
  1546. rlc_chip_name = "R600";
  1547. break;
  1548. case CHIP_RV635:
  1549. chip_name = "RV635";
  1550. rlc_chip_name = "R600";
  1551. break;
  1552. case CHIP_RV670:
  1553. chip_name = "RV670";
  1554. rlc_chip_name = "R600";
  1555. break;
  1556. case CHIP_RS780:
  1557. case CHIP_RS880:
  1558. chip_name = "RS780";
  1559. rlc_chip_name = "R600";
  1560. break;
  1561. case CHIP_RV770:
  1562. chip_name = "RV770";
  1563. rlc_chip_name = "R700";
  1564. break;
  1565. case CHIP_RV730:
  1566. case CHIP_RV740:
  1567. chip_name = "RV730";
  1568. rlc_chip_name = "R700";
  1569. break;
  1570. case CHIP_RV710:
  1571. chip_name = "RV710";
  1572. rlc_chip_name = "R700";
  1573. break;
  1574. case CHIP_CEDAR:
  1575. chip_name = "CEDAR";
  1576. rlc_chip_name = "CEDAR";
  1577. break;
  1578. case CHIP_REDWOOD:
  1579. chip_name = "REDWOOD";
  1580. rlc_chip_name = "REDWOOD";
  1581. break;
  1582. case CHIP_JUNIPER:
  1583. chip_name = "JUNIPER";
  1584. rlc_chip_name = "JUNIPER";
  1585. break;
  1586. case CHIP_CYPRESS:
  1587. case CHIP_HEMLOCK:
  1588. chip_name = "CYPRESS";
  1589. rlc_chip_name = "CYPRESS";
  1590. break;
  1591. default: BUG();
  1592. }
  1593. if (rdev->family >= CHIP_CEDAR) {
  1594. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1595. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1596. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1597. } else if (rdev->family >= CHIP_RV770) {
  1598. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1599. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1600. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1601. } else {
  1602. pfp_req_size = PFP_UCODE_SIZE * 4;
  1603. me_req_size = PM4_UCODE_SIZE * 12;
  1604. rlc_req_size = RLC_UCODE_SIZE * 4;
  1605. }
  1606. DRM_INFO("Loading %s Microcode\n", chip_name);
  1607. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1608. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1609. if (err)
  1610. goto out;
  1611. if (rdev->pfp_fw->size != pfp_req_size) {
  1612. printk(KERN_ERR
  1613. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1614. rdev->pfp_fw->size, fw_name);
  1615. err = -EINVAL;
  1616. goto out;
  1617. }
  1618. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1619. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1620. if (err)
  1621. goto out;
  1622. if (rdev->me_fw->size != me_req_size) {
  1623. printk(KERN_ERR
  1624. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1625. rdev->me_fw->size, fw_name);
  1626. err = -EINVAL;
  1627. }
  1628. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1629. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1630. if (err)
  1631. goto out;
  1632. if (rdev->rlc_fw->size != rlc_req_size) {
  1633. printk(KERN_ERR
  1634. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1635. rdev->rlc_fw->size, fw_name);
  1636. err = -EINVAL;
  1637. }
  1638. out:
  1639. platform_device_unregister(pdev);
  1640. if (err) {
  1641. if (err != -EINVAL)
  1642. printk(KERN_ERR
  1643. "r600_cp: Failed to load firmware \"%s\"\n",
  1644. fw_name);
  1645. release_firmware(rdev->pfp_fw);
  1646. rdev->pfp_fw = NULL;
  1647. release_firmware(rdev->me_fw);
  1648. rdev->me_fw = NULL;
  1649. release_firmware(rdev->rlc_fw);
  1650. rdev->rlc_fw = NULL;
  1651. }
  1652. return err;
  1653. }
  1654. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1655. {
  1656. const __be32 *fw_data;
  1657. int i;
  1658. if (!rdev->me_fw || !rdev->pfp_fw)
  1659. return -EINVAL;
  1660. r600_cp_stop(rdev);
  1661. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1662. /* Reset cp */
  1663. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1664. RREG32(GRBM_SOFT_RESET);
  1665. mdelay(15);
  1666. WREG32(GRBM_SOFT_RESET, 0);
  1667. WREG32(CP_ME_RAM_WADDR, 0);
  1668. fw_data = (const __be32 *)rdev->me_fw->data;
  1669. WREG32(CP_ME_RAM_WADDR, 0);
  1670. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1671. WREG32(CP_ME_RAM_DATA,
  1672. be32_to_cpup(fw_data++));
  1673. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1674. WREG32(CP_PFP_UCODE_ADDR, 0);
  1675. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1676. WREG32(CP_PFP_UCODE_DATA,
  1677. be32_to_cpup(fw_data++));
  1678. WREG32(CP_PFP_UCODE_ADDR, 0);
  1679. WREG32(CP_ME_RAM_WADDR, 0);
  1680. WREG32(CP_ME_RAM_RADDR, 0);
  1681. return 0;
  1682. }
  1683. int r600_cp_start(struct radeon_device *rdev)
  1684. {
  1685. int r;
  1686. uint32_t cp_me;
  1687. r = radeon_ring_lock(rdev, 7);
  1688. if (r) {
  1689. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1690. return r;
  1691. }
  1692. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1693. radeon_ring_write(rdev, 0x1);
  1694. if (rdev->family >= CHIP_CEDAR) {
  1695. radeon_ring_write(rdev, 0x0);
  1696. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1697. } else if (rdev->family >= CHIP_RV770) {
  1698. radeon_ring_write(rdev, 0x0);
  1699. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1700. } else {
  1701. radeon_ring_write(rdev, 0x3);
  1702. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1703. }
  1704. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1705. radeon_ring_write(rdev, 0);
  1706. radeon_ring_write(rdev, 0);
  1707. radeon_ring_unlock_commit(rdev);
  1708. cp_me = 0xff;
  1709. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1710. return 0;
  1711. }
  1712. int r600_cp_resume(struct radeon_device *rdev)
  1713. {
  1714. u32 tmp;
  1715. u32 rb_bufsz;
  1716. int r;
  1717. /* Reset cp */
  1718. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1719. RREG32(GRBM_SOFT_RESET);
  1720. mdelay(15);
  1721. WREG32(GRBM_SOFT_RESET, 0);
  1722. /* Set ring buffer size */
  1723. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1724. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1725. #ifdef __BIG_ENDIAN
  1726. tmp |= BUF_SWAP_32BIT;
  1727. #endif
  1728. WREG32(CP_RB_CNTL, tmp);
  1729. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1730. /* Set the write pointer delay */
  1731. WREG32(CP_RB_WPTR_DELAY, 0);
  1732. /* Initialize the ring buffer's read and write pointers */
  1733. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1734. WREG32(CP_RB_RPTR_WR, 0);
  1735. WREG32(CP_RB_WPTR, 0);
  1736. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1737. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1738. mdelay(1);
  1739. WREG32(CP_RB_CNTL, tmp);
  1740. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1741. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1742. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1743. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1744. r600_cp_start(rdev);
  1745. rdev->cp.ready = true;
  1746. r = radeon_ring_test(rdev);
  1747. if (r) {
  1748. rdev->cp.ready = false;
  1749. return r;
  1750. }
  1751. return 0;
  1752. }
  1753. void r600_cp_commit(struct radeon_device *rdev)
  1754. {
  1755. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1756. (void)RREG32(CP_RB_WPTR);
  1757. }
  1758. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1759. {
  1760. u32 rb_bufsz;
  1761. /* Align ring size */
  1762. rb_bufsz = drm_order(ring_size / 8);
  1763. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1764. rdev->cp.ring_size = ring_size;
  1765. rdev->cp.align_mask = 16 - 1;
  1766. }
  1767. void r600_cp_fini(struct radeon_device *rdev)
  1768. {
  1769. r600_cp_stop(rdev);
  1770. radeon_ring_fini(rdev);
  1771. }
  1772. /*
  1773. * GPU scratch registers helpers function.
  1774. */
  1775. void r600_scratch_init(struct radeon_device *rdev)
  1776. {
  1777. int i;
  1778. rdev->scratch.num_reg = 7;
  1779. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1780. rdev->scratch.free[i] = true;
  1781. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1782. }
  1783. }
  1784. int r600_ring_test(struct radeon_device *rdev)
  1785. {
  1786. uint32_t scratch;
  1787. uint32_t tmp = 0;
  1788. unsigned i;
  1789. int r;
  1790. r = radeon_scratch_get(rdev, &scratch);
  1791. if (r) {
  1792. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1793. return r;
  1794. }
  1795. WREG32(scratch, 0xCAFEDEAD);
  1796. r = radeon_ring_lock(rdev, 3);
  1797. if (r) {
  1798. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1799. radeon_scratch_free(rdev, scratch);
  1800. return r;
  1801. }
  1802. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1803. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1804. radeon_ring_write(rdev, 0xDEADBEEF);
  1805. radeon_ring_unlock_commit(rdev);
  1806. for (i = 0; i < rdev->usec_timeout; i++) {
  1807. tmp = RREG32(scratch);
  1808. if (tmp == 0xDEADBEEF)
  1809. break;
  1810. DRM_UDELAY(1);
  1811. }
  1812. if (i < rdev->usec_timeout) {
  1813. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1814. } else {
  1815. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1816. scratch, tmp);
  1817. r = -EINVAL;
  1818. }
  1819. radeon_scratch_free(rdev, scratch);
  1820. return r;
  1821. }
  1822. void r600_wb_disable(struct radeon_device *rdev)
  1823. {
  1824. int r;
  1825. WREG32(SCRATCH_UMSK, 0);
  1826. if (rdev->wb.wb_obj) {
  1827. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1828. if (unlikely(r != 0))
  1829. return;
  1830. radeon_bo_kunmap(rdev->wb.wb_obj);
  1831. radeon_bo_unpin(rdev->wb.wb_obj);
  1832. radeon_bo_unreserve(rdev->wb.wb_obj);
  1833. }
  1834. }
  1835. void r600_wb_fini(struct radeon_device *rdev)
  1836. {
  1837. r600_wb_disable(rdev);
  1838. if (rdev->wb.wb_obj) {
  1839. radeon_bo_unref(&rdev->wb.wb_obj);
  1840. rdev->wb.wb = NULL;
  1841. rdev->wb.wb_obj = NULL;
  1842. }
  1843. }
  1844. int r600_wb_enable(struct radeon_device *rdev)
  1845. {
  1846. int r;
  1847. if (rdev->wb.wb_obj == NULL) {
  1848. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1849. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1850. if (r) {
  1851. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1852. return r;
  1853. }
  1854. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1855. if (unlikely(r != 0)) {
  1856. r600_wb_fini(rdev);
  1857. return r;
  1858. }
  1859. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1860. &rdev->wb.gpu_addr);
  1861. if (r) {
  1862. radeon_bo_unreserve(rdev->wb.wb_obj);
  1863. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1864. r600_wb_fini(rdev);
  1865. return r;
  1866. }
  1867. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1868. radeon_bo_unreserve(rdev->wb.wb_obj);
  1869. if (r) {
  1870. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1871. r600_wb_fini(rdev);
  1872. return r;
  1873. }
  1874. }
  1875. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1876. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1877. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1878. WREG32(SCRATCH_UMSK, 0xff);
  1879. return 0;
  1880. }
  1881. void r600_fence_ring_emit(struct radeon_device *rdev,
  1882. struct radeon_fence *fence)
  1883. {
  1884. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1885. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  1886. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  1887. /* wait for 3D idle clean */
  1888. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1889. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1890. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  1891. /* Emit fence sequence & fire IRQ */
  1892. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1893. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1894. radeon_ring_write(rdev, fence->seq);
  1895. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1896. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1897. radeon_ring_write(rdev, RB_INT_STAT);
  1898. }
  1899. int r600_copy_blit(struct radeon_device *rdev,
  1900. uint64_t src_offset, uint64_t dst_offset,
  1901. unsigned num_pages, struct radeon_fence *fence)
  1902. {
  1903. int r;
  1904. mutex_lock(&rdev->r600_blit.mutex);
  1905. rdev->r600_blit.vb_ib = NULL;
  1906. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1907. if (r) {
  1908. if (rdev->r600_blit.vb_ib)
  1909. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  1910. mutex_unlock(&rdev->r600_blit.mutex);
  1911. return r;
  1912. }
  1913. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1914. r600_blit_done_copy(rdev, fence);
  1915. mutex_unlock(&rdev->r600_blit.mutex);
  1916. return 0;
  1917. }
  1918. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1919. uint32_t tiling_flags, uint32_t pitch,
  1920. uint32_t offset, uint32_t obj_size)
  1921. {
  1922. /* FIXME: implement */
  1923. return 0;
  1924. }
  1925. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1926. {
  1927. /* FIXME: implement */
  1928. }
  1929. bool r600_card_posted(struct radeon_device *rdev)
  1930. {
  1931. uint32_t reg;
  1932. /* first check CRTCs */
  1933. reg = RREG32(D1CRTC_CONTROL) |
  1934. RREG32(D2CRTC_CONTROL);
  1935. if (reg & CRTC_EN)
  1936. return true;
  1937. /* then check MEM_SIZE, in case the crtcs are off */
  1938. if (RREG32(CONFIG_MEMSIZE))
  1939. return true;
  1940. return false;
  1941. }
  1942. int r600_startup(struct radeon_device *rdev)
  1943. {
  1944. int r;
  1945. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1946. r = r600_init_microcode(rdev);
  1947. if (r) {
  1948. DRM_ERROR("Failed to load firmware!\n");
  1949. return r;
  1950. }
  1951. }
  1952. r600_mc_program(rdev);
  1953. if (rdev->flags & RADEON_IS_AGP) {
  1954. r600_agp_enable(rdev);
  1955. } else {
  1956. r = r600_pcie_gart_enable(rdev);
  1957. if (r)
  1958. return r;
  1959. }
  1960. r600_gpu_init(rdev);
  1961. r = r600_blit_init(rdev);
  1962. if (r) {
  1963. r600_blit_fini(rdev);
  1964. rdev->asic->copy = NULL;
  1965. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1966. }
  1967. /* pin copy shader into vram */
  1968. if (rdev->r600_blit.shader_obj) {
  1969. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1970. if (unlikely(r != 0))
  1971. return r;
  1972. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1973. &rdev->r600_blit.shader_gpu_addr);
  1974. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1975. if (r) {
  1976. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1977. return r;
  1978. }
  1979. }
  1980. /* Enable IRQ */
  1981. r = r600_irq_init(rdev);
  1982. if (r) {
  1983. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1984. radeon_irq_kms_fini(rdev);
  1985. return r;
  1986. }
  1987. r600_irq_set(rdev);
  1988. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1989. if (r)
  1990. return r;
  1991. r = r600_cp_load_microcode(rdev);
  1992. if (r)
  1993. return r;
  1994. r = r600_cp_resume(rdev);
  1995. if (r)
  1996. return r;
  1997. /* write back buffer are not vital so don't worry about failure */
  1998. r600_wb_enable(rdev);
  1999. return 0;
  2000. }
  2001. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2002. {
  2003. uint32_t temp;
  2004. temp = RREG32(CONFIG_CNTL);
  2005. if (state == false) {
  2006. temp &= ~(1<<0);
  2007. temp |= (1<<1);
  2008. } else {
  2009. temp &= ~(1<<1);
  2010. }
  2011. WREG32(CONFIG_CNTL, temp);
  2012. }
  2013. int r600_resume(struct radeon_device *rdev)
  2014. {
  2015. int r;
  2016. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2017. * posting will perform necessary task to bring back GPU into good
  2018. * shape.
  2019. */
  2020. /* post card */
  2021. atom_asic_init(rdev->mode_info.atom_context);
  2022. /* Initialize clocks */
  2023. r = radeon_clocks_init(rdev);
  2024. if (r) {
  2025. return r;
  2026. }
  2027. r = r600_startup(rdev);
  2028. if (r) {
  2029. DRM_ERROR("r600 startup failed on resume\n");
  2030. return r;
  2031. }
  2032. r = r600_ib_test(rdev);
  2033. if (r) {
  2034. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2035. return r;
  2036. }
  2037. r = r600_audio_init(rdev);
  2038. if (r) {
  2039. DRM_ERROR("radeon: audio resume failed\n");
  2040. return r;
  2041. }
  2042. return r;
  2043. }
  2044. int r600_suspend(struct radeon_device *rdev)
  2045. {
  2046. int r;
  2047. r600_audio_fini(rdev);
  2048. /* FIXME: we should wait for ring to be empty */
  2049. r600_cp_stop(rdev);
  2050. rdev->cp.ready = false;
  2051. r600_irq_suspend(rdev);
  2052. r600_wb_disable(rdev);
  2053. r600_pcie_gart_disable(rdev);
  2054. /* unpin shaders bo */
  2055. if (rdev->r600_blit.shader_obj) {
  2056. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2057. if (!r) {
  2058. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2059. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2060. }
  2061. }
  2062. return 0;
  2063. }
  2064. /* Plan is to move initialization in that function and use
  2065. * helper function so that radeon_device_init pretty much
  2066. * do nothing more than calling asic specific function. This
  2067. * should also allow to remove a bunch of callback function
  2068. * like vram_info.
  2069. */
  2070. int r600_init(struct radeon_device *rdev)
  2071. {
  2072. int r;
  2073. r = radeon_dummy_page_init(rdev);
  2074. if (r)
  2075. return r;
  2076. if (r600_debugfs_mc_info_init(rdev)) {
  2077. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2078. }
  2079. /* This don't do much */
  2080. r = radeon_gem_init(rdev);
  2081. if (r)
  2082. return r;
  2083. /* Read BIOS */
  2084. if (!radeon_get_bios(rdev)) {
  2085. if (ASIC_IS_AVIVO(rdev))
  2086. return -EINVAL;
  2087. }
  2088. /* Must be an ATOMBIOS */
  2089. if (!rdev->is_atom_bios) {
  2090. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2091. return -EINVAL;
  2092. }
  2093. r = radeon_atombios_init(rdev);
  2094. if (r)
  2095. return r;
  2096. /* Post card if necessary */
  2097. if (!r600_card_posted(rdev)) {
  2098. if (!rdev->bios) {
  2099. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2100. return -EINVAL;
  2101. }
  2102. DRM_INFO("GPU not posted. posting now...\n");
  2103. atom_asic_init(rdev->mode_info.atom_context);
  2104. }
  2105. /* Initialize scratch registers */
  2106. r600_scratch_init(rdev);
  2107. /* Initialize surface registers */
  2108. radeon_surface_init(rdev);
  2109. /* Initialize clocks */
  2110. radeon_get_clock_info(rdev->ddev);
  2111. r = radeon_clocks_init(rdev);
  2112. if (r)
  2113. return r;
  2114. /* Initialize power management */
  2115. radeon_pm_init(rdev);
  2116. /* Fence driver */
  2117. r = radeon_fence_driver_init(rdev);
  2118. if (r)
  2119. return r;
  2120. if (rdev->flags & RADEON_IS_AGP) {
  2121. r = radeon_agp_init(rdev);
  2122. if (r)
  2123. radeon_agp_disable(rdev);
  2124. }
  2125. r = r600_mc_init(rdev);
  2126. if (r)
  2127. return r;
  2128. /* Memory manager */
  2129. r = radeon_bo_init(rdev);
  2130. if (r)
  2131. return r;
  2132. r = radeon_irq_kms_init(rdev);
  2133. if (r)
  2134. return r;
  2135. rdev->cp.ring_obj = NULL;
  2136. r600_ring_init(rdev, 1024 * 1024);
  2137. rdev->ih.ring_obj = NULL;
  2138. r600_ih_ring_init(rdev, 64 * 1024);
  2139. r = r600_pcie_gart_init(rdev);
  2140. if (r)
  2141. return r;
  2142. rdev->accel_working = true;
  2143. r = r600_startup(rdev);
  2144. if (r) {
  2145. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2146. r600_cp_fini(rdev);
  2147. r600_wb_fini(rdev);
  2148. r600_irq_fini(rdev);
  2149. radeon_irq_kms_fini(rdev);
  2150. r600_pcie_gart_fini(rdev);
  2151. rdev->accel_working = false;
  2152. }
  2153. if (rdev->accel_working) {
  2154. r = radeon_ib_pool_init(rdev);
  2155. if (r) {
  2156. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2157. rdev->accel_working = false;
  2158. } else {
  2159. r = r600_ib_test(rdev);
  2160. if (r) {
  2161. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2162. rdev->accel_working = false;
  2163. }
  2164. }
  2165. }
  2166. r = r600_audio_init(rdev);
  2167. if (r)
  2168. return r; /* TODO error handling */
  2169. return 0;
  2170. }
  2171. void r600_fini(struct radeon_device *rdev)
  2172. {
  2173. radeon_pm_fini(rdev);
  2174. r600_audio_fini(rdev);
  2175. r600_blit_fini(rdev);
  2176. r600_cp_fini(rdev);
  2177. r600_wb_fini(rdev);
  2178. r600_irq_fini(rdev);
  2179. radeon_irq_kms_fini(rdev);
  2180. r600_pcie_gart_fini(rdev);
  2181. radeon_agp_fini(rdev);
  2182. radeon_gem_fini(rdev);
  2183. radeon_fence_driver_fini(rdev);
  2184. radeon_clocks_fini(rdev);
  2185. radeon_bo_fini(rdev);
  2186. radeon_atombios_fini(rdev);
  2187. kfree(rdev->bios);
  2188. rdev->bios = NULL;
  2189. radeon_dummy_page_fini(rdev);
  2190. }
  2191. /*
  2192. * CS stuff
  2193. */
  2194. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2195. {
  2196. /* FIXME: implement */
  2197. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2198. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2199. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2200. radeon_ring_write(rdev, ib->length_dw);
  2201. }
  2202. int r600_ib_test(struct radeon_device *rdev)
  2203. {
  2204. struct radeon_ib *ib;
  2205. uint32_t scratch;
  2206. uint32_t tmp = 0;
  2207. unsigned i;
  2208. int r;
  2209. r = radeon_scratch_get(rdev, &scratch);
  2210. if (r) {
  2211. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2212. return r;
  2213. }
  2214. WREG32(scratch, 0xCAFEDEAD);
  2215. r = radeon_ib_get(rdev, &ib);
  2216. if (r) {
  2217. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2218. return r;
  2219. }
  2220. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2221. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2222. ib->ptr[2] = 0xDEADBEEF;
  2223. ib->ptr[3] = PACKET2(0);
  2224. ib->ptr[4] = PACKET2(0);
  2225. ib->ptr[5] = PACKET2(0);
  2226. ib->ptr[6] = PACKET2(0);
  2227. ib->ptr[7] = PACKET2(0);
  2228. ib->ptr[8] = PACKET2(0);
  2229. ib->ptr[9] = PACKET2(0);
  2230. ib->ptr[10] = PACKET2(0);
  2231. ib->ptr[11] = PACKET2(0);
  2232. ib->ptr[12] = PACKET2(0);
  2233. ib->ptr[13] = PACKET2(0);
  2234. ib->ptr[14] = PACKET2(0);
  2235. ib->ptr[15] = PACKET2(0);
  2236. ib->length_dw = 16;
  2237. r = radeon_ib_schedule(rdev, ib);
  2238. if (r) {
  2239. radeon_scratch_free(rdev, scratch);
  2240. radeon_ib_free(rdev, &ib);
  2241. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2242. return r;
  2243. }
  2244. r = radeon_fence_wait(ib->fence, false);
  2245. if (r) {
  2246. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2247. return r;
  2248. }
  2249. for (i = 0; i < rdev->usec_timeout; i++) {
  2250. tmp = RREG32(scratch);
  2251. if (tmp == 0xDEADBEEF)
  2252. break;
  2253. DRM_UDELAY(1);
  2254. }
  2255. if (i < rdev->usec_timeout) {
  2256. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2257. } else {
  2258. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2259. scratch, tmp);
  2260. r = -EINVAL;
  2261. }
  2262. radeon_scratch_free(rdev, scratch);
  2263. radeon_ib_free(rdev, &ib);
  2264. return r;
  2265. }
  2266. /*
  2267. * Interrupts
  2268. *
  2269. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2270. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2271. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2272. * and host consumes. As the host irq handler processes interrupts, it
  2273. * increments the rptr. When the rptr catches up with the wptr, all the
  2274. * current interrupts have been processed.
  2275. */
  2276. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2277. {
  2278. u32 rb_bufsz;
  2279. /* Align ring size */
  2280. rb_bufsz = drm_order(ring_size / 4);
  2281. ring_size = (1 << rb_bufsz) * 4;
  2282. rdev->ih.ring_size = ring_size;
  2283. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2284. rdev->ih.rptr = 0;
  2285. }
  2286. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2287. {
  2288. int r;
  2289. /* Allocate ring buffer */
  2290. if (rdev->ih.ring_obj == NULL) {
  2291. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2292. true,
  2293. RADEON_GEM_DOMAIN_GTT,
  2294. &rdev->ih.ring_obj);
  2295. if (r) {
  2296. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2297. return r;
  2298. }
  2299. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2300. if (unlikely(r != 0))
  2301. return r;
  2302. r = radeon_bo_pin(rdev->ih.ring_obj,
  2303. RADEON_GEM_DOMAIN_GTT,
  2304. &rdev->ih.gpu_addr);
  2305. if (r) {
  2306. radeon_bo_unreserve(rdev->ih.ring_obj);
  2307. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2308. return r;
  2309. }
  2310. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2311. (void **)&rdev->ih.ring);
  2312. radeon_bo_unreserve(rdev->ih.ring_obj);
  2313. if (r) {
  2314. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2315. return r;
  2316. }
  2317. }
  2318. return 0;
  2319. }
  2320. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2321. {
  2322. int r;
  2323. if (rdev->ih.ring_obj) {
  2324. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2325. if (likely(r == 0)) {
  2326. radeon_bo_kunmap(rdev->ih.ring_obj);
  2327. radeon_bo_unpin(rdev->ih.ring_obj);
  2328. radeon_bo_unreserve(rdev->ih.ring_obj);
  2329. }
  2330. radeon_bo_unref(&rdev->ih.ring_obj);
  2331. rdev->ih.ring = NULL;
  2332. rdev->ih.ring_obj = NULL;
  2333. }
  2334. }
  2335. void r600_rlc_stop(struct radeon_device *rdev)
  2336. {
  2337. if ((rdev->family >= CHIP_RV770) &&
  2338. (rdev->family <= CHIP_RV740)) {
  2339. /* r7xx asics need to soft reset RLC before halting */
  2340. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2341. RREG32(SRBM_SOFT_RESET);
  2342. udelay(15000);
  2343. WREG32(SRBM_SOFT_RESET, 0);
  2344. RREG32(SRBM_SOFT_RESET);
  2345. }
  2346. WREG32(RLC_CNTL, 0);
  2347. }
  2348. static void r600_rlc_start(struct radeon_device *rdev)
  2349. {
  2350. WREG32(RLC_CNTL, RLC_ENABLE);
  2351. }
  2352. static int r600_rlc_init(struct radeon_device *rdev)
  2353. {
  2354. u32 i;
  2355. const __be32 *fw_data;
  2356. if (!rdev->rlc_fw)
  2357. return -EINVAL;
  2358. r600_rlc_stop(rdev);
  2359. WREG32(RLC_HB_BASE, 0);
  2360. WREG32(RLC_HB_CNTL, 0);
  2361. WREG32(RLC_HB_RPTR, 0);
  2362. WREG32(RLC_HB_WPTR, 0);
  2363. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2364. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2365. WREG32(RLC_MC_CNTL, 0);
  2366. WREG32(RLC_UCODE_CNTL, 0);
  2367. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2368. if (rdev->family >= CHIP_CEDAR) {
  2369. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2370. WREG32(RLC_UCODE_ADDR, i);
  2371. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2372. }
  2373. } else if (rdev->family >= CHIP_RV770) {
  2374. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2375. WREG32(RLC_UCODE_ADDR, i);
  2376. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2377. }
  2378. } else {
  2379. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2380. WREG32(RLC_UCODE_ADDR, i);
  2381. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2382. }
  2383. }
  2384. WREG32(RLC_UCODE_ADDR, 0);
  2385. r600_rlc_start(rdev);
  2386. return 0;
  2387. }
  2388. static void r600_enable_interrupts(struct radeon_device *rdev)
  2389. {
  2390. u32 ih_cntl = RREG32(IH_CNTL);
  2391. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2392. ih_cntl |= ENABLE_INTR;
  2393. ih_rb_cntl |= IH_RB_ENABLE;
  2394. WREG32(IH_CNTL, ih_cntl);
  2395. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2396. rdev->ih.enabled = true;
  2397. }
  2398. void r600_disable_interrupts(struct radeon_device *rdev)
  2399. {
  2400. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2401. u32 ih_cntl = RREG32(IH_CNTL);
  2402. ih_rb_cntl &= ~IH_RB_ENABLE;
  2403. ih_cntl &= ~ENABLE_INTR;
  2404. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2405. WREG32(IH_CNTL, ih_cntl);
  2406. /* set rptr, wptr to 0 */
  2407. WREG32(IH_RB_RPTR, 0);
  2408. WREG32(IH_RB_WPTR, 0);
  2409. rdev->ih.enabled = false;
  2410. rdev->ih.wptr = 0;
  2411. rdev->ih.rptr = 0;
  2412. }
  2413. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2414. {
  2415. u32 tmp;
  2416. WREG32(CP_INT_CNTL, 0);
  2417. WREG32(GRBM_INT_CNTL, 0);
  2418. WREG32(DxMODE_INT_MASK, 0);
  2419. if (ASIC_IS_DCE3(rdev)) {
  2420. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2421. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2422. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2423. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2424. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2425. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2426. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2427. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2428. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2429. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2430. if (ASIC_IS_DCE32(rdev)) {
  2431. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2432. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2433. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2434. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2435. }
  2436. } else {
  2437. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2438. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2439. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2440. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2441. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2442. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2443. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2444. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2445. }
  2446. }
  2447. int r600_irq_init(struct radeon_device *rdev)
  2448. {
  2449. int ret = 0;
  2450. int rb_bufsz;
  2451. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2452. /* allocate ring */
  2453. ret = r600_ih_ring_alloc(rdev);
  2454. if (ret)
  2455. return ret;
  2456. /* disable irqs */
  2457. r600_disable_interrupts(rdev);
  2458. /* init rlc */
  2459. ret = r600_rlc_init(rdev);
  2460. if (ret) {
  2461. r600_ih_ring_fini(rdev);
  2462. return ret;
  2463. }
  2464. /* setup interrupt control */
  2465. /* set dummy read address to ring address */
  2466. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2467. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2468. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2469. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2470. */
  2471. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2472. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2473. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2474. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2475. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2476. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2477. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2478. IH_WPTR_OVERFLOW_CLEAR |
  2479. (rb_bufsz << 1));
  2480. /* WPTR writeback, not yet */
  2481. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2482. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2483. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2484. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2485. /* set rptr, wptr to 0 */
  2486. WREG32(IH_RB_RPTR, 0);
  2487. WREG32(IH_RB_WPTR, 0);
  2488. /* Default settings for IH_CNTL (disabled at first) */
  2489. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2490. /* RPTR_REARM only works if msi's are enabled */
  2491. if (rdev->msi_enabled)
  2492. ih_cntl |= RPTR_REARM;
  2493. #ifdef __BIG_ENDIAN
  2494. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2495. #endif
  2496. WREG32(IH_CNTL, ih_cntl);
  2497. /* force the active interrupt state to all disabled */
  2498. if (rdev->family >= CHIP_CEDAR)
  2499. evergreen_disable_interrupt_state(rdev);
  2500. else
  2501. r600_disable_interrupt_state(rdev);
  2502. /* enable irqs */
  2503. r600_enable_interrupts(rdev);
  2504. return ret;
  2505. }
  2506. void r600_irq_suspend(struct radeon_device *rdev)
  2507. {
  2508. r600_irq_disable(rdev);
  2509. r600_rlc_stop(rdev);
  2510. }
  2511. void r600_irq_fini(struct radeon_device *rdev)
  2512. {
  2513. r600_irq_suspend(rdev);
  2514. r600_ih_ring_fini(rdev);
  2515. }
  2516. int r600_irq_set(struct radeon_device *rdev)
  2517. {
  2518. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2519. u32 mode_int = 0;
  2520. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2521. u32 grbm_int_cntl = 0;
  2522. u32 hdmi1, hdmi2;
  2523. if (!rdev->irq.installed) {
  2524. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2525. return -EINVAL;
  2526. }
  2527. /* don't enable anything if the ih is disabled */
  2528. if (!rdev->ih.enabled) {
  2529. r600_disable_interrupts(rdev);
  2530. /* force the active interrupt state to all disabled */
  2531. r600_disable_interrupt_state(rdev);
  2532. return 0;
  2533. }
  2534. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2535. if (ASIC_IS_DCE3(rdev)) {
  2536. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2537. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2538. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2539. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2540. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2541. if (ASIC_IS_DCE32(rdev)) {
  2542. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2543. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2544. }
  2545. } else {
  2546. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2547. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2548. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2549. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2550. }
  2551. if (rdev->irq.sw_int) {
  2552. DRM_DEBUG("r600_irq_set: sw int\n");
  2553. cp_int_cntl |= RB_INT_ENABLE;
  2554. }
  2555. if (rdev->irq.crtc_vblank_int[0]) {
  2556. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2557. mode_int |= D1MODE_VBLANK_INT_MASK;
  2558. }
  2559. if (rdev->irq.crtc_vblank_int[1]) {
  2560. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2561. mode_int |= D2MODE_VBLANK_INT_MASK;
  2562. }
  2563. if (rdev->irq.hpd[0]) {
  2564. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2565. hpd1 |= DC_HPDx_INT_EN;
  2566. }
  2567. if (rdev->irq.hpd[1]) {
  2568. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2569. hpd2 |= DC_HPDx_INT_EN;
  2570. }
  2571. if (rdev->irq.hpd[2]) {
  2572. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2573. hpd3 |= DC_HPDx_INT_EN;
  2574. }
  2575. if (rdev->irq.hpd[3]) {
  2576. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2577. hpd4 |= DC_HPDx_INT_EN;
  2578. }
  2579. if (rdev->irq.hpd[4]) {
  2580. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2581. hpd5 |= DC_HPDx_INT_EN;
  2582. }
  2583. if (rdev->irq.hpd[5]) {
  2584. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2585. hpd6 |= DC_HPDx_INT_EN;
  2586. }
  2587. if (rdev->irq.hdmi[0]) {
  2588. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2589. hdmi1 |= R600_HDMI_INT_EN;
  2590. }
  2591. if (rdev->irq.hdmi[1]) {
  2592. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2593. hdmi2 |= R600_HDMI_INT_EN;
  2594. }
  2595. if (rdev->irq.gui_idle) {
  2596. DRM_DEBUG("gui idle\n");
  2597. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2598. }
  2599. WREG32(CP_INT_CNTL, cp_int_cntl);
  2600. WREG32(DxMODE_INT_MASK, mode_int);
  2601. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2602. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2603. if (ASIC_IS_DCE3(rdev)) {
  2604. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2605. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2606. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2607. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2608. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2609. if (ASIC_IS_DCE32(rdev)) {
  2610. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2611. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2612. }
  2613. } else {
  2614. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2615. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2616. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2617. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2618. }
  2619. return 0;
  2620. }
  2621. static inline void r600_irq_ack(struct radeon_device *rdev,
  2622. u32 *disp_int,
  2623. u32 *disp_int_cont,
  2624. u32 *disp_int_cont2)
  2625. {
  2626. u32 tmp;
  2627. if (ASIC_IS_DCE3(rdev)) {
  2628. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2629. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2630. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2631. } else {
  2632. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2633. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2634. *disp_int_cont2 = 0;
  2635. }
  2636. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2637. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2638. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2639. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2640. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2641. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2642. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2643. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2644. if (*disp_int & DC_HPD1_INTERRUPT) {
  2645. if (ASIC_IS_DCE3(rdev)) {
  2646. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2647. tmp |= DC_HPDx_INT_ACK;
  2648. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2649. } else {
  2650. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2651. tmp |= DC_HPDx_INT_ACK;
  2652. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2653. }
  2654. }
  2655. if (*disp_int & DC_HPD2_INTERRUPT) {
  2656. if (ASIC_IS_DCE3(rdev)) {
  2657. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2658. tmp |= DC_HPDx_INT_ACK;
  2659. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2660. } else {
  2661. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2662. tmp |= DC_HPDx_INT_ACK;
  2663. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2664. }
  2665. }
  2666. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2667. if (ASIC_IS_DCE3(rdev)) {
  2668. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2669. tmp |= DC_HPDx_INT_ACK;
  2670. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2671. } else {
  2672. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2673. tmp |= DC_HPDx_INT_ACK;
  2674. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2675. }
  2676. }
  2677. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2678. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2679. tmp |= DC_HPDx_INT_ACK;
  2680. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2681. }
  2682. if (ASIC_IS_DCE32(rdev)) {
  2683. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2684. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2685. tmp |= DC_HPDx_INT_ACK;
  2686. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2687. }
  2688. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2689. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2690. tmp |= DC_HPDx_INT_ACK;
  2691. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2692. }
  2693. }
  2694. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2695. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2696. }
  2697. if (ASIC_IS_DCE3(rdev)) {
  2698. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2699. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2700. }
  2701. } else {
  2702. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2703. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2704. }
  2705. }
  2706. }
  2707. void r600_irq_disable(struct radeon_device *rdev)
  2708. {
  2709. u32 disp_int, disp_int_cont, disp_int_cont2;
  2710. r600_disable_interrupts(rdev);
  2711. /* Wait and acknowledge irq */
  2712. mdelay(1);
  2713. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2714. r600_disable_interrupt_state(rdev);
  2715. }
  2716. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2717. {
  2718. u32 wptr, tmp;
  2719. /* XXX use writeback */
  2720. wptr = RREG32(IH_RB_WPTR);
  2721. if (wptr & RB_OVERFLOW) {
  2722. /* When a ring buffer overflow happen start parsing interrupt
  2723. * from the last not overwritten vector (wptr + 16). Hopefully
  2724. * this should allow us to catchup.
  2725. */
  2726. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2727. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2728. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2729. tmp = RREG32(IH_RB_CNTL);
  2730. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2731. WREG32(IH_RB_CNTL, tmp);
  2732. }
  2733. return (wptr & rdev->ih.ptr_mask);
  2734. }
  2735. /* r600 IV Ring
  2736. * Each IV ring entry is 128 bits:
  2737. * [7:0] - interrupt source id
  2738. * [31:8] - reserved
  2739. * [59:32] - interrupt source data
  2740. * [127:60] - reserved
  2741. *
  2742. * The basic interrupt vector entries
  2743. * are decoded as follows:
  2744. * src_id src_data description
  2745. * 1 0 D1 Vblank
  2746. * 1 1 D1 Vline
  2747. * 5 0 D2 Vblank
  2748. * 5 1 D2 Vline
  2749. * 19 0 FP Hot plug detection A
  2750. * 19 1 FP Hot plug detection B
  2751. * 19 2 DAC A auto-detection
  2752. * 19 3 DAC B auto-detection
  2753. * 21 4 HDMI block A
  2754. * 21 5 HDMI block B
  2755. * 176 - CP_INT RB
  2756. * 177 - CP_INT IB1
  2757. * 178 - CP_INT IB2
  2758. * 181 - EOP Interrupt
  2759. * 233 - GUI Idle
  2760. *
  2761. * Note, these are based on r600 and may need to be
  2762. * adjusted or added to on newer asics
  2763. */
  2764. int r600_irq_process(struct radeon_device *rdev)
  2765. {
  2766. u32 wptr = r600_get_ih_wptr(rdev);
  2767. u32 rptr = rdev->ih.rptr;
  2768. u32 src_id, src_data;
  2769. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2770. unsigned long flags;
  2771. bool queue_hotplug = false;
  2772. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2773. if (!rdev->ih.enabled)
  2774. return IRQ_NONE;
  2775. spin_lock_irqsave(&rdev->ih.lock, flags);
  2776. if (rptr == wptr) {
  2777. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2778. return IRQ_NONE;
  2779. }
  2780. if (rdev->shutdown) {
  2781. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2782. return IRQ_NONE;
  2783. }
  2784. restart_ih:
  2785. /* display interrupts */
  2786. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2787. rdev->ih.wptr = wptr;
  2788. while (rptr != wptr) {
  2789. /* wptr/rptr are in bytes! */
  2790. ring_index = rptr / 4;
  2791. src_id = rdev->ih.ring[ring_index] & 0xff;
  2792. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2793. switch (src_id) {
  2794. case 1: /* D1 vblank/vline */
  2795. switch (src_data) {
  2796. case 0: /* D1 vblank */
  2797. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2798. drm_handle_vblank(rdev->ddev, 0);
  2799. rdev->pm.vblank_sync = true;
  2800. wake_up(&rdev->irq.vblank_queue);
  2801. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2802. DRM_DEBUG("IH: D1 vblank\n");
  2803. }
  2804. break;
  2805. case 1: /* D1 vline */
  2806. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2807. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2808. DRM_DEBUG("IH: D1 vline\n");
  2809. }
  2810. break;
  2811. default:
  2812. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2813. break;
  2814. }
  2815. break;
  2816. case 5: /* D2 vblank/vline */
  2817. switch (src_data) {
  2818. case 0: /* D2 vblank */
  2819. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2820. drm_handle_vblank(rdev->ddev, 1);
  2821. rdev->pm.vblank_sync = true;
  2822. wake_up(&rdev->irq.vblank_queue);
  2823. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2824. DRM_DEBUG("IH: D2 vblank\n");
  2825. }
  2826. break;
  2827. case 1: /* D1 vline */
  2828. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2829. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2830. DRM_DEBUG("IH: D2 vline\n");
  2831. }
  2832. break;
  2833. default:
  2834. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2835. break;
  2836. }
  2837. break;
  2838. case 19: /* HPD/DAC hotplug */
  2839. switch (src_data) {
  2840. case 0:
  2841. if (disp_int & DC_HPD1_INTERRUPT) {
  2842. disp_int &= ~DC_HPD1_INTERRUPT;
  2843. queue_hotplug = true;
  2844. DRM_DEBUG("IH: HPD1\n");
  2845. }
  2846. break;
  2847. case 1:
  2848. if (disp_int & DC_HPD2_INTERRUPT) {
  2849. disp_int &= ~DC_HPD2_INTERRUPT;
  2850. queue_hotplug = true;
  2851. DRM_DEBUG("IH: HPD2\n");
  2852. }
  2853. break;
  2854. case 4:
  2855. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2856. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2857. queue_hotplug = true;
  2858. DRM_DEBUG("IH: HPD3\n");
  2859. }
  2860. break;
  2861. case 5:
  2862. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2863. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2864. queue_hotplug = true;
  2865. DRM_DEBUG("IH: HPD4\n");
  2866. }
  2867. break;
  2868. case 10:
  2869. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2870. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  2871. queue_hotplug = true;
  2872. DRM_DEBUG("IH: HPD5\n");
  2873. }
  2874. break;
  2875. case 12:
  2876. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2877. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  2878. queue_hotplug = true;
  2879. DRM_DEBUG("IH: HPD6\n");
  2880. }
  2881. break;
  2882. default:
  2883. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2884. break;
  2885. }
  2886. break;
  2887. case 21: /* HDMI */
  2888. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  2889. r600_audio_schedule_polling(rdev);
  2890. break;
  2891. case 176: /* CP_INT in ring buffer */
  2892. case 177: /* CP_INT in IB1 */
  2893. case 178: /* CP_INT in IB2 */
  2894. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2895. radeon_fence_process(rdev);
  2896. break;
  2897. case 181: /* CP EOP event */
  2898. DRM_DEBUG("IH: CP EOP\n");
  2899. break;
  2900. case 233: /* GUI IDLE */
  2901. DRM_DEBUG("IH: CP EOP\n");
  2902. rdev->pm.gui_idle = true;
  2903. wake_up(&rdev->irq.idle_queue);
  2904. break;
  2905. default:
  2906. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2907. break;
  2908. }
  2909. /* wptr/rptr are in bytes! */
  2910. rptr += 16;
  2911. rptr &= rdev->ih.ptr_mask;
  2912. }
  2913. /* make sure wptr hasn't changed while processing */
  2914. wptr = r600_get_ih_wptr(rdev);
  2915. if (wptr != rdev->ih.wptr)
  2916. goto restart_ih;
  2917. if (queue_hotplug)
  2918. queue_work(rdev->wq, &rdev->hotplug_work);
  2919. rdev->ih.rptr = rptr;
  2920. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2921. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2922. return IRQ_HANDLED;
  2923. }
  2924. /*
  2925. * Debugfs info
  2926. */
  2927. #if defined(CONFIG_DEBUG_FS)
  2928. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2929. {
  2930. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2931. struct drm_device *dev = node->minor->dev;
  2932. struct radeon_device *rdev = dev->dev_private;
  2933. unsigned count, i, j;
  2934. radeon_ring_free_size(rdev);
  2935. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2936. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2937. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2938. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2939. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2940. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2941. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2942. seq_printf(m, "%u dwords in ring\n", count);
  2943. i = rdev->cp.rptr;
  2944. for (j = 0; j <= count; j++) {
  2945. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2946. i = (i + 1) & rdev->cp.ptr_mask;
  2947. }
  2948. return 0;
  2949. }
  2950. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2951. {
  2952. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2953. struct drm_device *dev = node->minor->dev;
  2954. struct radeon_device *rdev = dev->dev_private;
  2955. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2956. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2957. return 0;
  2958. }
  2959. static struct drm_info_list r600_mc_info_list[] = {
  2960. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2961. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2962. };
  2963. #endif
  2964. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2965. {
  2966. #if defined(CONFIG_DEBUG_FS)
  2967. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2968. #else
  2969. return 0;
  2970. #endif
  2971. }
  2972. /**
  2973. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  2974. * rdev: radeon device structure
  2975. * bo: buffer object struct which userspace is waiting for idle
  2976. *
  2977. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  2978. * through ring buffer, this leads to corruption in rendering, see
  2979. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  2980. * directly perform HDP flush by writing register through MMIO.
  2981. */
  2982. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  2983. {
  2984. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2985. }