phy_n.c 129 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; see the file COPYING. If not, write to
  16. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  17. Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include "b43.h"
  23. #include "phy_n.h"
  24. #include "tables_nphy.h"
  25. #include "radio_2055.h"
  26. #include "radio_2056.h"
  27. #include "main.h"
  28. struct nphy_txgains {
  29. u16 txgm[2];
  30. u16 pga[2];
  31. u16 pad[2];
  32. u16 ipa[2];
  33. };
  34. struct nphy_iqcal_params {
  35. u16 txgm;
  36. u16 pga;
  37. u16 pad;
  38. u16 ipa;
  39. u16 cal_gain;
  40. u16 ncorr[5];
  41. };
  42. struct nphy_iq_est {
  43. s32 iq0_prod;
  44. u32 i0_pwr;
  45. u32 q0_pwr;
  46. s32 iq1_prod;
  47. u32 i1_pwr;
  48. u32 q1_pwr;
  49. };
  50. enum b43_nphy_rf_sequence {
  51. B43_RFSEQ_RX2TX,
  52. B43_RFSEQ_TX2RX,
  53. B43_RFSEQ_RESET2RX,
  54. B43_RFSEQ_UPDATE_GAINH,
  55. B43_RFSEQ_UPDATE_GAINL,
  56. B43_RFSEQ_UPDATE_GAINU,
  57. };
  58. enum b43_nphy_rssi_type {
  59. B43_NPHY_RSSI_X = 0,
  60. B43_NPHY_RSSI_Y,
  61. B43_NPHY_RSSI_Z,
  62. B43_NPHY_RSSI_PWRDET,
  63. B43_NPHY_RSSI_TSSI_I,
  64. B43_NPHY_RSSI_TSSI_Q,
  65. B43_NPHY_RSSI_TBD,
  66. };
  67. /* TODO: reorder functions */
  68. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  69. bool enable);
  70. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  71. u8 *events, u8 *delays, u8 length);
  72. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  73. enum b43_nphy_rf_sequence seq);
  74. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  75. u16 value, u8 core, bool off);
  76. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  77. u16 value, u8 core);
  78. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev);
  79. static inline bool b43_nphy_ipa(struct b43_wldev *dev)
  80. {
  81. enum ieee80211_band band = b43_current_band(dev->wl);
  82. return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  83. (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
  84. }
  85. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  86. {//TODO
  87. }
  88. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  89. {//TODO
  90. }
  91. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  92. bool ignore_tssi)
  93. {//TODO
  94. return B43_TXPWR_RES_DONE;
  95. }
  96. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  97. const struct b43_nphy_channeltab_entry_rev2 *e)
  98. {
  99. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  100. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  101. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  102. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  103. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  104. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  105. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  106. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  107. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  108. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  109. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  110. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  111. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  112. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  113. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  114. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  115. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  116. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  117. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  118. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  119. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  120. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  121. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  122. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  123. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  124. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  125. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  126. }
  127. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  128. const struct b43_nphy_channeltab_entry_rev3 *e)
  129. {
  130. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  131. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  132. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  133. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  134. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  135. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  136. e->radio_syn_pll_loopfilter1);
  137. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  138. e->radio_syn_pll_loopfilter2);
  139. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  140. e->radio_syn_pll_loopfilter3);
  141. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  142. e->radio_syn_pll_loopfilter4);
  143. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  144. e->radio_syn_pll_loopfilter5);
  145. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  146. e->radio_syn_reserved_addr27);
  147. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  148. e->radio_syn_reserved_addr28);
  149. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  150. e->radio_syn_reserved_addr29);
  151. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  152. e->radio_syn_logen_vcobuf1);
  153. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  154. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  155. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  156. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  157. e->radio_rx0_lnaa_tune);
  158. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  159. e->radio_rx0_lnag_tune);
  160. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  161. e->radio_tx0_intpaa_boost_tune);
  162. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  163. e->radio_tx0_intpag_boost_tune);
  164. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  165. e->radio_tx0_pada_boost_tune);
  166. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  167. e->radio_tx0_padg_boost_tune);
  168. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  169. e->radio_tx0_pgaa_boost_tune);
  170. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  171. e->radio_tx0_pgag_boost_tune);
  172. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  173. e->radio_tx0_mixa_boost_tune);
  174. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  175. e->radio_tx0_mixg_boost_tune);
  176. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  177. e->radio_rx1_lnaa_tune);
  178. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  179. e->radio_rx1_lnag_tune);
  180. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  181. e->radio_tx1_intpaa_boost_tune);
  182. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  183. e->radio_tx1_intpag_boost_tune);
  184. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  185. e->radio_tx1_pada_boost_tune);
  186. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  187. e->radio_tx1_padg_boost_tune);
  188. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  189. e->radio_tx1_pgaa_boost_tune);
  190. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  191. e->radio_tx1_pgag_boost_tune);
  192. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  193. e->radio_tx1_mixa_boost_tune);
  194. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  195. e->radio_tx1_mixg_boost_tune);
  196. }
  197. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  198. static void b43_radio_2056_setup(struct b43_wldev *dev,
  199. const struct b43_nphy_channeltab_entry_rev3 *e)
  200. {
  201. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  202. enum ieee80211_band band = b43_current_band(dev->wl);
  203. u16 offset;
  204. u8 i;
  205. u16 bias, cbias, pag_boost, pgag_boost, mixg_boost, padg_boost;
  206. B43_WARN_ON(dev->phy.rev < 3);
  207. b43_chantab_radio_2056_upload(dev, e);
  208. b2056_upload_syn_pll_cp2(dev, band == IEEE80211_BAND_5GHZ);
  209. if (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  210. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  211. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  212. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  213. if (dev->dev->chip_id == 0x4716) {
  214. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x14);
  215. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0);
  216. } else {
  217. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0B);
  218. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x14);
  219. }
  220. }
  221. if (sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  222. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  223. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  224. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  225. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x05);
  226. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x0C);
  227. }
  228. if (dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) {
  229. for (i = 0; i < 2; i++) {
  230. offset = i ? B2056_TX1 : B2056_TX0;
  231. if (dev->phy.rev >= 5) {
  232. b43_radio_write(dev,
  233. offset | B2056_TX_PADG_IDAC, 0xcc);
  234. if (dev->dev->chip_id == 0x4716) {
  235. bias = 0x40;
  236. cbias = 0x45;
  237. pag_boost = 0x5;
  238. pgag_boost = 0x33;
  239. mixg_boost = 0x55;
  240. } else {
  241. bias = 0x25;
  242. cbias = 0x20;
  243. pag_boost = 0x4;
  244. pgag_boost = 0x03;
  245. mixg_boost = 0x65;
  246. }
  247. padg_boost = 0x77;
  248. b43_radio_write(dev,
  249. offset | B2056_TX_INTPAG_IMAIN_STAT,
  250. bias);
  251. b43_radio_write(dev,
  252. offset | B2056_TX_INTPAG_IAUX_STAT,
  253. bias);
  254. b43_radio_write(dev,
  255. offset | B2056_TX_INTPAG_CASCBIAS,
  256. cbias);
  257. b43_radio_write(dev,
  258. offset | B2056_TX_INTPAG_BOOST_TUNE,
  259. pag_boost);
  260. b43_radio_write(dev,
  261. offset | B2056_TX_PGAG_BOOST_TUNE,
  262. pgag_boost);
  263. b43_radio_write(dev,
  264. offset | B2056_TX_PADG_BOOST_TUNE,
  265. padg_boost);
  266. b43_radio_write(dev,
  267. offset | B2056_TX_MIXG_BOOST_TUNE,
  268. mixg_boost);
  269. } else {
  270. bias = dev->phy.is_40mhz ? 0x40 : 0x20;
  271. b43_radio_write(dev,
  272. offset | B2056_TX_INTPAG_IMAIN_STAT,
  273. bias);
  274. b43_radio_write(dev,
  275. offset | B2056_TX_INTPAG_IAUX_STAT,
  276. bias);
  277. b43_radio_write(dev,
  278. offset | B2056_TX_INTPAG_CASCBIAS,
  279. 0x30);
  280. }
  281. b43_radio_write(dev, offset | B2056_TX_PA_SPARE1, 0xee);
  282. }
  283. } else if (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ) {
  284. /* TODO */
  285. }
  286. udelay(50);
  287. /* VCO calibration */
  288. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  289. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  290. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  291. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  292. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  293. udelay(300);
  294. }
  295. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  296. const struct b43_phy_n_sfo_cfg *e)
  297. {
  298. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  299. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  300. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  301. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  302. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  303. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  304. }
  305. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  306. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  307. {
  308. struct b43_phy_n *nphy = dev->phy.n;
  309. u8 i;
  310. u16 bmask, val, tmp;
  311. enum ieee80211_band band = b43_current_band(dev->wl);
  312. if (nphy->hang_avoid)
  313. b43_nphy_stay_in_carrier_search(dev, 1);
  314. nphy->txpwrctrl = enable;
  315. if (!enable) {
  316. if (dev->phy.rev >= 3 &&
  317. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  318. (B43_NPHY_TXPCTL_CMD_COEFF |
  319. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  320. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  321. /* We disable enabled TX pwr ctl, save it's state */
  322. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  323. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  324. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  325. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  326. }
  327. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  328. for (i = 0; i < 84; i++)
  329. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  330. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  331. for (i = 0; i < 84; i++)
  332. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  333. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  334. if (dev->phy.rev >= 3)
  335. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  336. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  337. if (dev->phy.rev >= 3) {
  338. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  339. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  340. } else {
  341. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  342. }
  343. if (dev->phy.rev == 2)
  344. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  345. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  346. else if (dev->phy.rev < 2)
  347. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  348. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  349. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  350. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  351. } else {
  352. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  353. nphy->adj_pwr_tbl);
  354. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  355. nphy->adj_pwr_tbl);
  356. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  357. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  358. /* wl does useless check for "enable" param here */
  359. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  360. if (dev->phy.rev >= 3) {
  361. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  362. if (val)
  363. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  364. }
  365. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  366. if (band == IEEE80211_BAND_5GHZ) {
  367. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  368. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  369. if (dev->phy.rev > 1)
  370. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  371. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  372. 0x64);
  373. }
  374. if (dev->phy.rev >= 3) {
  375. if (nphy->tx_pwr_idx[0] != 128 &&
  376. nphy->tx_pwr_idx[1] != 128) {
  377. /* Recover TX pwr ctl state */
  378. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  379. ~B43_NPHY_TXPCTL_CMD_INIT,
  380. nphy->tx_pwr_idx[0]);
  381. if (dev->phy.rev > 1)
  382. b43_phy_maskset(dev,
  383. B43_NPHY_TXPCTL_INIT,
  384. ~0xff, nphy->tx_pwr_idx[1]);
  385. }
  386. }
  387. if (dev->phy.rev >= 3) {
  388. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  389. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  390. } else {
  391. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  392. }
  393. if (dev->phy.rev == 2)
  394. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  395. else if (dev->phy.rev < 2)
  396. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  397. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  398. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  399. if (b43_nphy_ipa(dev)) {
  400. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  401. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  402. }
  403. }
  404. if (nphy->hang_avoid)
  405. b43_nphy_stay_in_carrier_search(dev, 0);
  406. }
  407. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  408. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  409. {
  410. struct b43_phy_n *nphy = dev->phy.n;
  411. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  412. u8 txpi[2], bbmult, i;
  413. u16 tmp, radio_gain, dac_gain;
  414. u16 freq = dev->phy.channel_freq;
  415. u32 txgain;
  416. /* u32 gaintbl; rev3+ */
  417. if (nphy->hang_avoid)
  418. b43_nphy_stay_in_carrier_search(dev, 1);
  419. if (dev->phy.rev >= 3) {
  420. txpi[0] = 40;
  421. txpi[1] = 40;
  422. } else if (sprom->revision < 4) {
  423. txpi[0] = 72;
  424. txpi[1] = 72;
  425. } else {
  426. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  427. txpi[0] = sprom->txpid2g[0];
  428. txpi[1] = sprom->txpid2g[1];
  429. } else if (freq >= 4900 && freq < 5100) {
  430. txpi[0] = sprom->txpid5gl[0];
  431. txpi[1] = sprom->txpid5gl[1];
  432. } else if (freq >= 5100 && freq < 5500) {
  433. txpi[0] = sprom->txpid5g[0];
  434. txpi[1] = sprom->txpid5g[1];
  435. } else if (freq >= 5500) {
  436. txpi[0] = sprom->txpid5gh[0];
  437. txpi[1] = sprom->txpid5gh[1];
  438. } else {
  439. txpi[0] = 91;
  440. txpi[1] = 91;
  441. }
  442. }
  443. /*
  444. for (i = 0; i < 2; i++) {
  445. nphy->txpwrindex[i].index_internal = txpi[i];
  446. nphy->txpwrindex[i].index_internal_save = txpi[i];
  447. }
  448. */
  449. for (i = 0; i < 2; i++) {
  450. if (dev->phy.rev >= 3) {
  451. /* FIXME: support 5GHz */
  452. txgain = b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  453. radio_gain = (txgain >> 16) & 0x1FFFF;
  454. } else {
  455. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  456. radio_gain = (txgain >> 16) & 0x1FFF;
  457. }
  458. dac_gain = (txgain >> 8) & 0x3F;
  459. bbmult = txgain & 0xFF;
  460. if (dev->phy.rev >= 3) {
  461. if (i == 0)
  462. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  463. else
  464. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  465. } else {
  466. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  467. }
  468. if (i == 0)
  469. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  470. else
  471. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  472. b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
  473. tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
  474. if (i == 0)
  475. tmp = (tmp & 0x00FF) | (bbmult << 8);
  476. else
  477. tmp = (tmp & 0xFF00) | bbmult;
  478. b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
  479. if (b43_nphy_ipa(dev)) {
  480. u32 tmp32;
  481. u16 reg = (i == 0) ?
  482. B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
  483. tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i, txpi[i]));
  484. b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
  485. b43_phy_set(dev, reg, 0x4);
  486. }
  487. }
  488. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  489. if (nphy->hang_avoid)
  490. b43_nphy_stay_in_carrier_search(dev, 0);
  491. }
  492. static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
  493. {
  494. struct b43_phy *phy = &dev->phy;
  495. const u32 *table = NULL;
  496. #if 0
  497. TODO: b43_ntab_papd_pga_gain_delta_ipa_2*
  498. u32 rfpwr_offset;
  499. u8 pga_gain;
  500. int i;
  501. #endif
  502. if (phy->rev >= 3) {
  503. if (b43_nphy_ipa(dev)) {
  504. table = b43_nphy_get_ipa_gain_table(dev);
  505. } else {
  506. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  507. if (phy->rev == 3)
  508. table = b43_ntab_tx_gain_rev3_5ghz;
  509. if (phy->rev == 4)
  510. table = b43_ntab_tx_gain_rev4_5ghz;
  511. else
  512. table = b43_ntab_tx_gain_rev5plus_5ghz;
  513. } else {
  514. table = b43_ntab_tx_gain_rev3plus_2ghz;
  515. }
  516. }
  517. } else {
  518. table = b43_ntab_tx_gain_rev0_1_2;
  519. }
  520. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
  521. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
  522. if (phy->rev >= 3) {
  523. #if 0
  524. nphy->gmval = (table[0] >> 16) & 0x7000;
  525. for (i = 0; i < 128; i++) {
  526. pga_gain = (table[i] >> 24) & 0xF;
  527. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  528. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
  529. else
  530. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_5g[pga_gain];
  531. b43_ntab_write(dev, B43_NTAB32(26, 576 + i),
  532. rfpwr_offset);
  533. b43_ntab_write(dev, B43_NTAB32(27, 576 + i),
  534. rfpwr_offset);
  535. }
  536. #endif
  537. }
  538. }
  539. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  540. static void b43_radio_2055_setup(struct b43_wldev *dev,
  541. const struct b43_nphy_channeltab_entry_rev2 *e)
  542. {
  543. B43_WARN_ON(dev->phy.rev >= 3);
  544. b43_chantab_radio_upload(dev, e);
  545. udelay(50);
  546. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  547. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  548. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  549. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  550. udelay(300);
  551. }
  552. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  553. {
  554. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  555. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  556. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  557. B43_NPHY_RFCTL_CMD_CHIP0PU |
  558. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  559. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  560. B43_NPHY_RFCTL_CMD_PORFORCE);
  561. }
  562. static void b43_radio_init2055_post(struct b43_wldev *dev)
  563. {
  564. struct b43_phy_n *nphy = dev->phy.n;
  565. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  566. int i;
  567. u16 val;
  568. bool workaround = false;
  569. if (sprom->revision < 4)
  570. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  571. && dev->dev->board_type == 0x46D
  572. && dev->dev->board_rev >= 0x41);
  573. else
  574. workaround =
  575. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  576. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  577. if (workaround) {
  578. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  579. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  580. }
  581. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  582. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  583. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  584. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  585. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  586. msleep(1);
  587. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  588. for (i = 0; i < 200; i++) {
  589. val = b43_radio_read(dev, B2055_CAL_COUT2);
  590. if (val & 0x80) {
  591. i = 0;
  592. break;
  593. }
  594. udelay(10);
  595. }
  596. if (i)
  597. b43err(dev->wl, "radio post init timeout\n");
  598. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  599. b43_switch_channel(dev, dev->phy.channel);
  600. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  601. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  602. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  603. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  604. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  605. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  606. if (!nphy->gain_boost) {
  607. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  608. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  609. } else {
  610. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  611. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  612. }
  613. udelay(2);
  614. }
  615. /*
  616. * Initialize a Broadcom 2055 N-radio
  617. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  618. */
  619. static void b43_radio_init2055(struct b43_wldev *dev)
  620. {
  621. b43_radio_init2055_pre(dev);
  622. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  623. /* Follow wl, not specs. Do not force uploading all regs */
  624. b2055_upload_inittab(dev, 0, 0);
  625. } else {
  626. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  627. b2055_upload_inittab(dev, ghz5, 0);
  628. }
  629. b43_radio_init2055_post(dev);
  630. }
  631. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  632. {
  633. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  634. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  635. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  636. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  637. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  638. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  639. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  640. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  641. B43_NPHY_RFCTL_CMD_CHIP0PU);
  642. }
  643. static void b43_radio_init2056_post(struct b43_wldev *dev)
  644. {
  645. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  646. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  647. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  648. msleep(1);
  649. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  650. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  651. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  652. /*
  653. if (nphy->init_por)
  654. Call Radio 2056 Recalibrate
  655. */
  656. }
  657. /*
  658. * Initialize a Broadcom 2056 N-radio
  659. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  660. */
  661. static void b43_radio_init2056(struct b43_wldev *dev)
  662. {
  663. b43_radio_init2056_pre(dev);
  664. b2056_upload_inittabs(dev, 0, 0);
  665. b43_radio_init2056_post(dev);
  666. }
  667. /*
  668. * Upload the N-PHY tables.
  669. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  670. */
  671. static void b43_nphy_tables_init(struct b43_wldev *dev)
  672. {
  673. if (dev->phy.rev < 3)
  674. b43_nphy_rev0_1_2_tables_init(dev);
  675. else
  676. b43_nphy_rev3plus_tables_init(dev);
  677. }
  678. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  679. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  680. {
  681. struct b43_phy_n *nphy = dev->phy.n;
  682. enum ieee80211_band band;
  683. u16 tmp;
  684. if (!enable) {
  685. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  686. B43_NPHY_RFCTL_INTC1);
  687. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  688. B43_NPHY_RFCTL_INTC2);
  689. band = b43_current_band(dev->wl);
  690. if (dev->phy.rev >= 3) {
  691. if (band == IEEE80211_BAND_5GHZ)
  692. tmp = 0x600;
  693. else
  694. tmp = 0x480;
  695. } else {
  696. if (band == IEEE80211_BAND_5GHZ)
  697. tmp = 0x180;
  698. else
  699. tmp = 0x120;
  700. }
  701. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  702. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  703. } else {
  704. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  705. nphy->rfctrl_intc1_save);
  706. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  707. nphy->rfctrl_intc2_save);
  708. }
  709. }
  710. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  711. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  712. {
  713. u16 tmp;
  714. if (dev->phy.rev >= 3) {
  715. if (b43_nphy_ipa(dev)) {
  716. tmp = 4;
  717. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  718. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  719. }
  720. tmp = 1;
  721. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  722. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  723. }
  724. }
  725. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  726. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  727. {
  728. u16 bbcfg;
  729. b43_phy_force_clock(dev, 1);
  730. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  731. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  732. udelay(1);
  733. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  734. b43_phy_force_clock(dev, 0);
  735. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  736. }
  737. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  738. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  739. {
  740. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  741. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  742. if (preamble == 1)
  743. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  744. else
  745. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  746. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  747. }
  748. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  749. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  750. {
  751. struct b43_phy_n *nphy = dev->phy.n;
  752. bool override = false;
  753. u16 chain = 0x33;
  754. if (nphy->txrx_chain == 0) {
  755. chain = 0x11;
  756. override = true;
  757. } else if (nphy->txrx_chain == 1) {
  758. chain = 0x22;
  759. override = true;
  760. }
  761. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  762. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  763. chain);
  764. if (override)
  765. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  766. B43_NPHY_RFSEQMODE_CAOVER);
  767. else
  768. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  769. ~B43_NPHY_RFSEQMODE_CAOVER);
  770. }
  771. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  772. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  773. u16 samps, u8 time, bool wait)
  774. {
  775. int i;
  776. u16 tmp;
  777. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  778. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  779. if (wait)
  780. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  781. else
  782. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  783. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  784. for (i = 1000; i; i--) {
  785. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  786. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  787. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  788. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  789. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  790. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  791. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  792. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  793. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  794. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  795. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  796. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  797. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  798. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  799. return;
  800. }
  801. udelay(10);
  802. }
  803. memset(est, 0, sizeof(*est));
  804. }
  805. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  806. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  807. struct b43_phy_n_iq_comp *pcomp)
  808. {
  809. if (write) {
  810. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  811. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  812. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  813. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  814. } else {
  815. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  816. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  817. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  818. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  819. }
  820. }
  821. #if 0
  822. /* Ready but not used anywhere */
  823. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  824. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  825. {
  826. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  827. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  828. if (core == 0) {
  829. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  830. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  831. } else {
  832. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  833. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  834. }
  835. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  836. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  837. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  838. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  839. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  840. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  841. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  842. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  843. }
  844. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  845. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  846. {
  847. u8 rxval, txval;
  848. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  849. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  850. if (core == 0) {
  851. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  852. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  853. } else {
  854. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  855. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  856. }
  857. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  858. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  859. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  860. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  861. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  862. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  863. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  864. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  865. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  866. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  867. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  868. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  869. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  870. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  871. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  872. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  873. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  874. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  875. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  876. if (core == 0) {
  877. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  878. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  879. } else {
  880. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  881. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  882. }
  883. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  884. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  885. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  886. if (core == 0) {
  887. rxval = 1;
  888. txval = 8;
  889. } else {
  890. rxval = 4;
  891. txval = 2;
  892. }
  893. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  894. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  895. }
  896. #endif
  897. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  898. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  899. {
  900. int i;
  901. s32 iq;
  902. u32 ii;
  903. u32 qq;
  904. int iq_nbits, qq_nbits;
  905. int arsh, brsh;
  906. u16 tmp, a, b;
  907. struct nphy_iq_est est;
  908. struct b43_phy_n_iq_comp old;
  909. struct b43_phy_n_iq_comp new = { };
  910. bool error = false;
  911. if (mask == 0)
  912. return;
  913. b43_nphy_rx_iq_coeffs(dev, false, &old);
  914. b43_nphy_rx_iq_coeffs(dev, true, &new);
  915. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  916. new = old;
  917. for (i = 0; i < 2; i++) {
  918. if (i == 0 && (mask & 1)) {
  919. iq = est.iq0_prod;
  920. ii = est.i0_pwr;
  921. qq = est.q0_pwr;
  922. } else if (i == 1 && (mask & 2)) {
  923. iq = est.iq1_prod;
  924. ii = est.i1_pwr;
  925. qq = est.q1_pwr;
  926. } else {
  927. continue;
  928. }
  929. if (ii + qq < 2) {
  930. error = true;
  931. break;
  932. }
  933. iq_nbits = fls(abs(iq));
  934. qq_nbits = fls(qq);
  935. arsh = iq_nbits - 20;
  936. if (arsh >= 0) {
  937. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  938. tmp = ii >> arsh;
  939. } else {
  940. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  941. tmp = ii << -arsh;
  942. }
  943. if (tmp == 0) {
  944. error = true;
  945. break;
  946. }
  947. a /= tmp;
  948. brsh = qq_nbits - 11;
  949. if (brsh >= 0) {
  950. b = (qq << (31 - qq_nbits));
  951. tmp = ii >> brsh;
  952. } else {
  953. b = (qq << (31 - qq_nbits));
  954. tmp = ii << -brsh;
  955. }
  956. if (tmp == 0) {
  957. error = true;
  958. break;
  959. }
  960. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  961. if (i == 0 && (mask & 0x1)) {
  962. if (dev->phy.rev >= 3) {
  963. new.a0 = a & 0x3FF;
  964. new.b0 = b & 0x3FF;
  965. } else {
  966. new.a0 = b & 0x3FF;
  967. new.b0 = a & 0x3FF;
  968. }
  969. } else if (i == 1 && (mask & 0x2)) {
  970. if (dev->phy.rev >= 3) {
  971. new.a1 = a & 0x3FF;
  972. new.b1 = b & 0x3FF;
  973. } else {
  974. new.a1 = b & 0x3FF;
  975. new.b1 = a & 0x3FF;
  976. }
  977. }
  978. }
  979. if (error)
  980. new = old;
  981. b43_nphy_rx_iq_coeffs(dev, true, &new);
  982. }
  983. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  984. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  985. {
  986. u16 array[4];
  987. b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
  988. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  989. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  990. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  991. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  992. }
  993. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  994. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  995. const u16 *clip_st)
  996. {
  997. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  998. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  999. }
  1000. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  1001. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  1002. {
  1003. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  1004. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  1005. }
  1006. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  1007. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  1008. {
  1009. if (dev->phy.rev >= 3) {
  1010. if (!init)
  1011. return;
  1012. if (0 /* FIXME */) {
  1013. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  1014. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  1015. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  1016. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  1017. }
  1018. } else {
  1019. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  1020. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  1021. switch (dev->dev->bus_type) {
  1022. #ifdef CONFIG_B43_BCMA
  1023. case B43_BUS_BCMA:
  1024. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  1025. 0xFC00, 0xFC00);
  1026. break;
  1027. #endif
  1028. #ifdef CONFIG_B43_SSB
  1029. case B43_BUS_SSB:
  1030. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  1031. 0xFC00, 0xFC00);
  1032. break;
  1033. #endif
  1034. }
  1035. b43_write32(dev, B43_MMIO_MACCTL,
  1036. b43_read32(dev, B43_MMIO_MACCTL) &
  1037. ~B43_MACCTL_GPOUTSMSK);
  1038. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1039. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  1040. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  1041. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  1042. if (init) {
  1043. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1044. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1045. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1046. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1047. }
  1048. }
  1049. }
  1050. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  1051. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  1052. {
  1053. u16 tmp;
  1054. if (dev->dev->core_rev == 16)
  1055. b43_mac_suspend(dev);
  1056. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  1057. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  1058. B43_NPHY_CLASSCTL_WAITEDEN);
  1059. tmp &= ~mask;
  1060. tmp |= (val & mask);
  1061. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  1062. if (dev->dev->core_rev == 16)
  1063. b43_mac_enable(dev);
  1064. return tmp;
  1065. }
  1066. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  1067. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  1068. {
  1069. struct b43_phy *phy = &dev->phy;
  1070. struct b43_phy_n *nphy = phy->n;
  1071. if (enable) {
  1072. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  1073. if (nphy->deaf_count++ == 0) {
  1074. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  1075. b43_nphy_classifier(dev, 0x7, 0);
  1076. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  1077. b43_nphy_write_clip_detection(dev, clip);
  1078. }
  1079. b43_nphy_reset_cca(dev);
  1080. } else {
  1081. if (--nphy->deaf_count == 0) {
  1082. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  1083. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  1084. }
  1085. }
  1086. }
  1087. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  1088. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  1089. {
  1090. struct b43_phy_n *nphy = dev->phy.n;
  1091. u16 tmp;
  1092. if (nphy->hang_avoid)
  1093. b43_nphy_stay_in_carrier_search(dev, 1);
  1094. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  1095. if (tmp & 0x1)
  1096. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  1097. else if (tmp & 0x2)
  1098. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1099. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  1100. if (nphy->bb_mult_save & 0x80000000) {
  1101. tmp = nphy->bb_mult_save & 0xFFFF;
  1102. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1103. nphy->bb_mult_save = 0;
  1104. }
  1105. if (nphy->hang_avoid)
  1106. b43_nphy_stay_in_carrier_search(dev, 0);
  1107. }
  1108. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  1109. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  1110. {
  1111. struct b43_phy_n *nphy = dev->phy.n;
  1112. u8 channel = dev->phy.channel;
  1113. int tone[2] = { 57, 58 };
  1114. u32 noise[2] = { 0x3FF, 0x3FF };
  1115. B43_WARN_ON(dev->phy.rev < 3);
  1116. if (nphy->hang_avoid)
  1117. b43_nphy_stay_in_carrier_search(dev, 1);
  1118. if (nphy->gband_spurwar_en) {
  1119. /* TODO: N PHY Adjust Analog Pfbw (7) */
  1120. if (channel == 11 && dev->phy.is_40mhz)
  1121. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  1122. else
  1123. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  1124. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  1125. }
  1126. if (nphy->aband_spurwar_en) {
  1127. if (channel == 54) {
  1128. tone[0] = 0x20;
  1129. noise[0] = 0x25F;
  1130. } else if (channel == 38 || channel == 102 || channel == 118) {
  1131. if (0 /* FIXME */) {
  1132. tone[0] = 0x20;
  1133. noise[0] = 0x21F;
  1134. } else {
  1135. tone[0] = 0;
  1136. noise[0] = 0;
  1137. }
  1138. } else if (channel == 134) {
  1139. tone[0] = 0x20;
  1140. noise[0] = 0x21F;
  1141. } else if (channel == 151) {
  1142. tone[0] = 0x10;
  1143. noise[0] = 0x23F;
  1144. } else if (channel == 153 || channel == 161) {
  1145. tone[0] = 0x30;
  1146. noise[0] = 0x23F;
  1147. } else {
  1148. tone[0] = 0;
  1149. noise[0] = 0;
  1150. }
  1151. if (!tone[0] && !noise[0])
  1152. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  1153. else
  1154. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  1155. }
  1156. if (nphy->hang_avoid)
  1157. b43_nphy_stay_in_carrier_search(dev, 0);
  1158. }
  1159. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  1160. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  1161. {
  1162. struct b43_phy_n *nphy = dev->phy.n;
  1163. u8 i;
  1164. s16 tmp;
  1165. u16 data[4];
  1166. s16 gain[2];
  1167. u16 minmax[2];
  1168. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  1169. if (nphy->hang_avoid)
  1170. b43_nphy_stay_in_carrier_search(dev, 1);
  1171. if (nphy->gain_boost) {
  1172. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1173. gain[0] = 6;
  1174. gain[1] = 6;
  1175. } else {
  1176. tmp = 40370 - 315 * dev->phy.channel;
  1177. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1178. tmp = 23242 - 224 * dev->phy.channel;
  1179. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1180. }
  1181. } else {
  1182. gain[0] = 0;
  1183. gain[1] = 0;
  1184. }
  1185. for (i = 0; i < 2; i++) {
  1186. if (nphy->elna_gain_config) {
  1187. data[0] = 19 + gain[i];
  1188. data[1] = 25 + gain[i];
  1189. data[2] = 25 + gain[i];
  1190. data[3] = 25 + gain[i];
  1191. } else {
  1192. data[0] = lna_gain[0] + gain[i];
  1193. data[1] = lna_gain[1] + gain[i];
  1194. data[2] = lna_gain[2] + gain[i];
  1195. data[3] = lna_gain[3] + gain[i];
  1196. }
  1197. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  1198. minmax[i] = 23 + gain[i];
  1199. }
  1200. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  1201. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  1202. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  1203. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  1204. if (nphy->hang_avoid)
  1205. b43_nphy_stay_in_carrier_search(dev, 0);
  1206. }
  1207. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1208. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  1209. {
  1210. struct b43_phy_n *nphy = dev->phy.n;
  1211. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1212. /* PHY rev 0, 1, 2 */
  1213. u8 i, j;
  1214. u8 code;
  1215. u16 tmp;
  1216. u8 rfseq_events[3] = { 6, 8, 7 };
  1217. u8 rfseq_delays[3] = { 10, 30, 1 };
  1218. /* PHY rev >= 3 */
  1219. bool ghz5;
  1220. bool ext_lna;
  1221. u16 rssi_gain;
  1222. struct nphy_gain_ctl_workaround_entry *e;
  1223. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1224. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1225. if (dev->phy.rev >= 3) {
  1226. /* Prepare values */
  1227. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1228. & B43_NPHY_BANDCTL_5GHZ;
  1229. ext_lna = sprom->boardflags_lo & B43_BFL_EXTLNA;
  1230. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1231. if (ghz5 && dev->phy.rev >= 5)
  1232. rssi_gain = 0x90;
  1233. else
  1234. rssi_gain = 0x50;
  1235. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1236. /* Set Clip 2 detect */
  1237. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1238. B43_NPHY_C1_CGAINI_CL2DETECT);
  1239. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1240. B43_NPHY_C2_CGAINI_CL2DETECT);
  1241. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1242. 0x17);
  1243. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1244. 0x17);
  1245. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1246. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1247. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1248. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1249. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1250. rssi_gain);
  1251. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1252. rssi_gain);
  1253. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1254. 0x17);
  1255. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1256. 0x17);
  1257. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1258. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1259. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1260. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1261. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1262. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1263. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1264. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1265. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1266. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1267. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1268. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1269. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1270. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1271. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1272. b43_phy_write(dev, 0x2A7, e->init_gain);
  1273. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1274. e->rfseq_init);
  1275. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1276. /* TODO: check defines. Do not match variables names */
  1277. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1278. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1279. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1280. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1281. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1282. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1283. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1284. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1285. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1286. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1287. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1288. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1289. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1290. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1291. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1292. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1293. } else {
  1294. /* Set Clip 2 detect */
  1295. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1296. B43_NPHY_C1_CGAINI_CL2DETECT);
  1297. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1298. B43_NPHY_C2_CGAINI_CL2DETECT);
  1299. /* Set narrowband clip threshold */
  1300. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1301. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1302. if (!dev->phy.is_40mhz) {
  1303. /* Set dwell lengths */
  1304. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1305. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1306. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1307. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1308. }
  1309. /* Set wideband clip 2 threshold */
  1310. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1311. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  1312. 21);
  1313. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1314. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  1315. 21);
  1316. if (!dev->phy.is_40mhz) {
  1317. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1318. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1319. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1320. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1321. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1322. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1323. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1324. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1325. }
  1326. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1327. if (nphy->gain_boost) {
  1328. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1329. dev->phy.is_40mhz)
  1330. code = 4;
  1331. else
  1332. code = 5;
  1333. } else {
  1334. code = dev->phy.is_40mhz ? 6 : 7;
  1335. }
  1336. /* Set HPVGA2 index */
  1337. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  1338. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1339. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1340. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  1341. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1342. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1343. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1344. /* specs say about 2 loops, but wl does 4 */
  1345. for (i = 0; i < 4; i++)
  1346. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1347. (code << 8 | 0x7C));
  1348. b43_nphy_adjust_lna_gain_table(dev);
  1349. if (nphy->elna_gain_config) {
  1350. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1351. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1352. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1353. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1354. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1355. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1356. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1357. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1358. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1359. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1360. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1361. /* specs say about 2 loops, but wl does 4 */
  1362. for (i = 0; i < 4; i++)
  1363. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1364. (code << 8 | 0x74));
  1365. }
  1366. if (dev->phy.rev == 2) {
  1367. for (i = 0; i < 4; i++) {
  1368. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1369. (0x0400 * i) + 0x0020);
  1370. for (j = 0; j < 21; j++) {
  1371. tmp = j * (i < 2 ? 3 : 1);
  1372. b43_phy_write(dev,
  1373. B43_NPHY_TABLE_DATALO, tmp);
  1374. }
  1375. }
  1376. }
  1377. b43_nphy_set_rf_sequence(dev, 5,
  1378. rfseq_events, rfseq_delays, 3);
  1379. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1380. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1381. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1382. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1383. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1384. 0xFF80, 4);
  1385. }
  1386. }
  1387. static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
  1388. {
  1389. struct b43_phy_n *nphy = dev->phy.n;
  1390. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1391. /* TX to RX */
  1392. u8 tx2rx_events[8] = { 0x4, 0x3, 0x6, 0x5, 0x2, 0x1, 0x8, 0x1F };
  1393. u8 tx2rx_delays[8] = { 8, 4, 2, 2, 4, 4, 6, 1 };
  1394. /* RX to TX */
  1395. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  1396. 0x1F };
  1397. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  1398. u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
  1399. u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
  1400. u16 tmp16;
  1401. u32 tmp32;
  1402. b43_phy_write(dev, 0x23f, 0x1f8);
  1403. b43_phy_write(dev, 0x240, 0x1f8);
  1404. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1405. tmp32 &= 0xffffff;
  1406. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1407. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  1408. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  1409. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  1410. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  1411. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  1412. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  1413. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  1414. b43_phy_write(dev, 0x2AE, 0x000C);
  1415. /* TX to RX */
  1416. b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
  1417. ARRAY_SIZE(tx2rx_events));
  1418. /* RX to TX */
  1419. if (b43_nphy_ipa(dev))
  1420. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  1421. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  1422. if (nphy->hw_phyrxchain != 3 &&
  1423. nphy->hw_phyrxchain != nphy->hw_phytxchain) {
  1424. if (b43_nphy_ipa(dev)) {
  1425. rx2tx_delays[5] = 59;
  1426. rx2tx_delays[6] = 1;
  1427. rx2tx_events[7] = 0x1F;
  1428. }
  1429. b43_nphy_set_rf_sequence(dev, 1, rx2tx_events, rx2tx_delays,
  1430. ARRAY_SIZE(rx2tx_events));
  1431. }
  1432. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  1433. 0x2 : 0x9C40;
  1434. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  1435. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  1436. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  1437. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  1438. b43_nphy_gain_ctrl_workarounds(dev);
  1439. b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
  1440. b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
  1441. /* TODO */
  1442. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1443. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1444. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1445. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1446. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1447. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1448. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1449. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1450. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1451. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1452. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1453. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1454. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  1455. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  1456. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  1457. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  1458. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  1459. tmp32 = 0x00088888;
  1460. else
  1461. tmp32 = 0x88888888;
  1462. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  1463. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  1464. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  1465. if (dev->phy.rev == 4 &&
  1466. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1467. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  1468. 0x70);
  1469. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  1470. 0x70);
  1471. }
  1472. b43_phy_write(dev, 0x224, 0x03eb);
  1473. b43_phy_write(dev, 0x225, 0x03eb);
  1474. b43_phy_write(dev, 0x226, 0x0341);
  1475. b43_phy_write(dev, 0x227, 0x0341);
  1476. b43_phy_write(dev, 0x228, 0x042b);
  1477. b43_phy_write(dev, 0x229, 0x042b);
  1478. b43_phy_write(dev, 0x22a, 0x0381);
  1479. b43_phy_write(dev, 0x22b, 0x0381);
  1480. b43_phy_write(dev, 0x22c, 0x042b);
  1481. b43_phy_write(dev, 0x22d, 0x042b);
  1482. b43_phy_write(dev, 0x22e, 0x0381);
  1483. b43_phy_write(dev, 0x22f, 0x0381);
  1484. }
  1485. static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
  1486. {
  1487. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1488. struct b43_phy *phy = &dev->phy;
  1489. struct b43_phy_n *nphy = phy->n;
  1490. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1491. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1492. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1493. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1494. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1495. nphy->band5g_pwrgain) {
  1496. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1497. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1498. } else {
  1499. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1500. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1501. }
  1502. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1503. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1504. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1505. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1506. if (dev->phy.rev < 2) {
  1507. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1508. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1509. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1510. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1511. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1512. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1513. }
  1514. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1515. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1516. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1517. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1518. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD &&
  1519. dev->dev->board_type == 0x8B) {
  1520. delays1[0] = 0x1;
  1521. delays1[5] = 0x14;
  1522. }
  1523. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1524. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1525. b43_nphy_gain_ctrl_workarounds(dev);
  1526. if (dev->phy.rev < 2) {
  1527. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1528. b43_hf_write(dev, b43_hf_read(dev) |
  1529. B43_HF_MLADVW);
  1530. } else if (dev->phy.rev == 2) {
  1531. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1532. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1533. }
  1534. if (dev->phy.rev < 2)
  1535. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1536. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1537. /* Set phase track alpha and beta */
  1538. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1539. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1540. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1541. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1542. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1543. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1544. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1545. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1546. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1547. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1548. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1549. if (dev->phy.rev == 2)
  1550. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1551. B43_NPHY_FINERX2_CGC_DECGC);
  1552. }
  1553. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1554. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1555. {
  1556. struct b43_phy *phy = &dev->phy;
  1557. struct b43_phy_n *nphy = phy->n;
  1558. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1559. b43_nphy_classifier(dev, 1, 0);
  1560. else
  1561. b43_nphy_classifier(dev, 1, 1);
  1562. if (nphy->hang_avoid)
  1563. b43_nphy_stay_in_carrier_search(dev, 1);
  1564. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1565. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1566. if (dev->phy.rev >= 3)
  1567. b43_nphy_workarounds_rev3plus(dev);
  1568. else
  1569. b43_nphy_workarounds_rev1_2(dev);
  1570. if (nphy->hang_avoid)
  1571. b43_nphy_stay_in_carrier_search(dev, 0);
  1572. }
  1573. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1574. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1575. struct b43_c32 *samples, u16 len) {
  1576. struct b43_phy_n *nphy = dev->phy.n;
  1577. u16 i;
  1578. u32 *data;
  1579. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1580. if (!data) {
  1581. b43err(dev->wl, "allocation for samples loading failed\n");
  1582. return -ENOMEM;
  1583. }
  1584. if (nphy->hang_avoid)
  1585. b43_nphy_stay_in_carrier_search(dev, 1);
  1586. for (i = 0; i < len; i++) {
  1587. data[i] = (samples[i].i & 0x3FF << 10);
  1588. data[i] |= samples[i].q & 0x3FF;
  1589. }
  1590. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1591. kfree(data);
  1592. if (nphy->hang_avoid)
  1593. b43_nphy_stay_in_carrier_search(dev, 0);
  1594. return 0;
  1595. }
  1596. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1597. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1598. bool test)
  1599. {
  1600. int i;
  1601. u16 bw, len, rot, angle;
  1602. struct b43_c32 *samples;
  1603. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1604. len = bw << 3;
  1605. if (test) {
  1606. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1607. bw = 82;
  1608. else
  1609. bw = 80;
  1610. if (dev->phy.is_40mhz)
  1611. bw <<= 1;
  1612. len = bw << 1;
  1613. }
  1614. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1615. if (!samples) {
  1616. b43err(dev->wl, "allocation for samples generation failed\n");
  1617. return 0;
  1618. }
  1619. rot = (((freq * 36) / bw) << 16) / 100;
  1620. angle = 0;
  1621. for (i = 0; i < len; i++) {
  1622. samples[i] = b43_cordic(angle);
  1623. angle += rot;
  1624. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1625. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1626. }
  1627. i = b43_nphy_load_samples(dev, samples, len);
  1628. kfree(samples);
  1629. return (i < 0) ? 0 : len;
  1630. }
  1631. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1632. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1633. u16 wait, bool iqmode, bool dac_test)
  1634. {
  1635. struct b43_phy_n *nphy = dev->phy.n;
  1636. int i;
  1637. u16 seq_mode;
  1638. u32 tmp;
  1639. if (nphy->hang_avoid)
  1640. b43_nphy_stay_in_carrier_search(dev, true);
  1641. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1642. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1643. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1644. }
  1645. if (!dev->phy.is_40mhz)
  1646. tmp = 0x6464;
  1647. else
  1648. tmp = 0x4747;
  1649. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1650. if (nphy->hang_avoid)
  1651. b43_nphy_stay_in_carrier_search(dev, false);
  1652. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1653. if (loops != 0xFFFF)
  1654. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1655. else
  1656. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1657. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1658. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1659. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1660. if (iqmode) {
  1661. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1662. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1663. } else {
  1664. if (dac_test)
  1665. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1666. else
  1667. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1668. }
  1669. for (i = 0; i < 100; i++) {
  1670. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1671. i = 0;
  1672. break;
  1673. }
  1674. udelay(10);
  1675. }
  1676. if (i)
  1677. b43err(dev->wl, "run samples timeout\n");
  1678. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1679. }
  1680. /*
  1681. * Transmits a known value for LO calibration
  1682. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1683. */
  1684. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1685. bool iqmode, bool dac_test)
  1686. {
  1687. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1688. if (samp == 0)
  1689. return -1;
  1690. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1691. return 0;
  1692. }
  1693. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1694. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1695. {
  1696. struct b43_phy_n *nphy = dev->phy.n;
  1697. int i, j;
  1698. u32 tmp;
  1699. u32 cur_real, cur_imag, real_part, imag_part;
  1700. u16 buffer[7];
  1701. if (nphy->hang_avoid)
  1702. b43_nphy_stay_in_carrier_search(dev, true);
  1703. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1704. for (i = 0; i < 2; i++) {
  1705. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1706. (buffer[i * 2 + 1] & 0x3FF);
  1707. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1708. (((i + 26) << 10) | 320));
  1709. for (j = 0; j < 128; j++) {
  1710. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1711. ((tmp >> 16) & 0xFFFF));
  1712. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1713. (tmp & 0xFFFF));
  1714. }
  1715. }
  1716. for (i = 0; i < 2; i++) {
  1717. tmp = buffer[5 + i];
  1718. real_part = (tmp >> 8) & 0xFF;
  1719. imag_part = (tmp & 0xFF);
  1720. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1721. (((i + 26) << 10) | 448));
  1722. if (dev->phy.rev >= 3) {
  1723. cur_real = real_part;
  1724. cur_imag = imag_part;
  1725. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1726. }
  1727. for (j = 0; j < 128; j++) {
  1728. if (dev->phy.rev < 3) {
  1729. cur_real = (real_part * loscale[j] + 128) >> 8;
  1730. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1731. tmp = ((cur_real & 0xFF) << 8) |
  1732. (cur_imag & 0xFF);
  1733. }
  1734. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1735. ((tmp >> 16) & 0xFFFF));
  1736. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1737. (tmp & 0xFFFF));
  1738. }
  1739. }
  1740. if (dev->phy.rev >= 3) {
  1741. b43_shm_write16(dev, B43_SHM_SHARED,
  1742. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1743. b43_shm_write16(dev, B43_SHM_SHARED,
  1744. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1745. }
  1746. if (nphy->hang_avoid)
  1747. b43_nphy_stay_in_carrier_search(dev, false);
  1748. }
  1749. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1750. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1751. u8 *events, u8 *delays, u8 length)
  1752. {
  1753. struct b43_phy_n *nphy = dev->phy.n;
  1754. u8 i;
  1755. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1756. u16 offset1 = cmd << 4;
  1757. u16 offset2 = offset1 + 0x80;
  1758. if (nphy->hang_avoid)
  1759. b43_nphy_stay_in_carrier_search(dev, true);
  1760. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1761. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1762. for (i = length; i < 16; i++) {
  1763. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1764. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1765. }
  1766. if (nphy->hang_avoid)
  1767. b43_nphy_stay_in_carrier_search(dev, false);
  1768. }
  1769. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1770. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1771. enum b43_nphy_rf_sequence seq)
  1772. {
  1773. static const u16 trigger[] = {
  1774. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1775. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1776. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1777. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1778. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1779. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1780. };
  1781. int i;
  1782. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1783. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1784. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1785. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1786. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1787. for (i = 0; i < 200; i++) {
  1788. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1789. goto ok;
  1790. msleep(1);
  1791. }
  1792. b43err(dev->wl, "RF sequence status timeout\n");
  1793. ok:
  1794. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1795. }
  1796. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1797. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1798. u16 value, u8 core, bool off)
  1799. {
  1800. int i;
  1801. u8 index = fls(field);
  1802. u8 addr, en_addr, val_addr;
  1803. /* we expect only one bit set */
  1804. B43_WARN_ON(field & (~(1 << (index - 1))));
  1805. if (dev->phy.rev >= 3) {
  1806. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1807. for (i = 0; i < 2; i++) {
  1808. if (index == 0 || index == 16) {
  1809. b43err(dev->wl,
  1810. "Unsupported RF Ctrl Override call\n");
  1811. return;
  1812. }
  1813. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1814. en_addr = B43_PHY_N((i == 0) ?
  1815. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1816. val_addr = B43_PHY_N((i == 0) ?
  1817. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1818. if (off) {
  1819. b43_phy_mask(dev, en_addr, ~(field));
  1820. b43_phy_mask(dev, val_addr,
  1821. ~(rf_ctrl->val_mask));
  1822. } else {
  1823. if (core == 0 || ((1 << core) & i) != 0) {
  1824. b43_phy_set(dev, en_addr, field);
  1825. b43_phy_maskset(dev, val_addr,
  1826. ~(rf_ctrl->val_mask),
  1827. (value << rf_ctrl->val_shift));
  1828. }
  1829. }
  1830. }
  1831. } else {
  1832. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1833. if (off) {
  1834. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1835. value = 0;
  1836. } else {
  1837. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1838. }
  1839. for (i = 0; i < 2; i++) {
  1840. if (index <= 1 || index == 16) {
  1841. b43err(dev->wl,
  1842. "Unsupported RF Ctrl Override call\n");
  1843. return;
  1844. }
  1845. if (index == 2 || index == 10 ||
  1846. (index >= 13 && index <= 15)) {
  1847. core = 1;
  1848. }
  1849. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1850. addr = B43_PHY_N((i == 0) ?
  1851. rf_ctrl->addr0 : rf_ctrl->addr1);
  1852. if ((core & (1 << i)) != 0)
  1853. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1854. (value << rf_ctrl->shift));
  1855. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1856. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1857. B43_NPHY_RFCTL_CMD_START);
  1858. udelay(1);
  1859. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1860. }
  1861. }
  1862. }
  1863. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1864. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1865. u16 value, u8 core)
  1866. {
  1867. u8 i, j;
  1868. u16 reg, tmp, val;
  1869. B43_WARN_ON(dev->phy.rev < 3);
  1870. B43_WARN_ON(field > 4);
  1871. for (i = 0; i < 2; i++) {
  1872. if ((core == 1 && i == 1) || (core == 2 && !i))
  1873. continue;
  1874. reg = (i == 0) ?
  1875. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1876. b43_phy_mask(dev, reg, 0xFBFF);
  1877. switch (field) {
  1878. case 0:
  1879. b43_phy_write(dev, reg, 0);
  1880. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1881. break;
  1882. case 1:
  1883. if (!i) {
  1884. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1885. 0xFC3F, (value << 6));
  1886. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1887. 0xFFFE, 1);
  1888. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1889. B43_NPHY_RFCTL_CMD_START);
  1890. for (j = 0; j < 100; j++) {
  1891. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1892. j = 0;
  1893. break;
  1894. }
  1895. udelay(10);
  1896. }
  1897. if (j)
  1898. b43err(dev->wl,
  1899. "intc override timeout\n");
  1900. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1901. 0xFFFE);
  1902. } else {
  1903. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1904. 0xFC3F, (value << 6));
  1905. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1906. 0xFFFE, 1);
  1907. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1908. B43_NPHY_RFCTL_CMD_RXTX);
  1909. for (j = 0; j < 100; j++) {
  1910. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1911. j = 0;
  1912. break;
  1913. }
  1914. udelay(10);
  1915. }
  1916. if (j)
  1917. b43err(dev->wl,
  1918. "intc override timeout\n");
  1919. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1920. 0xFFFE);
  1921. }
  1922. break;
  1923. case 2:
  1924. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1925. tmp = 0x0020;
  1926. val = value << 5;
  1927. } else {
  1928. tmp = 0x0010;
  1929. val = value << 4;
  1930. }
  1931. b43_phy_maskset(dev, reg, ~tmp, val);
  1932. break;
  1933. case 3:
  1934. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1935. tmp = 0x0001;
  1936. val = value;
  1937. } else {
  1938. tmp = 0x0004;
  1939. val = value << 2;
  1940. }
  1941. b43_phy_maskset(dev, reg, ~tmp, val);
  1942. break;
  1943. case 4:
  1944. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1945. tmp = 0x0002;
  1946. val = value << 1;
  1947. } else {
  1948. tmp = 0x0008;
  1949. val = value << 3;
  1950. }
  1951. b43_phy_maskset(dev, reg, ~tmp, val);
  1952. break;
  1953. }
  1954. }
  1955. }
  1956. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1957. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1958. {
  1959. unsigned int i;
  1960. u16 val;
  1961. val = 0x1E1F;
  1962. for (i = 0; i < 16; i++) {
  1963. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1964. val -= 0x202;
  1965. }
  1966. val = 0x3E3F;
  1967. for (i = 0; i < 16; i++) {
  1968. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1969. val -= 0x202;
  1970. }
  1971. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1972. }
  1973. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1974. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1975. s8 offset, u8 core, u8 rail,
  1976. enum b43_nphy_rssi_type type)
  1977. {
  1978. u16 tmp;
  1979. bool core1or5 = (core == 1) || (core == 5);
  1980. bool core2or5 = (core == 2) || (core == 5);
  1981. offset = clamp_val(offset, -32, 31);
  1982. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1983. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1984. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1985. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1986. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1987. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1988. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1989. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1990. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1991. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1992. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1993. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1994. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1995. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1996. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1997. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1998. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1999. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  2000. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  2001. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  2002. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  2003. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  2004. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  2005. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  2006. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  2007. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  2008. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  2009. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  2010. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  2011. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  2012. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  2013. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  2014. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  2015. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  2016. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  2017. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  2018. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  2019. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  2020. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  2021. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  2022. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  2023. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  2024. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  2025. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  2026. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  2027. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  2028. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  2029. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  2030. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  2031. }
  2032. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2033. {
  2034. u16 val;
  2035. if (type < 3)
  2036. val = 0;
  2037. else if (type == 6)
  2038. val = 1;
  2039. else if (type == 3)
  2040. val = 2;
  2041. else
  2042. val = 3;
  2043. val = (val << 12) | (val << 14);
  2044. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  2045. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  2046. if (type < 3) {
  2047. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  2048. (type + 1) << 4);
  2049. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  2050. (type + 1) << 4);
  2051. }
  2052. if (code == 0) {
  2053. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  2054. if (type < 3) {
  2055. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  2056. ~(B43_NPHY_RFCTL_CMD_RXEN |
  2057. B43_NPHY_RFCTL_CMD_CORESEL));
  2058. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  2059. ~(0x1 << 12 |
  2060. 0x1 << 5 |
  2061. 0x1 << 1 |
  2062. 0x1));
  2063. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  2064. ~B43_NPHY_RFCTL_CMD_START);
  2065. udelay(20);
  2066. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  2067. }
  2068. } else {
  2069. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  2070. if (type < 3) {
  2071. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  2072. ~(B43_NPHY_RFCTL_CMD_RXEN |
  2073. B43_NPHY_RFCTL_CMD_CORESEL),
  2074. (B43_NPHY_RFCTL_CMD_RXEN |
  2075. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  2076. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  2077. (0x1 << 12 |
  2078. 0x1 << 5 |
  2079. 0x1 << 1 |
  2080. 0x1));
  2081. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  2082. B43_NPHY_RFCTL_CMD_START);
  2083. udelay(20);
  2084. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  2085. }
  2086. }
  2087. }
  2088. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2089. {
  2090. u8 i;
  2091. u16 reg, val;
  2092. if (code == 0) {
  2093. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  2094. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  2095. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  2096. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  2097. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  2098. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  2099. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  2100. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  2101. } else {
  2102. for (i = 0; i < 2; i++) {
  2103. if ((code == 1 && i == 1) || (code == 2 && !i))
  2104. continue;
  2105. reg = (i == 0) ?
  2106. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  2107. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  2108. if (type < 3) {
  2109. reg = (i == 0) ?
  2110. B43_NPHY_AFECTL_C1 :
  2111. B43_NPHY_AFECTL_C2;
  2112. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  2113. reg = (i == 0) ?
  2114. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  2115. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  2116. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  2117. if (type == 0)
  2118. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  2119. else if (type == 1)
  2120. val = 16;
  2121. else
  2122. val = 32;
  2123. b43_phy_set(dev, reg, val);
  2124. reg = (i == 0) ?
  2125. B43_NPHY_TXF_40CO_B1S0 :
  2126. B43_NPHY_TXF_40CO_B32S1;
  2127. b43_phy_set(dev, reg, 0x0020);
  2128. } else {
  2129. if (type == 6)
  2130. val = 0x0100;
  2131. else if (type == 3)
  2132. val = 0x0200;
  2133. else
  2134. val = 0x0300;
  2135. reg = (i == 0) ?
  2136. B43_NPHY_AFECTL_C1 :
  2137. B43_NPHY_AFECTL_C2;
  2138. b43_phy_maskset(dev, reg, 0xFCFF, val);
  2139. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  2140. if (type != 3 && type != 6) {
  2141. enum ieee80211_band band =
  2142. b43_current_band(dev->wl);
  2143. if (b43_nphy_ipa(dev))
  2144. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  2145. else
  2146. val = 0x11;
  2147. reg = (i == 0) ? 0x2000 : 0x3000;
  2148. reg |= B2055_PADDRV;
  2149. b43_radio_write16(dev, reg, val);
  2150. reg = (i == 0) ?
  2151. B43_NPHY_AFECTL_OVER1 :
  2152. B43_NPHY_AFECTL_OVER;
  2153. b43_phy_set(dev, reg, 0x0200);
  2154. }
  2155. }
  2156. }
  2157. }
  2158. }
  2159. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  2160. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2161. {
  2162. if (dev->phy.rev >= 3)
  2163. b43_nphy_rev3_rssi_select(dev, code, type);
  2164. else
  2165. b43_nphy_rev2_rssi_select(dev, code, type);
  2166. }
  2167. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  2168. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  2169. {
  2170. int i;
  2171. for (i = 0; i < 2; i++) {
  2172. if (type == 2) {
  2173. if (i == 0) {
  2174. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  2175. 0xFC, buf[0]);
  2176. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2177. 0xFC, buf[1]);
  2178. } else {
  2179. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  2180. 0xFC, buf[2 * i]);
  2181. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2182. 0xFC, buf[2 * i + 1]);
  2183. }
  2184. } else {
  2185. if (i == 0)
  2186. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2187. 0xF3, buf[0] << 2);
  2188. else
  2189. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2190. 0xF3, buf[2 * i + 1] << 2);
  2191. }
  2192. }
  2193. }
  2194. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  2195. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  2196. u8 nsamp)
  2197. {
  2198. int i;
  2199. int out;
  2200. u16 save_regs_phy[9];
  2201. u16 s[2];
  2202. if (dev->phy.rev >= 3) {
  2203. save_regs_phy[0] = b43_phy_read(dev,
  2204. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  2205. save_regs_phy[1] = b43_phy_read(dev,
  2206. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  2207. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2208. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2209. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2210. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2211. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  2212. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  2213. save_regs_phy[8] = 0;
  2214. } else {
  2215. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2216. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2217. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2218. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  2219. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  2220. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  2221. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  2222. save_regs_phy[7] = 0;
  2223. save_regs_phy[8] = 0;
  2224. }
  2225. b43_nphy_rssi_select(dev, 5, type);
  2226. if (dev->phy.rev < 2) {
  2227. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  2228. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  2229. }
  2230. for (i = 0; i < 4; i++)
  2231. buf[i] = 0;
  2232. for (i = 0; i < nsamp; i++) {
  2233. if (dev->phy.rev < 2) {
  2234. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  2235. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  2236. } else {
  2237. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  2238. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  2239. }
  2240. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  2241. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  2242. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  2243. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  2244. }
  2245. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  2246. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  2247. if (dev->phy.rev < 2)
  2248. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  2249. if (dev->phy.rev >= 3) {
  2250. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  2251. save_regs_phy[0]);
  2252. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  2253. save_regs_phy[1]);
  2254. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  2255. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  2256. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  2257. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  2258. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  2259. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  2260. } else {
  2261. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  2262. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  2263. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  2264. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  2265. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  2266. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  2267. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  2268. }
  2269. return out;
  2270. }
  2271. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  2272. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  2273. {
  2274. int i, j;
  2275. u8 state[4];
  2276. u8 code, val;
  2277. u16 class, override;
  2278. u8 regs_save_radio[2];
  2279. u16 regs_save_phy[2];
  2280. s8 offset[4];
  2281. u8 core;
  2282. u8 rail;
  2283. u16 clip_state[2];
  2284. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  2285. s32 results_min[4] = { };
  2286. u8 vcm_final[4] = { };
  2287. s32 results[4][4] = { };
  2288. s32 miniq[4][2] = { };
  2289. if (type == 2) {
  2290. code = 0;
  2291. val = 6;
  2292. } else if (type < 2) {
  2293. code = 25;
  2294. val = 4;
  2295. } else {
  2296. B43_WARN_ON(1);
  2297. return;
  2298. }
  2299. class = b43_nphy_classifier(dev, 0, 0);
  2300. b43_nphy_classifier(dev, 7, 4);
  2301. b43_nphy_read_clip_detection(dev, clip_state);
  2302. b43_nphy_write_clip_detection(dev, clip_off);
  2303. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2304. override = 0x140;
  2305. else
  2306. override = 0x110;
  2307. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2308. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  2309. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  2310. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  2311. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2312. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  2313. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  2314. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  2315. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  2316. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  2317. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  2318. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  2319. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  2320. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  2321. b43_nphy_rssi_select(dev, 5, type);
  2322. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  2323. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  2324. for (i = 0; i < 4; i++) {
  2325. u8 tmp[4];
  2326. for (j = 0; j < 4; j++)
  2327. tmp[j] = i;
  2328. if (type != 1)
  2329. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  2330. b43_nphy_poll_rssi(dev, type, results[i], 8);
  2331. if (type < 2)
  2332. for (j = 0; j < 2; j++)
  2333. miniq[i][j] = min(results[i][2 * j],
  2334. results[i][2 * j + 1]);
  2335. }
  2336. for (i = 0; i < 4; i++) {
  2337. s32 mind = 40;
  2338. u8 minvcm = 0;
  2339. s32 minpoll = 249;
  2340. s32 curr;
  2341. for (j = 0; j < 4; j++) {
  2342. if (type == 2)
  2343. curr = abs(results[j][i]);
  2344. else
  2345. curr = abs(miniq[j][i / 2] - code * 8);
  2346. if (curr < mind) {
  2347. mind = curr;
  2348. minvcm = j;
  2349. }
  2350. if (results[j][i] < minpoll)
  2351. minpoll = results[j][i];
  2352. }
  2353. results_min[i] = minpoll;
  2354. vcm_final[i] = minvcm;
  2355. }
  2356. if (type != 1)
  2357. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  2358. for (i = 0; i < 4; i++) {
  2359. offset[i] = (code * 8) - results[vcm_final[i]][i];
  2360. if (offset[i] < 0)
  2361. offset[i] = -((abs(offset[i]) + 4) / 8);
  2362. else
  2363. offset[i] = (offset[i] + 4) / 8;
  2364. if (results_min[i] == 248)
  2365. offset[i] = code - 32;
  2366. core = (i / 2) ? 2 : 1;
  2367. rail = (i % 2) ? 1 : 0;
  2368. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  2369. type);
  2370. }
  2371. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  2372. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  2373. switch (state[2]) {
  2374. case 1:
  2375. b43_nphy_rssi_select(dev, 1, 2);
  2376. break;
  2377. case 4:
  2378. b43_nphy_rssi_select(dev, 1, 0);
  2379. break;
  2380. case 2:
  2381. b43_nphy_rssi_select(dev, 1, 1);
  2382. break;
  2383. default:
  2384. b43_nphy_rssi_select(dev, 1, 1);
  2385. break;
  2386. }
  2387. switch (state[3]) {
  2388. case 1:
  2389. b43_nphy_rssi_select(dev, 2, 2);
  2390. break;
  2391. case 4:
  2392. b43_nphy_rssi_select(dev, 2, 0);
  2393. break;
  2394. default:
  2395. b43_nphy_rssi_select(dev, 2, 1);
  2396. break;
  2397. }
  2398. b43_nphy_rssi_select(dev, 0, type);
  2399. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  2400. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  2401. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  2402. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  2403. b43_nphy_classifier(dev, 7, class);
  2404. b43_nphy_write_clip_detection(dev, clip_state);
  2405. /* Specs don't say about reset here, but it makes wl and b43 dumps
  2406. identical, it really seems wl performs this */
  2407. b43_nphy_reset_cca(dev);
  2408. }
  2409. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  2410. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  2411. {
  2412. /* TODO */
  2413. }
  2414. /*
  2415. * RSSI Calibration
  2416. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  2417. */
  2418. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  2419. {
  2420. if (dev->phy.rev >= 3) {
  2421. b43_nphy_rev3_rssi_cal(dev);
  2422. } else {
  2423. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  2424. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  2425. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  2426. }
  2427. }
  2428. /*
  2429. * Restore RSSI Calibration
  2430. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  2431. */
  2432. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  2433. {
  2434. struct b43_phy_n *nphy = dev->phy.n;
  2435. u16 *rssical_radio_regs = NULL;
  2436. u16 *rssical_phy_regs = NULL;
  2437. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2438. if (!nphy->rssical_chanspec_2G.center_freq)
  2439. return;
  2440. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  2441. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  2442. } else {
  2443. if (!nphy->rssical_chanspec_5G.center_freq)
  2444. return;
  2445. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  2446. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  2447. }
  2448. /* TODO use some definitions */
  2449. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2450. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2451. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2452. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2453. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2454. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2455. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2456. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2457. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2458. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2459. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2460. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2461. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2462. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2463. }
  2464. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  2465. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  2466. {
  2467. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2468. if (dev->phy.rev >= 6) {
  2469. if (dev->dev->chip_id == 47162)
  2470. return txpwrctrl_tx_gain_ipa_rev5;
  2471. return txpwrctrl_tx_gain_ipa_rev6;
  2472. } else if (dev->phy.rev >= 5) {
  2473. return txpwrctrl_tx_gain_ipa_rev5;
  2474. } else {
  2475. return txpwrctrl_tx_gain_ipa;
  2476. }
  2477. } else {
  2478. return txpwrctrl_tx_gain_ipa_5g;
  2479. }
  2480. }
  2481. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2482. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2483. {
  2484. struct b43_phy_n *nphy = dev->phy.n;
  2485. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2486. u16 tmp;
  2487. u8 offset, i;
  2488. if (dev->phy.rev >= 3) {
  2489. for (i = 0; i < 2; i++) {
  2490. tmp = (i == 0) ? 0x2000 : 0x3000;
  2491. offset = i * 11;
  2492. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2493. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2494. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2495. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2496. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2497. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2498. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2499. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2500. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2501. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2502. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2503. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2504. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2505. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2506. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2507. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2508. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2509. if (nphy->ipa5g_on) {
  2510. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2511. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2512. } else {
  2513. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2514. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2515. }
  2516. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2517. } else {
  2518. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2519. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2520. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2521. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2522. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2523. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2524. if (nphy->ipa2g_on) {
  2525. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2526. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2527. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2528. } else {
  2529. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2530. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2531. }
  2532. }
  2533. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2534. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2535. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2536. }
  2537. } else {
  2538. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2539. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2540. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2541. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2542. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2543. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2544. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2545. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2546. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2547. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2548. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2549. B43_NPHY_BANDCTL_5GHZ)) {
  2550. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2551. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2552. } else {
  2553. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2554. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2555. }
  2556. if (dev->phy.rev < 2) {
  2557. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2558. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2559. } else {
  2560. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2561. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2562. }
  2563. }
  2564. }
  2565. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2566. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2567. struct nphy_txgains target,
  2568. struct nphy_iqcal_params *params)
  2569. {
  2570. int i, j, indx;
  2571. u16 gain;
  2572. if (dev->phy.rev >= 3) {
  2573. params->txgm = target.txgm[core];
  2574. params->pga = target.pga[core];
  2575. params->pad = target.pad[core];
  2576. params->ipa = target.ipa[core];
  2577. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2578. (params->pad << 4) | (params->ipa);
  2579. for (j = 0; j < 5; j++)
  2580. params->ncorr[j] = 0x79;
  2581. } else {
  2582. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2583. (target.txgm[core] << 8);
  2584. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2585. 1 : 0;
  2586. for (i = 0; i < 9; i++)
  2587. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2588. break;
  2589. i = min(i, 8);
  2590. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2591. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2592. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2593. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2594. (params->pad << 2);
  2595. for (j = 0; j < 4; j++)
  2596. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2597. }
  2598. }
  2599. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2600. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2601. {
  2602. struct b43_phy_n *nphy = dev->phy.n;
  2603. int i;
  2604. u16 scale, entry;
  2605. u16 tmp = nphy->txcal_bbmult;
  2606. if (core == 0)
  2607. tmp >>= 8;
  2608. tmp &= 0xff;
  2609. for (i = 0; i < 18; i++) {
  2610. scale = (ladder_lo[i].percent * tmp) / 100;
  2611. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2612. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2613. scale = (ladder_iq[i].percent * tmp) / 100;
  2614. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2615. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2616. }
  2617. }
  2618. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2619. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2620. {
  2621. int i;
  2622. for (i = 0; i < 15; i++)
  2623. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2624. tbl_tx_filter_coef_rev4[2][i]);
  2625. }
  2626. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2627. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2628. {
  2629. int i, j;
  2630. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2631. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2632. for (i = 0; i < 3; i++)
  2633. for (j = 0; j < 15; j++)
  2634. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2635. tbl_tx_filter_coef_rev4[i][j]);
  2636. if (dev->phy.is_40mhz) {
  2637. for (j = 0; j < 15; j++)
  2638. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2639. tbl_tx_filter_coef_rev4[3][j]);
  2640. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2641. for (j = 0; j < 15; j++)
  2642. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2643. tbl_tx_filter_coef_rev4[5][j]);
  2644. }
  2645. if (dev->phy.channel == 14)
  2646. for (j = 0; j < 15; j++)
  2647. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2648. tbl_tx_filter_coef_rev4[6][j]);
  2649. }
  2650. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2651. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2652. {
  2653. struct b43_phy_n *nphy = dev->phy.n;
  2654. u16 curr_gain[2];
  2655. struct nphy_txgains target;
  2656. const u32 *table = NULL;
  2657. if (!nphy->txpwrctrl) {
  2658. int i;
  2659. if (nphy->hang_avoid)
  2660. b43_nphy_stay_in_carrier_search(dev, true);
  2661. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2662. if (nphy->hang_avoid)
  2663. b43_nphy_stay_in_carrier_search(dev, false);
  2664. for (i = 0; i < 2; ++i) {
  2665. if (dev->phy.rev >= 3) {
  2666. target.ipa[i] = curr_gain[i] & 0x000F;
  2667. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2668. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2669. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2670. } else {
  2671. target.ipa[i] = curr_gain[i] & 0x0003;
  2672. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2673. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2674. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2675. }
  2676. }
  2677. } else {
  2678. int i;
  2679. u16 index[2];
  2680. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2681. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2682. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2683. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2684. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2685. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2686. for (i = 0; i < 2; ++i) {
  2687. if (dev->phy.rev >= 3) {
  2688. enum ieee80211_band band =
  2689. b43_current_band(dev->wl);
  2690. if (b43_nphy_ipa(dev)) {
  2691. table = b43_nphy_get_ipa_gain_table(dev);
  2692. } else {
  2693. if (band == IEEE80211_BAND_5GHZ) {
  2694. if (dev->phy.rev == 3)
  2695. table = b43_ntab_tx_gain_rev3_5ghz;
  2696. else if (dev->phy.rev == 4)
  2697. table = b43_ntab_tx_gain_rev4_5ghz;
  2698. else
  2699. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2700. } else {
  2701. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2702. }
  2703. }
  2704. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2705. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2706. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2707. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2708. } else {
  2709. table = b43_ntab_tx_gain_rev0_1_2;
  2710. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2711. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2712. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2713. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2714. }
  2715. }
  2716. }
  2717. return target;
  2718. }
  2719. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2720. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2721. {
  2722. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2723. if (dev->phy.rev >= 3) {
  2724. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2725. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2726. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2727. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2728. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2729. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2730. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2731. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2732. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2733. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2734. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2735. b43_nphy_reset_cca(dev);
  2736. } else {
  2737. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2738. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2739. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2740. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2741. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2742. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2743. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2744. }
  2745. }
  2746. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2747. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2748. {
  2749. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2750. u16 tmp;
  2751. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2752. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2753. if (dev->phy.rev >= 3) {
  2754. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2755. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2756. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2757. regs[2] = tmp;
  2758. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2759. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2760. regs[3] = tmp;
  2761. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2762. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2763. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2764. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2765. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2766. regs[5] = tmp;
  2767. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2768. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2769. regs[6] = tmp;
  2770. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2771. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2772. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2773. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2774. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2775. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2776. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2777. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2778. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2779. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2780. } else {
  2781. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2782. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2783. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2784. regs[2] = tmp;
  2785. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2786. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2787. regs[3] = tmp;
  2788. tmp |= 0x2000;
  2789. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2790. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2791. regs[4] = tmp;
  2792. tmp |= 0x2000;
  2793. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2794. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2795. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2796. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2797. tmp = 0x0180;
  2798. else
  2799. tmp = 0x0120;
  2800. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2801. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2802. }
  2803. }
  2804. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2805. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2806. {
  2807. struct b43_phy_n *nphy = dev->phy.n;
  2808. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2809. u16 *txcal_radio_regs = NULL;
  2810. struct b43_chanspec *iqcal_chanspec;
  2811. u16 *table = NULL;
  2812. if (nphy->hang_avoid)
  2813. b43_nphy_stay_in_carrier_search(dev, 1);
  2814. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2815. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2816. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2817. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2818. table = nphy->cal_cache.txcal_coeffs_2G;
  2819. } else {
  2820. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2821. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2822. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2823. table = nphy->cal_cache.txcal_coeffs_5G;
  2824. }
  2825. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2826. /* TODO use some definitions */
  2827. if (dev->phy.rev >= 3) {
  2828. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2829. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2830. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2831. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2832. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2833. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2834. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2835. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2836. } else {
  2837. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2838. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2839. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2840. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2841. }
  2842. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2843. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2844. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2845. if (nphy->hang_avoid)
  2846. b43_nphy_stay_in_carrier_search(dev, 0);
  2847. }
  2848. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2849. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2850. {
  2851. struct b43_phy_n *nphy = dev->phy.n;
  2852. u16 coef[4];
  2853. u16 *loft = NULL;
  2854. u16 *table = NULL;
  2855. int i;
  2856. u16 *txcal_radio_regs = NULL;
  2857. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2858. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2859. if (!nphy->iqcal_chanspec_2G.center_freq)
  2860. return;
  2861. table = nphy->cal_cache.txcal_coeffs_2G;
  2862. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2863. } else {
  2864. if (!nphy->iqcal_chanspec_5G.center_freq)
  2865. return;
  2866. table = nphy->cal_cache.txcal_coeffs_5G;
  2867. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2868. }
  2869. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2870. for (i = 0; i < 4; i++) {
  2871. if (dev->phy.rev >= 3)
  2872. table[i] = coef[i];
  2873. else
  2874. coef[i] = 0;
  2875. }
  2876. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2877. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2878. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2879. if (dev->phy.rev < 2)
  2880. b43_nphy_tx_iq_workaround(dev);
  2881. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2882. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2883. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2884. } else {
  2885. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2886. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2887. }
  2888. /* TODO use some definitions */
  2889. if (dev->phy.rev >= 3) {
  2890. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2891. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2892. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2893. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2894. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2895. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2896. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2897. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2898. } else {
  2899. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2900. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2901. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2902. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2903. }
  2904. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2905. }
  2906. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2907. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2908. struct nphy_txgains target,
  2909. bool full, bool mphase)
  2910. {
  2911. struct b43_phy_n *nphy = dev->phy.n;
  2912. int i;
  2913. int error = 0;
  2914. int freq;
  2915. bool avoid = false;
  2916. u8 length;
  2917. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  2918. const u16 *table;
  2919. bool phy6or5x;
  2920. u16 buffer[11];
  2921. u16 diq_start = 0;
  2922. u16 save[2];
  2923. u16 gain[2];
  2924. struct nphy_iqcal_params params[2];
  2925. bool updated[2] = { };
  2926. b43_nphy_stay_in_carrier_search(dev, true);
  2927. if (dev->phy.rev >= 4) {
  2928. avoid = nphy->hang_avoid;
  2929. nphy->hang_avoid = 0;
  2930. }
  2931. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2932. for (i = 0; i < 2; i++) {
  2933. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2934. gain[i] = params[i].cal_gain;
  2935. }
  2936. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2937. b43_nphy_tx_cal_radio_setup(dev);
  2938. b43_nphy_tx_cal_phy_setup(dev);
  2939. phy6or5x = dev->phy.rev >= 6 ||
  2940. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2941. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2942. if (phy6or5x) {
  2943. if (dev->phy.is_40mhz) {
  2944. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2945. tbl_tx_iqlo_cal_loft_ladder_40);
  2946. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2947. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2948. } else {
  2949. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2950. tbl_tx_iqlo_cal_loft_ladder_20);
  2951. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2952. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2953. }
  2954. }
  2955. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2956. if (!dev->phy.is_40mhz)
  2957. freq = 2500;
  2958. else
  2959. freq = 5000;
  2960. if (nphy->mphase_cal_phase_id > 2)
  2961. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2962. 0xFFFF, 0, true, false);
  2963. else
  2964. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2965. if (error == 0) {
  2966. if (nphy->mphase_cal_phase_id > 2) {
  2967. table = nphy->mphase_txcal_bestcoeffs;
  2968. length = 11;
  2969. if (dev->phy.rev < 3)
  2970. length -= 2;
  2971. } else {
  2972. if (!full && nphy->txiqlocal_coeffsvalid) {
  2973. table = nphy->txiqlocal_bestc;
  2974. length = 11;
  2975. if (dev->phy.rev < 3)
  2976. length -= 2;
  2977. } else {
  2978. full = true;
  2979. if (dev->phy.rev >= 3) {
  2980. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2981. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2982. } else {
  2983. table = tbl_tx_iqlo_cal_startcoefs;
  2984. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2985. }
  2986. }
  2987. }
  2988. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2989. if (full) {
  2990. if (dev->phy.rev >= 3)
  2991. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2992. else
  2993. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2994. } else {
  2995. if (dev->phy.rev >= 3)
  2996. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2997. else
  2998. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2999. }
  3000. if (mphase) {
  3001. count = nphy->mphase_txcal_cmdidx;
  3002. numb = min(max,
  3003. (u16)(count + nphy->mphase_txcal_numcmds));
  3004. } else {
  3005. count = 0;
  3006. numb = max;
  3007. }
  3008. for (; count < numb; count++) {
  3009. if (full) {
  3010. if (dev->phy.rev >= 3)
  3011. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  3012. else
  3013. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  3014. } else {
  3015. if (dev->phy.rev >= 3)
  3016. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  3017. else
  3018. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  3019. }
  3020. core = (cmd & 0x3000) >> 12;
  3021. type = (cmd & 0x0F00) >> 8;
  3022. if (phy6or5x && updated[core] == 0) {
  3023. b43_nphy_update_tx_cal_ladder(dev, core);
  3024. updated[core] = 1;
  3025. }
  3026. tmp = (params[core].ncorr[type] << 8) | 0x66;
  3027. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  3028. if (type == 1 || type == 3 || type == 4) {
  3029. buffer[0] = b43_ntab_read(dev,
  3030. B43_NTAB16(15, 69 + core));
  3031. diq_start = buffer[0];
  3032. buffer[0] = 0;
  3033. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  3034. 0);
  3035. }
  3036. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  3037. for (i = 0; i < 2000; i++) {
  3038. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  3039. if (tmp & 0xC000)
  3040. break;
  3041. udelay(10);
  3042. }
  3043. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3044. buffer);
  3045. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  3046. buffer);
  3047. if (type == 1 || type == 3 || type == 4)
  3048. buffer[0] = diq_start;
  3049. }
  3050. if (mphase)
  3051. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  3052. last = (dev->phy.rev < 3) ? 6 : 7;
  3053. if (!mphase || nphy->mphase_cal_phase_id == last) {
  3054. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  3055. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  3056. if (dev->phy.rev < 3) {
  3057. buffer[0] = 0;
  3058. buffer[1] = 0;
  3059. buffer[2] = 0;
  3060. buffer[3] = 0;
  3061. }
  3062. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3063. buffer);
  3064. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  3065. buffer);
  3066. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3067. buffer);
  3068. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3069. buffer);
  3070. length = 11;
  3071. if (dev->phy.rev < 3)
  3072. length -= 2;
  3073. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3074. nphy->txiqlocal_bestc);
  3075. nphy->txiqlocal_coeffsvalid = true;
  3076. nphy->txiqlocal_chanspec.center_freq =
  3077. dev->phy.channel_freq;
  3078. nphy->txiqlocal_chanspec.channel_type =
  3079. dev->phy.channel_type;
  3080. } else {
  3081. length = 11;
  3082. if (dev->phy.rev < 3)
  3083. length -= 2;
  3084. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3085. nphy->mphase_txcal_bestcoeffs);
  3086. }
  3087. b43_nphy_stop_playback(dev);
  3088. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  3089. }
  3090. b43_nphy_tx_cal_phy_cleanup(dev);
  3091. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3092. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  3093. b43_nphy_tx_iq_workaround(dev);
  3094. if (dev->phy.rev >= 4)
  3095. nphy->hang_avoid = avoid;
  3096. b43_nphy_stay_in_carrier_search(dev, false);
  3097. return error;
  3098. }
  3099. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  3100. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  3101. {
  3102. struct b43_phy_n *nphy = dev->phy.n;
  3103. u8 i;
  3104. u16 buffer[7];
  3105. bool equal = true;
  3106. if (!nphy->txiqlocal_coeffsvalid ||
  3107. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  3108. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  3109. return;
  3110. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3111. for (i = 0; i < 4; i++) {
  3112. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  3113. equal = false;
  3114. break;
  3115. }
  3116. }
  3117. if (!equal) {
  3118. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  3119. nphy->txiqlocal_bestc);
  3120. for (i = 0; i < 4; i++)
  3121. buffer[i] = 0;
  3122. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3123. buffer);
  3124. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3125. &nphy->txiqlocal_bestc[5]);
  3126. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3127. &nphy->txiqlocal_bestc[5]);
  3128. }
  3129. }
  3130. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  3131. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  3132. struct nphy_txgains target, u8 type, bool debug)
  3133. {
  3134. struct b43_phy_n *nphy = dev->phy.n;
  3135. int i, j, index;
  3136. u8 rfctl[2];
  3137. u8 afectl_core;
  3138. u16 tmp[6];
  3139. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  3140. u32 real, imag;
  3141. enum ieee80211_band band;
  3142. u8 use;
  3143. u16 cur_hpf;
  3144. u16 lna[3] = { 3, 3, 1 };
  3145. u16 hpf1[3] = { 7, 2, 0 };
  3146. u16 hpf2[3] = { 2, 0, 0 };
  3147. u32 power[3] = { };
  3148. u16 gain_save[2];
  3149. u16 cal_gain[2];
  3150. struct nphy_iqcal_params cal_params[2];
  3151. struct nphy_iq_est est;
  3152. int ret = 0;
  3153. bool playtone = true;
  3154. int desired = 13;
  3155. b43_nphy_stay_in_carrier_search(dev, 1);
  3156. if (dev->phy.rev < 2)
  3157. b43_nphy_reapply_tx_cal_coeffs(dev);
  3158. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3159. for (i = 0; i < 2; i++) {
  3160. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  3161. cal_gain[i] = cal_params[i].cal_gain;
  3162. }
  3163. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  3164. for (i = 0; i < 2; i++) {
  3165. if (i == 0) {
  3166. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  3167. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  3168. afectl_core = B43_NPHY_AFECTL_C1;
  3169. } else {
  3170. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  3171. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  3172. afectl_core = B43_NPHY_AFECTL_C2;
  3173. }
  3174. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3175. tmp[2] = b43_phy_read(dev, afectl_core);
  3176. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3177. tmp[4] = b43_phy_read(dev, rfctl[0]);
  3178. tmp[5] = b43_phy_read(dev, rfctl[1]);
  3179. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3180. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3181. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3182. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3183. (1 - i));
  3184. b43_phy_set(dev, afectl_core, 0x0006);
  3185. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  3186. band = b43_current_band(dev->wl);
  3187. if (nphy->rxcalparams & 0xFF000000) {
  3188. if (band == IEEE80211_BAND_5GHZ)
  3189. b43_phy_write(dev, rfctl[0], 0x140);
  3190. else
  3191. b43_phy_write(dev, rfctl[0], 0x110);
  3192. } else {
  3193. if (band == IEEE80211_BAND_5GHZ)
  3194. b43_phy_write(dev, rfctl[0], 0x180);
  3195. else
  3196. b43_phy_write(dev, rfctl[0], 0x120);
  3197. }
  3198. if (band == IEEE80211_BAND_5GHZ)
  3199. b43_phy_write(dev, rfctl[1], 0x148);
  3200. else
  3201. b43_phy_write(dev, rfctl[1], 0x114);
  3202. if (nphy->rxcalparams & 0x10000) {
  3203. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  3204. (i + 1));
  3205. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  3206. (2 - i));
  3207. }
  3208. for (j = 0; j < 4; j++) {
  3209. if (j < 3) {
  3210. cur_lna = lna[j];
  3211. cur_hpf1 = hpf1[j];
  3212. cur_hpf2 = hpf2[j];
  3213. } else {
  3214. if (power[1] > 10000) {
  3215. use = 1;
  3216. cur_hpf = cur_hpf1;
  3217. index = 2;
  3218. } else {
  3219. if (power[0] > 10000) {
  3220. use = 1;
  3221. cur_hpf = cur_hpf1;
  3222. index = 1;
  3223. } else {
  3224. index = 0;
  3225. use = 2;
  3226. cur_hpf = cur_hpf2;
  3227. }
  3228. }
  3229. cur_lna = lna[index];
  3230. cur_hpf1 = hpf1[index];
  3231. cur_hpf2 = hpf2[index];
  3232. cur_hpf += desired - hweight32(power[index]);
  3233. cur_hpf = clamp_val(cur_hpf, 0, 10);
  3234. if (use == 1)
  3235. cur_hpf1 = cur_hpf;
  3236. else
  3237. cur_hpf2 = cur_hpf;
  3238. }
  3239. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  3240. (cur_lna << 2));
  3241. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  3242. false);
  3243. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3244. b43_nphy_stop_playback(dev);
  3245. if (playtone) {
  3246. ret = b43_nphy_tx_tone(dev, 4000,
  3247. (nphy->rxcalparams & 0xFFFF),
  3248. false, false);
  3249. playtone = false;
  3250. } else {
  3251. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  3252. false, false);
  3253. }
  3254. if (ret == 0) {
  3255. if (j < 3) {
  3256. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  3257. false);
  3258. if (i == 0) {
  3259. real = est.i0_pwr;
  3260. imag = est.q0_pwr;
  3261. } else {
  3262. real = est.i1_pwr;
  3263. imag = est.q1_pwr;
  3264. }
  3265. power[i] = ((real + imag) / 1024) + 1;
  3266. } else {
  3267. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  3268. }
  3269. b43_nphy_stop_playback(dev);
  3270. }
  3271. if (ret != 0)
  3272. break;
  3273. }
  3274. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  3275. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  3276. b43_phy_write(dev, rfctl[1], tmp[5]);
  3277. b43_phy_write(dev, rfctl[0], tmp[4]);
  3278. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  3279. b43_phy_write(dev, afectl_core, tmp[2]);
  3280. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  3281. if (ret != 0)
  3282. break;
  3283. }
  3284. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  3285. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3286. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3287. b43_nphy_stay_in_carrier_search(dev, 0);
  3288. return ret;
  3289. }
  3290. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  3291. struct nphy_txgains target, u8 type, bool debug)
  3292. {
  3293. return -1;
  3294. }
  3295. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  3296. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  3297. struct nphy_txgains target, u8 type, bool debug)
  3298. {
  3299. if (dev->phy.rev >= 3)
  3300. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  3301. else
  3302. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  3303. }
  3304. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  3305. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  3306. {
  3307. struct b43_phy *phy = &dev->phy;
  3308. struct b43_phy_n *nphy = phy->n;
  3309. /* u16 buf[16]; it's rev3+ */
  3310. nphy->phyrxchain = mask;
  3311. if (0 /* FIXME clk */)
  3312. return;
  3313. b43_mac_suspend(dev);
  3314. if (nphy->hang_avoid)
  3315. b43_nphy_stay_in_carrier_search(dev, true);
  3316. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3317. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  3318. if ((mask & 0x3) != 0x3) {
  3319. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  3320. if (dev->phy.rev >= 3) {
  3321. /* TODO */
  3322. }
  3323. } else {
  3324. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  3325. if (dev->phy.rev >= 3) {
  3326. /* TODO */
  3327. }
  3328. }
  3329. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3330. if (nphy->hang_avoid)
  3331. b43_nphy_stay_in_carrier_search(dev, false);
  3332. b43_mac_enable(dev);
  3333. }
  3334. /*
  3335. * Init N-PHY
  3336. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  3337. */
  3338. int b43_phy_initn(struct b43_wldev *dev)
  3339. {
  3340. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3341. struct b43_phy *phy = &dev->phy;
  3342. struct b43_phy_n *nphy = phy->n;
  3343. u8 tx_pwr_state;
  3344. struct nphy_txgains target;
  3345. u16 tmp;
  3346. enum ieee80211_band tmp2;
  3347. bool do_rssi_cal;
  3348. u16 clip[2];
  3349. bool do_cal = false;
  3350. if ((dev->phy.rev >= 3) &&
  3351. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  3352. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  3353. switch (dev->dev->bus_type) {
  3354. #ifdef CONFIG_B43_BCMA
  3355. case B43_BUS_BCMA:
  3356. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  3357. BCMA_CC_CHIPCTL, 0x40);
  3358. break;
  3359. #endif
  3360. #ifdef CONFIG_B43_SSB
  3361. case B43_BUS_SSB:
  3362. chipco_set32(&dev->dev->sdev->bus->chipco,
  3363. SSB_CHIPCO_CHIPCTL, 0x40);
  3364. break;
  3365. #endif
  3366. }
  3367. }
  3368. nphy->deaf_count = 0;
  3369. b43_nphy_tables_init(dev);
  3370. nphy->crsminpwr_adjusted = false;
  3371. nphy->noisevars_adjusted = false;
  3372. /* Clear all overrides */
  3373. if (dev->phy.rev >= 3) {
  3374. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  3375. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3376. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  3377. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  3378. } else {
  3379. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3380. }
  3381. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  3382. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  3383. if (dev->phy.rev < 6) {
  3384. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  3385. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  3386. }
  3387. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  3388. ~(B43_NPHY_RFSEQMODE_CAOVER |
  3389. B43_NPHY_RFSEQMODE_TROVER));
  3390. if (dev->phy.rev >= 3)
  3391. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  3392. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  3393. if (dev->phy.rev <= 2) {
  3394. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  3395. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  3396. ~B43_NPHY_BPHY_CTL3_SCALE,
  3397. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  3398. }
  3399. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  3400. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  3401. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  3402. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3403. dev->dev->board_type == 0x8B))
  3404. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  3405. else
  3406. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  3407. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  3408. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  3409. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  3410. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  3411. b43_nphy_update_txrx_chain(dev);
  3412. if (phy->rev < 2) {
  3413. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  3414. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  3415. }
  3416. tmp2 = b43_current_band(dev->wl);
  3417. if (b43_nphy_ipa(dev)) {
  3418. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  3419. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  3420. nphy->papd_epsilon_offset[0] << 7);
  3421. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  3422. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  3423. nphy->papd_epsilon_offset[1] << 7);
  3424. b43_nphy_int_pa_set_tx_dig_filters(dev);
  3425. } else if (phy->rev >= 5) {
  3426. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  3427. }
  3428. b43_nphy_workarounds(dev);
  3429. /* Reset CCA, in init code it differs a little from standard way */
  3430. b43_phy_force_clock(dev, 1);
  3431. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  3432. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  3433. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  3434. b43_phy_force_clock(dev, 0);
  3435. b43_mac_phy_clock_set(dev, true);
  3436. b43_nphy_pa_override(dev, false);
  3437. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3438. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3439. b43_nphy_pa_override(dev, true);
  3440. b43_nphy_classifier(dev, 0, 0);
  3441. b43_nphy_read_clip_detection(dev, clip);
  3442. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3443. b43_nphy_bphy_init(dev);
  3444. tx_pwr_state = nphy->txpwrctrl;
  3445. b43_nphy_tx_power_ctrl(dev, false);
  3446. b43_nphy_tx_power_fix(dev);
  3447. /* TODO N PHY TX Power Control Idle TSSI */
  3448. /* TODO N PHY TX Power Control Setup */
  3449. b43_nphy_tx_gain_table_upload(dev);
  3450. if (nphy->phyrxchain != 3)
  3451. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3452. if (nphy->mphase_cal_phase_id > 0)
  3453. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3454. do_rssi_cal = false;
  3455. if (phy->rev >= 3) {
  3456. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3457. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3458. else
  3459. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3460. if (do_rssi_cal)
  3461. b43_nphy_rssi_cal(dev);
  3462. else
  3463. b43_nphy_restore_rssi_cal(dev);
  3464. } else {
  3465. b43_nphy_rssi_cal(dev);
  3466. }
  3467. if (!((nphy->measure_hold & 0x6) != 0)) {
  3468. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3469. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3470. else
  3471. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3472. if (nphy->mute)
  3473. do_cal = false;
  3474. if (do_cal) {
  3475. target = b43_nphy_get_tx_gains(dev);
  3476. if (nphy->antsel_type == 2)
  3477. b43_nphy_superswitch_init(dev, true);
  3478. if (nphy->perical != 2) {
  3479. b43_nphy_rssi_cal(dev);
  3480. if (phy->rev >= 3) {
  3481. nphy->cal_orig_pwr_idx[0] =
  3482. nphy->txpwrindex[0].index_internal;
  3483. nphy->cal_orig_pwr_idx[1] =
  3484. nphy->txpwrindex[1].index_internal;
  3485. /* TODO N PHY Pre Calibrate TX Gain */
  3486. target = b43_nphy_get_tx_gains(dev);
  3487. }
  3488. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3489. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3490. b43_nphy_save_cal(dev);
  3491. } else if (nphy->mphase_cal_phase_id == 0)
  3492. ;/* N PHY Periodic Calibration with arg 3 */
  3493. } else {
  3494. b43_nphy_restore_cal(dev);
  3495. }
  3496. }
  3497. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3498. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3499. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3500. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3501. if (phy->rev >= 3 && phy->rev <= 6)
  3502. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3503. b43_nphy_tx_lp_fbw(dev);
  3504. if (phy->rev >= 3)
  3505. b43_nphy_spur_workaround(dev);
  3506. return 0;
  3507. }
  3508. /* http://bcm-v4.sipsolutions.net/802.11/PmuSpurAvoid */
  3509. static void b43_nphy_pmu_spur_avoid(struct b43_wldev *dev, bool avoid)
  3510. {
  3511. struct bcma_drv_cc *cc = &dev->dev->bdev->bus->drv_cc;
  3512. u32 pmu_ctl;
  3513. if (dev->dev->chip_id == 43224 || dev->dev->chip_id == 43225) {
  3514. if (avoid) {
  3515. bcma_chipco_pll_write(cc, 0x0, 0x11500010);
  3516. bcma_chipco_pll_write(cc, 0x1, 0x000C0C06);
  3517. bcma_chipco_pll_write(cc, 0x2, 0x0F600a08);
  3518. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3519. bcma_chipco_pll_write(cc, 0x4, 0x2001E920);
  3520. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3521. } else {
  3522. bcma_chipco_pll_write(cc, 0x0, 0x11100010);
  3523. bcma_chipco_pll_write(cc, 0x1, 0x000c0c06);
  3524. bcma_chipco_pll_write(cc, 0x2, 0x03000a08);
  3525. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3526. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3527. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3528. }
  3529. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3530. } else if (dev->dev->chip_id == 0x4716) {
  3531. if (avoid) {
  3532. bcma_chipco_pll_write(cc, 0x0, 0x11500060);
  3533. bcma_chipco_pll_write(cc, 0x1, 0x080C0C06);
  3534. bcma_chipco_pll_write(cc, 0x2, 0x0F600000);
  3535. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3536. bcma_chipco_pll_write(cc, 0x4, 0x2001E924);
  3537. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3538. } else {
  3539. bcma_chipco_pll_write(cc, 0x0, 0x11100060);
  3540. bcma_chipco_pll_write(cc, 0x1, 0x080c0c06);
  3541. bcma_chipco_pll_write(cc, 0x2, 0x03000000);
  3542. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3543. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3544. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3545. }
  3546. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD | BCMA_CC_PMU_CTL_NOILPONW;
  3547. } else if (dev->dev->chip_id == 0x4322 || dev->dev->chip_id == 0x4340 ||
  3548. dev->dev->chip_id == 0x4341) {
  3549. bcma_chipco_pll_write(cc, 0x0, 0x11100070);
  3550. bcma_chipco_pll_write(cc, 0x1, 0x1014140a);
  3551. bcma_chipco_pll_write(cc, 0x5, 0x88888854);
  3552. if (avoid)
  3553. bcma_chipco_pll_write(cc, 0x2, 0x05201828);
  3554. else
  3555. bcma_chipco_pll_write(cc, 0x2, 0x05001828);
  3556. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3557. } else {
  3558. return;
  3559. }
  3560. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, pmu_ctl);
  3561. }
  3562. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3563. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3564. const struct b43_phy_n_sfo_cfg *e,
  3565. struct ieee80211_channel *new_channel)
  3566. {
  3567. struct b43_phy *phy = &dev->phy;
  3568. struct b43_phy_n *nphy = dev->phy.n;
  3569. int ch = new_channel->hw_value;
  3570. u16 old_band_5ghz;
  3571. u32 tmp32;
  3572. old_band_5ghz =
  3573. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3574. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3575. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3576. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3577. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3578. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3579. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3580. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3581. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3582. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3583. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3584. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3585. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3586. }
  3587. b43_chantab_phy_upload(dev, e);
  3588. if (new_channel->hw_value == 14) {
  3589. b43_nphy_classifier(dev, 2, 0);
  3590. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3591. } else {
  3592. b43_nphy_classifier(dev, 2, 2);
  3593. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3594. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3595. }
  3596. if (!nphy->txpwrctrl)
  3597. b43_nphy_tx_power_fix(dev);
  3598. if (dev->phy.rev < 3)
  3599. b43_nphy_adjust_lna_gain_table(dev);
  3600. b43_nphy_tx_lp_fbw(dev);
  3601. if (dev->phy.rev >= 3 &&
  3602. dev->phy.n->spur_avoid != B43_SPUR_AVOID_DISABLE) {
  3603. bool avoid = false;
  3604. if (dev->phy.n->spur_avoid == B43_SPUR_AVOID_FORCE) {
  3605. avoid = true;
  3606. } else if (!b43_channel_type_is_40mhz(phy->channel_type)) {
  3607. if ((ch >= 5 && ch <= 8) || ch == 13 || ch == 14)
  3608. avoid = true;
  3609. } else { /* 40MHz */
  3610. if (nphy->aband_spurwar_en &&
  3611. (ch == 38 || ch == 102 || ch == 118))
  3612. avoid = dev->dev->chip_id == 0x4716;
  3613. }
  3614. b43_nphy_pmu_spur_avoid(dev, avoid);
  3615. if (dev->dev->chip_id == 43222 || dev->dev->chip_id == 43224 ||
  3616. dev->dev->chip_id == 43225) {
  3617. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW,
  3618. avoid ? 0x5341 : 0x8889);
  3619. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  3620. }
  3621. if (dev->phy.rev == 3 || dev->phy.rev == 4)
  3622. ; /* TODO: reset PLL */
  3623. if (avoid)
  3624. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTRX);
  3625. else
  3626. b43_phy_mask(dev, B43_NPHY_BBCFG,
  3627. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  3628. b43_nphy_reset_cca(dev);
  3629. /* wl sets useless phy_isspuravoid here */
  3630. }
  3631. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3632. if (phy->rev >= 3)
  3633. b43_nphy_spur_workaround(dev);
  3634. }
  3635. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3636. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3637. struct ieee80211_channel *channel,
  3638. enum nl80211_channel_type channel_type)
  3639. {
  3640. struct b43_phy *phy = &dev->phy;
  3641. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  3642. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  3643. u8 tmp;
  3644. if (dev->phy.rev >= 3) {
  3645. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3646. channel->center_freq);
  3647. if (!tabent_r3)
  3648. return -ESRCH;
  3649. } else {
  3650. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3651. channel->hw_value);
  3652. if (!tabent_r2)
  3653. return -ESRCH;
  3654. }
  3655. /* Channel is set later in common code, but we need to set it on our
  3656. own to let this function's subcalls work properly. */
  3657. phy->channel = channel->hw_value;
  3658. phy->channel_freq = channel->center_freq;
  3659. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3660. b43_channel_type_is_40mhz(channel_type))
  3661. ; /* TODO: BMAC BW Set (channel_type) */
  3662. if (channel_type == NL80211_CHAN_HT40PLUS)
  3663. b43_phy_set(dev, B43_NPHY_RXCTL,
  3664. B43_NPHY_RXCTL_BSELU20);
  3665. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3666. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3667. ~B43_NPHY_RXCTL_BSELU20);
  3668. if (dev->phy.rev >= 3) {
  3669. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3670. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3671. b43_radio_2056_setup(dev, tabent_r3);
  3672. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3673. } else {
  3674. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3675. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3676. b43_radio_2055_setup(dev, tabent_r2);
  3677. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3678. }
  3679. return 0;
  3680. }
  3681. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3682. {
  3683. struct b43_phy_n *nphy;
  3684. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3685. if (!nphy)
  3686. return -ENOMEM;
  3687. dev->phy.n = nphy;
  3688. return 0;
  3689. }
  3690. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3691. {
  3692. struct b43_phy *phy = &dev->phy;
  3693. struct b43_phy_n *nphy = phy->n;
  3694. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3695. memset(nphy, 0, sizeof(*nphy));
  3696. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  3697. nphy->spur_avoid = (phy->rev >= 3) ?
  3698. B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
  3699. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3700. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3701. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3702. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3703. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  3704. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  3705. nphy->tx_pwr_idx[0] = 128;
  3706. nphy->tx_pwr_idx[1] = 128;
  3707. /* Hardware TX power control and 5GHz power gain */
  3708. nphy->txpwrctrl = false;
  3709. nphy->pwg_gain_5ghz = false;
  3710. if (dev->phy.rev >= 3 ||
  3711. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3712. (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
  3713. nphy->txpwrctrl = true;
  3714. nphy->pwg_gain_5ghz = true;
  3715. } else if (sprom->revision >= 4) {
  3716. if (dev->phy.rev >= 2 &&
  3717. (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
  3718. nphy->txpwrctrl = true;
  3719. #ifdef CONFIG_B43_SSB
  3720. if (dev->dev->bus_type == B43_BUS_SSB &&
  3721. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
  3722. struct pci_dev *pdev =
  3723. dev->dev->sdev->bus->host_pci;
  3724. if (pdev->device == 0x4328 ||
  3725. pdev->device == 0x432a)
  3726. nphy->pwg_gain_5ghz = true;
  3727. }
  3728. #endif
  3729. } else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
  3730. nphy->pwg_gain_5ghz = true;
  3731. }
  3732. }
  3733. if (dev->phy.rev >= 3) {
  3734. nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
  3735. nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
  3736. }
  3737. }
  3738. static void b43_nphy_op_free(struct b43_wldev *dev)
  3739. {
  3740. struct b43_phy *phy = &dev->phy;
  3741. struct b43_phy_n *nphy = phy->n;
  3742. kfree(nphy);
  3743. phy->n = NULL;
  3744. }
  3745. static int b43_nphy_op_init(struct b43_wldev *dev)
  3746. {
  3747. return b43_phy_initn(dev);
  3748. }
  3749. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3750. {
  3751. #if B43_DEBUG
  3752. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3753. /* OFDM registers are onnly available on A/G-PHYs */
  3754. b43err(dev->wl, "Invalid OFDM PHY access at "
  3755. "0x%04X on N-PHY\n", offset);
  3756. dump_stack();
  3757. }
  3758. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3759. /* Ext-G registers are only available on G-PHYs */
  3760. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3761. "0x%04X on N-PHY\n", offset);
  3762. dump_stack();
  3763. }
  3764. #endif /* B43_DEBUG */
  3765. }
  3766. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3767. {
  3768. check_phyreg(dev, reg);
  3769. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3770. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3771. }
  3772. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3773. {
  3774. check_phyreg(dev, reg);
  3775. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3776. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3777. }
  3778. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3779. u16 set)
  3780. {
  3781. check_phyreg(dev, reg);
  3782. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3783. b43_write16(dev, B43_MMIO_PHY_DATA,
  3784. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3785. }
  3786. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3787. {
  3788. /* Register 1 is a 32-bit register. */
  3789. B43_WARN_ON(reg == 1);
  3790. /* N-PHY needs 0x100 for read access */
  3791. reg |= 0x100;
  3792. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3793. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3794. }
  3795. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3796. {
  3797. /* Register 1 is a 32-bit register. */
  3798. B43_WARN_ON(reg == 1);
  3799. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3800. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3801. }
  3802. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3803. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3804. bool blocked)
  3805. {
  3806. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3807. b43err(dev->wl, "MAC not suspended\n");
  3808. if (blocked) {
  3809. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3810. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3811. if (dev->phy.rev >= 3) {
  3812. b43_radio_mask(dev, 0x09, ~0x2);
  3813. b43_radio_write(dev, 0x204D, 0);
  3814. b43_radio_write(dev, 0x2053, 0);
  3815. b43_radio_write(dev, 0x2058, 0);
  3816. b43_radio_write(dev, 0x205E, 0);
  3817. b43_radio_mask(dev, 0x2062, ~0xF0);
  3818. b43_radio_write(dev, 0x2064, 0);
  3819. b43_radio_write(dev, 0x304D, 0);
  3820. b43_radio_write(dev, 0x3053, 0);
  3821. b43_radio_write(dev, 0x3058, 0);
  3822. b43_radio_write(dev, 0x305E, 0);
  3823. b43_radio_mask(dev, 0x3062, ~0xF0);
  3824. b43_radio_write(dev, 0x3064, 0);
  3825. }
  3826. } else {
  3827. if (dev->phy.rev >= 3) {
  3828. b43_radio_init2056(dev);
  3829. b43_switch_channel(dev, dev->phy.channel);
  3830. } else {
  3831. b43_radio_init2055(dev);
  3832. }
  3833. }
  3834. }
  3835. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  3836. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3837. {
  3838. u16 override = on ? 0x0 : 0x7FFF;
  3839. u16 core = on ? 0xD : 0x00FD;
  3840. if (dev->phy.rev >= 3) {
  3841. if (on) {
  3842. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3843. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3844. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3845. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3846. } else {
  3847. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3848. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3849. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3850. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3851. }
  3852. } else {
  3853. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3854. }
  3855. }
  3856. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3857. unsigned int new_channel)
  3858. {
  3859. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3860. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3861. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3862. if ((new_channel < 1) || (new_channel > 14))
  3863. return -EINVAL;
  3864. } else {
  3865. if (new_channel > 200)
  3866. return -EINVAL;
  3867. }
  3868. return b43_nphy_set_channel(dev, channel, channel_type);
  3869. }
  3870. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3871. {
  3872. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3873. return 1;
  3874. return 36;
  3875. }
  3876. const struct b43_phy_operations b43_phyops_n = {
  3877. .allocate = b43_nphy_op_allocate,
  3878. .free = b43_nphy_op_free,
  3879. .prepare_structs = b43_nphy_op_prepare_structs,
  3880. .init = b43_nphy_op_init,
  3881. .phy_read = b43_nphy_op_read,
  3882. .phy_write = b43_nphy_op_write,
  3883. .phy_maskset = b43_nphy_op_maskset,
  3884. .radio_read = b43_nphy_op_radio_read,
  3885. .radio_write = b43_nphy_op_radio_write,
  3886. .software_rfkill = b43_nphy_op_software_rfkill,
  3887. .switch_analog = b43_nphy_op_switch_analog,
  3888. .switch_channel = b43_nphy_op_switch_channel,
  3889. .get_default_chan = b43_nphy_op_get_default_chan,
  3890. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3891. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3892. };