exynos_dp_core.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190
  1. /*
  2. * Samsung SoC DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/slab.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/io.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <linux/of.h>
  21. #include <video/exynos_dp.h>
  22. #include "exynos_dp_core.h"
  23. static int exynos_dp_init_dp(struct exynos_dp_device *dp)
  24. {
  25. exynos_dp_reset(dp);
  26. exynos_dp_swreset(dp);
  27. exynos_dp_init_analog_param(dp);
  28. exynos_dp_init_interrupt(dp);
  29. /* SW defined function Normal operation */
  30. exynos_dp_enable_sw_function(dp);
  31. exynos_dp_config_interrupt(dp);
  32. exynos_dp_init_analog_func(dp);
  33. exynos_dp_init_hpd(dp);
  34. exynos_dp_init_aux(dp);
  35. return 0;
  36. }
  37. static int exynos_dp_detect_hpd(struct exynos_dp_device *dp)
  38. {
  39. int timeout_loop = 0;
  40. exynos_dp_init_hpd(dp);
  41. usleep_range(200, 210);
  42. while (exynos_dp_get_plug_in_status(dp) != 0) {
  43. timeout_loop++;
  44. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  45. dev_err(dp->dev, "failed to get hpd plug status\n");
  46. return -ETIMEDOUT;
  47. }
  48. usleep_range(10, 11);
  49. }
  50. return 0;
  51. }
  52. static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data)
  53. {
  54. int i;
  55. unsigned char sum = 0;
  56. for (i = 0; i < EDID_BLOCK_LENGTH; i++)
  57. sum = sum + edid_data[i];
  58. return sum;
  59. }
  60. static int exynos_dp_read_edid(struct exynos_dp_device *dp)
  61. {
  62. unsigned char edid[EDID_BLOCK_LENGTH * 2];
  63. unsigned int extend_block = 0;
  64. unsigned char sum;
  65. unsigned char test_vector;
  66. int retval;
  67. /*
  68. * EDID device address is 0x50.
  69. * However, if necessary, you must have set upper address
  70. * into E-EDID in I2C device, 0x30.
  71. */
  72. /* Read Extension Flag, Number of 128-byte EDID extension blocks */
  73. exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  74. EDID_EXTENSION_FLAG,
  75. &extend_block);
  76. if (extend_block > 0) {
  77. dev_dbg(dp->dev, "EDID data includes a single extension!\n");
  78. /* Read EDID data */
  79. retval = exynos_dp_read_bytes_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  80. EDID_HEADER_PATTERN,
  81. EDID_BLOCK_LENGTH,
  82. &edid[EDID_HEADER_PATTERN]);
  83. if (retval != 0) {
  84. dev_err(dp->dev, "EDID Read failed!\n");
  85. return -EIO;
  86. }
  87. sum = exynos_dp_calc_edid_check_sum(edid);
  88. if (sum != 0) {
  89. dev_err(dp->dev, "EDID bad checksum!\n");
  90. return -EIO;
  91. }
  92. /* Read additional EDID data */
  93. retval = exynos_dp_read_bytes_from_i2c(dp,
  94. I2C_EDID_DEVICE_ADDR,
  95. EDID_BLOCK_LENGTH,
  96. EDID_BLOCK_LENGTH,
  97. &edid[EDID_BLOCK_LENGTH]);
  98. if (retval != 0) {
  99. dev_err(dp->dev, "EDID Read failed!\n");
  100. return -EIO;
  101. }
  102. sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]);
  103. if (sum != 0) {
  104. dev_err(dp->dev, "EDID bad checksum!\n");
  105. return -EIO;
  106. }
  107. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_TEST_REQUEST,
  108. &test_vector);
  109. if (test_vector & DPCD_TEST_EDID_READ) {
  110. exynos_dp_write_byte_to_dpcd(dp,
  111. DPCD_ADDR_TEST_EDID_CHECKSUM,
  112. edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]);
  113. exynos_dp_write_byte_to_dpcd(dp,
  114. DPCD_ADDR_TEST_RESPONSE,
  115. DPCD_TEST_EDID_CHECKSUM_WRITE);
  116. }
  117. } else {
  118. dev_info(dp->dev, "EDID data does not include any extensions.\n");
  119. /* Read EDID data */
  120. retval = exynos_dp_read_bytes_from_i2c(dp,
  121. I2C_EDID_DEVICE_ADDR,
  122. EDID_HEADER_PATTERN,
  123. EDID_BLOCK_LENGTH,
  124. &edid[EDID_HEADER_PATTERN]);
  125. if (retval != 0) {
  126. dev_err(dp->dev, "EDID Read failed!\n");
  127. return -EIO;
  128. }
  129. sum = exynos_dp_calc_edid_check_sum(edid);
  130. if (sum != 0) {
  131. dev_err(dp->dev, "EDID bad checksum!\n");
  132. return -EIO;
  133. }
  134. exynos_dp_read_byte_from_dpcd(dp,
  135. DPCD_ADDR_TEST_REQUEST,
  136. &test_vector);
  137. if (test_vector & DPCD_TEST_EDID_READ) {
  138. exynos_dp_write_byte_to_dpcd(dp,
  139. DPCD_ADDR_TEST_EDID_CHECKSUM,
  140. edid[EDID_CHECKSUM]);
  141. exynos_dp_write_byte_to_dpcd(dp,
  142. DPCD_ADDR_TEST_RESPONSE,
  143. DPCD_TEST_EDID_CHECKSUM_WRITE);
  144. }
  145. }
  146. dev_err(dp->dev, "EDID Read success!\n");
  147. return 0;
  148. }
  149. static int exynos_dp_handle_edid(struct exynos_dp_device *dp)
  150. {
  151. u8 buf[12];
  152. int i;
  153. int retval;
  154. /* Read DPCD DPCD_ADDR_DPCD_REV~RECEIVE_PORT1_CAP_1 */
  155. exynos_dp_read_bytes_from_dpcd(dp,
  156. DPCD_ADDR_DPCD_REV,
  157. 12, buf);
  158. /* Read EDID */
  159. for (i = 0; i < 3; i++) {
  160. retval = exynos_dp_read_edid(dp);
  161. if (retval == 0)
  162. break;
  163. }
  164. return retval;
  165. }
  166. static void exynos_dp_enable_rx_to_enhanced_mode(struct exynos_dp_device *dp,
  167. bool enable)
  168. {
  169. u8 data;
  170. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET, &data);
  171. if (enable)
  172. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  173. DPCD_ENHANCED_FRAME_EN |
  174. DPCD_LANE_COUNT_SET(data));
  175. else
  176. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  177. DPCD_LANE_COUNT_SET(data));
  178. }
  179. static int exynos_dp_is_enhanced_mode_available(struct exynos_dp_device *dp)
  180. {
  181. u8 data;
  182. int retval;
  183. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  184. retval = DPCD_ENHANCED_FRAME_CAP(data);
  185. return retval;
  186. }
  187. static void exynos_dp_set_enhanced_mode(struct exynos_dp_device *dp)
  188. {
  189. u8 data;
  190. data = exynos_dp_is_enhanced_mode_available(dp);
  191. exynos_dp_enable_rx_to_enhanced_mode(dp, data);
  192. exynos_dp_enable_enhanced_mode(dp, data);
  193. }
  194. static void exynos_dp_training_pattern_dis(struct exynos_dp_device *dp)
  195. {
  196. exynos_dp_set_training_pattern(dp, DP_NONE);
  197. exynos_dp_write_byte_to_dpcd(dp,
  198. DPCD_ADDR_TRAINING_PATTERN_SET,
  199. DPCD_TRAINING_PATTERN_DISABLED);
  200. }
  201. static void exynos_dp_set_lane_lane_pre_emphasis(struct exynos_dp_device *dp,
  202. int pre_emphasis, int lane)
  203. {
  204. switch (lane) {
  205. case 0:
  206. exynos_dp_set_lane0_pre_emphasis(dp, pre_emphasis);
  207. break;
  208. case 1:
  209. exynos_dp_set_lane1_pre_emphasis(dp, pre_emphasis);
  210. break;
  211. case 2:
  212. exynos_dp_set_lane2_pre_emphasis(dp, pre_emphasis);
  213. break;
  214. case 3:
  215. exynos_dp_set_lane3_pre_emphasis(dp, pre_emphasis);
  216. break;
  217. }
  218. }
  219. static int exynos_dp_link_start(struct exynos_dp_device *dp)
  220. {
  221. u8 buf[4];
  222. int lane, lane_count, pll_tries, retval;
  223. lane_count = dp->link_train.lane_count;
  224. dp->link_train.lt_state = CLOCK_RECOVERY;
  225. dp->link_train.eq_loop = 0;
  226. for (lane = 0; lane < lane_count; lane++)
  227. dp->link_train.cr_loop[lane] = 0;
  228. /* Set sink to D0 (Sink Not Ready) mode. */
  229. retval = exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_SINK_POWER_STATE,
  230. DPCD_SET_POWER_STATE_D0);
  231. if (retval)
  232. return retval;
  233. /* Set link rate and count as you want to establish*/
  234. exynos_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
  235. exynos_dp_set_lane_count(dp, dp->link_train.lane_count);
  236. /* Setup RX configuration */
  237. buf[0] = dp->link_train.link_rate;
  238. buf[1] = dp->link_train.lane_count;
  239. retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_LINK_BW_SET,
  240. 2, buf);
  241. if (retval)
  242. return retval;
  243. /* Set TX pre-emphasis to minimum */
  244. for (lane = 0; lane < lane_count; lane++)
  245. exynos_dp_set_lane_lane_pre_emphasis(dp,
  246. PRE_EMPHASIS_LEVEL_0, lane);
  247. /* Wait for PLL lock */
  248. pll_tries = 0;
  249. while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  250. if (pll_tries == DP_TIMEOUT_LOOP_COUNT) {
  251. dev_err(dp->dev, "Wait for PLL lock timed out\n");
  252. return -ETIMEDOUT;
  253. }
  254. pll_tries++;
  255. usleep_range(90, 120);
  256. }
  257. /* Set training pattern 1 */
  258. exynos_dp_set_training_pattern(dp, TRAINING_PTN1);
  259. /* Set RX training pattern */
  260. retval = exynos_dp_write_byte_to_dpcd(dp,
  261. DPCD_ADDR_TRAINING_PATTERN_SET,
  262. DPCD_SCRAMBLING_DISABLED | DPCD_TRAINING_PATTERN_1);
  263. if (retval)
  264. return retval;
  265. for (lane = 0; lane < lane_count; lane++)
  266. buf[lane] = DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 |
  267. DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0;
  268. retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
  269. lane_count, buf);
  270. return retval;
  271. }
  272. static unsigned char exynos_dp_get_lane_status(u8 link_status[2], int lane)
  273. {
  274. int shift = (lane & 1) * 4;
  275. u8 link_value = link_status[lane>>1];
  276. return (link_value >> shift) & 0xf;
  277. }
  278. static int exynos_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
  279. {
  280. int lane;
  281. u8 lane_status;
  282. for (lane = 0; lane < lane_count; lane++) {
  283. lane_status = exynos_dp_get_lane_status(link_status, lane);
  284. if ((lane_status & DPCD_LANE_CR_DONE) == 0)
  285. return -EINVAL;
  286. }
  287. return 0;
  288. }
  289. static int exynos_dp_channel_eq_ok(u8 link_status[2], u8 link_align,
  290. int lane_count)
  291. {
  292. int lane;
  293. u8 lane_status;
  294. if ((link_align & DPCD_INTERLANE_ALIGN_DONE) == 0)
  295. return -EINVAL;
  296. for (lane = 0; lane < lane_count; lane++) {
  297. lane_status = exynos_dp_get_lane_status(link_status, lane);
  298. lane_status &= DPCD_CHANNEL_EQ_BITS;
  299. if (lane_status != DPCD_CHANNEL_EQ_BITS)
  300. return -EINVAL;
  301. }
  302. return 0;
  303. }
  304. static unsigned char exynos_dp_get_adjust_request_voltage(u8 adjust_request[2],
  305. int lane)
  306. {
  307. int shift = (lane & 1) * 4;
  308. u8 link_value = adjust_request[lane>>1];
  309. return (link_value >> shift) & 0x3;
  310. }
  311. static unsigned char exynos_dp_get_adjust_request_pre_emphasis(
  312. u8 adjust_request[2],
  313. int lane)
  314. {
  315. int shift = (lane & 1) * 4;
  316. u8 link_value = adjust_request[lane>>1];
  317. return ((link_value >> shift) & 0xc) >> 2;
  318. }
  319. static void exynos_dp_set_lane_link_training(struct exynos_dp_device *dp,
  320. u8 training_lane_set, int lane)
  321. {
  322. switch (lane) {
  323. case 0:
  324. exynos_dp_set_lane0_link_training(dp, training_lane_set);
  325. break;
  326. case 1:
  327. exynos_dp_set_lane1_link_training(dp, training_lane_set);
  328. break;
  329. case 2:
  330. exynos_dp_set_lane2_link_training(dp, training_lane_set);
  331. break;
  332. case 3:
  333. exynos_dp_set_lane3_link_training(dp, training_lane_set);
  334. break;
  335. }
  336. }
  337. static unsigned int exynos_dp_get_lane_link_training(
  338. struct exynos_dp_device *dp,
  339. int lane)
  340. {
  341. u32 reg;
  342. switch (lane) {
  343. case 0:
  344. reg = exynos_dp_get_lane0_link_training(dp);
  345. break;
  346. case 1:
  347. reg = exynos_dp_get_lane1_link_training(dp);
  348. break;
  349. case 2:
  350. reg = exynos_dp_get_lane2_link_training(dp);
  351. break;
  352. case 3:
  353. reg = exynos_dp_get_lane3_link_training(dp);
  354. break;
  355. default:
  356. WARN_ON(1);
  357. return 0;
  358. }
  359. return reg;
  360. }
  361. static void exynos_dp_reduce_link_rate(struct exynos_dp_device *dp)
  362. {
  363. exynos_dp_training_pattern_dis(dp);
  364. exynos_dp_set_enhanced_mode(dp);
  365. dp->link_train.lt_state = FAILED;
  366. }
  367. static void exynos_dp_get_adjust_training_lane(struct exynos_dp_device *dp,
  368. u8 adjust_request[2])
  369. {
  370. int lane, lane_count;
  371. u8 voltage_swing, pre_emphasis, training_lane;
  372. lane_count = dp->link_train.lane_count;
  373. for (lane = 0; lane < lane_count; lane++) {
  374. voltage_swing = exynos_dp_get_adjust_request_voltage(
  375. adjust_request, lane);
  376. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  377. adjust_request, lane);
  378. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  379. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  380. if (voltage_swing == VOLTAGE_LEVEL_3)
  381. training_lane |= DPCD_MAX_SWING_REACHED;
  382. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  383. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  384. dp->link_train.training_lane[lane] = training_lane;
  385. }
  386. }
  387. static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
  388. {
  389. int lane, lane_count, retval;
  390. u8 voltage_swing, pre_emphasis, training_lane;
  391. u8 link_status[2], adjust_request[2];
  392. usleep_range(100, 101);
  393. lane_count = dp->link_train.lane_count;
  394. retval = exynos_dp_read_bytes_from_dpcd(dp,
  395. DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
  396. if (retval)
  397. return retval;
  398. retval = exynos_dp_read_bytes_from_dpcd(dp,
  399. DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
  400. if (retval)
  401. return retval;
  402. if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
  403. /* set training pattern 2 for EQ */
  404. exynos_dp_set_training_pattern(dp, TRAINING_PTN2);
  405. retval = exynos_dp_write_byte_to_dpcd(dp,
  406. DPCD_ADDR_TRAINING_PATTERN_SET,
  407. DPCD_SCRAMBLING_DISABLED |
  408. DPCD_TRAINING_PATTERN_2);
  409. if (retval)
  410. return retval;
  411. dev_info(dp->dev, "Link Training Clock Recovery success\n");
  412. dp->link_train.lt_state = EQUALIZER_TRAINING;
  413. } else {
  414. for (lane = 0; lane < lane_count; lane++) {
  415. training_lane = exynos_dp_get_lane_link_training(
  416. dp, lane);
  417. voltage_swing = exynos_dp_get_adjust_request_voltage(
  418. adjust_request, lane);
  419. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  420. adjust_request, lane);
  421. if (DPCD_VOLTAGE_SWING_GET(training_lane) ==
  422. voltage_swing &&
  423. DPCD_PRE_EMPHASIS_GET(training_lane) ==
  424. pre_emphasis)
  425. dp->link_train.cr_loop[lane]++;
  426. if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP ||
  427. voltage_swing == VOLTAGE_LEVEL_3 ||
  428. pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
  429. dev_err(dp->dev, "CR Max reached (%d,%d,%d)\n",
  430. dp->link_train.cr_loop[lane],
  431. voltage_swing, pre_emphasis);
  432. exynos_dp_reduce_link_rate(dp);
  433. return -EIO;
  434. }
  435. }
  436. }
  437. exynos_dp_get_adjust_training_lane(dp, adjust_request);
  438. for (lane = 0; lane < lane_count; lane++)
  439. exynos_dp_set_lane_link_training(dp,
  440. dp->link_train.training_lane[lane], lane);
  441. retval = exynos_dp_write_bytes_to_dpcd(dp,
  442. DPCD_ADDR_TRAINING_LANE0_SET, lane_count,
  443. dp->link_train.training_lane);
  444. if (retval)
  445. return retval;
  446. return retval;
  447. }
  448. static int exynos_dp_process_equalizer_training(struct exynos_dp_device *dp)
  449. {
  450. int lane, lane_count, retval;
  451. u32 reg;
  452. u8 link_align, link_status[2], adjust_request[2];
  453. usleep_range(400, 401);
  454. lane_count = dp->link_train.lane_count;
  455. retval = exynos_dp_read_bytes_from_dpcd(dp,
  456. DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
  457. if (retval)
  458. return retval;
  459. if (exynos_dp_clock_recovery_ok(link_status, lane_count)) {
  460. exynos_dp_reduce_link_rate(dp);
  461. return -EIO;
  462. }
  463. retval = exynos_dp_read_bytes_from_dpcd(dp,
  464. DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
  465. if (retval)
  466. return retval;
  467. retval = exynos_dp_read_byte_from_dpcd(dp,
  468. DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED, &link_align);
  469. if (retval)
  470. return retval;
  471. exynos_dp_get_adjust_training_lane(dp, adjust_request);
  472. if (!exynos_dp_channel_eq_ok(link_status, link_align, lane_count)) {
  473. /* traing pattern Set to Normal */
  474. exynos_dp_training_pattern_dis(dp);
  475. dev_info(dp->dev, "Link Training success!\n");
  476. exynos_dp_get_link_bandwidth(dp, &reg);
  477. dp->link_train.link_rate = reg;
  478. dev_dbg(dp->dev, "final bandwidth = %.2x\n",
  479. dp->link_train.link_rate);
  480. exynos_dp_get_lane_count(dp, &reg);
  481. dp->link_train.lane_count = reg;
  482. dev_dbg(dp->dev, "final lane count = %.2x\n",
  483. dp->link_train.lane_count);
  484. /* set enhanced mode if available */
  485. exynos_dp_set_enhanced_mode(dp);
  486. dp->link_train.lt_state = FINISHED;
  487. return 0;
  488. }
  489. /* not all locked */
  490. dp->link_train.eq_loop++;
  491. if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
  492. dev_err(dp->dev, "EQ Max loop\n");
  493. exynos_dp_reduce_link_rate(dp);
  494. return -EIO;
  495. }
  496. for (lane = 0; lane < lane_count; lane++)
  497. exynos_dp_set_lane_link_training(dp,
  498. dp->link_train.training_lane[lane], lane);
  499. retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
  500. lane_count, dp->link_train.training_lane);
  501. return retval;
  502. }
  503. static void exynos_dp_get_max_rx_bandwidth(struct exynos_dp_device *dp,
  504. u8 *bandwidth)
  505. {
  506. u8 data;
  507. /*
  508. * For DP rev.1.1, Maximum link rate of Main Link lanes
  509. * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps
  510. */
  511. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LINK_RATE, &data);
  512. *bandwidth = data;
  513. }
  514. static void exynos_dp_get_max_rx_lane_count(struct exynos_dp_device *dp,
  515. u8 *lane_count)
  516. {
  517. u8 data;
  518. /*
  519. * For DP rev.1.1, Maximum number of Main Link lanes
  520. * 0x01 = 1 lane, 0x02 = 2 lanes, 0x04 = 4 lanes
  521. */
  522. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  523. *lane_count = DPCD_MAX_LANE_COUNT(data);
  524. }
  525. static void exynos_dp_init_training(struct exynos_dp_device *dp,
  526. enum link_lane_count_type max_lane,
  527. enum link_rate_type max_rate)
  528. {
  529. /*
  530. * MACRO_RST must be applied after the PLL_LOCK to avoid
  531. * the DP inter pair skew issue for at least 10 us
  532. */
  533. exynos_dp_reset_macro(dp);
  534. /* Initialize by reading RX's DPCD */
  535. exynos_dp_get_max_rx_bandwidth(dp, &dp->link_train.link_rate);
  536. exynos_dp_get_max_rx_lane_count(dp, &dp->link_train.lane_count);
  537. if ((dp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
  538. (dp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
  539. dev_err(dp->dev, "Rx Max Link Rate is abnormal :%x !\n",
  540. dp->link_train.link_rate);
  541. dp->link_train.link_rate = LINK_RATE_1_62GBPS;
  542. }
  543. if (dp->link_train.lane_count == 0) {
  544. dev_err(dp->dev, "Rx Max Lane count is abnormal :%x !\n",
  545. dp->link_train.lane_count);
  546. dp->link_train.lane_count = (u8)LANE_COUNT1;
  547. }
  548. /* Setup TX lane count & rate */
  549. if (dp->link_train.lane_count > max_lane)
  550. dp->link_train.lane_count = max_lane;
  551. if (dp->link_train.link_rate > max_rate)
  552. dp->link_train.link_rate = max_rate;
  553. /* All DP analog module power up */
  554. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  555. }
  556. static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
  557. {
  558. int retval = 0, training_finished = 0;
  559. dp->link_train.lt_state = START;
  560. /* Process here */
  561. while (!retval && !training_finished) {
  562. switch (dp->link_train.lt_state) {
  563. case START:
  564. retval = exynos_dp_link_start(dp);
  565. if (retval)
  566. dev_err(dp->dev, "LT link start failed!\n");
  567. break;
  568. case CLOCK_RECOVERY:
  569. retval = exynos_dp_process_clock_recovery(dp);
  570. if (retval)
  571. dev_err(dp->dev, "LT CR failed!\n");
  572. break;
  573. case EQUALIZER_TRAINING:
  574. retval = exynos_dp_process_equalizer_training(dp);
  575. if (retval)
  576. dev_err(dp->dev, "LT EQ failed!\n");
  577. break;
  578. case FINISHED:
  579. training_finished = 1;
  580. break;
  581. case FAILED:
  582. return -EREMOTEIO;
  583. }
  584. }
  585. if (retval)
  586. dev_err(dp->dev, "eDP link training failed (%d)\n", retval);
  587. return retval;
  588. }
  589. static int exynos_dp_set_link_train(struct exynos_dp_device *dp,
  590. u32 count,
  591. u32 bwtype)
  592. {
  593. int i;
  594. int retval;
  595. for (i = 0; i < DP_TIMEOUT_LOOP_COUNT; i++) {
  596. exynos_dp_init_training(dp, count, bwtype);
  597. retval = exynos_dp_sw_link_training(dp);
  598. if (retval == 0)
  599. break;
  600. usleep_range(100, 110);
  601. }
  602. return retval;
  603. }
  604. static int exynos_dp_config_video(struct exynos_dp_device *dp,
  605. struct video_info *video_info)
  606. {
  607. int retval = 0;
  608. int timeout_loop = 0;
  609. int done_count = 0;
  610. exynos_dp_config_video_slave_mode(dp, video_info);
  611. exynos_dp_set_video_color_format(dp, video_info->color_depth,
  612. video_info->color_space,
  613. video_info->dynamic_range,
  614. video_info->ycbcr_coeff);
  615. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  616. dev_err(dp->dev, "PLL is not locked yet.\n");
  617. return -EINVAL;
  618. }
  619. for (;;) {
  620. timeout_loop++;
  621. if (exynos_dp_is_slave_video_stream_clock_on(dp) == 0)
  622. break;
  623. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  624. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  625. return -ETIMEDOUT;
  626. }
  627. usleep_range(1, 2);
  628. }
  629. /* Set to use the register calculated M/N video */
  630. exynos_dp_set_video_cr_mn(dp, CALCULATED_M, 0, 0);
  631. /* For video bist, Video timing must be generated by register */
  632. exynos_dp_set_video_timing_mode(dp, VIDEO_TIMING_FROM_CAPTURE);
  633. /* Disable video mute */
  634. exynos_dp_enable_video_mute(dp, 0);
  635. /* Configure video slave mode */
  636. exynos_dp_enable_video_master(dp, 0);
  637. /* Enable video */
  638. exynos_dp_start_video(dp);
  639. timeout_loop = 0;
  640. for (;;) {
  641. timeout_loop++;
  642. if (exynos_dp_is_video_stream_on(dp) == 0) {
  643. done_count++;
  644. if (done_count > 10)
  645. break;
  646. } else if (done_count) {
  647. done_count = 0;
  648. }
  649. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  650. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  651. return -ETIMEDOUT;
  652. }
  653. usleep_range(1000, 1001);
  654. }
  655. if (retval != 0)
  656. dev_err(dp->dev, "Video stream is not detected!\n");
  657. return retval;
  658. }
  659. static void exynos_dp_enable_scramble(struct exynos_dp_device *dp, bool enable)
  660. {
  661. u8 data;
  662. if (enable) {
  663. exynos_dp_enable_scrambling(dp);
  664. exynos_dp_read_byte_from_dpcd(dp,
  665. DPCD_ADDR_TRAINING_PATTERN_SET,
  666. &data);
  667. exynos_dp_write_byte_to_dpcd(dp,
  668. DPCD_ADDR_TRAINING_PATTERN_SET,
  669. (u8)(data & ~DPCD_SCRAMBLING_DISABLED));
  670. } else {
  671. exynos_dp_disable_scrambling(dp);
  672. exynos_dp_read_byte_from_dpcd(dp,
  673. DPCD_ADDR_TRAINING_PATTERN_SET,
  674. &data);
  675. exynos_dp_write_byte_to_dpcd(dp,
  676. DPCD_ADDR_TRAINING_PATTERN_SET,
  677. (u8)(data | DPCD_SCRAMBLING_DISABLED));
  678. }
  679. }
  680. static irqreturn_t exynos_dp_irq_handler(int irq, void *arg)
  681. {
  682. struct exynos_dp_device *dp = arg;
  683. dev_err(dp->dev, "exynos_dp_irq_handler\n");
  684. return IRQ_HANDLED;
  685. }
  686. #ifdef CONFIG_OF
  687. static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
  688. {
  689. struct device_node *dp_node = dev->of_node;
  690. struct exynos_dp_platdata *pd;
  691. struct video_info *dp_video_config;
  692. pd = devm_kzalloc(dev, sizeof(*pd), GFP_KERNEL);
  693. if (!pd) {
  694. dev_err(dev, "memory allocation for pdata failed\n");
  695. return ERR_PTR(-ENOMEM);
  696. }
  697. dp_video_config = devm_kzalloc(dev,
  698. sizeof(*dp_video_config), GFP_KERNEL);
  699. if (!dp_video_config) {
  700. dev_err(dev, "memory allocation for video config failed\n");
  701. return ERR_PTR(-ENOMEM);
  702. }
  703. pd->video_info = dp_video_config;
  704. dp_video_config->h_sync_polarity =
  705. of_property_read_bool(dp_node, "hsync-active-high");
  706. dp_video_config->v_sync_polarity =
  707. of_property_read_bool(dp_node, "vsync-active-high");
  708. dp_video_config->interlaced =
  709. of_property_read_bool(dp_node, "interlaced");
  710. if (of_property_read_u32(dp_node, "samsung,color-space",
  711. &dp_video_config->color_space)) {
  712. dev_err(dev, "failed to get color-space\n");
  713. return ERR_PTR(-EINVAL);
  714. }
  715. if (of_property_read_u32(dp_node, "samsung,dynamic-range",
  716. &dp_video_config->dynamic_range)) {
  717. dev_err(dev, "failed to get dynamic-range\n");
  718. return ERR_PTR(-EINVAL);
  719. }
  720. if (of_property_read_u32(dp_node, "samsung,ycbcr-coeff",
  721. &dp_video_config->ycbcr_coeff)) {
  722. dev_err(dev, "failed to get ycbcr-coeff\n");
  723. return ERR_PTR(-EINVAL);
  724. }
  725. if (of_property_read_u32(dp_node, "samsung,color-depth",
  726. &dp_video_config->color_depth)) {
  727. dev_err(dev, "failed to get color-depth\n");
  728. return ERR_PTR(-EINVAL);
  729. }
  730. if (of_property_read_u32(dp_node, "samsung,link-rate",
  731. &dp_video_config->link_rate)) {
  732. dev_err(dev, "failed to get link-rate\n");
  733. return ERR_PTR(-EINVAL);
  734. }
  735. if (of_property_read_u32(dp_node, "samsung,lane-count",
  736. &dp_video_config->lane_count)) {
  737. dev_err(dev, "failed to get lane-count\n");
  738. return ERR_PTR(-EINVAL);
  739. }
  740. return pd;
  741. }
  742. static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
  743. {
  744. struct device_node *dp_phy_node;
  745. u32 phy_base;
  746. dp_phy_node = of_find_node_by_name(dp->dev->of_node, "dptx-phy");
  747. if (!dp_phy_node) {
  748. dev_err(dp->dev, "could not find dptx-phy node\n");
  749. return -ENODEV;
  750. }
  751. if (of_property_read_u32(dp_phy_node, "reg", &phy_base)) {
  752. dev_err(dp->dev, "faild to get reg for dptx-phy\n");
  753. return -EINVAL;
  754. }
  755. if (of_property_read_u32(dp_phy_node, "samsung,enable-mask",
  756. &dp->enable_mask)) {
  757. dev_err(dp->dev, "faild to get enable-mask for dptx-phy\n");
  758. return -EINVAL;
  759. }
  760. dp->phy_addr = ioremap(phy_base, SZ_4);
  761. if (!dp->phy_addr) {
  762. dev_err(dp->dev, "failed to ioremap dp-phy\n");
  763. return -ENOMEM;
  764. }
  765. return 0;
  766. }
  767. static void exynos_dp_phy_init(struct exynos_dp_device *dp)
  768. {
  769. u32 reg;
  770. reg = __raw_readl(dp->phy_addr);
  771. reg |= dp->enable_mask;
  772. __raw_writel(reg, dp->phy_addr);
  773. }
  774. static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
  775. {
  776. u32 reg;
  777. reg = __raw_readl(dp->phy_addr);
  778. reg &= ~(dp->enable_mask);
  779. __raw_writel(reg, dp->phy_addr);
  780. }
  781. #else
  782. static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
  783. {
  784. return NULL;
  785. }
  786. static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
  787. {
  788. return -EINVAL;
  789. }
  790. static void exynos_dp_phy_init(struct exynos_dp_device *dp)
  791. {
  792. return;
  793. }
  794. static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
  795. {
  796. return;
  797. }
  798. #endif /* CONFIG_OF */
  799. static int __devinit exynos_dp_probe(struct platform_device *pdev)
  800. {
  801. struct resource *res;
  802. struct exynos_dp_device *dp;
  803. struct exynos_dp_platdata *pdata;
  804. int ret = 0;
  805. dp = devm_kzalloc(&pdev->dev, sizeof(struct exynos_dp_device),
  806. GFP_KERNEL);
  807. if (!dp) {
  808. dev_err(&pdev->dev, "no memory for device data\n");
  809. return -ENOMEM;
  810. }
  811. dp->dev = &pdev->dev;
  812. if (pdev->dev.of_node) {
  813. pdata = exynos_dp_dt_parse_pdata(&pdev->dev);
  814. if (IS_ERR(pdata))
  815. return PTR_ERR(pdata);
  816. ret = exynos_dp_dt_parse_phydata(dp);
  817. if (ret)
  818. return ret;
  819. } else {
  820. pdata = pdev->dev.platform_data;
  821. if (!pdata) {
  822. dev_err(&pdev->dev, "no platform data\n");
  823. return -EINVAL;
  824. }
  825. }
  826. dp->clock = devm_clk_get(&pdev->dev, "dp");
  827. if (IS_ERR(dp->clock)) {
  828. dev_err(&pdev->dev, "failed to get clock\n");
  829. return PTR_ERR(dp->clock);
  830. }
  831. clk_prepare_enable(dp->clock);
  832. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  833. dp->reg_base = devm_request_and_ioremap(&pdev->dev, res);
  834. if (!dp->reg_base) {
  835. dev_err(&pdev->dev, "failed to ioremap\n");
  836. return -ENOMEM;
  837. }
  838. dp->irq = platform_get_irq(pdev, 0);
  839. if (!dp->irq) {
  840. dev_err(&pdev->dev, "failed to get irq\n");
  841. return -ENODEV;
  842. }
  843. ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler, 0,
  844. "exynos-dp", dp);
  845. if (ret) {
  846. dev_err(&pdev->dev, "failed to request irq\n");
  847. return ret;
  848. }
  849. dp->video_info = pdata->video_info;
  850. if (pdev->dev.of_node) {
  851. if (dp->phy_addr)
  852. exynos_dp_phy_init(dp);
  853. } else {
  854. if (pdata->phy_init)
  855. pdata->phy_init();
  856. }
  857. exynos_dp_init_dp(dp);
  858. ret = exynos_dp_detect_hpd(dp);
  859. if (ret) {
  860. dev_err(&pdev->dev, "unable to detect hpd\n");
  861. return ret;
  862. }
  863. exynos_dp_handle_edid(dp);
  864. ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  865. dp->video_info->link_rate);
  866. if (ret) {
  867. dev_err(&pdev->dev, "unable to do link train\n");
  868. return ret;
  869. }
  870. exynos_dp_enable_scramble(dp, 1);
  871. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  872. exynos_dp_enable_enhanced_mode(dp, 1);
  873. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  874. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  875. exynos_dp_init_video(dp);
  876. ret = exynos_dp_config_video(dp, dp->video_info);
  877. if (ret) {
  878. dev_err(&pdev->dev, "unable to config video\n");
  879. return ret;
  880. }
  881. platform_set_drvdata(pdev, dp);
  882. return 0;
  883. }
  884. static int __devexit exynos_dp_remove(struct platform_device *pdev)
  885. {
  886. struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
  887. struct exynos_dp_device *dp = platform_get_drvdata(pdev);
  888. if (pdev->dev.of_node) {
  889. if (dp->phy_addr)
  890. exynos_dp_phy_exit(dp);
  891. } else {
  892. if (pdata->phy_exit)
  893. pdata->phy_exit();
  894. }
  895. clk_disable_unprepare(dp->clock);
  896. return 0;
  897. }
  898. #ifdef CONFIG_PM_SLEEP
  899. static int exynos_dp_suspend(struct device *dev)
  900. {
  901. struct exynos_dp_platdata *pdata = dev->platform_data;
  902. struct exynos_dp_device *dp = dev_get_drvdata(dev);
  903. if (dev->of_node) {
  904. if (dp->phy_addr)
  905. exynos_dp_phy_exit(dp);
  906. } else {
  907. if (pdata->phy_exit)
  908. pdata->phy_exit();
  909. }
  910. clk_disable_unprepare(dp->clock);
  911. return 0;
  912. }
  913. static int exynos_dp_resume(struct device *dev)
  914. {
  915. struct exynos_dp_platdata *pdata = dev->platform_data;
  916. struct exynos_dp_device *dp = dev_get_drvdata(dev);
  917. if (dev->of_node) {
  918. if (dp->phy_addr)
  919. exynos_dp_phy_init(dp);
  920. } else {
  921. if (pdata->phy_init)
  922. pdata->phy_init();
  923. }
  924. clk_prepare_enable(dp->clock);
  925. exynos_dp_init_dp(dp);
  926. exynos_dp_detect_hpd(dp);
  927. exynos_dp_handle_edid(dp);
  928. exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  929. dp->video_info->link_rate);
  930. exynos_dp_enable_scramble(dp, 1);
  931. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  932. exynos_dp_enable_enhanced_mode(dp, 1);
  933. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  934. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  935. exynos_dp_init_video(dp);
  936. exynos_dp_config_video(dp, dp->video_info);
  937. return 0;
  938. }
  939. #endif
  940. static const struct dev_pm_ops exynos_dp_pm_ops = {
  941. SET_SYSTEM_SLEEP_PM_OPS(exynos_dp_suspend, exynos_dp_resume)
  942. };
  943. static const struct of_device_id exynos_dp_match[] = {
  944. { .compatible = "samsung,exynos5-dp" },
  945. {},
  946. };
  947. MODULE_DEVICE_TABLE(of, exynos_dp_match);
  948. static struct platform_driver exynos_dp_driver = {
  949. .probe = exynos_dp_probe,
  950. .remove = __devexit_p(exynos_dp_remove),
  951. .driver = {
  952. .name = "exynos-dp",
  953. .owner = THIS_MODULE,
  954. .pm = &exynos_dp_pm_ops,
  955. .of_match_table = of_match_ptr(exynos_dp_match),
  956. },
  957. };
  958. module_platform_driver(exynos_dp_driver);
  959. MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
  960. MODULE_DESCRIPTION("Samsung SoC DP Driver");
  961. MODULE_LICENSE("GPL");