paravirt.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410
  1. #ifndef __ASM_PARAVIRT_H
  2. #define __ASM_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/page.h>
  7. #include <asm/asm.h>
  8. /* Bitmask of what can be clobbered: usually at least eax. */
  9. #define CLBR_NONE 0
  10. #define CLBR_EAX (1 << 0)
  11. #define CLBR_ECX (1 << 1)
  12. #define CLBR_EDX (1 << 2)
  13. #ifdef CONFIG_X86_64
  14. #define CLBR_RSI (1 << 3)
  15. #define CLBR_RDI (1 << 4)
  16. #define CLBR_R8 (1 << 5)
  17. #define CLBR_R9 (1 << 6)
  18. #define CLBR_R10 (1 << 7)
  19. #define CLBR_R11 (1 << 8)
  20. #define CLBR_ANY ((1 << 9) - 1)
  21. #include <asm/desc_defs.h>
  22. #else
  23. /* CLBR_ANY should match all regs platform has. For i386, that's just it */
  24. #define CLBR_ANY ((1 << 3) - 1)
  25. #endif /* X86_64 */
  26. #ifndef __ASSEMBLY__
  27. #include <linux/types.h>
  28. #include <linux/cpumask.h>
  29. #include <asm/kmap_types.h>
  30. #include <asm/desc_defs.h>
  31. struct page;
  32. struct thread_struct;
  33. struct desc_ptr;
  34. struct tss_struct;
  35. struct mm_struct;
  36. struct desc_struct;
  37. /* general info */
  38. struct pv_info {
  39. unsigned int kernel_rpl;
  40. int shared_kernel_pmd;
  41. int paravirt_enabled;
  42. const char *name;
  43. };
  44. struct pv_init_ops {
  45. /*
  46. * Patch may replace one of the defined code sequences with
  47. * arbitrary code, subject to the same register constraints.
  48. * This generally means the code is not free to clobber any
  49. * registers other than EAX. The patch function should return
  50. * the number of bytes of code generated, as we nop pad the
  51. * rest in generic code.
  52. */
  53. unsigned (*patch)(u8 type, u16 clobber, void *insnbuf,
  54. unsigned long addr, unsigned len);
  55. /* Basic arch-specific setup */
  56. void (*arch_setup)(void);
  57. char *(*memory_setup)(void);
  58. void (*post_allocator_init)(void);
  59. /* Print a banner to identify the environment */
  60. void (*banner)(void);
  61. };
  62. struct pv_lazy_ops {
  63. /* Set deferred update mode, used for batching operations. */
  64. void (*enter)(void);
  65. void (*leave)(void);
  66. };
  67. struct pv_time_ops {
  68. void (*time_init)(void);
  69. /* Set and set time of day */
  70. unsigned long (*get_wallclock)(void);
  71. int (*set_wallclock)(unsigned long);
  72. unsigned long long (*sched_clock)(void);
  73. unsigned long (*get_cpu_khz)(void);
  74. };
  75. struct pv_cpu_ops {
  76. /* hooks for various privileged instructions */
  77. unsigned long (*get_debugreg)(int regno);
  78. void (*set_debugreg)(int regno, unsigned long value);
  79. void (*clts)(void);
  80. unsigned long (*read_cr0)(void);
  81. void (*write_cr0)(unsigned long);
  82. unsigned long (*read_cr4_safe)(void);
  83. unsigned long (*read_cr4)(void);
  84. void (*write_cr4)(unsigned long);
  85. #ifdef CONFIG_X86_64
  86. unsigned long (*read_cr8)(void);
  87. void (*write_cr8)(unsigned long);
  88. #endif
  89. /* Segment descriptor handling */
  90. void (*load_tr_desc)(void);
  91. void (*load_gdt)(const struct desc_ptr *);
  92. void (*load_idt)(const struct desc_ptr *);
  93. void (*store_gdt)(struct desc_ptr *);
  94. void (*store_idt)(struct desc_ptr *);
  95. void (*set_ldt)(const void *desc, unsigned entries);
  96. unsigned long (*store_tr)(void);
  97. void (*load_tls)(struct thread_struct *t, unsigned int cpu);
  98. void (*write_ldt_entry)(struct desc_struct *ldt, int entrynum,
  99. const void *desc);
  100. void (*write_gdt_entry)(struct desc_struct *,
  101. int entrynum, const void *desc, int size);
  102. void (*write_idt_entry)(gate_desc *,
  103. int entrynum, const gate_desc *gate);
  104. void (*load_sp0)(struct tss_struct *tss, struct thread_struct *t);
  105. void (*set_iopl_mask)(unsigned mask);
  106. void (*wbinvd)(void);
  107. void (*io_delay)(void);
  108. /* cpuid emulation, mostly so that caps bits can be disabled */
  109. void (*cpuid)(unsigned int *eax, unsigned int *ebx,
  110. unsigned int *ecx, unsigned int *edx);
  111. /* MSR, PMC and TSR operations.
  112. err = 0/-EFAULT. wrmsr returns 0/-EFAULT. */
  113. u64 (*read_msr)(unsigned int msr, int *err);
  114. int (*write_msr)(unsigned int msr, unsigned low, unsigned high);
  115. u64 (*read_tsc)(void);
  116. u64 (*read_pmc)(int counter);
  117. unsigned long long (*read_tscp)(unsigned int *aux);
  118. /* These two are jmp to, not actually called. */
  119. void (*irq_enable_syscall_ret)(void);
  120. void (*iret)(void);
  121. void (*swapgs)(void);
  122. struct pv_lazy_ops lazy_mode;
  123. };
  124. struct pv_irq_ops {
  125. void (*init_IRQ)(void);
  126. /*
  127. * Get/set interrupt state. save_fl and restore_fl are only
  128. * expected to use X86_EFLAGS_IF; all other bits
  129. * returned from save_fl are undefined, and may be ignored by
  130. * restore_fl.
  131. */
  132. unsigned long (*save_fl)(void);
  133. void (*restore_fl)(unsigned long);
  134. void (*irq_disable)(void);
  135. void (*irq_enable)(void);
  136. void (*safe_halt)(void);
  137. void (*halt)(void);
  138. };
  139. struct pv_apic_ops {
  140. #ifdef CONFIG_X86_LOCAL_APIC
  141. /*
  142. * Direct APIC operations, principally for VMI. Ideally
  143. * these shouldn't be in this interface.
  144. */
  145. void (*apic_write)(unsigned long reg, u32 v);
  146. void (*apic_write_atomic)(unsigned long reg, u32 v);
  147. u32 (*apic_read)(unsigned long reg);
  148. void (*setup_boot_clock)(void);
  149. void (*setup_secondary_clock)(void);
  150. void (*startup_ipi_hook)(int phys_apicid,
  151. unsigned long start_eip,
  152. unsigned long start_esp);
  153. #endif
  154. };
  155. struct pv_mmu_ops {
  156. /*
  157. * Called before/after init_mm pagetable setup. setup_start
  158. * may reset %cr3, and may pre-install parts of the pagetable;
  159. * pagetable setup is expected to preserve any existing
  160. * mapping.
  161. */
  162. void (*pagetable_setup_start)(pgd_t *pgd_base);
  163. void (*pagetable_setup_done)(pgd_t *pgd_base);
  164. unsigned long (*read_cr2)(void);
  165. void (*write_cr2)(unsigned long);
  166. unsigned long (*read_cr3)(void);
  167. void (*write_cr3)(unsigned long);
  168. /*
  169. * Hooks for intercepting the creation/use/destruction of an
  170. * mm_struct.
  171. */
  172. void (*activate_mm)(struct mm_struct *prev,
  173. struct mm_struct *next);
  174. void (*dup_mmap)(struct mm_struct *oldmm,
  175. struct mm_struct *mm);
  176. void (*exit_mmap)(struct mm_struct *mm);
  177. /* TLB operations */
  178. void (*flush_tlb_user)(void);
  179. void (*flush_tlb_kernel)(void);
  180. void (*flush_tlb_single)(unsigned long addr);
  181. void (*flush_tlb_others)(const cpumask_t *cpus, struct mm_struct *mm,
  182. unsigned long va);
  183. /* Hooks for allocating/releasing pagetable pages */
  184. void (*alloc_pt)(struct mm_struct *mm, u32 pfn);
  185. void (*alloc_pd)(struct mm_struct *mm, u32 pfn);
  186. void (*alloc_pd_clone)(u32 pfn, u32 clonepfn, u32 start, u32 count);
  187. void (*release_pt)(u32 pfn);
  188. void (*release_pd)(u32 pfn);
  189. /* Pagetable manipulation functions */
  190. void (*set_pte)(pte_t *ptep, pte_t pteval);
  191. void (*set_pte_at)(struct mm_struct *mm, unsigned long addr,
  192. pte_t *ptep, pte_t pteval);
  193. void (*set_pmd)(pmd_t *pmdp, pmd_t pmdval);
  194. void (*pte_update)(struct mm_struct *mm, unsigned long addr,
  195. pte_t *ptep);
  196. void (*pte_update_defer)(struct mm_struct *mm,
  197. unsigned long addr, pte_t *ptep);
  198. pteval_t (*pte_val)(pte_t);
  199. pte_t (*make_pte)(pteval_t pte);
  200. pgdval_t (*pgd_val)(pgd_t);
  201. pgd_t (*make_pgd)(pgdval_t pgd);
  202. #if PAGETABLE_LEVELS >= 3
  203. #ifdef CONFIG_X86_PAE
  204. void (*set_pte_atomic)(pte_t *ptep, pte_t pteval);
  205. void (*set_pte_present)(struct mm_struct *mm, unsigned long addr,
  206. pte_t *ptep, pte_t pte);
  207. void (*pte_clear)(struct mm_struct *mm, unsigned long addr,
  208. pte_t *ptep);
  209. void (*pmd_clear)(pmd_t *pmdp);
  210. #endif /* CONFIG_X86_PAE */
  211. void (*set_pud)(pud_t *pudp, pud_t pudval);
  212. pmdval_t (*pmd_val)(pmd_t);
  213. pmd_t (*make_pmd)(pmdval_t pmd);
  214. #if PAGETABLE_LEVELS == 4
  215. pudval_t (*pud_val)(pud_t);
  216. pud_t (*make_pud)(pudval_t pud);
  217. void (*set_pgd)(pgd_t *pudp, pgd_t pgdval);
  218. #endif /* PAGETABLE_LEVELS == 4 */
  219. #endif /* PAGETABLE_LEVELS >= 3 */
  220. #ifdef CONFIG_HIGHPTE
  221. void *(*kmap_atomic_pte)(struct page *page, enum km_type type);
  222. #endif
  223. struct pv_lazy_ops lazy_mode;
  224. };
  225. /* This contains all the paravirt structures: we get a convenient
  226. * number for each function using the offset which we use to indicate
  227. * what to patch. */
  228. struct paravirt_patch_template {
  229. struct pv_init_ops pv_init_ops;
  230. struct pv_time_ops pv_time_ops;
  231. struct pv_cpu_ops pv_cpu_ops;
  232. struct pv_irq_ops pv_irq_ops;
  233. struct pv_apic_ops pv_apic_ops;
  234. struct pv_mmu_ops pv_mmu_ops;
  235. };
  236. extern struct pv_info pv_info;
  237. extern struct pv_init_ops pv_init_ops;
  238. extern struct pv_time_ops pv_time_ops;
  239. extern struct pv_cpu_ops pv_cpu_ops;
  240. extern struct pv_irq_ops pv_irq_ops;
  241. extern struct pv_apic_ops pv_apic_ops;
  242. extern struct pv_mmu_ops pv_mmu_ops;
  243. #define PARAVIRT_PATCH(x) \
  244. (offsetof(struct paravirt_patch_template, x) / sizeof(void *))
  245. #define paravirt_type(op) \
  246. [paravirt_typenum] "i" (PARAVIRT_PATCH(op)), \
  247. [paravirt_opptr] "m" (op)
  248. #define paravirt_clobber(clobber) \
  249. [paravirt_clobber] "i" (clobber)
  250. /*
  251. * Generate some code, and mark it as patchable by the
  252. * apply_paravirt() alternate instruction patcher.
  253. */
  254. #define _paravirt_alt(insn_string, type, clobber) \
  255. "771:\n\t" insn_string "\n" "772:\n" \
  256. ".pushsection .parainstructions,\"a\"\n" \
  257. _ASM_ALIGN "\n" \
  258. _ASM_PTR " 771b\n" \
  259. " .byte " type "\n" \
  260. " .byte 772b-771b\n" \
  261. " .short " clobber "\n" \
  262. ".popsection\n"
  263. /* Generate patchable code, with the default asm parameters. */
  264. #define paravirt_alt(insn_string) \
  265. _paravirt_alt(insn_string, "%c[paravirt_typenum]", "%c[paravirt_clobber]")
  266. /* Simple instruction patching code. */
  267. #define DEF_NATIVE(ops, name, code) \
  268. extern const char start_##ops##_##name[], end_##ops##_##name[]; \
  269. asm("start_" #ops "_" #name ": " code "; end_" #ops "_" #name ":")
  270. unsigned paravirt_patch_nop(void);
  271. unsigned paravirt_patch_ignore(unsigned len);
  272. unsigned paravirt_patch_call(void *insnbuf,
  273. const void *target, u16 tgt_clobbers,
  274. unsigned long addr, u16 site_clobbers,
  275. unsigned len);
  276. unsigned paravirt_patch_jmp(void *insnbuf, const void *target,
  277. unsigned long addr, unsigned len);
  278. unsigned paravirt_patch_default(u8 type, u16 clobbers, void *insnbuf,
  279. unsigned long addr, unsigned len);
  280. unsigned paravirt_patch_insns(void *insnbuf, unsigned len,
  281. const char *start, const char *end);
  282. unsigned native_patch(u8 type, u16 clobbers, void *ibuf,
  283. unsigned long addr, unsigned len);
  284. int paravirt_disable_iospace(void);
  285. /*
  286. * This generates an indirect call based on the operation type number.
  287. * The type number, computed in PARAVIRT_PATCH, is derived from the
  288. * offset into the paravirt_patch_template structure, and can therefore be
  289. * freely converted back into a structure offset.
  290. */
  291. #define PARAVIRT_CALL "call *%[paravirt_opptr];"
  292. /*
  293. * These macros are intended to wrap calls through one of the paravirt
  294. * ops structs, so that they can be later identified and patched at
  295. * runtime.
  296. *
  297. * Normally, a call to a pv_op function is a simple indirect call:
  298. * (pv_op_struct.operations)(args...).
  299. *
  300. * Unfortunately, this is a relatively slow operation for modern CPUs,
  301. * because it cannot necessarily determine what the destination
  302. * address is. In this case, the address is a runtime constant, so at
  303. * the very least we can patch the call to e a simple direct call, or
  304. * ideally, patch an inline implementation into the callsite. (Direct
  305. * calls are essentially free, because the call and return addresses
  306. * are completely predictable.)
  307. *
  308. * For i386, these macros rely on the standard gcc "regparm(3)" calling
  309. * convention, in which the first three arguments are placed in %eax,
  310. * %edx, %ecx (in that order), and the remaining arguments are placed
  311. * on the stack. All caller-save registers (eax,edx,ecx) are expected
  312. * to be modified (either clobbered or used for return values).
  313. * X86_64, on the other hand, already specifies a register-based calling
  314. * conventions, returning at %rax, with parameteres going on %rdi, %rsi,
  315. * %rdx, and %rcx. Note that for this reason, x86_64 does not need any
  316. * special handling for dealing with 4 arguments, unlike i386.
  317. * However, x86_64 also have to clobber all caller saved registers, which
  318. * unfortunately, are quite a bit (r8 - r11)
  319. *
  320. * The call instruction itself is marked by placing its start address
  321. * and size into the .parainstructions section, so that
  322. * apply_paravirt() in arch/i386/kernel/alternative.c can do the
  323. * appropriate patching under the control of the backend pv_init_ops
  324. * implementation.
  325. *
  326. * Unfortunately there's no way to get gcc to generate the args setup
  327. * for the call, and then allow the call itself to be generated by an
  328. * inline asm. Because of this, we must do the complete arg setup and
  329. * return value handling from within these macros. This is fairly
  330. * cumbersome.
  331. *
  332. * There are 5 sets of PVOP_* macros for dealing with 0-4 arguments.
  333. * It could be extended to more arguments, but there would be little
  334. * to be gained from that. For each number of arguments, there are
  335. * the two VCALL and CALL variants for void and non-void functions.
  336. *
  337. * When there is a return value, the invoker of the macro must specify
  338. * the return type. The macro then uses sizeof() on that type to
  339. * determine whether its a 32 or 64 bit value, and places the return
  340. * in the right register(s) (just %eax for 32-bit, and %edx:%eax for
  341. * 64-bit). For x86_64 machines, it just returns at %rax regardless of
  342. * the return value size.
  343. *
  344. * 64-bit arguments are passed as a pair of adjacent 32-bit arguments
  345. * i386 also passes 64-bit arguments as a pair of adjacent 32-bit arguments
  346. * in low,high order
  347. *
  348. * Small structures are passed and returned in registers. The macro
  349. * calling convention can't directly deal with this, so the wrapper
  350. * functions must do this.
  351. *
  352. * These PVOP_* macros are only defined within this header. This
  353. * means that all uses must be wrapped in inline functions. This also
  354. * makes sure the incoming and outgoing types are always correct.
  355. */
  356. #ifdef CONFIG_X86_32
  357. #define PVOP_VCALL_ARGS unsigned long __eax, __edx, __ecx
  358. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS
  359. #define PVOP_VCALL_CLOBBERS "=a" (__eax), "=d" (__edx), \
  360. "=c" (__ecx)
  361. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS
  362. #define EXTRA_CLOBBERS
  363. #define VEXTRA_CLOBBERS
  364. #else
  365. #define PVOP_VCALL_ARGS unsigned long __edi, __esi, __edx, __ecx
  366. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS, __eax
  367. #define PVOP_VCALL_CLOBBERS "=D" (__edi), \
  368. "=S" (__esi), "=d" (__edx), \
  369. "=c" (__ecx)
  370. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS, "=a" (__eax)
  371. #define EXTRA_CLOBBERS , "r8", "r9", "r10", "r11"
  372. #define VEXTRA_CLOBBERS , "rax", "r8", "r9", "r10", "r11"
  373. #endif
  374. #define __PVOP_CALL(rettype, op, pre, post, ...) \
  375. ({ \
  376. rettype __ret; \
  377. PVOP_CALL_ARGS; \
  378. /* This is 32-bit specific, but is okay in 64-bit */ \
  379. /* since this condition will never hold */ \
  380. if (sizeof(rettype) > sizeof(unsigned long)) { \
  381. asm volatile(pre \
  382. paravirt_alt(PARAVIRT_CALL) \
  383. post \
  384. : PVOP_CALL_CLOBBERS \
  385. : paravirt_type(op), \
  386. paravirt_clobber(CLBR_ANY), \
  387. ##__VA_ARGS__ \
  388. : "memory", "cc" EXTRA_CLOBBERS); \
  389. __ret = (rettype)((((u64)__edx) << 32) | __eax); \
  390. } else { \
  391. asm volatile(pre \
  392. paravirt_alt(PARAVIRT_CALL) \
  393. post \
  394. : PVOP_CALL_CLOBBERS \
  395. : paravirt_type(op), \
  396. paravirt_clobber(CLBR_ANY), \
  397. ##__VA_ARGS__ \
  398. : "memory", "cc" EXTRA_CLOBBERS); \
  399. __ret = (rettype)__eax; \
  400. } \
  401. __ret; \
  402. })
  403. #define __PVOP_VCALL(op, pre, post, ...) \
  404. ({ \
  405. PVOP_VCALL_ARGS; \
  406. asm volatile(pre \
  407. paravirt_alt(PARAVIRT_CALL) \
  408. post \
  409. : PVOP_VCALL_CLOBBERS \
  410. : paravirt_type(op), \
  411. paravirt_clobber(CLBR_ANY), \
  412. ##__VA_ARGS__ \
  413. : "memory", "cc" VEXTRA_CLOBBERS); \
  414. })
  415. #define PVOP_CALL0(rettype, op) \
  416. __PVOP_CALL(rettype, op, "", "")
  417. #define PVOP_VCALL0(op) \
  418. __PVOP_VCALL(op, "", "")
  419. #define PVOP_CALL1(rettype, op, arg1) \
  420. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)))
  421. #define PVOP_VCALL1(op, arg1) \
  422. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)))
  423. #define PVOP_CALL2(rettype, op, arg1, arg2) \
  424. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  425. "1" ((unsigned long)(arg2)))
  426. #define PVOP_VCALL2(op, arg1, arg2) \
  427. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  428. "1" ((unsigned long)(arg2)))
  429. #define PVOP_CALL3(rettype, op, arg1, arg2, arg3) \
  430. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  431. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  432. #define PVOP_VCALL3(op, arg1, arg2, arg3) \
  433. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  434. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  435. /* This is the only difference in x86_64. We can make it much simpler */
  436. #ifdef CONFIG_X86_32
  437. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  438. __PVOP_CALL(rettype, op, \
  439. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  440. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  441. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  442. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  443. __PVOP_VCALL(op, \
  444. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  445. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  446. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  447. #else
  448. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  449. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  450. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  451. "3"((unsigned long)(arg4)))
  452. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  453. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  454. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  455. "3"((unsigned long)(arg4)))
  456. #endif
  457. static inline int paravirt_enabled(void)
  458. {
  459. return pv_info.paravirt_enabled;
  460. }
  461. static inline void load_sp0(struct tss_struct *tss,
  462. struct thread_struct *thread)
  463. {
  464. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  465. }
  466. #define ARCH_SETUP pv_init_ops.arch_setup();
  467. static inline unsigned long get_wallclock(void)
  468. {
  469. return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
  470. }
  471. static inline int set_wallclock(unsigned long nowtime)
  472. {
  473. return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
  474. }
  475. static inline void (*choose_time_init(void))(void)
  476. {
  477. return pv_time_ops.time_init;
  478. }
  479. /* The paravirtualized CPUID instruction. */
  480. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  481. unsigned int *ecx, unsigned int *edx)
  482. {
  483. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  484. }
  485. /*
  486. * These special macros can be used to get or set a debugging register
  487. */
  488. static inline unsigned long paravirt_get_debugreg(int reg)
  489. {
  490. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  491. }
  492. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  493. static inline void set_debugreg(unsigned long val, int reg)
  494. {
  495. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  496. }
  497. static inline void clts(void)
  498. {
  499. PVOP_VCALL0(pv_cpu_ops.clts);
  500. }
  501. static inline unsigned long read_cr0(void)
  502. {
  503. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  504. }
  505. static inline void write_cr0(unsigned long x)
  506. {
  507. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  508. }
  509. static inline unsigned long read_cr2(void)
  510. {
  511. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  512. }
  513. static inline void write_cr2(unsigned long x)
  514. {
  515. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  516. }
  517. static inline unsigned long read_cr3(void)
  518. {
  519. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  520. }
  521. static inline void write_cr3(unsigned long x)
  522. {
  523. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  524. }
  525. static inline unsigned long read_cr4(void)
  526. {
  527. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  528. }
  529. static inline unsigned long read_cr4_safe(void)
  530. {
  531. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  532. }
  533. static inline void write_cr4(unsigned long x)
  534. {
  535. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  536. }
  537. #ifdef CONFIG_X86_64
  538. static inline unsigned long read_cr8(void)
  539. {
  540. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
  541. }
  542. static inline void write_cr8(unsigned long x)
  543. {
  544. PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
  545. }
  546. #endif
  547. static inline void raw_safe_halt(void)
  548. {
  549. PVOP_VCALL0(pv_irq_ops.safe_halt);
  550. }
  551. static inline void halt(void)
  552. {
  553. PVOP_VCALL0(pv_irq_ops.safe_halt);
  554. }
  555. static inline void wbinvd(void)
  556. {
  557. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  558. }
  559. #define get_kernel_rpl() (pv_info.kernel_rpl)
  560. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  561. {
  562. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  563. }
  564. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  565. {
  566. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  567. }
  568. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  569. #define rdmsr(msr, val1, val2) \
  570. do { \
  571. int _err; \
  572. u64 _l = paravirt_read_msr(msr, &_err); \
  573. val1 = (u32)_l; \
  574. val2 = _l >> 32; \
  575. } while (0)
  576. #define wrmsr(msr, val1, val2) \
  577. do { \
  578. paravirt_write_msr(msr, val1, val2); \
  579. } while (0)
  580. #define rdmsrl(msr, val) \
  581. do { \
  582. int _err; \
  583. val = paravirt_read_msr(msr, &_err); \
  584. } while (0)
  585. #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  586. #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
  587. /* rdmsr with exception handling */
  588. #define rdmsr_safe(msr, a, b) \
  589. ({ \
  590. int _err; \
  591. u64 _l = paravirt_read_msr(msr, &_err); \
  592. (*a) = (u32)_l; \
  593. (*b) = _l >> 32; \
  594. _err; \
  595. })
  596. static inline u64 paravirt_read_tsc(void)
  597. {
  598. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  599. }
  600. #define rdtscl(low) \
  601. do { \
  602. u64 _l = paravirt_read_tsc(); \
  603. low = (int)_l; \
  604. } while (0)
  605. #define rdtscll(val) (val = paravirt_read_tsc())
  606. static inline unsigned long long paravirt_sched_clock(void)
  607. {
  608. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  609. }
  610. #define calculate_cpu_khz() (pv_time_ops.get_cpu_khz())
  611. static inline unsigned long long paravirt_read_pmc(int counter)
  612. {
  613. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  614. }
  615. #define rdpmc(counter, low, high) \
  616. do { \
  617. u64 _l = paravirt_read_pmc(counter); \
  618. low = (u32)_l; \
  619. high = _l >> 32; \
  620. } while (0)
  621. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  622. {
  623. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  624. }
  625. #define rdtscp(low, high, aux) \
  626. do { \
  627. int __aux; \
  628. unsigned long __val = paravirt_rdtscp(&__aux); \
  629. (low) = (u32)__val; \
  630. (high) = (u32)(__val >> 32); \
  631. (aux) = __aux; \
  632. } while (0)
  633. #define rdtscpll(val, aux) \
  634. do { \
  635. unsigned long __aux; \
  636. val = paravirt_rdtscp(&__aux); \
  637. (aux) = __aux; \
  638. } while (0)
  639. static inline void load_TR_desc(void)
  640. {
  641. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  642. }
  643. static inline void load_gdt(const struct desc_ptr *dtr)
  644. {
  645. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  646. }
  647. static inline void load_idt(const struct desc_ptr *dtr)
  648. {
  649. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  650. }
  651. static inline void set_ldt(const void *addr, unsigned entries)
  652. {
  653. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  654. }
  655. static inline void store_gdt(struct desc_ptr *dtr)
  656. {
  657. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  658. }
  659. static inline void store_idt(struct desc_ptr *dtr)
  660. {
  661. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  662. }
  663. static inline unsigned long paravirt_store_tr(void)
  664. {
  665. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  666. }
  667. #define store_tr(tr) ((tr) = paravirt_store_tr())
  668. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  669. {
  670. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  671. }
  672. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  673. const void *desc)
  674. {
  675. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  676. }
  677. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  678. void *desc, int type)
  679. {
  680. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  681. }
  682. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  683. {
  684. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  685. }
  686. static inline void set_iopl_mask(unsigned mask)
  687. {
  688. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  689. }
  690. /* The paravirtualized I/O functions */
  691. static inline void slow_down_io(void)
  692. {
  693. pv_cpu_ops.io_delay();
  694. #ifdef REALLY_SLOW_IO
  695. pv_cpu_ops.io_delay();
  696. pv_cpu_ops.io_delay();
  697. pv_cpu_ops.io_delay();
  698. #endif
  699. }
  700. #ifdef CONFIG_X86_LOCAL_APIC
  701. /*
  702. * Basic functions accessing APICs.
  703. */
  704. static inline void apic_write(unsigned long reg, u32 v)
  705. {
  706. PVOP_VCALL2(pv_apic_ops.apic_write, reg, v);
  707. }
  708. static inline void apic_write_atomic(unsigned long reg, u32 v)
  709. {
  710. PVOP_VCALL2(pv_apic_ops.apic_write_atomic, reg, v);
  711. }
  712. static inline u32 apic_read(unsigned long reg)
  713. {
  714. return PVOP_CALL1(unsigned long, pv_apic_ops.apic_read, reg);
  715. }
  716. static inline void setup_boot_clock(void)
  717. {
  718. PVOP_VCALL0(pv_apic_ops.setup_boot_clock);
  719. }
  720. static inline void setup_secondary_clock(void)
  721. {
  722. PVOP_VCALL0(pv_apic_ops.setup_secondary_clock);
  723. }
  724. #endif
  725. static inline void paravirt_post_allocator_init(void)
  726. {
  727. if (pv_init_ops.post_allocator_init)
  728. (*pv_init_ops.post_allocator_init)();
  729. }
  730. static inline void paravirt_pagetable_setup_start(pgd_t *base)
  731. {
  732. (*pv_mmu_ops.pagetable_setup_start)(base);
  733. }
  734. static inline void paravirt_pagetable_setup_done(pgd_t *base)
  735. {
  736. (*pv_mmu_ops.pagetable_setup_done)(base);
  737. }
  738. #ifdef CONFIG_SMP
  739. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  740. unsigned long start_esp)
  741. {
  742. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  743. phys_apicid, start_eip, start_esp);
  744. }
  745. #endif
  746. static inline void paravirt_activate_mm(struct mm_struct *prev,
  747. struct mm_struct *next)
  748. {
  749. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  750. }
  751. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  752. struct mm_struct *mm)
  753. {
  754. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  755. }
  756. static inline void arch_exit_mmap(struct mm_struct *mm)
  757. {
  758. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  759. }
  760. static inline void __flush_tlb(void)
  761. {
  762. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  763. }
  764. static inline void __flush_tlb_global(void)
  765. {
  766. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  767. }
  768. static inline void __flush_tlb_single(unsigned long addr)
  769. {
  770. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  771. }
  772. static inline void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
  773. unsigned long va)
  774. {
  775. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, &cpumask, mm, va);
  776. }
  777. static inline void paravirt_alloc_pt(struct mm_struct *mm, unsigned pfn)
  778. {
  779. PVOP_VCALL2(pv_mmu_ops.alloc_pt, mm, pfn);
  780. }
  781. static inline void paravirt_release_pt(unsigned pfn)
  782. {
  783. PVOP_VCALL1(pv_mmu_ops.release_pt, pfn);
  784. }
  785. static inline void paravirt_alloc_pd(struct mm_struct *mm, unsigned pfn)
  786. {
  787. PVOP_VCALL2(pv_mmu_ops.alloc_pd, mm, pfn);
  788. }
  789. static inline void paravirt_alloc_pd_clone(unsigned pfn, unsigned clonepfn,
  790. unsigned start, unsigned count)
  791. {
  792. PVOP_VCALL4(pv_mmu_ops.alloc_pd_clone, pfn, clonepfn, start, count);
  793. }
  794. static inline void paravirt_release_pd(unsigned pfn)
  795. {
  796. PVOP_VCALL1(pv_mmu_ops.release_pd, pfn);
  797. }
  798. #ifdef CONFIG_HIGHPTE
  799. static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
  800. {
  801. unsigned long ret;
  802. ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
  803. return (void *)ret;
  804. }
  805. #endif
  806. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  807. pte_t *ptep)
  808. {
  809. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  810. }
  811. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  812. pte_t *ptep)
  813. {
  814. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  815. }
  816. static inline pte_t __pte(pteval_t val)
  817. {
  818. pteval_t ret;
  819. if (sizeof(pteval_t) > sizeof(long))
  820. ret = PVOP_CALL2(pteval_t,
  821. pv_mmu_ops.make_pte,
  822. val, (u64)val >> 32);
  823. else
  824. ret = PVOP_CALL1(pteval_t,
  825. pv_mmu_ops.make_pte,
  826. val);
  827. return (pte_t) { .pte = ret };
  828. }
  829. static inline pteval_t pte_val(pte_t pte)
  830. {
  831. pteval_t ret;
  832. if (sizeof(pteval_t) > sizeof(long))
  833. ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_val,
  834. pte.pte, (u64)pte.pte >> 32);
  835. else
  836. ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_val,
  837. pte.pte);
  838. return ret;
  839. }
  840. static inline pgd_t __pgd(pgdval_t val)
  841. {
  842. pgdval_t ret;
  843. if (sizeof(pgdval_t) > sizeof(long))
  844. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.make_pgd,
  845. val, (u64)val >> 32);
  846. else
  847. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.make_pgd,
  848. val);
  849. return (pgd_t) { ret };
  850. }
  851. static inline pgdval_t pgd_val(pgd_t pgd)
  852. {
  853. pgdval_t ret;
  854. if (sizeof(pgdval_t) > sizeof(long))
  855. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.pgd_val,
  856. pgd.pgd, (u64)pgd.pgd >> 32);
  857. else
  858. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.pgd_val,
  859. pgd.pgd);
  860. return ret;
  861. }
  862. static inline void set_pte(pte_t *ptep, pte_t pte)
  863. {
  864. if (sizeof(pteval_t) > sizeof(long))
  865. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  866. pte.pte, (u64)pte.pte >> 32);
  867. else
  868. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  869. pte.pte);
  870. }
  871. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  872. pte_t *ptep, pte_t pte)
  873. {
  874. if (sizeof(pteval_t) > sizeof(long))
  875. /* 5 arg words */
  876. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  877. else
  878. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  879. }
  880. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  881. {
  882. pmdval_t val = native_pmd_val(pmd);
  883. if (sizeof(pmdval_t) > sizeof(long))
  884. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
  885. else
  886. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
  887. }
  888. #if PAGETABLE_LEVELS >= 3
  889. static inline pmd_t __pmd(pmdval_t val)
  890. {
  891. pmdval_t ret;
  892. if (sizeof(pmdval_t) > sizeof(long))
  893. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.make_pmd,
  894. val, (u64)val >> 32);
  895. else
  896. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.make_pmd,
  897. val);
  898. return (pmd_t) { ret };
  899. }
  900. static inline pmdval_t pmd_val(pmd_t pmd)
  901. {
  902. pmdval_t ret;
  903. if (sizeof(pmdval_t) > sizeof(long))
  904. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.pmd_val,
  905. pmd.pmd, (u64)pmd.pmd >> 32);
  906. else
  907. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.pmd_val,
  908. pmd.pmd);
  909. return ret;
  910. }
  911. static inline void set_pud(pud_t *pudp, pud_t pud)
  912. {
  913. pudval_t val = native_pud_val(pud);
  914. if (sizeof(pudval_t) > sizeof(long))
  915. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  916. val, (u64)val >> 32);
  917. else
  918. PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
  919. val);
  920. }
  921. #if PAGETABLE_LEVELS == 4
  922. static inline pud_t __pud(pudval_t val)
  923. {
  924. pudval_t ret;
  925. if (sizeof(pudval_t) > sizeof(long))
  926. ret = PVOP_CALL2(pudval_t, pv_mmu_ops.make_pud,
  927. val, (u64)val >> 32);
  928. else
  929. ret = PVOP_CALL1(pudval_t, pv_mmu_ops.make_pud,
  930. val);
  931. return (pud_t) { ret };
  932. }
  933. static inline pudval_t pud_val(pud_t pud)
  934. {
  935. pudval_t ret;
  936. if (sizeof(pudval_t) > sizeof(long))
  937. ret = PVOP_CALL2(pudval_t, pv_mmu_ops.pud_val,
  938. pud.pud, (u64)pud.pud >> 32);
  939. else
  940. ret = PVOP_CALL1(pudval_t, pv_mmu_ops.pud_val,
  941. pud.pud);
  942. return ret;
  943. }
  944. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  945. {
  946. pgdval_t val = native_pgd_val(pgd);
  947. if (sizeof(pgdval_t) > sizeof(long))
  948. PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
  949. val, (u64)val >> 32);
  950. else
  951. PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
  952. val);
  953. }
  954. static inline void pgd_clear(pgd_t *pgdp)
  955. {
  956. set_pgd(pgdp, __pgd(0));
  957. }
  958. static inline void pud_clear(pud_t *pudp)
  959. {
  960. set_pud(pudp, __pud(0));
  961. }
  962. #endif /* PAGETABLE_LEVELS == 4 */
  963. #endif /* PAGETABLE_LEVELS >= 3 */
  964. #ifdef CONFIG_X86_PAE
  965. /* Special-case pte-setting operations for PAE, which can't update a
  966. 64-bit pte atomically */
  967. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  968. {
  969. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  970. pte.pte, pte.pte >> 32);
  971. }
  972. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  973. pte_t *ptep, pte_t pte)
  974. {
  975. /* 5 arg words */
  976. pv_mmu_ops.set_pte_present(mm, addr, ptep, pte);
  977. }
  978. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  979. pte_t *ptep)
  980. {
  981. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  982. }
  983. static inline void pmd_clear(pmd_t *pmdp)
  984. {
  985. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  986. }
  987. #else /* !CONFIG_X86_PAE */
  988. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  989. {
  990. set_pte(ptep, pte);
  991. }
  992. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  993. pte_t *ptep, pte_t pte)
  994. {
  995. set_pte(ptep, pte);
  996. }
  997. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  998. pte_t *ptep)
  999. {
  1000. set_pte_at(mm, addr, ptep, __pte(0));
  1001. }
  1002. static inline void pmd_clear(pmd_t *pmdp)
  1003. {
  1004. set_pmd(pmdp, __pmd(0));
  1005. }
  1006. #endif /* CONFIG_X86_PAE */
  1007. /* Lazy mode for batching updates / context switch */
  1008. enum paravirt_lazy_mode {
  1009. PARAVIRT_LAZY_NONE,
  1010. PARAVIRT_LAZY_MMU,
  1011. PARAVIRT_LAZY_CPU,
  1012. };
  1013. enum paravirt_lazy_mode paravirt_get_lazy_mode(void);
  1014. void paravirt_enter_lazy_cpu(void);
  1015. void paravirt_leave_lazy_cpu(void);
  1016. void paravirt_enter_lazy_mmu(void);
  1017. void paravirt_leave_lazy_mmu(void);
  1018. void paravirt_leave_lazy(enum paravirt_lazy_mode mode);
  1019. #define __HAVE_ARCH_ENTER_LAZY_CPU_MODE
  1020. static inline void arch_enter_lazy_cpu_mode(void)
  1021. {
  1022. PVOP_VCALL0(pv_cpu_ops.lazy_mode.enter);
  1023. }
  1024. static inline void arch_leave_lazy_cpu_mode(void)
  1025. {
  1026. PVOP_VCALL0(pv_cpu_ops.lazy_mode.leave);
  1027. }
  1028. static inline void arch_flush_lazy_cpu_mode(void)
  1029. {
  1030. if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU)) {
  1031. arch_leave_lazy_cpu_mode();
  1032. arch_enter_lazy_cpu_mode();
  1033. }
  1034. }
  1035. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  1036. static inline void arch_enter_lazy_mmu_mode(void)
  1037. {
  1038. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  1039. }
  1040. static inline void arch_leave_lazy_mmu_mode(void)
  1041. {
  1042. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  1043. }
  1044. static inline void arch_flush_lazy_mmu_mode(void)
  1045. {
  1046. if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_MMU)) {
  1047. arch_leave_lazy_mmu_mode();
  1048. arch_enter_lazy_mmu_mode();
  1049. }
  1050. }
  1051. void _paravirt_nop(void);
  1052. #define paravirt_nop ((void *)_paravirt_nop)
  1053. /* These all sit in the .parainstructions section to tell us what to patch. */
  1054. struct paravirt_patch_site {
  1055. u8 *instr; /* original instructions */
  1056. u8 instrtype; /* type of this instruction */
  1057. u8 len; /* length of original instruction */
  1058. u16 clobbers; /* what registers you may clobber */
  1059. };
  1060. extern struct paravirt_patch_site __parainstructions[],
  1061. __parainstructions_end[];
  1062. #ifdef CONFIG_X86_32
  1063. #define PV_SAVE_REGS "pushl %%ecx; pushl %%edx;"
  1064. #define PV_RESTORE_REGS "popl %%edx; popl %%ecx"
  1065. #define PV_FLAGS_ARG "0"
  1066. #define PV_EXTRA_CLOBBERS
  1067. #define PV_VEXTRA_CLOBBERS
  1068. #else
  1069. /* We save some registers, but all of them, that's too much. We clobber all
  1070. * caller saved registers but the argument parameter */
  1071. #define PV_SAVE_REGS "pushq %%rdi;"
  1072. #define PV_RESTORE_REGS "popq %%rdi;"
  1073. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx"
  1074. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx"
  1075. #define PV_FLAGS_ARG "D"
  1076. #endif
  1077. static inline unsigned long __raw_local_save_flags(void)
  1078. {
  1079. unsigned long f;
  1080. asm volatile(paravirt_alt(PV_SAVE_REGS
  1081. PARAVIRT_CALL
  1082. PV_RESTORE_REGS)
  1083. : "=a"(f)
  1084. : paravirt_type(pv_irq_ops.save_fl),
  1085. paravirt_clobber(CLBR_EAX)
  1086. : "memory", "cc" PV_VEXTRA_CLOBBERS);
  1087. return f;
  1088. }
  1089. static inline void raw_local_irq_restore(unsigned long f)
  1090. {
  1091. asm volatile(paravirt_alt(PV_SAVE_REGS
  1092. PARAVIRT_CALL
  1093. PV_RESTORE_REGS)
  1094. : "=a"(f)
  1095. : PV_FLAGS_ARG(f),
  1096. paravirt_type(pv_irq_ops.restore_fl),
  1097. paravirt_clobber(CLBR_EAX)
  1098. : "memory", "cc" PV_EXTRA_CLOBBERS);
  1099. }
  1100. static inline void raw_local_irq_disable(void)
  1101. {
  1102. asm volatile(paravirt_alt(PV_SAVE_REGS
  1103. PARAVIRT_CALL
  1104. PV_RESTORE_REGS)
  1105. :
  1106. : paravirt_type(pv_irq_ops.irq_disable),
  1107. paravirt_clobber(CLBR_EAX)
  1108. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1109. }
  1110. static inline void raw_local_irq_enable(void)
  1111. {
  1112. asm volatile(paravirt_alt(PV_SAVE_REGS
  1113. PARAVIRT_CALL
  1114. PV_RESTORE_REGS)
  1115. :
  1116. : paravirt_type(pv_irq_ops.irq_enable),
  1117. paravirt_clobber(CLBR_EAX)
  1118. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1119. }
  1120. static inline unsigned long __raw_local_irq_save(void)
  1121. {
  1122. unsigned long f;
  1123. f = __raw_local_save_flags();
  1124. raw_local_irq_disable();
  1125. return f;
  1126. }
  1127. /* Make sure as little as possible of this mess escapes. */
  1128. #undef PARAVIRT_CALL
  1129. #undef __PVOP_CALL
  1130. #undef __PVOP_VCALL
  1131. #undef PVOP_VCALL0
  1132. #undef PVOP_CALL0
  1133. #undef PVOP_VCALL1
  1134. #undef PVOP_CALL1
  1135. #undef PVOP_VCALL2
  1136. #undef PVOP_CALL2
  1137. #undef PVOP_VCALL3
  1138. #undef PVOP_CALL3
  1139. #undef PVOP_VCALL4
  1140. #undef PVOP_CALL4
  1141. #else /* __ASSEMBLY__ */
  1142. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  1143. 771:; \
  1144. ops; \
  1145. 772:; \
  1146. .pushsection .parainstructions,"a"; \
  1147. .align algn; \
  1148. word 771b; \
  1149. .byte ptype; \
  1150. .byte 772b-771b; \
  1151. .short clobbers; \
  1152. .popsection
  1153. #ifdef CONFIG_X86_64
  1154. #define PV_SAVE_REGS pushq %rax; pushq %rdi; pushq %rcx; pushq %rdx
  1155. #define PV_RESTORE_REGS popq %rdx; popq %rcx; popq %rdi; popq %rax
  1156. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  1157. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  1158. #else
  1159. #define PV_SAVE_REGS pushl %eax; pushl %edi; pushl %ecx; pushl %edx
  1160. #define PV_RESTORE_REGS popl %edx; popl %ecx; popl %edi; popl %eax
  1161. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  1162. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  1163. #endif
  1164. #define INTERRUPT_RETURN \
  1165. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  1166. jmp *%cs:pv_cpu_ops+PV_CPU_iret)
  1167. #define DISABLE_INTERRUPTS(clobbers) \
  1168. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  1169. PV_SAVE_REGS; \
  1170. call *%cs:pv_irq_ops+PV_IRQ_irq_disable; \
  1171. PV_RESTORE_REGS;) \
  1172. #define ENABLE_INTERRUPTS(clobbers) \
  1173. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  1174. PV_SAVE_REGS; \
  1175. call *%cs:pv_irq_ops+PV_IRQ_irq_enable; \
  1176. PV_RESTORE_REGS;)
  1177. #define ENABLE_INTERRUPTS_SYSCALL_RET \
  1178. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_syscall_ret),\
  1179. CLBR_NONE, \
  1180. jmp *%cs:pv_cpu_ops+PV_CPU_irq_enable_syscall_ret)
  1181. #ifdef CONFIG_X86_32
  1182. #define GET_CR0_INTO_EAX \
  1183. push %ecx; push %edx; \
  1184. call *pv_cpu_ops+PV_CPU_read_cr0; \
  1185. pop %edx; pop %ecx
  1186. #else
  1187. #define SWAPGS \
  1188. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  1189. PV_SAVE_REGS; \
  1190. call *pv_cpu_ops+PV_CPU_swapgs; \
  1191. PV_RESTORE_REGS \
  1192. )
  1193. #define GET_CR2_INTO_RCX \
  1194. call *pv_mmu_ops+PV_MMU_read_cr2; \
  1195. movq %rax, %rcx; \
  1196. xorq %rax, %rax;
  1197. #endif
  1198. #endif /* __ASSEMBLY__ */
  1199. #endif /* CONFIG_PARAVIRT */
  1200. #endif /* __ASM_PARAVIRT_H */