pxa2xx_spi.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754
  1. /*
  2. * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/module.h>
  20. #include <linux/device.h>
  21. #include <linux/ioport.h>
  22. #include <linux/errno.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/spi/spi.h>
  27. #include <linux/workqueue.h>
  28. #include <linux/delay.h>
  29. #include <linux/clk.h>
  30. #include <linux/gpio.h>
  31. #include <linux/slab.h>
  32. #include <asm/io.h>
  33. #include <asm/irq.h>
  34. #include <asm/delay.h>
  35. #include <mach/dma.h>
  36. #include <plat/ssp.h>
  37. #include <mach/pxa2xx_spi.h>
  38. MODULE_AUTHOR("Stephen Street");
  39. MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
  40. MODULE_LICENSE("GPL");
  41. MODULE_ALIAS("platform:pxa2xx-spi");
  42. #define MAX_BUSES 3
  43. #define RX_THRESH_DFLT 8
  44. #define TX_THRESH_DFLT 8
  45. #define TIMOUT_DFLT 1000
  46. #define DMA_INT_MASK (DCSR_ENDINTR | DCSR_STARTINTR | DCSR_BUSERR)
  47. #define RESET_DMA_CHANNEL (DCSR_NODESC | DMA_INT_MASK)
  48. #define IS_DMA_ALIGNED(x) ((((u32)(x)) & 0x07) == 0)
  49. #define MAX_DMA_LEN 8191
  50. #define DMA_ALIGNMENT 8
  51. /*
  52. * for testing SSCR1 changes that require SSP restart, basically
  53. * everything except the service and interrupt enables, the pxa270 developer
  54. * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
  55. * list, but the PXA255 dev man says all bits without really meaning the
  56. * service and interrupt enables
  57. */
  58. #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
  59. | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
  60. | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
  61. | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
  62. | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
  63. | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
  64. #define DEFINE_SSP_REG(reg, off) \
  65. static inline u32 read_##reg(void const __iomem *p) \
  66. { return __raw_readl(p + (off)); } \
  67. \
  68. static inline void write_##reg(u32 v, void __iomem *p) \
  69. { __raw_writel(v, p + (off)); }
  70. DEFINE_SSP_REG(SSCR0, 0x00)
  71. DEFINE_SSP_REG(SSCR1, 0x04)
  72. DEFINE_SSP_REG(SSSR, 0x08)
  73. DEFINE_SSP_REG(SSITR, 0x0c)
  74. DEFINE_SSP_REG(SSDR, 0x10)
  75. DEFINE_SSP_REG(SSTO, 0x28)
  76. DEFINE_SSP_REG(SSPSP, 0x2c)
  77. #define START_STATE ((void*)0)
  78. #define RUNNING_STATE ((void*)1)
  79. #define DONE_STATE ((void*)2)
  80. #define ERROR_STATE ((void*)-1)
  81. #define QUEUE_RUNNING 0
  82. #define QUEUE_STOPPED 1
  83. struct driver_data {
  84. /* Driver model hookup */
  85. struct platform_device *pdev;
  86. /* SSP Info */
  87. struct ssp_device *ssp;
  88. /* SPI framework hookup */
  89. enum pxa_ssp_type ssp_type;
  90. struct spi_master *master;
  91. /* PXA hookup */
  92. struct pxa2xx_spi_master *master_info;
  93. /* DMA setup stuff */
  94. int rx_channel;
  95. int tx_channel;
  96. u32 *null_dma_buf;
  97. /* SSP register addresses */
  98. void __iomem *ioaddr;
  99. u32 ssdr_physical;
  100. /* SSP masks*/
  101. u32 dma_cr1;
  102. u32 int_cr1;
  103. u32 clear_sr;
  104. u32 mask_sr;
  105. /* Driver message queue */
  106. struct workqueue_struct *workqueue;
  107. struct work_struct pump_messages;
  108. spinlock_t lock;
  109. struct list_head queue;
  110. int busy;
  111. int run;
  112. /* Message Transfer pump */
  113. struct tasklet_struct pump_transfers;
  114. /* Current message transfer state info */
  115. struct spi_message* cur_msg;
  116. struct spi_transfer* cur_transfer;
  117. struct chip_data *cur_chip;
  118. size_t len;
  119. void *tx;
  120. void *tx_end;
  121. void *rx;
  122. void *rx_end;
  123. int dma_mapped;
  124. dma_addr_t rx_dma;
  125. dma_addr_t tx_dma;
  126. size_t rx_map_len;
  127. size_t tx_map_len;
  128. u8 n_bytes;
  129. u32 dma_width;
  130. int (*write)(struct driver_data *drv_data);
  131. int (*read)(struct driver_data *drv_data);
  132. irqreturn_t (*transfer_handler)(struct driver_data *drv_data);
  133. void (*cs_control)(u32 command);
  134. };
  135. struct chip_data {
  136. u32 cr0;
  137. u32 cr1;
  138. u32 psp;
  139. u32 timeout;
  140. u8 n_bytes;
  141. u32 dma_width;
  142. u32 dma_burst_size;
  143. u32 threshold;
  144. u32 dma_threshold;
  145. u8 enable_dma;
  146. u8 bits_per_word;
  147. u32 speed_hz;
  148. int gpio_cs;
  149. int gpio_cs_inverted;
  150. int (*write)(struct driver_data *drv_data);
  151. int (*read)(struct driver_data *drv_data);
  152. void (*cs_control)(u32 command);
  153. };
  154. static void pump_messages(struct work_struct *work);
  155. static void cs_assert(struct driver_data *drv_data)
  156. {
  157. struct chip_data *chip = drv_data->cur_chip;
  158. if (chip->cs_control) {
  159. chip->cs_control(PXA2XX_CS_ASSERT);
  160. return;
  161. }
  162. if (gpio_is_valid(chip->gpio_cs))
  163. gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
  164. }
  165. static void cs_deassert(struct driver_data *drv_data)
  166. {
  167. struct chip_data *chip = drv_data->cur_chip;
  168. if (chip->cs_control) {
  169. chip->cs_control(PXA2XX_CS_DEASSERT);
  170. return;
  171. }
  172. if (gpio_is_valid(chip->gpio_cs))
  173. gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
  174. }
  175. static int flush(struct driver_data *drv_data)
  176. {
  177. unsigned long limit = loops_per_jiffy << 1;
  178. void __iomem *reg = drv_data->ioaddr;
  179. do {
  180. while (read_SSSR(reg) & SSSR_RNE) {
  181. read_SSDR(reg);
  182. }
  183. } while ((read_SSSR(reg) & SSSR_BSY) && --limit);
  184. write_SSSR(SSSR_ROR, reg);
  185. return limit;
  186. }
  187. static int null_writer(struct driver_data *drv_data)
  188. {
  189. void __iomem *reg = drv_data->ioaddr;
  190. u8 n_bytes = drv_data->n_bytes;
  191. if (((read_SSSR(reg) & 0x00000f00) == 0x00000f00)
  192. || (drv_data->tx == drv_data->tx_end))
  193. return 0;
  194. write_SSDR(0, reg);
  195. drv_data->tx += n_bytes;
  196. return 1;
  197. }
  198. static int null_reader(struct driver_data *drv_data)
  199. {
  200. void __iomem *reg = drv_data->ioaddr;
  201. u8 n_bytes = drv_data->n_bytes;
  202. while ((read_SSSR(reg) & SSSR_RNE)
  203. && (drv_data->rx < drv_data->rx_end)) {
  204. read_SSDR(reg);
  205. drv_data->rx += n_bytes;
  206. }
  207. return drv_data->rx == drv_data->rx_end;
  208. }
  209. static int u8_writer(struct driver_data *drv_data)
  210. {
  211. void __iomem *reg = drv_data->ioaddr;
  212. if (((read_SSSR(reg) & 0x00000f00) == 0x00000f00)
  213. || (drv_data->tx == drv_data->tx_end))
  214. return 0;
  215. write_SSDR(*(u8 *)(drv_data->tx), reg);
  216. ++drv_data->tx;
  217. return 1;
  218. }
  219. static int u8_reader(struct driver_data *drv_data)
  220. {
  221. void __iomem *reg = drv_data->ioaddr;
  222. while ((read_SSSR(reg) & SSSR_RNE)
  223. && (drv_data->rx < drv_data->rx_end)) {
  224. *(u8 *)(drv_data->rx) = read_SSDR(reg);
  225. ++drv_data->rx;
  226. }
  227. return drv_data->rx == drv_data->rx_end;
  228. }
  229. static int u16_writer(struct driver_data *drv_data)
  230. {
  231. void __iomem *reg = drv_data->ioaddr;
  232. if (((read_SSSR(reg) & 0x00000f00) == 0x00000f00)
  233. || (drv_data->tx == drv_data->tx_end))
  234. return 0;
  235. write_SSDR(*(u16 *)(drv_data->tx), reg);
  236. drv_data->tx += 2;
  237. return 1;
  238. }
  239. static int u16_reader(struct driver_data *drv_data)
  240. {
  241. void __iomem *reg = drv_data->ioaddr;
  242. while ((read_SSSR(reg) & SSSR_RNE)
  243. && (drv_data->rx < drv_data->rx_end)) {
  244. *(u16 *)(drv_data->rx) = read_SSDR(reg);
  245. drv_data->rx += 2;
  246. }
  247. return drv_data->rx == drv_data->rx_end;
  248. }
  249. static int u32_writer(struct driver_data *drv_data)
  250. {
  251. void __iomem *reg = drv_data->ioaddr;
  252. if (((read_SSSR(reg) & 0x00000f00) == 0x00000f00)
  253. || (drv_data->tx == drv_data->tx_end))
  254. return 0;
  255. write_SSDR(*(u32 *)(drv_data->tx), reg);
  256. drv_data->tx += 4;
  257. return 1;
  258. }
  259. static int u32_reader(struct driver_data *drv_data)
  260. {
  261. void __iomem *reg = drv_data->ioaddr;
  262. while ((read_SSSR(reg) & SSSR_RNE)
  263. && (drv_data->rx < drv_data->rx_end)) {
  264. *(u32 *)(drv_data->rx) = read_SSDR(reg);
  265. drv_data->rx += 4;
  266. }
  267. return drv_data->rx == drv_data->rx_end;
  268. }
  269. static void *next_transfer(struct driver_data *drv_data)
  270. {
  271. struct spi_message *msg = drv_data->cur_msg;
  272. struct spi_transfer *trans = drv_data->cur_transfer;
  273. /* Move to next transfer */
  274. if (trans->transfer_list.next != &msg->transfers) {
  275. drv_data->cur_transfer =
  276. list_entry(trans->transfer_list.next,
  277. struct spi_transfer,
  278. transfer_list);
  279. return RUNNING_STATE;
  280. } else
  281. return DONE_STATE;
  282. }
  283. static int map_dma_buffers(struct driver_data *drv_data)
  284. {
  285. struct spi_message *msg = drv_data->cur_msg;
  286. struct device *dev = &msg->spi->dev;
  287. if (!drv_data->cur_chip->enable_dma)
  288. return 0;
  289. if (msg->is_dma_mapped)
  290. return drv_data->rx_dma && drv_data->tx_dma;
  291. if (!IS_DMA_ALIGNED(drv_data->rx) || !IS_DMA_ALIGNED(drv_data->tx))
  292. return 0;
  293. /* Modify setup if rx buffer is null */
  294. if (drv_data->rx == NULL) {
  295. *drv_data->null_dma_buf = 0;
  296. drv_data->rx = drv_data->null_dma_buf;
  297. drv_data->rx_map_len = 4;
  298. } else
  299. drv_data->rx_map_len = drv_data->len;
  300. /* Modify setup if tx buffer is null */
  301. if (drv_data->tx == NULL) {
  302. *drv_data->null_dma_buf = 0;
  303. drv_data->tx = drv_data->null_dma_buf;
  304. drv_data->tx_map_len = 4;
  305. } else
  306. drv_data->tx_map_len = drv_data->len;
  307. /* Stream map the tx buffer. Always do DMA_TO_DEVICE first
  308. * so we flush the cache *before* invalidating it, in case
  309. * the tx and rx buffers overlap.
  310. */
  311. drv_data->tx_dma = dma_map_single(dev, drv_data->tx,
  312. drv_data->tx_map_len, DMA_TO_DEVICE);
  313. if (dma_mapping_error(dev, drv_data->tx_dma))
  314. return 0;
  315. /* Stream map the rx buffer */
  316. drv_data->rx_dma = dma_map_single(dev, drv_data->rx,
  317. drv_data->rx_map_len, DMA_FROM_DEVICE);
  318. if (dma_mapping_error(dev, drv_data->rx_dma)) {
  319. dma_unmap_single(dev, drv_data->tx_dma,
  320. drv_data->tx_map_len, DMA_TO_DEVICE);
  321. return 0;
  322. }
  323. return 1;
  324. }
  325. static void unmap_dma_buffers(struct driver_data *drv_data)
  326. {
  327. struct device *dev;
  328. if (!drv_data->dma_mapped)
  329. return;
  330. if (!drv_data->cur_msg->is_dma_mapped) {
  331. dev = &drv_data->cur_msg->spi->dev;
  332. dma_unmap_single(dev, drv_data->rx_dma,
  333. drv_data->rx_map_len, DMA_FROM_DEVICE);
  334. dma_unmap_single(dev, drv_data->tx_dma,
  335. drv_data->tx_map_len, DMA_TO_DEVICE);
  336. }
  337. drv_data->dma_mapped = 0;
  338. }
  339. /* caller already set message->status; dma and pio irqs are blocked */
  340. static void giveback(struct driver_data *drv_data)
  341. {
  342. struct spi_transfer* last_transfer;
  343. unsigned long flags;
  344. struct spi_message *msg;
  345. spin_lock_irqsave(&drv_data->lock, flags);
  346. msg = drv_data->cur_msg;
  347. drv_data->cur_msg = NULL;
  348. drv_data->cur_transfer = NULL;
  349. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  350. spin_unlock_irqrestore(&drv_data->lock, flags);
  351. last_transfer = list_entry(msg->transfers.prev,
  352. struct spi_transfer,
  353. transfer_list);
  354. /* Delay if requested before any change in chip select */
  355. if (last_transfer->delay_usecs)
  356. udelay(last_transfer->delay_usecs);
  357. /* Drop chip select UNLESS cs_change is true or we are returning
  358. * a message with an error, or next message is for another chip
  359. */
  360. if (!last_transfer->cs_change)
  361. cs_deassert(drv_data);
  362. else {
  363. struct spi_message *next_msg;
  364. /* Holding of cs was hinted, but we need to make sure
  365. * the next message is for the same chip. Don't waste
  366. * time with the following tests unless this was hinted.
  367. *
  368. * We cannot postpone this until pump_messages, because
  369. * after calling msg->complete (below) the driver that
  370. * sent the current message could be unloaded, which
  371. * could invalidate the cs_control() callback...
  372. */
  373. /* get a pointer to the next message, if any */
  374. spin_lock_irqsave(&drv_data->lock, flags);
  375. if (list_empty(&drv_data->queue))
  376. next_msg = NULL;
  377. else
  378. next_msg = list_entry(drv_data->queue.next,
  379. struct spi_message, queue);
  380. spin_unlock_irqrestore(&drv_data->lock, flags);
  381. /* see if the next and current messages point
  382. * to the same chip
  383. */
  384. if (next_msg && next_msg->spi != msg->spi)
  385. next_msg = NULL;
  386. if (!next_msg || msg->state == ERROR_STATE)
  387. cs_deassert(drv_data);
  388. }
  389. msg->state = NULL;
  390. if (msg->complete)
  391. msg->complete(msg->context);
  392. drv_data->cur_chip = NULL;
  393. }
  394. static int wait_ssp_rx_stall(void const __iomem *ioaddr)
  395. {
  396. unsigned long limit = loops_per_jiffy << 1;
  397. while ((read_SSSR(ioaddr) & SSSR_BSY) && --limit)
  398. cpu_relax();
  399. return limit;
  400. }
  401. static int wait_dma_channel_stop(int channel)
  402. {
  403. unsigned long limit = loops_per_jiffy << 1;
  404. while (!(DCSR(channel) & DCSR_STOPSTATE) && --limit)
  405. cpu_relax();
  406. return limit;
  407. }
  408. static void dma_error_stop(struct driver_data *drv_data, const char *msg)
  409. {
  410. void __iomem *reg = drv_data->ioaddr;
  411. /* Stop and reset */
  412. DCSR(drv_data->rx_channel) = RESET_DMA_CHANNEL;
  413. DCSR(drv_data->tx_channel) = RESET_DMA_CHANNEL;
  414. write_SSSR(drv_data->clear_sr, reg);
  415. write_SSCR1(read_SSCR1(reg) & ~drv_data->dma_cr1, reg);
  416. if (drv_data->ssp_type != PXA25x_SSP)
  417. write_SSTO(0, reg);
  418. flush(drv_data);
  419. write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
  420. unmap_dma_buffers(drv_data);
  421. dev_err(&drv_data->pdev->dev, "%s\n", msg);
  422. drv_data->cur_msg->state = ERROR_STATE;
  423. tasklet_schedule(&drv_data->pump_transfers);
  424. }
  425. static void dma_transfer_complete(struct driver_data *drv_data)
  426. {
  427. void __iomem *reg = drv_data->ioaddr;
  428. struct spi_message *msg = drv_data->cur_msg;
  429. /* Clear and disable interrupts on SSP and DMA channels*/
  430. write_SSCR1(read_SSCR1(reg) & ~drv_data->dma_cr1, reg);
  431. write_SSSR(drv_data->clear_sr, reg);
  432. DCSR(drv_data->tx_channel) = RESET_DMA_CHANNEL;
  433. DCSR(drv_data->rx_channel) = RESET_DMA_CHANNEL;
  434. if (wait_dma_channel_stop(drv_data->rx_channel) == 0)
  435. dev_err(&drv_data->pdev->dev,
  436. "dma_handler: dma rx channel stop failed\n");
  437. if (wait_ssp_rx_stall(drv_data->ioaddr) == 0)
  438. dev_err(&drv_data->pdev->dev,
  439. "dma_transfer: ssp rx stall failed\n");
  440. unmap_dma_buffers(drv_data);
  441. /* update the buffer pointer for the amount completed in dma */
  442. drv_data->rx += drv_data->len -
  443. (DCMD(drv_data->rx_channel) & DCMD_LENGTH);
  444. /* read trailing data from fifo, it does not matter how many
  445. * bytes are in the fifo just read until buffer is full
  446. * or fifo is empty, which ever occurs first */
  447. drv_data->read(drv_data);
  448. /* return count of what was actually read */
  449. msg->actual_length += drv_data->len -
  450. (drv_data->rx_end - drv_data->rx);
  451. /* Transfer delays and chip select release are
  452. * handled in pump_transfers or giveback
  453. */
  454. /* Move to next transfer */
  455. msg->state = next_transfer(drv_data);
  456. /* Schedule transfer tasklet */
  457. tasklet_schedule(&drv_data->pump_transfers);
  458. }
  459. static void dma_handler(int channel, void *data)
  460. {
  461. struct driver_data *drv_data = data;
  462. u32 irq_status = DCSR(channel) & DMA_INT_MASK;
  463. if (irq_status & DCSR_BUSERR) {
  464. if (channel == drv_data->tx_channel)
  465. dma_error_stop(drv_data,
  466. "dma_handler: "
  467. "bad bus address on tx channel");
  468. else
  469. dma_error_stop(drv_data,
  470. "dma_handler: "
  471. "bad bus address on rx channel");
  472. return;
  473. }
  474. /* PXA255x_SSP has no timeout interrupt, wait for tailing bytes */
  475. if ((channel == drv_data->tx_channel)
  476. && (irq_status & DCSR_ENDINTR)
  477. && (drv_data->ssp_type == PXA25x_SSP)) {
  478. /* Wait for rx to stall */
  479. if (wait_ssp_rx_stall(drv_data->ioaddr) == 0)
  480. dev_err(&drv_data->pdev->dev,
  481. "dma_handler: ssp rx stall failed\n");
  482. /* finish this transfer, start the next */
  483. dma_transfer_complete(drv_data);
  484. }
  485. }
  486. static irqreturn_t dma_transfer(struct driver_data *drv_data)
  487. {
  488. u32 irq_status;
  489. void __iomem *reg = drv_data->ioaddr;
  490. irq_status = read_SSSR(reg) & drv_data->mask_sr;
  491. if (irq_status & SSSR_ROR) {
  492. dma_error_stop(drv_data, "dma_transfer: fifo overrun");
  493. return IRQ_HANDLED;
  494. }
  495. /* Check for false positive timeout */
  496. if ((irq_status & SSSR_TINT)
  497. && (DCSR(drv_data->tx_channel) & DCSR_RUN)) {
  498. write_SSSR(SSSR_TINT, reg);
  499. return IRQ_HANDLED;
  500. }
  501. if (irq_status & SSSR_TINT || drv_data->rx == drv_data->rx_end) {
  502. /* Clear and disable timeout interrupt, do the rest in
  503. * dma_transfer_complete */
  504. if (drv_data->ssp_type != PXA25x_SSP)
  505. write_SSTO(0, reg);
  506. /* finish this transfer, start the next */
  507. dma_transfer_complete(drv_data);
  508. return IRQ_HANDLED;
  509. }
  510. /* Opps problem detected */
  511. return IRQ_NONE;
  512. }
  513. static void int_error_stop(struct driver_data *drv_data, const char* msg)
  514. {
  515. void __iomem *reg = drv_data->ioaddr;
  516. /* Stop and reset SSP */
  517. write_SSSR(drv_data->clear_sr, reg);
  518. write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
  519. if (drv_data->ssp_type != PXA25x_SSP)
  520. write_SSTO(0, reg);
  521. flush(drv_data);
  522. write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
  523. dev_err(&drv_data->pdev->dev, "%s\n", msg);
  524. drv_data->cur_msg->state = ERROR_STATE;
  525. tasklet_schedule(&drv_data->pump_transfers);
  526. }
  527. static void int_transfer_complete(struct driver_data *drv_data)
  528. {
  529. void __iomem *reg = drv_data->ioaddr;
  530. /* Stop SSP */
  531. write_SSSR(drv_data->clear_sr, reg);
  532. write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
  533. if (drv_data->ssp_type != PXA25x_SSP)
  534. write_SSTO(0, reg);
  535. /* Update total byte transfered return count actual bytes read */
  536. drv_data->cur_msg->actual_length += drv_data->len -
  537. (drv_data->rx_end - drv_data->rx);
  538. /* Transfer delays and chip select release are
  539. * handled in pump_transfers or giveback
  540. */
  541. /* Move to next transfer */
  542. drv_data->cur_msg->state = next_transfer(drv_data);
  543. /* Schedule transfer tasklet */
  544. tasklet_schedule(&drv_data->pump_transfers);
  545. }
  546. static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
  547. {
  548. void __iomem *reg = drv_data->ioaddr;
  549. u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ?
  550. drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
  551. u32 irq_status = read_SSSR(reg) & irq_mask;
  552. if (irq_status & SSSR_ROR) {
  553. int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
  554. return IRQ_HANDLED;
  555. }
  556. if (irq_status & SSSR_TINT) {
  557. write_SSSR(SSSR_TINT, reg);
  558. if (drv_data->read(drv_data)) {
  559. int_transfer_complete(drv_data);
  560. return IRQ_HANDLED;
  561. }
  562. }
  563. /* Drain rx fifo, Fill tx fifo and prevent overruns */
  564. do {
  565. if (drv_data->read(drv_data)) {
  566. int_transfer_complete(drv_data);
  567. return IRQ_HANDLED;
  568. }
  569. } while (drv_data->write(drv_data));
  570. if (drv_data->read(drv_data)) {
  571. int_transfer_complete(drv_data);
  572. return IRQ_HANDLED;
  573. }
  574. if (drv_data->tx == drv_data->tx_end) {
  575. write_SSCR1(read_SSCR1(reg) & ~SSCR1_TIE, reg);
  576. /* PXA25x_SSP has no timeout, read trailing bytes */
  577. if (drv_data->ssp_type == PXA25x_SSP) {
  578. if (!wait_ssp_rx_stall(reg))
  579. {
  580. int_error_stop(drv_data, "interrupt_transfer: "
  581. "rx stall failed");
  582. return IRQ_HANDLED;
  583. }
  584. if (!drv_data->read(drv_data))
  585. {
  586. int_error_stop(drv_data,
  587. "interrupt_transfer: "
  588. "trailing byte read failed");
  589. return IRQ_HANDLED;
  590. }
  591. int_transfer_complete(drv_data);
  592. }
  593. }
  594. /* We did something */
  595. return IRQ_HANDLED;
  596. }
  597. static irqreturn_t ssp_int(int irq, void *dev_id)
  598. {
  599. struct driver_data *drv_data = dev_id;
  600. void __iomem *reg = drv_data->ioaddr;
  601. u32 sccr1_reg = read_SSCR1(reg);
  602. u32 mask = drv_data->mask_sr;
  603. u32 status;
  604. status = read_SSSR(reg);
  605. /* Ignore possible writes if we don't need to write */
  606. if (!(sccr1_reg & SSCR1_TIE))
  607. mask &= ~SSSR_TFS;
  608. if (!(status & mask))
  609. return IRQ_NONE;
  610. if (!drv_data->cur_msg) {
  611. write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
  612. write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
  613. if (drv_data->ssp_type != PXA25x_SSP)
  614. write_SSTO(0, reg);
  615. write_SSSR(drv_data->clear_sr, reg);
  616. dev_err(&drv_data->pdev->dev, "bad message state "
  617. "in interrupt handler\n");
  618. /* Never fail */
  619. return IRQ_HANDLED;
  620. }
  621. return drv_data->transfer_handler(drv_data);
  622. }
  623. static int set_dma_burst_and_threshold(struct chip_data *chip,
  624. struct spi_device *spi,
  625. u8 bits_per_word, u32 *burst_code,
  626. u32 *threshold)
  627. {
  628. struct pxa2xx_spi_chip *chip_info =
  629. (struct pxa2xx_spi_chip *)spi->controller_data;
  630. int bytes_per_word;
  631. int burst_bytes;
  632. int thresh_words;
  633. int req_burst_size;
  634. int retval = 0;
  635. /* Set the threshold (in registers) to equal the same amount of data
  636. * as represented by burst size (in bytes). The computation below
  637. * is (burst_size rounded up to nearest 8 byte, word or long word)
  638. * divided by (bytes/register); the tx threshold is the inverse of
  639. * the rx, so that there will always be enough data in the rx fifo
  640. * to satisfy a burst, and there will always be enough space in the
  641. * tx fifo to accept a burst (a tx burst will overwrite the fifo if
  642. * there is not enough space), there must always remain enough empty
  643. * space in the rx fifo for any data loaded to the tx fifo.
  644. * Whenever burst_size (in bytes) equals bits/word, the fifo threshold
  645. * will be 8, or half the fifo;
  646. * The threshold can only be set to 2, 4 or 8, but not 16, because
  647. * to burst 16 to the tx fifo, the fifo would have to be empty;
  648. * however, the minimum fifo trigger level is 1, and the tx will
  649. * request service when the fifo is at this level, with only 15 spaces.
  650. */
  651. /* find bytes/word */
  652. if (bits_per_word <= 8)
  653. bytes_per_word = 1;
  654. else if (bits_per_word <= 16)
  655. bytes_per_word = 2;
  656. else
  657. bytes_per_word = 4;
  658. /* use struct pxa2xx_spi_chip->dma_burst_size if available */
  659. if (chip_info)
  660. req_burst_size = chip_info->dma_burst_size;
  661. else {
  662. switch (chip->dma_burst_size) {
  663. default:
  664. /* if the default burst size is not set,
  665. * do it now */
  666. chip->dma_burst_size = DCMD_BURST8;
  667. case DCMD_BURST8:
  668. req_burst_size = 8;
  669. break;
  670. case DCMD_BURST16:
  671. req_burst_size = 16;
  672. break;
  673. case DCMD_BURST32:
  674. req_burst_size = 32;
  675. break;
  676. }
  677. }
  678. if (req_burst_size <= 8) {
  679. *burst_code = DCMD_BURST8;
  680. burst_bytes = 8;
  681. } else if (req_burst_size <= 16) {
  682. if (bytes_per_word == 1) {
  683. /* don't burst more than 1/2 the fifo */
  684. *burst_code = DCMD_BURST8;
  685. burst_bytes = 8;
  686. retval = 1;
  687. } else {
  688. *burst_code = DCMD_BURST16;
  689. burst_bytes = 16;
  690. }
  691. } else {
  692. if (bytes_per_word == 1) {
  693. /* don't burst more than 1/2 the fifo */
  694. *burst_code = DCMD_BURST8;
  695. burst_bytes = 8;
  696. retval = 1;
  697. } else if (bytes_per_word == 2) {
  698. /* don't burst more than 1/2 the fifo */
  699. *burst_code = DCMD_BURST16;
  700. burst_bytes = 16;
  701. retval = 1;
  702. } else {
  703. *burst_code = DCMD_BURST32;
  704. burst_bytes = 32;
  705. }
  706. }
  707. thresh_words = burst_bytes / bytes_per_word;
  708. /* thresh_words will be between 2 and 8 */
  709. *threshold = (SSCR1_RxTresh(thresh_words) & SSCR1_RFT)
  710. | (SSCR1_TxTresh(16-thresh_words) & SSCR1_TFT);
  711. return retval;
  712. }
  713. static unsigned int ssp_get_clk_div(struct ssp_device *ssp, int rate)
  714. {
  715. unsigned long ssp_clk = clk_get_rate(ssp->clk);
  716. if (ssp->type == PXA25x_SSP)
  717. return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
  718. else
  719. return ((ssp_clk / rate - 1) & 0xfff) << 8;
  720. }
  721. static void pump_transfers(unsigned long data)
  722. {
  723. struct driver_data *drv_data = (struct driver_data *)data;
  724. struct spi_message *message = NULL;
  725. struct spi_transfer *transfer = NULL;
  726. struct spi_transfer *previous = NULL;
  727. struct chip_data *chip = NULL;
  728. struct ssp_device *ssp = drv_data->ssp;
  729. void __iomem *reg = drv_data->ioaddr;
  730. u32 clk_div = 0;
  731. u8 bits = 0;
  732. u32 speed = 0;
  733. u32 cr0;
  734. u32 cr1;
  735. u32 dma_thresh = drv_data->cur_chip->dma_threshold;
  736. u32 dma_burst = drv_data->cur_chip->dma_burst_size;
  737. /* Get current state information */
  738. message = drv_data->cur_msg;
  739. transfer = drv_data->cur_transfer;
  740. chip = drv_data->cur_chip;
  741. /* Handle for abort */
  742. if (message->state == ERROR_STATE) {
  743. message->status = -EIO;
  744. giveback(drv_data);
  745. return;
  746. }
  747. /* Handle end of message */
  748. if (message->state == DONE_STATE) {
  749. message->status = 0;
  750. giveback(drv_data);
  751. return;
  752. }
  753. /* Delay if requested at end of transfer before CS change */
  754. if (message->state == RUNNING_STATE) {
  755. previous = list_entry(transfer->transfer_list.prev,
  756. struct spi_transfer,
  757. transfer_list);
  758. if (previous->delay_usecs)
  759. udelay(previous->delay_usecs);
  760. /* Drop chip select only if cs_change is requested */
  761. if (previous->cs_change)
  762. cs_deassert(drv_data);
  763. }
  764. /* Check for transfers that need multiple DMA segments */
  765. if (transfer->len > MAX_DMA_LEN && chip->enable_dma) {
  766. /* reject already-mapped transfers; PIO won't always work */
  767. if (message->is_dma_mapped
  768. || transfer->rx_dma || transfer->tx_dma) {
  769. dev_err(&drv_data->pdev->dev,
  770. "pump_transfers: mapped transfer length "
  771. "of %u is greater than %d\n",
  772. transfer->len, MAX_DMA_LEN);
  773. message->status = -EINVAL;
  774. giveback(drv_data);
  775. return;
  776. }
  777. /* warn ... we force this to PIO mode */
  778. if (printk_ratelimit())
  779. dev_warn(&message->spi->dev, "pump_transfers: "
  780. "DMA disabled for transfer length %ld "
  781. "greater than %d\n",
  782. (long)drv_data->len, MAX_DMA_LEN);
  783. }
  784. /* Setup the transfer state based on the type of transfer */
  785. if (flush(drv_data) == 0) {
  786. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  787. message->status = -EIO;
  788. giveback(drv_data);
  789. return;
  790. }
  791. drv_data->n_bytes = chip->n_bytes;
  792. drv_data->dma_width = chip->dma_width;
  793. drv_data->tx = (void *)transfer->tx_buf;
  794. drv_data->tx_end = drv_data->tx + transfer->len;
  795. drv_data->rx = transfer->rx_buf;
  796. drv_data->rx_end = drv_data->rx + transfer->len;
  797. drv_data->rx_dma = transfer->rx_dma;
  798. drv_data->tx_dma = transfer->tx_dma;
  799. drv_data->len = transfer->len & DCMD_LENGTH;
  800. drv_data->write = drv_data->tx ? chip->write : null_writer;
  801. drv_data->read = drv_data->rx ? chip->read : null_reader;
  802. /* Change speed and bit per word on a per transfer */
  803. cr0 = chip->cr0;
  804. if (transfer->speed_hz || transfer->bits_per_word) {
  805. bits = chip->bits_per_word;
  806. speed = chip->speed_hz;
  807. if (transfer->speed_hz)
  808. speed = transfer->speed_hz;
  809. if (transfer->bits_per_word)
  810. bits = transfer->bits_per_word;
  811. clk_div = ssp_get_clk_div(ssp, speed);
  812. if (bits <= 8) {
  813. drv_data->n_bytes = 1;
  814. drv_data->dma_width = DCMD_WIDTH1;
  815. drv_data->read = drv_data->read != null_reader ?
  816. u8_reader : null_reader;
  817. drv_data->write = drv_data->write != null_writer ?
  818. u8_writer : null_writer;
  819. } else if (bits <= 16) {
  820. drv_data->n_bytes = 2;
  821. drv_data->dma_width = DCMD_WIDTH2;
  822. drv_data->read = drv_data->read != null_reader ?
  823. u16_reader : null_reader;
  824. drv_data->write = drv_data->write != null_writer ?
  825. u16_writer : null_writer;
  826. } else if (bits <= 32) {
  827. drv_data->n_bytes = 4;
  828. drv_data->dma_width = DCMD_WIDTH4;
  829. drv_data->read = drv_data->read != null_reader ?
  830. u32_reader : null_reader;
  831. drv_data->write = drv_data->write != null_writer ?
  832. u32_writer : null_writer;
  833. }
  834. /* if bits/word is changed in dma mode, then must check the
  835. * thresholds and burst also */
  836. if (chip->enable_dma) {
  837. if (set_dma_burst_and_threshold(chip, message->spi,
  838. bits, &dma_burst,
  839. &dma_thresh))
  840. if (printk_ratelimit())
  841. dev_warn(&message->spi->dev,
  842. "pump_transfers: "
  843. "DMA burst size reduced to "
  844. "match bits_per_word\n");
  845. }
  846. cr0 = clk_div
  847. | SSCR0_Motorola
  848. | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
  849. | SSCR0_SSE
  850. | (bits > 16 ? SSCR0_EDSS : 0);
  851. }
  852. message->state = RUNNING_STATE;
  853. /* Try to map dma buffer and do a dma transfer if successful, but
  854. * only if the length is non-zero and less than MAX_DMA_LEN.
  855. *
  856. * Zero-length non-descriptor DMA is illegal on PXA2xx; force use
  857. * of PIO instead. Care is needed above because the transfer may
  858. * have have been passed with buffers that are already dma mapped.
  859. * A zero-length transfer in PIO mode will not try to write/read
  860. * to/from the buffers
  861. *
  862. * REVISIT large transfers are exactly where we most want to be
  863. * using DMA. If this happens much, split those transfers into
  864. * multiple DMA segments rather than forcing PIO.
  865. */
  866. drv_data->dma_mapped = 0;
  867. if (drv_data->len > 0 && drv_data->len <= MAX_DMA_LEN)
  868. drv_data->dma_mapped = map_dma_buffers(drv_data);
  869. if (drv_data->dma_mapped) {
  870. /* Ensure we have the correct interrupt handler */
  871. drv_data->transfer_handler = dma_transfer;
  872. /* Setup rx DMA Channel */
  873. DCSR(drv_data->rx_channel) = RESET_DMA_CHANNEL;
  874. DSADR(drv_data->rx_channel) = drv_data->ssdr_physical;
  875. DTADR(drv_data->rx_channel) = drv_data->rx_dma;
  876. if (drv_data->rx == drv_data->null_dma_buf)
  877. /* No target address increment */
  878. DCMD(drv_data->rx_channel) = DCMD_FLOWSRC
  879. | drv_data->dma_width
  880. | dma_burst
  881. | drv_data->len;
  882. else
  883. DCMD(drv_data->rx_channel) = DCMD_INCTRGADDR
  884. | DCMD_FLOWSRC
  885. | drv_data->dma_width
  886. | dma_burst
  887. | drv_data->len;
  888. /* Setup tx DMA Channel */
  889. DCSR(drv_data->tx_channel) = RESET_DMA_CHANNEL;
  890. DSADR(drv_data->tx_channel) = drv_data->tx_dma;
  891. DTADR(drv_data->tx_channel) = drv_data->ssdr_physical;
  892. if (drv_data->tx == drv_data->null_dma_buf)
  893. /* No source address increment */
  894. DCMD(drv_data->tx_channel) = DCMD_FLOWTRG
  895. | drv_data->dma_width
  896. | dma_burst
  897. | drv_data->len;
  898. else
  899. DCMD(drv_data->tx_channel) = DCMD_INCSRCADDR
  900. | DCMD_FLOWTRG
  901. | drv_data->dma_width
  902. | dma_burst
  903. | drv_data->len;
  904. /* Enable dma end irqs on SSP to detect end of transfer */
  905. if (drv_data->ssp_type == PXA25x_SSP)
  906. DCMD(drv_data->tx_channel) |= DCMD_ENDIRQEN;
  907. /* Clear status and start DMA engine */
  908. cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
  909. write_SSSR(drv_data->clear_sr, reg);
  910. DCSR(drv_data->rx_channel) |= DCSR_RUN;
  911. DCSR(drv_data->tx_channel) |= DCSR_RUN;
  912. } else {
  913. /* Ensure we have the correct interrupt handler */
  914. drv_data->transfer_handler = interrupt_transfer;
  915. /* Clear status */
  916. cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
  917. write_SSSR(drv_data->clear_sr, reg);
  918. }
  919. /* see if we need to reload the config registers */
  920. if ((read_SSCR0(reg) != cr0)
  921. || (read_SSCR1(reg) & SSCR1_CHANGE_MASK) !=
  922. (cr1 & SSCR1_CHANGE_MASK)) {
  923. /* stop the SSP, and update the other bits */
  924. write_SSCR0(cr0 & ~SSCR0_SSE, reg);
  925. if (drv_data->ssp_type != PXA25x_SSP)
  926. write_SSTO(chip->timeout, reg);
  927. /* first set CR1 without interrupt and service enables */
  928. write_SSCR1(cr1 & SSCR1_CHANGE_MASK, reg);
  929. /* restart the SSP */
  930. write_SSCR0(cr0, reg);
  931. } else {
  932. if (drv_data->ssp_type != PXA25x_SSP)
  933. write_SSTO(chip->timeout, reg);
  934. }
  935. cs_assert(drv_data);
  936. /* after chip select, release the data by enabling service
  937. * requests and interrupts, without changing any mode bits */
  938. write_SSCR1(cr1, reg);
  939. }
  940. static void pump_messages(struct work_struct *work)
  941. {
  942. struct driver_data *drv_data =
  943. container_of(work, struct driver_data, pump_messages);
  944. unsigned long flags;
  945. /* Lock queue and check for queue work */
  946. spin_lock_irqsave(&drv_data->lock, flags);
  947. if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
  948. drv_data->busy = 0;
  949. spin_unlock_irqrestore(&drv_data->lock, flags);
  950. return;
  951. }
  952. /* Make sure we are not already running a message */
  953. if (drv_data->cur_msg) {
  954. spin_unlock_irqrestore(&drv_data->lock, flags);
  955. return;
  956. }
  957. /* Extract head of queue */
  958. drv_data->cur_msg = list_entry(drv_data->queue.next,
  959. struct spi_message, queue);
  960. list_del_init(&drv_data->cur_msg->queue);
  961. /* Initial message state*/
  962. drv_data->cur_msg->state = START_STATE;
  963. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  964. struct spi_transfer,
  965. transfer_list);
  966. /* prepare to setup the SSP, in pump_transfers, using the per
  967. * chip configuration */
  968. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  969. /* Mark as busy and launch transfers */
  970. tasklet_schedule(&drv_data->pump_transfers);
  971. drv_data->busy = 1;
  972. spin_unlock_irqrestore(&drv_data->lock, flags);
  973. }
  974. static int transfer(struct spi_device *spi, struct spi_message *msg)
  975. {
  976. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  977. unsigned long flags;
  978. spin_lock_irqsave(&drv_data->lock, flags);
  979. if (drv_data->run == QUEUE_STOPPED) {
  980. spin_unlock_irqrestore(&drv_data->lock, flags);
  981. return -ESHUTDOWN;
  982. }
  983. msg->actual_length = 0;
  984. msg->status = -EINPROGRESS;
  985. msg->state = START_STATE;
  986. list_add_tail(&msg->queue, &drv_data->queue);
  987. if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
  988. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  989. spin_unlock_irqrestore(&drv_data->lock, flags);
  990. return 0;
  991. }
  992. static int setup_cs(struct spi_device *spi, struct chip_data *chip,
  993. struct pxa2xx_spi_chip *chip_info)
  994. {
  995. int err = 0;
  996. if (chip == NULL || chip_info == NULL)
  997. return 0;
  998. /* NOTE: setup() can be called multiple times, possibly with
  999. * different chip_info, release previously requested GPIO
  1000. */
  1001. if (gpio_is_valid(chip->gpio_cs))
  1002. gpio_free(chip->gpio_cs);
  1003. /* If (*cs_control) is provided, ignore GPIO chip select */
  1004. if (chip_info->cs_control) {
  1005. chip->cs_control = chip_info->cs_control;
  1006. return 0;
  1007. }
  1008. if (gpio_is_valid(chip_info->gpio_cs)) {
  1009. err = gpio_request(chip_info->gpio_cs, "SPI_CS");
  1010. if (err) {
  1011. dev_err(&spi->dev, "failed to request chip select "
  1012. "GPIO%d\n", chip_info->gpio_cs);
  1013. return err;
  1014. }
  1015. chip->gpio_cs = chip_info->gpio_cs;
  1016. chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
  1017. err = gpio_direction_output(chip->gpio_cs,
  1018. !chip->gpio_cs_inverted);
  1019. }
  1020. return err;
  1021. }
  1022. static int setup(struct spi_device *spi)
  1023. {
  1024. struct pxa2xx_spi_chip *chip_info = NULL;
  1025. struct chip_data *chip;
  1026. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  1027. struct ssp_device *ssp = drv_data->ssp;
  1028. unsigned int clk_div;
  1029. uint tx_thres = TX_THRESH_DFLT;
  1030. uint rx_thres = RX_THRESH_DFLT;
  1031. if (drv_data->ssp_type != PXA25x_SSP
  1032. && (spi->bits_per_word < 4 || spi->bits_per_word > 32)) {
  1033. dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
  1034. "b/w not 4-32 for type non-PXA25x_SSP\n",
  1035. drv_data->ssp_type, spi->bits_per_word);
  1036. return -EINVAL;
  1037. }
  1038. else if (drv_data->ssp_type == PXA25x_SSP
  1039. && (spi->bits_per_word < 4
  1040. || spi->bits_per_word > 16)) {
  1041. dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
  1042. "b/w not 4-16 for type PXA25x_SSP\n",
  1043. drv_data->ssp_type, spi->bits_per_word);
  1044. return -EINVAL;
  1045. }
  1046. /* Only alloc on first setup */
  1047. chip = spi_get_ctldata(spi);
  1048. if (!chip) {
  1049. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  1050. if (!chip) {
  1051. dev_err(&spi->dev,
  1052. "failed setup: can't allocate chip data\n");
  1053. return -ENOMEM;
  1054. }
  1055. chip->gpio_cs = -1;
  1056. chip->enable_dma = 0;
  1057. chip->timeout = TIMOUT_DFLT;
  1058. chip->dma_burst_size = drv_data->master_info->enable_dma ?
  1059. DCMD_BURST8 : 0;
  1060. }
  1061. /* protocol drivers may change the chip settings, so...
  1062. * if chip_info exists, use it */
  1063. chip_info = spi->controller_data;
  1064. /* chip_info isn't always needed */
  1065. chip->cr1 = 0;
  1066. if (chip_info) {
  1067. if (chip_info->timeout)
  1068. chip->timeout = chip_info->timeout;
  1069. if (chip_info->tx_threshold)
  1070. tx_thres = chip_info->tx_threshold;
  1071. if (chip_info->rx_threshold)
  1072. rx_thres = chip_info->rx_threshold;
  1073. chip->enable_dma = drv_data->master_info->enable_dma;
  1074. chip->dma_threshold = 0;
  1075. if (chip_info->enable_loopback)
  1076. chip->cr1 = SSCR1_LBM;
  1077. }
  1078. chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
  1079. (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
  1080. /* set dma burst and threshold outside of chip_info path so that if
  1081. * chip_info goes away after setting chip->enable_dma, the
  1082. * burst and threshold can still respond to changes in bits_per_word */
  1083. if (chip->enable_dma) {
  1084. /* set up legal burst and threshold for dma */
  1085. if (set_dma_burst_and_threshold(chip, spi, spi->bits_per_word,
  1086. &chip->dma_burst_size,
  1087. &chip->dma_threshold)) {
  1088. dev_warn(&spi->dev, "in setup: DMA burst size reduced "
  1089. "to match bits_per_word\n");
  1090. }
  1091. }
  1092. clk_div = ssp_get_clk_div(ssp, spi->max_speed_hz);
  1093. chip->speed_hz = spi->max_speed_hz;
  1094. chip->cr0 = clk_div
  1095. | SSCR0_Motorola
  1096. | SSCR0_DataSize(spi->bits_per_word > 16 ?
  1097. spi->bits_per_word - 16 : spi->bits_per_word)
  1098. | SSCR0_SSE
  1099. | (spi->bits_per_word > 16 ? SSCR0_EDSS : 0);
  1100. chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
  1101. chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
  1102. | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
  1103. /* NOTE: PXA25x_SSP _could_ use external clocking ... */
  1104. if (drv_data->ssp_type != PXA25x_SSP)
  1105. dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
  1106. clk_get_rate(ssp->clk)
  1107. / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
  1108. chip->enable_dma ? "DMA" : "PIO");
  1109. else
  1110. dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
  1111. clk_get_rate(ssp->clk) / 2
  1112. / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
  1113. chip->enable_dma ? "DMA" : "PIO");
  1114. if (spi->bits_per_word <= 8) {
  1115. chip->n_bytes = 1;
  1116. chip->dma_width = DCMD_WIDTH1;
  1117. chip->read = u8_reader;
  1118. chip->write = u8_writer;
  1119. } else if (spi->bits_per_word <= 16) {
  1120. chip->n_bytes = 2;
  1121. chip->dma_width = DCMD_WIDTH2;
  1122. chip->read = u16_reader;
  1123. chip->write = u16_writer;
  1124. } else if (spi->bits_per_word <= 32) {
  1125. chip->cr0 |= SSCR0_EDSS;
  1126. chip->n_bytes = 4;
  1127. chip->dma_width = DCMD_WIDTH4;
  1128. chip->read = u32_reader;
  1129. chip->write = u32_writer;
  1130. } else {
  1131. dev_err(&spi->dev, "invalid wordsize\n");
  1132. return -ENODEV;
  1133. }
  1134. chip->bits_per_word = spi->bits_per_word;
  1135. spi_set_ctldata(spi, chip);
  1136. return setup_cs(spi, chip, chip_info);
  1137. }
  1138. static void cleanup(struct spi_device *spi)
  1139. {
  1140. struct chip_data *chip = spi_get_ctldata(spi);
  1141. if (!chip)
  1142. return;
  1143. if (gpio_is_valid(chip->gpio_cs))
  1144. gpio_free(chip->gpio_cs);
  1145. kfree(chip);
  1146. }
  1147. static int __devinit init_queue(struct driver_data *drv_data)
  1148. {
  1149. INIT_LIST_HEAD(&drv_data->queue);
  1150. spin_lock_init(&drv_data->lock);
  1151. drv_data->run = QUEUE_STOPPED;
  1152. drv_data->busy = 0;
  1153. tasklet_init(&drv_data->pump_transfers,
  1154. pump_transfers, (unsigned long)drv_data);
  1155. INIT_WORK(&drv_data->pump_messages, pump_messages);
  1156. drv_data->workqueue = create_singlethread_workqueue(
  1157. dev_name(drv_data->master->dev.parent));
  1158. if (drv_data->workqueue == NULL)
  1159. return -EBUSY;
  1160. return 0;
  1161. }
  1162. static int start_queue(struct driver_data *drv_data)
  1163. {
  1164. unsigned long flags;
  1165. spin_lock_irqsave(&drv_data->lock, flags);
  1166. if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
  1167. spin_unlock_irqrestore(&drv_data->lock, flags);
  1168. return -EBUSY;
  1169. }
  1170. drv_data->run = QUEUE_RUNNING;
  1171. drv_data->cur_msg = NULL;
  1172. drv_data->cur_transfer = NULL;
  1173. drv_data->cur_chip = NULL;
  1174. spin_unlock_irqrestore(&drv_data->lock, flags);
  1175. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  1176. return 0;
  1177. }
  1178. static int stop_queue(struct driver_data *drv_data)
  1179. {
  1180. unsigned long flags;
  1181. unsigned limit = 500;
  1182. int status = 0;
  1183. spin_lock_irqsave(&drv_data->lock, flags);
  1184. /* This is a bit lame, but is optimized for the common execution path.
  1185. * A wait_queue on the drv_data->busy could be used, but then the common
  1186. * execution path (pump_messages) would be required to call wake_up or
  1187. * friends on every SPI message. Do this instead */
  1188. drv_data->run = QUEUE_STOPPED;
  1189. while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
  1190. spin_unlock_irqrestore(&drv_data->lock, flags);
  1191. msleep(10);
  1192. spin_lock_irqsave(&drv_data->lock, flags);
  1193. }
  1194. if (!list_empty(&drv_data->queue) || drv_data->busy)
  1195. status = -EBUSY;
  1196. spin_unlock_irqrestore(&drv_data->lock, flags);
  1197. return status;
  1198. }
  1199. static int destroy_queue(struct driver_data *drv_data)
  1200. {
  1201. int status;
  1202. status = stop_queue(drv_data);
  1203. /* we are unloading the module or failing to load (only two calls
  1204. * to this routine), and neither call can handle a return value.
  1205. * However, destroy_workqueue calls flush_workqueue, and that will
  1206. * block until all work is done. If the reason that stop_queue
  1207. * timed out is that the work will never finish, then it does no
  1208. * good to call destroy_workqueue, so return anyway. */
  1209. if (status != 0)
  1210. return status;
  1211. destroy_workqueue(drv_data->workqueue);
  1212. return 0;
  1213. }
  1214. static int __devinit pxa2xx_spi_probe(struct platform_device *pdev)
  1215. {
  1216. struct device *dev = &pdev->dev;
  1217. struct pxa2xx_spi_master *platform_info;
  1218. struct spi_master *master;
  1219. struct driver_data *drv_data;
  1220. struct ssp_device *ssp;
  1221. int status;
  1222. platform_info = dev->platform_data;
  1223. ssp = pxa_ssp_request(pdev->id, pdev->name);
  1224. if (ssp == NULL) {
  1225. dev_err(&pdev->dev, "failed to request SSP%d\n", pdev->id);
  1226. return -ENODEV;
  1227. }
  1228. /* Allocate master with space for drv_data and null dma buffer */
  1229. master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
  1230. if (!master) {
  1231. dev_err(&pdev->dev, "cannot alloc spi_master\n");
  1232. pxa_ssp_free(ssp);
  1233. return -ENOMEM;
  1234. }
  1235. drv_data = spi_master_get_devdata(master);
  1236. drv_data->master = master;
  1237. drv_data->master_info = platform_info;
  1238. drv_data->pdev = pdev;
  1239. drv_data->ssp = ssp;
  1240. /* the spi->mode bits understood by this driver: */
  1241. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  1242. master->bus_num = pdev->id;
  1243. master->num_chipselect = platform_info->num_chipselect;
  1244. master->dma_alignment = DMA_ALIGNMENT;
  1245. master->cleanup = cleanup;
  1246. master->setup = setup;
  1247. master->transfer = transfer;
  1248. drv_data->ssp_type = ssp->type;
  1249. drv_data->null_dma_buf = (u32 *)ALIGN((u32)(drv_data +
  1250. sizeof(struct driver_data)), 8);
  1251. drv_data->ioaddr = ssp->mmio_base;
  1252. drv_data->ssdr_physical = ssp->phys_base + SSDR;
  1253. if (ssp->type == PXA25x_SSP) {
  1254. drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
  1255. drv_data->dma_cr1 = 0;
  1256. drv_data->clear_sr = SSSR_ROR;
  1257. drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
  1258. } else {
  1259. drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
  1260. drv_data->dma_cr1 = SSCR1_TSRE | SSCR1_RSRE | SSCR1_TINTE;
  1261. drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
  1262. drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
  1263. }
  1264. status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
  1265. drv_data);
  1266. if (status < 0) {
  1267. dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
  1268. goto out_error_master_alloc;
  1269. }
  1270. /* Setup DMA if requested */
  1271. drv_data->tx_channel = -1;
  1272. drv_data->rx_channel = -1;
  1273. if (platform_info->enable_dma) {
  1274. /* Get two DMA channels (rx and tx) */
  1275. drv_data->rx_channel = pxa_request_dma("pxa2xx_spi_ssp_rx",
  1276. DMA_PRIO_HIGH,
  1277. dma_handler,
  1278. drv_data);
  1279. if (drv_data->rx_channel < 0) {
  1280. dev_err(dev, "problem (%d) requesting rx channel\n",
  1281. drv_data->rx_channel);
  1282. status = -ENODEV;
  1283. goto out_error_irq_alloc;
  1284. }
  1285. drv_data->tx_channel = pxa_request_dma("pxa2xx_spi_ssp_tx",
  1286. DMA_PRIO_MEDIUM,
  1287. dma_handler,
  1288. drv_data);
  1289. if (drv_data->tx_channel < 0) {
  1290. dev_err(dev, "problem (%d) requesting tx channel\n",
  1291. drv_data->tx_channel);
  1292. status = -ENODEV;
  1293. goto out_error_dma_alloc;
  1294. }
  1295. DRCMR(ssp->drcmr_rx) = DRCMR_MAPVLD | drv_data->rx_channel;
  1296. DRCMR(ssp->drcmr_tx) = DRCMR_MAPVLD | drv_data->tx_channel;
  1297. }
  1298. /* Enable SOC clock */
  1299. clk_enable(ssp->clk);
  1300. /* Load default SSP configuration */
  1301. write_SSCR0(0, drv_data->ioaddr);
  1302. write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) |
  1303. SSCR1_TxTresh(TX_THRESH_DFLT),
  1304. drv_data->ioaddr);
  1305. write_SSCR0(SSCR0_SCR(2)
  1306. | SSCR0_Motorola
  1307. | SSCR0_DataSize(8),
  1308. drv_data->ioaddr);
  1309. if (drv_data->ssp_type != PXA25x_SSP)
  1310. write_SSTO(0, drv_data->ioaddr);
  1311. write_SSPSP(0, drv_data->ioaddr);
  1312. /* Initial and start queue */
  1313. status = init_queue(drv_data);
  1314. if (status != 0) {
  1315. dev_err(&pdev->dev, "problem initializing queue\n");
  1316. goto out_error_clock_enabled;
  1317. }
  1318. status = start_queue(drv_data);
  1319. if (status != 0) {
  1320. dev_err(&pdev->dev, "problem starting queue\n");
  1321. goto out_error_clock_enabled;
  1322. }
  1323. /* Register with the SPI framework */
  1324. platform_set_drvdata(pdev, drv_data);
  1325. status = spi_register_master(master);
  1326. if (status != 0) {
  1327. dev_err(&pdev->dev, "problem registering spi master\n");
  1328. goto out_error_queue_alloc;
  1329. }
  1330. return status;
  1331. out_error_queue_alloc:
  1332. destroy_queue(drv_data);
  1333. out_error_clock_enabled:
  1334. clk_disable(ssp->clk);
  1335. out_error_dma_alloc:
  1336. if (drv_data->tx_channel != -1)
  1337. pxa_free_dma(drv_data->tx_channel);
  1338. if (drv_data->rx_channel != -1)
  1339. pxa_free_dma(drv_data->rx_channel);
  1340. out_error_irq_alloc:
  1341. free_irq(ssp->irq, drv_data);
  1342. out_error_master_alloc:
  1343. spi_master_put(master);
  1344. pxa_ssp_free(ssp);
  1345. return status;
  1346. }
  1347. static int pxa2xx_spi_remove(struct platform_device *pdev)
  1348. {
  1349. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1350. struct ssp_device *ssp;
  1351. int status = 0;
  1352. if (!drv_data)
  1353. return 0;
  1354. ssp = drv_data->ssp;
  1355. /* Remove the queue */
  1356. status = destroy_queue(drv_data);
  1357. if (status != 0)
  1358. /* the kernel does not check the return status of this
  1359. * this routine (mod->exit, within the kernel). Therefore
  1360. * nothing is gained by returning from here, the module is
  1361. * going away regardless, and we should not leave any more
  1362. * resources allocated than necessary. We cannot free the
  1363. * message memory in drv_data->queue, but we can release the
  1364. * resources below. I think the kernel should honor -EBUSY
  1365. * returns but... */
  1366. dev_err(&pdev->dev, "pxa2xx_spi_remove: workqueue will not "
  1367. "complete, message memory not freed\n");
  1368. /* Disable the SSP at the peripheral and SOC level */
  1369. write_SSCR0(0, drv_data->ioaddr);
  1370. clk_disable(ssp->clk);
  1371. /* Release DMA */
  1372. if (drv_data->master_info->enable_dma) {
  1373. DRCMR(ssp->drcmr_rx) = 0;
  1374. DRCMR(ssp->drcmr_tx) = 0;
  1375. pxa_free_dma(drv_data->tx_channel);
  1376. pxa_free_dma(drv_data->rx_channel);
  1377. }
  1378. /* Release IRQ */
  1379. free_irq(ssp->irq, drv_data);
  1380. /* Release SSP */
  1381. pxa_ssp_free(ssp);
  1382. /* Disconnect from the SPI framework */
  1383. spi_unregister_master(drv_data->master);
  1384. /* Prevent double remove */
  1385. platform_set_drvdata(pdev, NULL);
  1386. return 0;
  1387. }
  1388. static void pxa2xx_spi_shutdown(struct platform_device *pdev)
  1389. {
  1390. int status = 0;
  1391. if ((status = pxa2xx_spi_remove(pdev)) != 0)
  1392. dev_err(&pdev->dev, "shutdown failed with %d\n", status);
  1393. }
  1394. #ifdef CONFIG_PM
  1395. static int pxa2xx_spi_suspend(struct device *dev)
  1396. {
  1397. struct driver_data *drv_data = dev_get_drvdata(dev);
  1398. struct ssp_device *ssp = drv_data->ssp;
  1399. int status = 0;
  1400. status = stop_queue(drv_data);
  1401. if (status != 0)
  1402. return status;
  1403. write_SSCR0(0, drv_data->ioaddr);
  1404. clk_disable(ssp->clk);
  1405. return 0;
  1406. }
  1407. static int pxa2xx_spi_resume(struct device *dev)
  1408. {
  1409. struct driver_data *drv_data = dev_get_drvdata(dev);
  1410. struct ssp_device *ssp = drv_data->ssp;
  1411. int status = 0;
  1412. if (drv_data->rx_channel != -1)
  1413. DRCMR(drv_data->ssp->drcmr_rx) =
  1414. DRCMR_MAPVLD | drv_data->rx_channel;
  1415. if (drv_data->tx_channel != -1)
  1416. DRCMR(drv_data->ssp->drcmr_tx) =
  1417. DRCMR_MAPVLD | drv_data->tx_channel;
  1418. /* Enable the SSP clock */
  1419. clk_enable(ssp->clk);
  1420. /* Start the queue running */
  1421. status = start_queue(drv_data);
  1422. if (status != 0) {
  1423. dev_err(dev, "problem starting queue (%d)\n", status);
  1424. return status;
  1425. }
  1426. return 0;
  1427. }
  1428. static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
  1429. .suspend = pxa2xx_spi_suspend,
  1430. .resume = pxa2xx_spi_resume,
  1431. };
  1432. #endif
  1433. static struct platform_driver driver = {
  1434. .driver = {
  1435. .name = "pxa2xx-spi",
  1436. .owner = THIS_MODULE,
  1437. #ifdef CONFIG_PM
  1438. .pm = &pxa2xx_spi_pm_ops,
  1439. #endif
  1440. },
  1441. .probe = pxa2xx_spi_probe,
  1442. .remove = pxa2xx_spi_remove,
  1443. .shutdown = pxa2xx_spi_shutdown,
  1444. };
  1445. static int __init pxa2xx_spi_init(void)
  1446. {
  1447. return platform_driver_register(&driver);
  1448. }
  1449. subsys_initcall(pxa2xx_spi_init);
  1450. static void __exit pxa2xx_spi_exit(void)
  1451. {
  1452. platform_driver_unregister(&driver);
  1453. }
  1454. module_exit(pxa2xx_spi_exit);