w83795.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174
  1. /*
  2. * w83795.c - Linux kernel driver for hardware monitoring
  3. * Copyright (C) 2008 Nuvoton Technology Corp.
  4. * Wei Song
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation - version 2.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  18. * 02110-1301 USA.
  19. *
  20. * Supports following chips:
  21. *
  22. * Chip #vin #fanin #pwm #temp #dts wchipid vendid i2c ISA
  23. * w83795g 21 14 8 6 8 0x79 0x5ca3 yes no
  24. * w83795adg 18 14 2 6 8 0x79 0x5ca3 yes no
  25. */
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/slab.h>
  30. #include <linux/i2c.h>
  31. #include <linux/hwmon.h>
  32. #include <linux/hwmon-sysfs.h>
  33. #include <linux/err.h>
  34. #include <linux/mutex.h>
  35. #include <linux/delay.h>
  36. /* Addresses to scan */
  37. static const unsigned short normal_i2c[] = {
  38. 0x2c, 0x2d, 0x2e, 0x2f, I2C_CLIENT_END
  39. };
  40. static int reset;
  41. module_param(reset, bool, 0);
  42. MODULE_PARM_DESC(reset, "Set to 1 to reset chip, not recommended");
  43. #define W83795_REG_BANKSEL 0x00
  44. #define W83795_REG_VENDORID 0xfd
  45. #define W83795_REG_CHIPID 0xfe
  46. #define W83795_REG_DEVICEID 0xfb
  47. #define W83795_REG_DEVICEID_A 0xff
  48. #define W83795_REG_I2C_ADDR 0xfc
  49. #define W83795_REG_CONFIG 0x01
  50. #define W83795_REG_CONFIG_CONFIG48 0x04
  51. #define W83795_REG_CONFIG_START 0x01
  52. /* Multi-Function Pin Ctrl Registers */
  53. #define W83795_REG_VOLT_CTRL1 0x02
  54. #define W83795_REG_VOLT_CTRL2 0x03
  55. #define W83795_REG_TEMP_CTRL1 0x04
  56. #define W83795_REG_TEMP_CTRL2 0x05
  57. #define W83795_REG_FANIN_CTRL1 0x06
  58. #define W83795_REG_FANIN_CTRL2 0x07
  59. #define W83795_REG_VMIGB_CTRL 0x08
  60. #define TEMP_CTRL_DISABLE 0
  61. #define TEMP_CTRL_TD 1
  62. #define TEMP_CTRL_VSEN 2
  63. #define TEMP_CTRL_TR 3
  64. #define TEMP_CTRL_SHIFT 4
  65. #define TEMP_CTRL_HASIN_SHIFT 5
  66. /* temp mode may effect VSEN17-12 (in20-15) */
  67. static const u16 W83795_REG_TEMP_CTRL[][6] = {
  68. /* Disable, TD, VSEN, TR, register shift value, has_in shift num */
  69. {0x00, 0x01, 0x02, 0x03, 0, 17}, /* TR1 */
  70. {0x00, 0x04, 0x08, 0x0C, 2, 18}, /* TR2 */
  71. {0x00, 0x10, 0x20, 0x30, 4, 19}, /* TR3 */
  72. {0x00, 0x40, 0x80, 0xC0, 6, 20}, /* TR4 */
  73. {0x00, 0x00, 0x02, 0x03, 0, 15}, /* TR5 */
  74. {0x00, 0x00, 0x08, 0x0C, 2, 16}, /* TR6 */
  75. };
  76. #define TEMP_READ 0
  77. #define TEMP_CRIT 1
  78. #define TEMP_CRIT_HYST 2
  79. #define TEMP_WARN 3
  80. #define TEMP_WARN_HYST 4
  81. /* only crit and crit_hyst affect real-time alarm status
  82. * current crit crit_hyst warn warn_hyst */
  83. static const u16 W83795_REG_TEMP[][5] = {
  84. {0x21, 0x96, 0x97, 0x98, 0x99}, /* TD1/TR1 */
  85. {0x22, 0x9a, 0x9b, 0x9c, 0x9d}, /* TD2/TR2 */
  86. {0x23, 0x9e, 0x9f, 0xa0, 0xa1}, /* TD3/TR3 */
  87. {0x24, 0xa2, 0xa3, 0xa4, 0xa5}, /* TD4/TR4 */
  88. {0x1f, 0xa6, 0xa7, 0xa8, 0xa9}, /* TR5 */
  89. {0x20, 0xaa, 0xab, 0xac, 0xad}, /* TR6 */
  90. };
  91. #define IN_READ 0
  92. #define IN_MAX 1
  93. #define IN_LOW 2
  94. static const u16 W83795_REG_IN[][3] = {
  95. /* Current, HL, LL */
  96. {0x10, 0x70, 0x71}, /* VSEN1 */
  97. {0x11, 0x72, 0x73}, /* VSEN2 */
  98. {0x12, 0x74, 0x75}, /* VSEN3 */
  99. {0x13, 0x76, 0x77}, /* VSEN4 */
  100. {0x14, 0x78, 0x79}, /* VSEN5 */
  101. {0x15, 0x7a, 0x7b}, /* VSEN6 */
  102. {0x16, 0x7c, 0x7d}, /* VSEN7 */
  103. {0x17, 0x7e, 0x7f}, /* VSEN8 */
  104. {0x18, 0x80, 0x81}, /* VSEN9 */
  105. {0x19, 0x82, 0x83}, /* VSEN10 */
  106. {0x1A, 0x84, 0x85}, /* VSEN11 */
  107. {0x1B, 0x86, 0x87}, /* VTT */
  108. {0x1C, 0x88, 0x89}, /* 3VDD */
  109. {0x1D, 0x8a, 0x8b}, /* 3VSB */
  110. {0x1E, 0x8c, 0x8d}, /* VBAT */
  111. {0x1F, 0xa6, 0xa7}, /* VSEN12 */
  112. {0x20, 0xaa, 0xab}, /* VSEN13 */
  113. {0x21, 0x96, 0x97}, /* VSEN14 */
  114. {0x22, 0x9a, 0x9b}, /* VSEN15 */
  115. {0x23, 0x9e, 0x9f}, /* VSEN16 */
  116. {0x24, 0xa2, 0xa3}, /* VSEN17 */
  117. };
  118. #define W83795_REG_VRLSB 0x3C
  119. static const u8 W83795_REG_IN_HL_LSB[] = {
  120. 0x8e, /* VSEN1-4 */
  121. 0x90, /* VSEN5-8 */
  122. 0x92, /* VSEN9-11 */
  123. 0x94, /* VTT, 3VDD, 3VSB, 3VBAT */
  124. 0xa8, /* VSEN12 */
  125. 0xac, /* VSEN13 */
  126. 0x98, /* VSEN14 */
  127. 0x9c, /* VSEN15 */
  128. 0xa0, /* VSEN16 */
  129. 0xa4, /* VSEN17 */
  130. };
  131. #define IN_LSB_REG(index, type) \
  132. (((type) == 1) ? W83795_REG_IN_HL_LSB[(index)] \
  133. : (W83795_REG_IN_HL_LSB[(index)] + 1))
  134. #define IN_LSB_REG_NUM 10
  135. #define IN_LSB_SHIFT 0
  136. #define IN_LSB_IDX 1
  137. static const u8 IN_LSB_SHIFT_IDX[][2] = {
  138. /* High/Low LSB shift, LSB No. */
  139. {0x00, 0x00}, /* VSEN1 */
  140. {0x02, 0x00}, /* VSEN2 */
  141. {0x04, 0x00}, /* VSEN3 */
  142. {0x06, 0x00}, /* VSEN4 */
  143. {0x00, 0x01}, /* VSEN5 */
  144. {0x02, 0x01}, /* VSEN6 */
  145. {0x04, 0x01}, /* VSEN7 */
  146. {0x06, 0x01}, /* VSEN8 */
  147. {0x00, 0x02}, /* VSEN9 */
  148. {0x02, 0x02}, /* VSEN10 */
  149. {0x04, 0x02}, /* VSEN11 */
  150. {0x00, 0x03}, /* VTT */
  151. {0x02, 0x03}, /* 3VDD */
  152. {0x04, 0x03}, /* 3VSB */
  153. {0x06, 0x03}, /* VBAT */
  154. {0x06, 0x04}, /* VSEN12 */
  155. {0x06, 0x05}, /* VSEN13 */
  156. {0x06, 0x06}, /* VSEN14 */
  157. {0x06, 0x07}, /* VSEN15 */
  158. {0x06, 0x08}, /* VSEN16 */
  159. {0x06, 0x09}, /* VSEN17 */
  160. };
  161. #define W83795_REG_FAN(index) (0x2E + (index))
  162. #define W83795_REG_FAN_MIN_HL(index) (0xB6 + (index))
  163. #define W83795_REG_FAN_MIN_LSB(index) (0xC4 + (index) / 2)
  164. #define W83795_REG_FAN_MIN_LSB_SHIFT(index) \
  165. (((index) & 1) ? 4 : 0)
  166. #define W83795_REG_VID_CTRL 0x6A
  167. #define ALARM_BEEP_REG_NUM 6
  168. #define W83795_REG_ALARM(index) (0x41 + (index))
  169. #define W83795_REG_BEEP(index) (0x50 + (index))
  170. #define W83795_REG_CLR_CHASSIS 0x4D
  171. #define W83795_REG_TEMP_NUM 6
  172. #define W83795_REG_FCMS1 0x201
  173. #define W83795_REG_FCMS2 0x208
  174. #define W83795_REG_TFMR(index) (0x202 + (index))
  175. #define W83795_REG_FOMC 0x20F
  176. #define W83795_REG_TSS(index) (0x209 + (index))
  177. #define PWM_OUTPUT 0
  178. #define PWM_START 1
  179. #define PWM_NONSTOP 2
  180. #define PWM_STOP_TIME 3
  181. #define PWM_FREQ 4
  182. #define W83795_REG_PWM(index, nr) \
  183. (((nr) == 0 ? 0x210 : \
  184. (nr) == 1 ? 0x220 : \
  185. (nr) == 2 ? 0x228 : \
  186. (nr) == 3 ? 0x230 : 0x218) + (index))
  187. #define W83795_REG_FTSH(index) (0x240 + (index) * 2)
  188. #define W83795_REG_FTSL(index) (0x241 + (index) * 2)
  189. #define W83795_REG_TFTS 0x250
  190. #define TEMP_PWM_TTTI 0
  191. #define TEMP_PWM_CTFS 1
  192. #define TEMP_PWM_HCT 2
  193. #define TEMP_PWM_HOT 3
  194. #define W83795_REG_TTTI(index) (0x260 + (index))
  195. #define W83795_REG_CTFS(index) (0x268 + (index))
  196. #define W83795_REG_HT(index) (0x270 + (index))
  197. #define SF4_TEMP 0
  198. #define SF4_PWM 1
  199. #define W83795_REG_SF4_TEMP(temp_num, index) \
  200. (0x280 + 0x10 * (temp_num) + (index))
  201. #define W83795_REG_SF4_PWM(temp_num, index) \
  202. (0x288 + 0x10 * (temp_num) + (index))
  203. #define W83795_REG_DTSC 0x301
  204. #define W83795_REG_DTSE 0x302
  205. #define W83795_REG_DTS(index) (0x26 + (index))
  206. #define W83795_REG_PECI_TBASE(index) (0x320 + (index))
  207. #define DTS_CRIT 0
  208. #define DTS_CRIT_HYST 1
  209. #define DTS_WARN 2
  210. #define DTS_WARN_HYST 3
  211. #define W83795_REG_DTS_EXT(index) (0xB2 + (index))
  212. #define SETUP_PWM_DEFAULT 0
  213. #define SETUP_PWM_UPTIME 1
  214. #define SETUP_PWM_DOWNTIME 2
  215. #define W83795_REG_SETUP_PWM(index) (0x20C + (index))
  216. static inline u16 in_from_reg(u8 index, u16 val)
  217. {
  218. /* 3VDD, 3VSB and VBAT: 6 mV/bit; other inputs: 2 mV/bit */
  219. if (index >= 12 && index <= 14)
  220. return val * 6;
  221. else
  222. return val * 2;
  223. }
  224. static inline u16 in_to_reg(u8 index, u16 val)
  225. {
  226. if (index >= 12 && index <= 14)
  227. return val / 6;
  228. else
  229. return val / 2;
  230. }
  231. static inline unsigned long fan_from_reg(u16 val)
  232. {
  233. if ((val == 0xfff) || (val == 0))
  234. return 0;
  235. return 1350000UL / val;
  236. }
  237. static inline u16 fan_to_reg(long rpm)
  238. {
  239. if (rpm <= 0)
  240. return 0x0fff;
  241. return SENSORS_LIMIT((1350000 + (rpm >> 1)) / rpm, 1, 0xffe);
  242. }
  243. static inline unsigned long time_from_reg(u8 reg)
  244. {
  245. return reg * 100;
  246. }
  247. static inline u8 time_to_reg(unsigned long val)
  248. {
  249. return SENSORS_LIMIT((val + 50) / 100, 0, 0xff);
  250. }
  251. static inline long temp_from_reg(s8 reg)
  252. {
  253. return reg * 1000;
  254. }
  255. static inline s8 temp_to_reg(long val, s8 min, s8 max)
  256. {
  257. return SENSORS_LIMIT(val / 1000, min, max);
  258. }
  259. static const u16 pwm_freq_cksel0[16] = {
  260. 1024, 512, 341, 256, 205, 171, 146, 128,
  261. 85, 64, 32, 16, 8, 4, 2, 1
  262. };
  263. static unsigned int pwm_freq_from_reg(u8 reg, u16 clkin)
  264. {
  265. unsigned long base_clock;
  266. if (reg & 0x80) {
  267. base_clock = clkin * 1000 / ((clkin == 48000) ? 384 : 256);
  268. return base_clock / ((reg & 0x7f) + 1);
  269. } else
  270. return pwm_freq_cksel0[reg & 0x0f];
  271. }
  272. static u8 pwm_freq_to_reg(unsigned long val, u16 clkin)
  273. {
  274. unsigned long base_clock;
  275. u8 reg0, reg1;
  276. unsigned long best0, best1;
  277. /* Best fit for cksel = 0 */
  278. for (reg0 = 0; reg0 < ARRAY_SIZE(pwm_freq_cksel0) - 1; reg0++) {
  279. if (val > (pwm_freq_cksel0[reg0] +
  280. pwm_freq_cksel0[reg0 + 1]) / 2)
  281. break;
  282. }
  283. if (val < 375) /* cksel = 1 can't beat this */
  284. return reg0;
  285. best0 = pwm_freq_cksel0[reg0];
  286. /* Best fit for cksel = 1 */
  287. base_clock = clkin * 1000 / ((clkin == 48000) ? 384 : 256);
  288. reg1 = SENSORS_LIMIT(DIV_ROUND_CLOSEST(base_clock, val), 1, 128);
  289. best1 = base_clock / reg1;
  290. reg1 = 0x80 | (reg1 - 1);
  291. /* Choose the closest one */
  292. if (abs(val - best0) > abs(val - best1))
  293. return reg1;
  294. else
  295. return reg0;
  296. }
  297. enum chip_types {w83795g, w83795adg};
  298. struct w83795_data {
  299. struct device *hwmon_dev;
  300. struct mutex update_lock;
  301. unsigned long last_updated; /* In jiffies */
  302. enum chip_types chip_type;
  303. u8 bank;
  304. u32 has_in; /* Enable monitor VIN or not */
  305. u8 has_dyn_in; /* Only in2-0 can have this */
  306. u16 in[21][3]; /* Register value, read/high/low */
  307. u8 in_lsb[10][3]; /* LSB Register value, high/low */
  308. u8 has_gain; /* has gain: in17-20 * 8 */
  309. u16 has_fan; /* Enable fan14-1 or not */
  310. u16 fan[14]; /* Register value combine */
  311. u16 fan_min[14]; /* Register value combine */
  312. u8 has_temp; /* Enable monitor temp6-1 or not */
  313. s8 temp[6][5]; /* current, crit, crit_hyst, warn, warn_hyst */
  314. u8 temp_read_vrlsb[6];
  315. u8 temp_mode; /* bit 0: TR mode, bit 1: TD mode */
  316. u8 temp_src[3]; /* Register value */
  317. u8 enable_dts; /* Enable PECI and SB-TSI,
  318. * bit 0: =1 enable, =0 disable,
  319. * bit 1: =1 AMD SB-TSI, =0 Intel PECI */
  320. u8 has_dts; /* Enable monitor DTS temp */
  321. s8 dts[8]; /* Register value */
  322. u8 dts_read_vrlsb[8]; /* Register value */
  323. s8 dts_ext[4]; /* Register value */
  324. u8 has_pwm; /* 795g supports 8 pwm, 795adg only supports 2,
  325. * no config register, only affected by chip
  326. * type */
  327. u8 pwm[8][5]; /* Register value, output, start, non stop, stop
  328. * time, freq */
  329. u16 clkin; /* CLKIN frequency in kHz */
  330. u8 pwm_fcms[2]; /* Register value */
  331. u8 pwm_tfmr[6]; /* Register value */
  332. u8 pwm_fomc; /* Register value */
  333. u16 target_speed[8]; /* Register value, target speed for speed
  334. * cruise */
  335. u8 tol_speed; /* tolerance of target speed */
  336. u8 pwm_temp[6][4]; /* TTTI, CTFS, HCT, HOT */
  337. u8 sf4_reg[6][2][7]; /* 6 temp, temp/dcpwm, 7 registers */
  338. u8 setup_pwm[3]; /* Register value */
  339. u8 alarms[6]; /* Register value */
  340. u8 beeps[6]; /* Register value */
  341. char valid;
  342. };
  343. /*
  344. * Hardware access
  345. * We assume that nobdody can change the bank outside the driver.
  346. */
  347. /* Must be called with data->update_lock held, except during initialization */
  348. static int w83795_set_bank(struct i2c_client *client, u8 bank)
  349. {
  350. struct w83795_data *data = i2c_get_clientdata(client);
  351. int err;
  352. /* If the same bank is already set, nothing to do */
  353. if ((data->bank & 0x07) == bank)
  354. return 0;
  355. /* Change to new bank, preserve all other bits */
  356. bank |= data->bank & ~0x07;
  357. err = i2c_smbus_write_byte_data(client, W83795_REG_BANKSEL, bank);
  358. if (err < 0) {
  359. dev_err(&client->dev,
  360. "Failed to set bank to %d, err %d\n",
  361. (int)bank, err);
  362. return err;
  363. }
  364. data->bank = bank;
  365. return 0;
  366. }
  367. /* Must be called with data->update_lock held, except during initialization */
  368. static u8 w83795_read(struct i2c_client *client, u16 reg)
  369. {
  370. int err;
  371. err = w83795_set_bank(client, reg >> 8);
  372. if (err < 0)
  373. return 0x00; /* Arbitrary */
  374. err = i2c_smbus_read_byte_data(client, reg & 0xff);
  375. if (err < 0) {
  376. dev_err(&client->dev,
  377. "Failed to read from register 0x%03x, err %d\n",
  378. (int)reg, err);
  379. return 0x00; /* Arbitrary */
  380. }
  381. return err;
  382. }
  383. /* Must be called with data->update_lock held, except during initialization */
  384. static int w83795_write(struct i2c_client *client, u16 reg, u8 value)
  385. {
  386. int err;
  387. err = w83795_set_bank(client, reg >> 8);
  388. if (err < 0)
  389. return err;
  390. err = i2c_smbus_write_byte_data(client, reg & 0xff, value);
  391. if (err < 0)
  392. dev_err(&client->dev,
  393. "Failed to write to register 0x%03x, err %d\n",
  394. (int)reg, err);
  395. return err;
  396. }
  397. static struct w83795_data *w83795_update_device(struct device *dev)
  398. {
  399. struct i2c_client *client = to_i2c_client(dev);
  400. struct w83795_data *data = i2c_get_clientdata(client);
  401. u16 tmp;
  402. int i;
  403. mutex_lock(&data->update_lock);
  404. if (!(time_after(jiffies, data->last_updated + HZ * 2)
  405. || !data->valid))
  406. goto END;
  407. /* Update the voltages value */
  408. for (i = 0; i < ARRAY_SIZE(data->in); i++) {
  409. if (!(data->has_in & (1 << i)))
  410. continue;
  411. tmp = w83795_read(client, W83795_REG_IN[i][IN_READ]) << 2;
  412. tmp |= w83795_read(client, W83795_REG_VRLSB) >> 6;
  413. data->in[i][IN_READ] = tmp;
  414. }
  415. /* in0-2 can have dynamic limits (W83795G only) */
  416. if (data->has_dyn_in) {
  417. u8 lsb_max = w83795_read(client, IN_LSB_REG(0, IN_MAX));
  418. u8 lsb_low = w83795_read(client, IN_LSB_REG(0, IN_LOW));
  419. for (i = 0; i < 3; i++) {
  420. if (!(data->has_dyn_in & (1 << i)))
  421. continue;
  422. data->in[i][IN_MAX] =
  423. w83795_read(client, W83795_REG_IN[i][IN_MAX]);
  424. data->in[i][IN_LOW] =
  425. w83795_read(client, W83795_REG_IN[i][IN_LOW]);
  426. data->in_lsb[i][IN_MAX] = (lsb_max >> (2 * i)) & 0x03;
  427. data->in_lsb[i][IN_LOW] = (lsb_low >> (2 * i)) & 0x03;
  428. }
  429. }
  430. /* Update fan */
  431. for (i = 0; i < ARRAY_SIZE(data->fan); i++) {
  432. if (!(data->has_fan & (1 << i)))
  433. continue;
  434. data->fan[i] = w83795_read(client, W83795_REG_FAN(i)) << 4;
  435. data->fan[i] |=
  436. (w83795_read(client, W83795_REG_VRLSB) >> 4) & 0x0F;
  437. }
  438. /* Update temperature */
  439. for (i = 0; i < ARRAY_SIZE(data->temp); i++) {
  440. /* even stop monitor, register still keep value, just read out
  441. * it */
  442. if (!(data->has_temp & (1 << i))) {
  443. data->temp[i][TEMP_READ] = 0;
  444. data->temp_read_vrlsb[i] = 0;
  445. continue;
  446. }
  447. data->temp[i][TEMP_READ] =
  448. w83795_read(client, W83795_REG_TEMP[i][TEMP_READ]);
  449. data->temp_read_vrlsb[i] =
  450. w83795_read(client, W83795_REG_VRLSB);
  451. }
  452. /* Update dts temperature */
  453. if (data->enable_dts != 0) {
  454. for (i = 0; i < ARRAY_SIZE(data->dts); i++) {
  455. if (!(data->has_dts & (1 << i)))
  456. continue;
  457. data->dts[i] =
  458. w83795_read(client, W83795_REG_DTS(i));
  459. data->dts_read_vrlsb[i] =
  460. w83795_read(client, W83795_REG_VRLSB);
  461. }
  462. }
  463. /* Update pwm output */
  464. for (i = 0; i < data->has_pwm; i++) {
  465. data->pwm[i][PWM_OUTPUT] =
  466. w83795_read(client, W83795_REG_PWM(i, PWM_OUTPUT));
  467. }
  468. /* update alarm */
  469. for (i = 0; i < ALARM_BEEP_REG_NUM; i++)
  470. data->alarms[i] = w83795_read(client, W83795_REG_ALARM(i));
  471. data->last_updated = jiffies;
  472. data->valid = 1;
  473. END:
  474. mutex_unlock(&data->update_lock);
  475. return data;
  476. }
  477. /*
  478. * Sysfs attributes
  479. */
  480. #define ALARM_STATUS 0
  481. #define BEEP_ENABLE 1
  482. static ssize_t
  483. show_alarm_beep(struct device *dev, struct device_attribute *attr, char *buf)
  484. {
  485. struct w83795_data *data = w83795_update_device(dev);
  486. struct sensor_device_attribute_2 *sensor_attr =
  487. to_sensor_dev_attr_2(attr);
  488. int nr = sensor_attr->nr;
  489. int index = sensor_attr->index >> 3;
  490. int bit = sensor_attr->index & 0x07;
  491. u8 val;
  492. if (ALARM_STATUS == nr) {
  493. val = (data->alarms[index] >> (bit)) & 1;
  494. } else { /* BEEP_ENABLE */
  495. val = (data->beeps[index] >> (bit)) & 1;
  496. }
  497. return sprintf(buf, "%u\n", val);
  498. }
  499. static ssize_t
  500. store_beep(struct device *dev, struct device_attribute *attr,
  501. const char *buf, size_t count)
  502. {
  503. struct i2c_client *client = to_i2c_client(dev);
  504. struct w83795_data *data = i2c_get_clientdata(client);
  505. struct sensor_device_attribute_2 *sensor_attr =
  506. to_sensor_dev_attr_2(attr);
  507. int index = sensor_attr->index >> 3;
  508. int shift = sensor_attr->index & 0x07;
  509. u8 beep_bit = 1 << shift;
  510. unsigned long val;
  511. if (strict_strtoul(buf, 10, &val) < 0)
  512. return -EINVAL;
  513. if (val != 0 && val != 1)
  514. return -EINVAL;
  515. mutex_lock(&data->update_lock);
  516. data->beeps[index] = w83795_read(client, W83795_REG_BEEP(index));
  517. data->beeps[index] &= ~beep_bit;
  518. data->beeps[index] |= val << shift;
  519. w83795_write(client, W83795_REG_BEEP(index), data->beeps[index]);
  520. mutex_unlock(&data->update_lock);
  521. return count;
  522. }
  523. /* Write any value to clear chassis alarm */
  524. static ssize_t
  525. store_chassis_clear(struct device *dev,
  526. struct device_attribute *attr, const char *buf,
  527. size_t count)
  528. {
  529. struct i2c_client *client = to_i2c_client(dev);
  530. struct w83795_data *data = i2c_get_clientdata(client);
  531. u8 val;
  532. mutex_lock(&data->update_lock);
  533. val = w83795_read(client, W83795_REG_CLR_CHASSIS);
  534. val |= 0x80;
  535. w83795_write(client, W83795_REG_CLR_CHASSIS, val);
  536. mutex_unlock(&data->update_lock);
  537. return count;
  538. }
  539. #define FAN_INPUT 0
  540. #define FAN_MIN 1
  541. static ssize_t
  542. show_fan(struct device *dev, struct device_attribute *attr, char *buf)
  543. {
  544. struct sensor_device_attribute_2 *sensor_attr =
  545. to_sensor_dev_attr_2(attr);
  546. int nr = sensor_attr->nr;
  547. int index = sensor_attr->index;
  548. struct w83795_data *data = w83795_update_device(dev);
  549. u16 val;
  550. if (FAN_INPUT == nr)
  551. val = data->fan[index] & 0x0fff;
  552. else
  553. val = data->fan_min[index] & 0x0fff;
  554. return sprintf(buf, "%lu\n", fan_from_reg(val));
  555. }
  556. static ssize_t
  557. store_fan_min(struct device *dev, struct device_attribute *attr,
  558. const char *buf, size_t count)
  559. {
  560. struct sensor_device_attribute_2 *sensor_attr =
  561. to_sensor_dev_attr_2(attr);
  562. int index = sensor_attr->index;
  563. struct i2c_client *client = to_i2c_client(dev);
  564. struct w83795_data *data = i2c_get_clientdata(client);
  565. unsigned long val;
  566. if (strict_strtoul(buf, 10, &val))
  567. return -EINVAL;
  568. val = fan_to_reg(val);
  569. mutex_lock(&data->update_lock);
  570. data->fan_min[index] = val;
  571. w83795_write(client, W83795_REG_FAN_MIN_HL(index), (val >> 4) & 0xff);
  572. val &= 0x0f;
  573. if (index & 1) {
  574. val <<= 4;
  575. val |= w83795_read(client, W83795_REG_FAN_MIN_LSB(index))
  576. & 0x0f;
  577. } else {
  578. val |= w83795_read(client, W83795_REG_FAN_MIN_LSB(index))
  579. & 0xf0;
  580. }
  581. w83795_write(client, W83795_REG_FAN_MIN_LSB(index), val & 0xff);
  582. mutex_unlock(&data->update_lock);
  583. return count;
  584. }
  585. static ssize_t
  586. show_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  587. {
  588. struct w83795_data *data = w83795_update_device(dev);
  589. struct sensor_device_attribute_2 *sensor_attr =
  590. to_sensor_dev_attr_2(attr);
  591. int nr = sensor_attr->nr;
  592. int index = sensor_attr->index;
  593. unsigned int val;
  594. switch (nr) {
  595. case PWM_STOP_TIME:
  596. val = time_from_reg(data->pwm[index][nr]);
  597. break;
  598. case PWM_FREQ:
  599. val = pwm_freq_from_reg(data->pwm[index][nr], data->clkin);
  600. break;
  601. default:
  602. val = data->pwm[index][nr];
  603. break;
  604. }
  605. return sprintf(buf, "%u\n", val);
  606. }
  607. static ssize_t
  608. store_pwm(struct device *dev, struct device_attribute *attr,
  609. const char *buf, size_t count)
  610. {
  611. struct i2c_client *client = to_i2c_client(dev);
  612. struct w83795_data *data = i2c_get_clientdata(client);
  613. struct sensor_device_attribute_2 *sensor_attr =
  614. to_sensor_dev_attr_2(attr);
  615. int nr = sensor_attr->nr;
  616. int index = sensor_attr->index;
  617. unsigned long val;
  618. if (strict_strtoul(buf, 10, &val) < 0)
  619. return -EINVAL;
  620. mutex_lock(&data->update_lock);
  621. switch (nr) {
  622. case PWM_STOP_TIME:
  623. val = time_to_reg(val);
  624. break;
  625. case PWM_FREQ:
  626. val = pwm_freq_to_reg(val, data->clkin);
  627. break;
  628. default:
  629. val = SENSORS_LIMIT(val, 0, 0xff);
  630. break;
  631. }
  632. w83795_write(client, W83795_REG_PWM(index, nr), val);
  633. data->pwm[index][nr] = val;
  634. mutex_unlock(&data->update_lock);
  635. return count;
  636. }
  637. static ssize_t
  638. show_pwm_enable(struct device *dev, struct device_attribute *attr, char *buf)
  639. {
  640. struct sensor_device_attribute_2 *sensor_attr =
  641. to_sensor_dev_attr_2(attr);
  642. struct i2c_client *client = to_i2c_client(dev);
  643. struct w83795_data *data = i2c_get_clientdata(client);
  644. int index = sensor_attr->index;
  645. u8 tmp;
  646. if (1 == (data->pwm_fcms[0] & (1 << index))) {
  647. tmp = 2;
  648. goto out;
  649. }
  650. for (tmp = 0; tmp < 6; tmp++) {
  651. if (data->pwm_tfmr[tmp] & (1 << index)) {
  652. tmp = 3;
  653. goto out;
  654. }
  655. }
  656. if (data->pwm_fomc & (1 << index))
  657. tmp = 0;
  658. else
  659. tmp = 1;
  660. out:
  661. return sprintf(buf, "%u\n", tmp);
  662. }
  663. static ssize_t
  664. store_pwm_enable(struct device *dev, struct device_attribute *attr,
  665. const char *buf, size_t count)
  666. {
  667. struct i2c_client *client = to_i2c_client(dev);
  668. struct w83795_data *data = i2c_get_clientdata(client);
  669. struct sensor_device_attribute_2 *sensor_attr =
  670. to_sensor_dev_attr_2(attr);
  671. int index = sensor_attr->index;
  672. unsigned long val;
  673. int i;
  674. if (strict_strtoul(buf, 10, &val) < 0)
  675. return -EINVAL;
  676. if (val > 2)
  677. return -EINVAL;
  678. mutex_lock(&data->update_lock);
  679. switch (val) {
  680. case 0:
  681. case 1:
  682. data->pwm_fcms[0] &= ~(1 << index);
  683. w83795_write(client, W83795_REG_FCMS1, data->pwm_fcms[0]);
  684. for (i = 0; i < 6; i++) {
  685. data->pwm_tfmr[i] &= ~(1 << index);
  686. w83795_write(client, W83795_REG_TFMR(i),
  687. data->pwm_tfmr[i]);
  688. }
  689. data->pwm_fomc |= 1 << index;
  690. data->pwm_fomc ^= val << index;
  691. w83795_write(client, W83795_REG_FOMC, data->pwm_fomc);
  692. break;
  693. case 2:
  694. data->pwm_fcms[0] |= (1 << index);
  695. w83795_write(client, W83795_REG_FCMS1, data->pwm_fcms[0]);
  696. break;
  697. }
  698. mutex_unlock(&data->update_lock);
  699. return count;
  700. }
  701. static ssize_t
  702. show_temp_src(struct device *dev, struct device_attribute *attr, char *buf)
  703. {
  704. struct sensor_device_attribute_2 *sensor_attr =
  705. to_sensor_dev_attr_2(attr);
  706. struct i2c_client *client = to_i2c_client(dev);
  707. struct w83795_data *data = i2c_get_clientdata(client);
  708. int index = sensor_attr->index;
  709. u8 val = index / 2;
  710. u8 tmp = data->temp_src[val];
  711. if (index & 1)
  712. val = 4;
  713. else
  714. val = 0;
  715. tmp >>= val;
  716. tmp &= 0x0f;
  717. return sprintf(buf, "%u\n", tmp);
  718. }
  719. static ssize_t
  720. store_temp_src(struct device *dev, struct device_attribute *attr,
  721. const char *buf, size_t count)
  722. {
  723. struct i2c_client *client = to_i2c_client(dev);
  724. struct w83795_data *data = i2c_get_clientdata(client);
  725. struct sensor_device_attribute_2 *sensor_attr =
  726. to_sensor_dev_attr_2(attr);
  727. int index = sensor_attr->index;
  728. unsigned long tmp;
  729. u8 val = index / 2;
  730. if (strict_strtoul(buf, 10, &tmp) < 0)
  731. return -EINVAL;
  732. tmp = SENSORS_LIMIT(tmp, 0, 15);
  733. mutex_lock(&data->update_lock);
  734. if (index & 1) {
  735. tmp <<= 4;
  736. data->temp_src[val] &= 0x0f;
  737. } else {
  738. data->temp_src[val] &= 0xf0;
  739. }
  740. data->temp_src[val] |= tmp;
  741. w83795_write(client, W83795_REG_TSS(val), data->temp_src[val]);
  742. mutex_unlock(&data->update_lock);
  743. return count;
  744. }
  745. #define TEMP_PWM_ENABLE 0
  746. #define TEMP_PWM_FAN_MAP 1
  747. static ssize_t
  748. show_temp_pwm_enable(struct device *dev, struct device_attribute *attr,
  749. char *buf)
  750. {
  751. struct i2c_client *client = to_i2c_client(dev);
  752. struct w83795_data *data = i2c_get_clientdata(client);
  753. struct sensor_device_attribute_2 *sensor_attr =
  754. to_sensor_dev_attr_2(attr);
  755. int nr = sensor_attr->nr;
  756. int index = sensor_attr->index;
  757. u8 tmp = 0xff;
  758. switch (nr) {
  759. case TEMP_PWM_ENABLE:
  760. tmp = (data->pwm_fcms[1] >> index) & 1;
  761. if (tmp)
  762. tmp = 4;
  763. else
  764. tmp = 3;
  765. break;
  766. case TEMP_PWM_FAN_MAP:
  767. tmp = data->pwm_tfmr[index];
  768. break;
  769. }
  770. return sprintf(buf, "%u\n", tmp);
  771. }
  772. static ssize_t
  773. store_temp_pwm_enable(struct device *dev, struct device_attribute *attr,
  774. const char *buf, size_t count)
  775. {
  776. struct i2c_client *client = to_i2c_client(dev);
  777. struct w83795_data *data = i2c_get_clientdata(client);
  778. struct sensor_device_attribute_2 *sensor_attr =
  779. to_sensor_dev_attr_2(attr);
  780. int nr = sensor_attr->nr;
  781. int index = sensor_attr->index;
  782. unsigned long tmp;
  783. if (strict_strtoul(buf, 10, &tmp) < 0)
  784. return -EINVAL;
  785. switch (nr) {
  786. case TEMP_PWM_ENABLE:
  787. if ((tmp != 3) && (tmp != 4))
  788. return -EINVAL;
  789. tmp -= 3;
  790. mutex_lock(&data->update_lock);
  791. data->pwm_fcms[1] &= ~(1 << index);
  792. data->pwm_fcms[1] |= tmp << index;
  793. w83795_write(client, W83795_REG_FCMS2, data->pwm_fcms[1]);
  794. mutex_unlock(&data->update_lock);
  795. break;
  796. case TEMP_PWM_FAN_MAP:
  797. mutex_lock(&data->update_lock);
  798. tmp = SENSORS_LIMIT(tmp, 0, 0xff);
  799. w83795_write(client, W83795_REG_TFMR(index), tmp);
  800. data->pwm_tfmr[index] = tmp;
  801. mutex_unlock(&data->update_lock);
  802. break;
  803. }
  804. return count;
  805. }
  806. #define FANIN_TARGET 0
  807. #define FANIN_TOL 1
  808. static ssize_t
  809. show_fanin(struct device *dev, struct device_attribute *attr, char *buf)
  810. {
  811. struct i2c_client *client = to_i2c_client(dev);
  812. struct w83795_data *data = i2c_get_clientdata(client);
  813. struct sensor_device_attribute_2 *sensor_attr =
  814. to_sensor_dev_attr_2(attr);
  815. int nr = sensor_attr->nr;
  816. int index = sensor_attr->index;
  817. u16 tmp = 0;
  818. switch (nr) {
  819. case FANIN_TARGET:
  820. tmp = fan_from_reg(data->target_speed[index]);
  821. break;
  822. case FANIN_TOL:
  823. tmp = data->tol_speed;
  824. break;
  825. }
  826. return sprintf(buf, "%u\n", tmp);
  827. }
  828. static ssize_t
  829. store_fanin(struct device *dev, struct device_attribute *attr,
  830. const char *buf, size_t count)
  831. {
  832. struct i2c_client *client = to_i2c_client(dev);
  833. struct w83795_data *data = i2c_get_clientdata(client);
  834. struct sensor_device_attribute_2 *sensor_attr =
  835. to_sensor_dev_attr_2(attr);
  836. int nr = sensor_attr->nr;
  837. int index = sensor_attr->index;
  838. unsigned long val;
  839. if (strict_strtoul(buf, 10, &val) < 0)
  840. return -EINVAL;
  841. mutex_lock(&data->update_lock);
  842. switch (nr) {
  843. case FANIN_TARGET:
  844. val = fan_to_reg(SENSORS_LIMIT(val, 0, 0xfff));
  845. w83795_write(client, W83795_REG_FTSH(index), (val >> 4) & 0xff);
  846. w83795_write(client, W83795_REG_FTSL(index), (val << 4) & 0xf0);
  847. data->target_speed[index] = val;
  848. break;
  849. case FANIN_TOL:
  850. val = SENSORS_LIMIT(val, 0, 0x3f);
  851. w83795_write(client, W83795_REG_TFTS, val);
  852. data->tol_speed = val;
  853. break;
  854. }
  855. mutex_unlock(&data->update_lock);
  856. return count;
  857. }
  858. static ssize_t
  859. show_temp_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  860. {
  861. struct i2c_client *client = to_i2c_client(dev);
  862. struct w83795_data *data = i2c_get_clientdata(client);
  863. struct sensor_device_attribute_2 *sensor_attr =
  864. to_sensor_dev_attr_2(attr);
  865. int nr = sensor_attr->nr;
  866. int index = sensor_attr->index;
  867. long tmp = temp_from_reg(data->pwm_temp[index][nr]);
  868. return sprintf(buf, "%ld\n", tmp);
  869. }
  870. static ssize_t
  871. store_temp_pwm(struct device *dev, struct device_attribute *attr,
  872. const char *buf, size_t count)
  873. {
  874. struct i2c_client *client = to_i2c_client(dev);
  875. struct w83795_data *data = i2c_get_clientdata(client);
  876. struct sensor_device_attribute_2 *sensor_attr =
  877. to_sensor_dev_attr_2(attr);
  878. int nr = sensor_attr->nr;
  879. int index = sensor_attr->index;
  880. unsigned long val;
  881. u8 tmp;
  882. if (strict_strtoul(buf, 10, &val) < 0)
  883. return -EINVAL;
  884. val /= 1000;
  885. mutex_lock(&data->update_lock);
  886. switch (nr) {
  887. case TEMP_PWM_TTTI:
  888. val = SENSORS_LIMIT(val, 0, 0x7f);
  889. w83795_write(client, W83795_REG_TTTI(index), val);
  890. break;
  891. case TEMP_PWM_CTFS:
  892. val = SENSORS_LIMIT(val, 0, 0x7f);
  893. w83795_write(client, W83795_REG_CTFS(index), val);
  894. break;
  895. case TEMP_PWM_HCT:
  896. val = SENSORS_LIMIT(val, 0, 0x0f);
  897. tmp = w83795_read(client, W83795_REG_HT(index));
  898. tmp &= 0x0f;
  899. tmp |= (val << 4) & 0xf0;
  900. w83795_write(client, W83795_REG_HT(index), tmp);
  901. break;
  902. case TEMP_PWM_HOT:
  903. val = SENSORS_LIMIT(val, 0, 0x0f);
  904. tmp = w83795_read(client, W83795_REG_HT(index));
  905. tmp &= 0xf0;
  906. tmp |= val & 0x0f;
  907. w83795_write(client, W83795_REG_HT(index), tmp);
  908. break;
  909. }
  910. data->pwm_temp[index][nr] = val;
  911. mutex_unlock(&data->update_lock);
  912. return count;
  913. }
  914. static ssize_t
  915. show_sf4_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  916. {
  917. struct i2c_client *client = to_i2c_client(dev);
  918. struct w83795_data *data = i2c_get_clientdata(client);
  919. struct sensor_device_attribute_2 *sensor_attr =
  920. to_sensor_dev_attr_2(attr);
  921. int nr = sensor_attr->nr;
  922. int index = sensor_attr->index;
  923. return sprintf(buf, "%u\n", data->sf4_reg[index][SF4_PWM][nr]);
  924. }
  925. static ssize_t
  926. store_sf4_pwm(struct device *dev, struct device_attribute *attr,
  927. const char *buf, size_t count)
  928. {
  929. struct i2c_client *client = to_i2c_client(dev);
  930. struct w83795_data *data = i2c_get_clientdata(client);
  931. struct sensor_device_attribute_2 *sensor_attr =
  932. to_sensor_dev_attr_2(attr);
  933. int nr = sensor_attr->nr;
  934. int index = sensor_attr->index;
  935. unsigned long val;
  936. if (strict_strtoul(buf, 10, &val) < 0)
  937. return -EINVAL;
  938. mutex_lock(&data->update_lock);
  939. w83795_write(client, W83795_REG_SF4_PWM(index, nr), val);
  940. data->sf4_reg[index][SF4_PWM][nr] = val;
  941. mutex_unlock(&data->update_lock);
  942. return count;
  943. }
  944. static ssize_t
  945. show_sf4_temp(struct device *dev, struct device_attribute *attr, char *buf)
  946. {
  947. struct i2c_client *client = to_i2c_client(dev);
  948. struct w83795_data *data = i2c_get_clientdata(client);
  949. struct sensor_device_attribute_2 *sensor_attr =
  950. to_sensor_dev_attr_2(attr);
  951. int nr = sensor_attr->nr;
  952. int index = sensor_attr->index;
  953. return sprintf(buf, "%u\n",
  954. (data->sf4_reg[index][SF4_TEMP][nr]) * 1000);
  955. }
  956. static ssize_t
  957. store_sf4_temp(struct device *dev, struct device_attribute *attr,
  958. const char *buf, size_t count)
  959. {
  960. struct i2c_client *client = to_i2c_client(dev);
  961. struct w83795_data *data = i2c_get_clientdata(client);
  962. struct sensor_device_attribute_2 *sensor_attr =
  963. to_sensor_dev_attr_2(attr);
  964. int nr = sensor_attr->nr;
  965. int index = sensor_attr->index;
  966. unsigned long val;
  967. if (strict_strtoul(buf, 10, &val) < 0)
  968. return -EINVAL;
  969. val /= 1000;
  970. mutex_lock(&data->update_lock);
  971. w83795_write(client, W83795_REG_SF4_TEMP(index, nr), val);
  972. data->sf4_reg[index][SF4_TEMP][nr] = val;
  973. mutex_unlock(&data->update_lock);
  974. return count;
  975. }
  976. static ssize_t
  977. show_temp(struct device *dev, struct device_attribute *attr, char *buf)
  978. {
  979. struct sensor_device_attribute_2 *sensor_attr =
  980. to_sensor_dev_attr_2(attr);
  981. int nr = sensor_attr->nr;
  982. int index = sensor_attr->index;
  983. struct w83795_data *data = w83795_update_device(dev);
  984. long temp = temp_from_reg(data->temp[index][nr]);
  985. if (TEMP_READ == nr)
  986. temp += (data->temp_read_vrlsb[index] >> 6) * 250;
  987. return sprintf(buf, "%ld\n", temp);
  988. }
  989. static ssize_t
  990. store_temp(struct device *dev, struct device_attribute *attr,
  991. const char *buf, size_t count)
  992. {
  993. struct sensor_device_attribute_2 *sensor_attr =
  994. to_sensor_dev_attr_2(attr);
  995. int nr = sensor_attr->nr;
  996. int index = sensor_attr->index;
  997. struct i2c_client *client = to_i2c_client(dev);
  998. struct w83795_data *data = i2c_get_clientdata(client);
  999. long tmp;
  1000. if (strict_strtol(buf, 10, &tmp) < 0)
  1001. return -EINVAL;
  1002. mutex_lock(&data->update_lock);
  1003. data->temp[index][nr] = temp_to_reg(tmp, -128, 127);
  1004. w83795_write(client, W83795_REG_TEMP[index][nr], data->temp[index][nr]);
  1005. mutex_unlock(&data->update_lock);
  1006. return count;
  1007. }
  1008. static ssize_t
  1009. show_dts_mode(struct device *dev, struct device_attribute *attr, char *buf)
  1010. {
  1011. struct i2c_client *client = to_i2c_client(dev);
  1012. struct w83795_data *data = i2c_get_clientdata(client);
  1013. struct sensor_device_attribute_2 *sensor_attr =
  1014. to_sensor_dev_attr_2(attr);
  1015. int index = sensor_attr->index;
  1016. u8 tmp;
  1017. if (data->enable_dts == 0)
  1018. return sprintf(buf, "%d\n", 0);
  1019. if ((data->has_dts >> index) & 0x01) {
  1020. if (data->enable_dts & 2)
  1021. tmp = 5;
  1022. else
  1023. tmp = 6;
  1024. } else {
  1025. tmp = 0;
  1026. }
  1027. return sprintf(buf, "%d\n", tmp);
  1028. }
  1029. static ssize_t
  1030. show_dts(struct device *dev, struct device_attribute *attr, char *buf)
  1031. {
  1032. struct sensor_device_attribute_2 *sensor_attr =
  1033. to_sensor_dev_attr_2(attr);
  1034. int index = sensor_attr->index;
  1035. struct w83795_data *data = w83795_update_device(dev);
  1036. long temp = temp_from_reg(data->dts[index]);
  1037. temp += (data->dts_read_vrlsb[index] >> 6) * 250;
  1038. return sprintf(buf, "%ld\n", temp);
  1039. }
  1040. static ssize_t
  1041. show_dts_ext(struct device *dev, struct device_attribute *attr, char *buf)
  1042. {
  1043. struct sensor_device_attribute_2 *sensor_attr =
  1044. to_sensor_dev_attr_2(attr);
  1045. int nr = sensor_attr->nr;
  1046. struct i2c_client *client = to_i2c_client(dev);
  1047. struct w83795_data *data = i2c_get_clientdata(client);
  1048. long temp = temp_from_reg(data->dts_ext[nr]);
  1049. return sprintf(buf, "%ld\n", temp);
  1050. }
  1051. static ssize_t
  1052. store_dts_ext(struct device *dev, struct device_attribute *attr,
  1053. const char *buf, size_t count)
  1054. {
  1055. struct sensor_device_attribute_2 *sensor_attr =
  1056. to_sensor_dev_attr_2(attr);
  1057. int nr = sensor_attr->nr;
  1058. struct i2c_client *client = to_i2c_client(dev);
  1059. struct w83795_data *data = i2c_get_clientdata(client);
  1060. long tmp;
  1061. if (strict_strtol(buf, 10, &tmp) < 0)
  1062. return -EINVAL;
  1063. mutex_lock(&data->update_lock);
  1064. data->dts_ext[nr] = temp_to_reg(tmp, -128, 127);
  1065. w83795_write(client, W83795_REG_DTS_EXT(nr), data->dts_ext[nr]);
  1066. mutex_unlock(&data->update_lock);
  1067. return count;
  1068. }
  1069. /*
  1070. Type 3: Thermal diode
  1071. Type 4: Thermistor
  1072. Temp5-6, default TR
  1073. Temp1-4, default TD
  1074. */
  1075. static ssize_t
  1076. show_temp_mode(struct device *dev, struct device_attribute *attr, char *buf)
  1077. {
  1078. struct i2c_client *client = to_i2c_client(dev);
  1079. struct w83795_data *data = i2c_get_clientdata(client);
  1080. struct sensor_device_attribute_2 *sensor_attr =
  1081. to_sensor_dev_attr_2(attr);
  1082. int index = sensor_attr->index;
  1083. u8 tmp;
  1084. if (data->has_temp >> index & 0x01) {
  1085. if (data->temp_mode >> index & 0x01)
  1086. tmp = 3;
  1087. else
  1088. tmp = 4;
  1089. } else {
  1090. tmp = 0;
  1091. }
  1092. return sprintf(buf, "%d\n", tmp);
  1093. }
  1094. static ssize_t
  1095. store_temp_mode(struct device *dev, struct device_attribute *attr,
  1096. const char *buf, size_t count)
  1097. {
  1098. struct i2c_client *client = to_i2c_client(dev);
  1099. struct w83795_data *data = i2c_get_clientdata(client);
  1100. struct sensor_device_attribute_2 *sensor_attr =
  1101. to_sensor_dev_attr_2(attr);
  1102. int index = sensor_attr->index;
  1103. unsigned long val;
  1104. u8 tmp;
  1105. u32 mask;
  1106. if (strict_strtoul(buf, 10, &val) < 0)
  1107. return -EINVAL;
  1108. if ((val != 4) && (val != 3))
  1109. return -EINVAL;
  1110. if ((index > 3) && (val == 3))
  1111. return -EINVAL;
  1112. mutex_lock(&data->update_lock);
  1113. if (val == 3) {
  1114. val = TEMP_CTRL_TD;
  1115. data->has_temp |= 1 << index;
  1116. data->temp_mode |= 1 << index;
  1117. } else if (val == 4) {
  1118. val = TEMP_CTRL_TR;
  1119. data->has_temp |= 1 << index;
  1120. tmp = 1 << index;
  1121. data->temp_mode &= ~tmp;
  1122. }
  1123. if (index > 3)
  1124. tmp = w83795_read(client, W83795_REG_TEMP_CTRL1);
  1125. else
  1126. tmp = w83795_read(client, W83795_REG_TEMP_CTRL2);
  1127. mask = 0x03 << W83795_REG_TEMP_CTRL[index][TEMP_CTRL_SHIFT];
  1128. tmp &= ~mask;
  1129. tmp |= W83795_REG_TEMP_CTRL[index][val];
  1130. mask = 1 << W83795_REG_TEMP_CTRL[index][TEMP_CTRL_HASIN_SHIFT];
  1131. data->has_in &= ~mask;
  1132. if (index > 3)
  1133. w83795_write(client, W83795_REG_TEMP_CTRL1, tmp);
  1134. else
  1135. w83795_write(client, W83795_REG_TEMP_CTRL2, tmp);
  1136. mutex_unlock(&data->update_lock);
  1137. return count;
  1138. }
  1139. /* show/store VIN */
  1140. static ssize_t
  1141. show_in(struct device *dev, struct device_attribute *attr, char *buf)
  1142. {
  1143. struct sensor_device_attribute_2 *sensor_attr =
  1144. to_sensor_dev_attr_2(attr);
  1145. int nr = sensor_attr->nr;
  1146. int index = sensor_attr->index;
  1147. struct w83795_data *data = w83795_update_device(dev);
  1148. u16 val = data->in[index][nr];
  1149. u8 lsb_idx;
  1150. switch (nr) {
  1151. case IN_READ:
  1152. /* calculate this value again by sensors as sensors3.conf */
  1153. if ((index >= 17) &&
  1154. !((data->has_gain >> (index - 17)) & 1))
  1155. val *= 8;
  1156. break;
  1157. case IN_MAX:
  1158. case IN_LOW:
  1159. lsb_idx = IN_LSB_SHIFT_IDX[index][IN_LSB_IDX];
  1160. val <<= 2;
  1161. val |= (data->in_lsb[lsb_idx][nr] >>
  1162. IN_LSB_SHIFT_IDX[lsb_idx][IN_LSB_SHIFT]) & 0x03;
  1163. if ((index >= 17) &&
  1164. !((data->has_gain >> (index - 17)) & 1))
  1165. val *= 8;
  1166. break;
  1167. }
  1168. val = in_from_reg(index, val);
  1169. return sprintf(buf, "%d\n", val);
  1170. }
  1171. static ssize_t
  1172. store_in(struct device *dev, struct device_attribute *attr,
  1173. const char *buf, size_t count)
  1174. {
  1175. struct sensor_device_attribute_2 *sensor_attr =
  1176. to_sensor_dev_attr_2(attr);
  1177. int nr = sensor_attr->nr;
  1178. int index = sensor_attr->index;
  1179. struct i2c_client *client = to_i2c_client(dev);
  1180. struct w83795_data *data = i2c_get_clientdata(client);
  1181. unsigned long val;
  1182. u8 tmp;
  1183. u8 lsb_idx;
  1184. if (strict_strtoul(buf, 10, &val) < 0)
  1185. return -EINVAL;
  1186. val = in_to_reg(index, val);
  1187. if ((index >= 17) &&
  1188. !((data->has_gain >> (index - 17)) & 1))
  1189. val /= 8;
  1190. val = SENSORS_LIMIT(val, 0, 0x3FF);
  1191. mutex_lock(&data->update_lock);
  1192. lsb_idx = IN_LSB_SHIFT_IDX[index][IN_LSB_IDX];
  1193. tmp = w83795_read(client, IN_LSB_REG(lsb_idx, nr));
  1194. tmp &= ~(0x03 << IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT]);
  1195. tmp |= (val & 0x03) << IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT];
  1196. w83795_write(client, IN_LSB_REG(lsb_idx, nr), tmp);
  1197. data->in_lsb[lsb_idx][nr] = tmp;
  1198. tmp = (val >> 2) & 0xff;
  1199. w83795_write(client, W83795_REG_IN[index][nr], tmp);
  1200. data->in[index][nr] = tmp;
  1201. mutex_unlock(&data->update_lock);
  1202. return count;
  1203. }
  1204. static ssize_t
  1205. show_sf_setup(struct device *dev, struct device_attribute *attr, char *buf)
  1206. {
  1207. struct sensor_device_attribute_2 *sensor_attr =
  1208. to_sensor_dev_attr_2(attr);
  1209. int nr = sensor_attr->nr;
  1210. struct i2c_client *client = to_i2c_client(dev);
  1211. struct w83795_data *data = i2c_get_clientdata(client);
  1212. u16 val = data->setup_pwm[nr];
  1213. switch (nr) {
  1214. case SETUP_PWM_UPTIME:
  1215. case SETUP_PWM_DOWNTIME:
  1216. val = time_from_reg(val);
  1217. break;
  1218. }
  1219. return sprintf(buf, "%d\n", val);
  1220. }
  1221. static ssize_t
  1222. store_sf_setup(struct device *dev, struct device_attribute *attr,
  1223. const char *buf, size_t count)
  1224. {
  1225. struct sensor_device_attribute_2 *sensor_attr =
  1226. to_sensor_dev_attr_2(attr);
  1227. int nr = sensor_attr->nr;
  1228. struct i2c_client *client = to_i2c_client(dev);
  1229. struct w83795_data *data = i2c_get_clientdata(client);
  1230. unsigned long val;
  1231. if (strict_strtoul(buf, 10, &val) < 0)
  1232. return -EINVAL;
  1233. switch (nr) {
  1234. case SETUP_PWM_DEFAULT:
  1235. val = SENSORS_LIMIT(val, 0, 0xff);
  1236. break;
  1237. case SETUP_PWM_UPTIME:
  1238. case SETUP_PWM_DOWNTIME:
  1239. val = time_to_reg(val);
  1240. if (val == 0)
  1241. return -EINVAL;
  1242. break;
  1243. }
  1244. mutex_lock(&data->update_lock);
  1245. data->setup_pwm[nr] = val;
  1246. w83795_write(client, W83795_REG_SETUP_PWM(nr), val);
  1247. mutex_unlock(&data->update_lock);
  1248. return count;
  1249. }
  1250. #define NOT_USED -1
  1251. /* Don't change the attribute order, _max and _min are accessed by index
  1252. * somewhere else in the code */
  1253. #define SENSOR_ATTR_IN(index) { \
  1254. SENSOR_ATTR_2(in##index##_input, S_IRUGO, show_in, NULL, \
  1255. IN_READ, index), \
  1256. SENSOR_ATTR_2(in##index##_max, S_IRUGO | S_IWUSR, show_in, \
  1257. store_in, IN_MAX, index), \
  1258. SENSOR_ATTR_2(in##index##_min, S_IRUGO | S_IWUSR, show_in, \
  1259. store_in, IN_LOW, index), \
  1260. SENSOR_ATTR_2(in##index##_alarm, S_IRUGO, show_alarm_beep, \
  1261. NULL, ALARM_STATUS, index + ((index > 14) ? 1 : 0)), \
  1262. SENSOR_ATTR_2(in##index##_beep, S_IWUSR | S_IRUGO, \
  1263. show_alarm_beep, store_beep, BEEP_ENABLE, \
  1264. index + ((index > 14) ? 1 : 0)) }
  1265. #define SENSOR_ATTR_FAN(index) { \
  1266. SENSOR_ATTR_2(fan##index##_input, S_IRUGO, show_fan, \
  1267. NULL, FAN_INPUT, index - 1), \
  1268. SENSOR_ATTR_2(fan##index##_min, S_IWUSR | S_IRUGO, \
  1269. show_fan, store_fan_min, FAN_MIN, index - 1), \
  1270. SENSOR_ATTR_2(fan##index##_alarm, S_IRUGO, show_alarm_beep, \
  1271. NULL, ALARM_STATUS, index + 31), \
  1272. SENSOR_ATTR_2(fan##index##_beep, S_IWUSR | S_IRUGO, \
  1273. show_alarm_beep, store_beep, BEEP_ENABLE, index + 31) }
  1274. #define SENSOR_ATTR_PWM(index) { \
  1275. SENSOR_ATTR_2(pwm##index, S_IWUSR | S_IRUGO, show_pwm, \
  1276. store_pwm, PWM_OUTPUT, index - 1), \
  1277. SENSOR_ATTR_2(pwm##index##_nonstop, S_IWUSR | S_IRUGO, \
  1278. show_pwm, store_pwm, PWM_NONSTOP, index - 1), \
  1279. SENSOR_ATTR_2(pwm##index##_start, S_IWUSR | S_IRUGO, \
  1280. show_pwm, store_pwm, PWM_START, index - 1), \
  1281. SENSOR_ATTR_2(pwm##index##_stop_time, S_IWUSR | S_IRUGO, \
  1282. show_pwm, store_pwm, PWM_STOP_TIME, index - 1), \
  1283. SENSOR_ATTR_2(pwm##index##_freq, S_IWUSR | S_IRUGO, \
  1284. show_pwm, store_pwm, PWM_FREQ, index - 1), \
  1285. SENSOR_ATTR_2(pwm##index##_enable, S_IWUSR | S_IRUGO, \
  1286. show_pwm_enable, store_pwm_enable, NOT_USED, index - 1), \
  1287. SENSOR_ATTR_2(fan##index##_target, S_IWUSR | S_IRUGO, \
  1288. show_fanin, store_fanin, FANIN_TARGET, index - 1) }
  1289. #define SENSOR_ATTR_DTS(index) { \
  1290. SENSOR_ATTR_2(temp##index##_type, S_IRUGO , \
  1291. show_dts_mode, NULL, NOT_USED, index - 7), \
  1292. SENSOR_ATTR_2(temp##index##_input, S_IRUGO, show_dts, \
  1293. NULL, NOT_USED, index - 7), \
  1294. SENSOR_ATTR_2(temp##index##_crit, S_IRUGO | S_IWUSR, show_dts_ext, \
  1295. store_dts_ext, DTS_CRIT, NOT_USED), \
  1296. SENSOR_ATTR_2(temp##index##_crit_hyst, S_IRUGO | S_IWUSR, \
  1297. show_dts_ext, store_dts_ext, DTS_CRIT_HYST, NOT_USED), \
  1298. SENSOR_ATTR_2(temp##index##_max, S_IRUGO | S_IWUSR, show_dts_ext, \
  1299. store_dts_ext, DTS_WARN, NOT_USED), \
  1300. SENSOR_ATTR_2(temp##index##_max_hyst, S_IRUGO | S_IWUSR, \
  1301. show_dts_ext, store_dts_ext, DTS_WARN_HYST, NOT_USED), \
  1302. SENSOR_ATTR_2(temp##index##_alarm, S_IRUGO, \
  1303. show_alarm_beep, NULL, ALARM_STATUS, index + 17), \
  1304. SENSOR_ATTR_2(temp##index##_beep, S_IWUSR | S_IRUGO, \
  1305. show_alarm_beep, store_beep, BEEP_ENABLE, index + 17) }
  1306. #define SENSOR_ATTR_TEMP(index) { \
  1307. SENSOR_ATTR_2(temp##index##_type, S_IRUGO | S_IWUSR, \
  1308. show_temp_mode, store_temp_mode, NOT_USED, index - 1), \
  1309. SENSOR_ATTR_2(temp##index##_input, S_IRUGO, show_temp, \
  1310. NULL, TEMP_READ, index - 1), \
  1311. SENSOR_ATTR_2(temp##index##_crit, S_IRUGO | S_IWUSR, show_temp, \
  1312. store_temp, TEMP_CRIT, index - 1), \
  1313. SENSOR_ATTR_2(temp##index##_crit_hyst, S_IRUGO | S_IWUSR, \
  1314. show_temp, store_temp, TEMP_CRIT_HYST, index - 1), \
  1315. SENSOR_ATTR_2(temp##index##_max, S_IRUGO | S_IWUSR, show_temp, \
  1316. store_temp, TEMP_WARN, index - 1), \
  1317. SENSOR_ATTR_2(temp##index##_max_hyst, S_IRUGO | S_IWUSR, \
  1318. show_temp, store_temp, TEMP_WARN_HYST, index - 1), \
  1319. SENSOR_ATTR_2(temp##index##_alarm, S_IRUGO, \
  1320. show_alarm_beep, NULL, ALARM_STATUS, \
  1321. index + (index > 4 ? 11 : 17)), \
  1322. SENSOR_ATTR_2(temp##index##_beep, S_IWUSR | S_IRUGO, \
  1323. show_alarm_beep, store_beep, BEEP_ENABLE, \
  1324. index + (index > 4 ? 11 : 17)), \
  1325. SENSOR_ATTR_2(temp##index##_source_sel, S_IWUSR | S_IRUGO, \
  1326. show_temp_src, store_temp_src, NOT_USED, index - 1), \
  1327. SENSOR_ATTR_2(temp##index##_pwm_enable, S_IWUSR | S_IRUGO, \
  1328. show_temp_pwm_enable, store_temp_pwm_enable, \
  1329. TEMP_PWM_ENABLE, index - 1), \
  1330. SENSOR_ATTR_2(temp##index##_auto_channels_pwm, S_IWUSR | S_IRUGO, \
  1331. show_temp_pwm_enable, store_temp_pwm_enable, \
  1332. TEMP_PWM_FAN_MAP, index - 1), \
  1333. SENSOR_ATTR_2(thermal_cruise##index, S_IWUSR | S_IRUGO, \
  1334. show_temp_pwm, store_temp_pwm, TEMP_PWM_TTTI, index - 1), \
  1335. SENSOR_ATTR_2(temp##index##_warn, S_IWUSR | S_IRUGO, \
  1336. show_temp_pwm, store_temp_pwm, TEMP_PWM_CTFS, index - 1), \
  1337. SENSOR_ATTR_2(temp##index##_warn_hyst, S_IWUSR | S_IRUGO, \
  1338. show_temp_pwm, store_temp_pwm, TEMP_PWM_HCT, index - 1), \
  1339. SENSOR_ATTR_2(temp##index##_operation_hyst, S_IWUSR | S_IRUGO, \
  1340. show_temp_pwm, store_temp_pwm, TEMP_PWM_HOT, index - 1), \
  1341. SENSOR_ATTR_2(temp##index##_auto_point1_pwm, S_IRUGO | S_IWUSR, \
  1342. show_sf4_pwm, store_sf4_pwm, 0, index - 1), \
  1343. SENSOR_ATTR_2(temp##index##_auto_point2_pwm, S_IRUGO | S_IWUSR, \
  1344. show_sf4_pwm, store_sf4_pwm, 1, index - 1), \
  1345. SENSOR_ATTR_2(temp##index##_auto_point3_pwm, S_IRUGO | S_IWUSR, \
  1346. show_sf4_pwm, store_sf4_pwm, 2, index - 1), \
  1347. SENSOR_ATTR_2(temp##index##_auto_point4_pwm, S_IRUGO | S_IWUSR, \
  1348. show_sf4_pwm, store_sf4_pwm, 3, index - 1), \
  1349. SENSOR_ATTR_2(temp##index##_auto_point5_pwm, S_IRUGO | S_IWUSR, \
  1350. show_sf4_pwm, store_sf4_pwm, 4, index - 1), \
  1351. SENSOR_ATTR_2(temp##index##_auto_point6_pwm, S_IRUGO | S_IWUSR, \
  1352. show_sf4_pwm, store_sf4_pwm, 5, index - 1), \
  1353. SENSOR_ATTR_2(temp##index##_auto_point7_pwm, S_IRUGO | S_IWUSR, \
  1354. show_sf4_pwm, store_sf4_pwm, 6, index - 1), \
  1355. SENSOR_ATTR_2(temp##index##_auto_point1_temp, S_IRUGO | S_IWUSR,\
  1356. show_sf4_temp, store_sf4_temp, 0, index - 1), \
  1357. SENSOR_ATTR_2(temp##index##_auto_point2_temp, S_IRUGO | S_IWUSR,\
  1358. show_sf4_temp, store_sf4_temp, 1, index - 1), \
  1359. SENSOR_ATTR_2(temp##index##_auto_point3_temp, S_IRUGO | S_IWUSR,\
  1360. show_sf4_temp, store_sf4_temp, 2, index - 1), \
  1361. SENSOR_ATTR_2(temp##index##_auto_point4_temp, S_IRUGO | S_IWUSR,\
  1362. show_sf4_temp, store_sf4_temp, 3, index - 1), \
  1363. SENSOR_ATTR_2(temp##index##_auto_point5_temp, S_IRUGO | S_IWUSR,\
  1364. show_sf4_temp, store_sf4_temp, 4, index - 1), \
  1365. SENSOR_ATTR_2(temp##index##_auto_point6_temp, S_IRUGO | S_IWUSR,\
  1366. show_sf4_temp, store_sf4_temp, 5, index - 1), \
  1367. SENSOR_ATTR_2(temp##index##_auto_point7_temp, S_IRUGO | S_IWUSR,\
  1368. show_sf4_temp, store_sf4_temp, 6, index - 1) }
  1369. static struct sensor_device_attribute_2 w83795_in[][5] = {
  1370. SENSOR_ATTR_IN(0),
  1371. SENSOR_ATTR_IN(1),
  1372. SENSOR_ATTR_IN(2),
  1373. SENSOR_ATTR_IN(3),
  1374. SENSOR_ATTR_IN(4),
  1375. SENSOR_ATTR_IN(5),
  1376. SENSOR_ATTR_IN(6),
  1377. SENSOR_ATTR_IN(7),
  1378. SENSOR_ATTR_IN(8),
  1379. SENSOR_ATTR_IN(9),
  1380. SENSOR_ATTR_IN(10),
  1381. SENSOR_ATTR_IN(11),
  1382. SENSOR_ATTR_IN(12),
  1383. SENSOR_ATTR_IN(13),
  1384. SENSOR_ATTR_IN(14),
  1385. SENSOR_ATTR_IN(15),
  1386. SENSOR_ATTR_IN(16),
  1387. SENSOR_ATTR_IN(17),
  1388. SENSOR_ATTR_IN(18),
  1389. SENSOR_ATTR_IN(19),
  1390. SENSOR_ATTR_IN(20),
  1391. };
  1392. static const struct sensor_device_attribute_2 w83795_fan[][4] = {
  1393. SENSOR_ATTR_FAN(1),
  1394. SENSOR_ATTR_FAN(2),
  1395. SENSOR_ATTR_FAN(3),
  1396. SENSOR_ATTR_FAN(4),
  1397. SENSOR_ATTR_FAN(5),
  1398. SENSOR_ATTR_FAN(6),
  1399. SENSOR_ATTR_FAN(7),
  1400. SENSOR_ATTR_FAN(8),
  1401. SENSOR_ATTR_FAN(9),
  1402. SENSOR_ATTR_FAN(10),
  1403. SENSOR_ATTR_FAN(11),
  1404. SENSOR_ATTR_FAN(12),
  1405. SENSOR_ATTR_FAN(13),
  1406. SENSOR_ATTR_FAN(14),
  1407. };
  1408. static const struct sensor_device_attribute_2 w83795_temp[][29] = {
  1409. SENSOR_ATTR_TEMP(1),
  1410. SENSOR_ATTR_TEMP(2),
  1411. SENSOR_ATTR_TEMP(3),
  1412. SENSOR_ATTR_TEMP(4),
  1413. SENSOR_ATTR_TEMP(5),
  1414. SENSOR_ATTR_TEMP(6),
  1415. };
  1416. static const struct sensor_device_attribute_2 w83795_dts[][8] = {
  1417. SENSOR_ATTR_DTS(7),
  1418. SENSOR_ATTR_DTS(8),
  1419. SENSOR_ATTR_DTS(9),
  1420. SENSOR_ATTR_DTS(10),
  1421. SENSOR_ATTR_DTS(11),
  1422. SENSOR_ATTR_DTS(12),
  1423. SENSOR_ATTR_DTS(13),
  1424. SENSOR_ATTR_DTS(14),
  1425. };
  1426. static const struct sensor_device_attribute_2 w83795_pwm[][7] = {
  1427. SENSOR_ATTR_PWM(1),
  1428. SENSOR_ATTR_PWM(2),
  1429. SENSOR_ATTR_PWM(3),
  1430. SENSOR_ATTR_PWM(4),
  1431. SENSOR_ATTR_PWM(5),
  1432. SENSOR_ATTR_PWM(6),
  1433. SENSOR_ATTR_PWM(7),
  1434. SENSOR_ATTR_PWM(8),
  1435. };
  1436. static const struct sensor_device_attribute_2 sda_single_files[] = {
  1437. SENSOR_ATTR_2(chassis, S_IWUSR | S_IRUGO, show_alarm_beep,
  1438. store_chassis_clear, ALARM_STATUS, 46),
  1439. SENSOR_ATTR_2(beep_enable, S_IWUSR | S_IRUGO, show_alarm_beep,
  1440. store_beep, BEEP_ENABLE, 47),
  1441. SENSOR_ATTR_2(speed_cruise_tolerance, S_IWUSR | S_IRUGO, show_fanin,
  1442. store_fanin, FANIN_TOL, NOT_USED),
  1443. SENSOR_ATTR_2(pwm_default, S_IWUSR | S_IRUGO, show_sf_setup,
  1444. store_sf_setup, SETUP_PWM_DEFAULT, NOT_USED),
  1445. SENSOR_ATTR_2(pwm_uptime, S_IWUSR | S_IRUGO, show_sf_setup,
  1446. store_sf_setup, SETUP_PWM_UPTIME, NOT_USED),
  1447. SENSOR_ATTR_2(pwm_downtime, S_IWUSR | S_IRUGO, show_sf_setup,
  1448. store_sf_setup, SETUP_PWM_DOWNTIME, NOT_USED),
  1449. };
  1450. /*
  1451. * Driver interface
  1452. */
  1453. static void w83795_init_client(struct i2c_client *client)
  1454. {
  1455. struct w83795_data *data = i2c_get_clientdata(client);
  1456. static const u16 clkin[4] = { /* in kHz */
  1457. 14318, 24000, 33333, 48000
  1458. };
  1459. u8 config;
  1460. if (reset)
  1461. w83795_write(client, W83795_REG_CONFIG, 0x80);
  1462. /* Start monitoring if needed */
  1463. config = w83795_read(client, W83795_REG_CONFIG);
  1464. if (!(config & W83795_REG_CONFIG_START)) {
  1465. dev_info(&client->dev, "Enabling monitoring operations\n");
  1466. w83795_write(client, W83795_REG_CONFIG,
  1467. config | W83795_REG_CONFIG_START);
  1468. }
  1469. data->clkin = clkin[(config >> 3) & 0x3];
  1470. dev_dbg(&client->dev, "clkin = %u kHz\n", data->clkin);
  1471. }
  1472. static int w83795_get_device_id(struct i2c_client *client)
  1473. {
  1474. int device_id;
  1475. device_id = i2c_smbus_read_byte_data(client, W83795_REG_DEVICEID);
  1476. /* Special case for rev. A chips; can't be checked first because later
  1477. revisions emulate this for compatibility */
  1478. if (device_id < 0 || (device_id & 0xf0) != 0x50) {
  1479. int alt_id;
  1480. alt_id = i2c_smbus_read_byte_data(client,
  1481. W83795_REG_DEVICEID_A);
  1482. if (alt_id == 0x50)
  1483. device_id = alt_id;
  1484. }
  1485. return device_id;
  1486. }
  1487. /* Return 0 if detection is successful, -ENODEV otherwise */
  1488. static int w83795_detect(struct i2c_client *client,
  1489. struct i2c_board_info *info)
  1490. {
  1491. int bank, vendor_id, device_id, expected, i2c_addr, config;
  1492. struct i2c_adapter *adapter = client->adapter;
  1493. unsigned short address = client->addr;
  1494. const char *chip_name;
  1495. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
  1496. return -ENODEV;
  1497. bank = i2c_smbus_read_byte_data(client, W83795_REG_BANKSEL);
  1498. if (bank < 0 || (bank & 0x7c)) {
  1499. dev_dbg(&adapter->dev,
  1500. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1501. address, "bank");
  1502. return -ENODEV;
  1503. }
  1504. /* Check Nuvoton vendor ID */
  1505. vendor_id = i2c_smbus_read_byte_data(client, W83795_REG_VENDORID);
  1506. expected = bank & 0x80 ? 0x5c : 0xa3;
  1507. if (vendor_id != expected) {
  1508. dev_dbg(&adapter->dev,
  1509. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1510. address, "vendor id");
  1511. return -ENODEV;
  1512. }
  1513. /* Check device ID */
  1514. device_id = w83795_get_device_id(client) |
  1515. (i2c_smbus_read_byte_data(client, W83795_REG_CHIPID) << 8);
  1516. if ((device_id >> 4) != 0x795) {
  1517. dev_dbg(&adapter->dev,
  1518. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1519. address, "device id\n");
  1520. return -ENODEV;
  1521. }
  1522. /* If Nuvoton chip, address of chip and W83795_REG_I2C_ADDR
  1523. should match */
  1524. if ((bank & 0x07) == 0) {
  1525. i2c_addr = i2c_smbus_read_byte_data(client,
  1526. W83795_REG_I2C_ADDR);
  1527. if ((i2c_addr & 0x7f) != address) {
  1528. dev_dbg(&adapter->dev,
  1529. "w83795: Detection failed at addr 0x%02hx, "
  1530. "check %s\n", address, "i2c addr");
  1531. return -ENODEV;
  1532. }
  1533. }
  1534. /* Check 795 chip type: 795G or 795ADG
  1535. Usually we don't write to chips during detection, but here we don't
  1536. quite have the choice; hopefully it's OK, we are about to return
  1537. success anyway */
  1538. if ((bank & 0x07) != 0)
  1539. i2c_smbus_write_byte_data(client, W83795_REG_BANKSEL,
  1540. bank & ~0x07);
  1541. config = i2c_smbus_read_byte_data(client, W83795_REG_CONFIG);
  1542. if (config & W83795_REG_CONFIG_CONFIG48)
  1543. chip_name = "w83795adg";
  1544. else
  1545. chip_name = "w83795g";
  1546. strlcpy(info->type, chip_name, I2C_NAME_SIZE);
  1547. dev_info(&adapter->dev, "Found %s rev. %c at 0x%02hx\n", chip_name,
  1548. 'A' + (device_id & 0xf), address);
  1549. return 0;
  1550. }
  1551. static int w83795_handle_files(struct device *dev, int (*fn)(struct device *,
  1552. const struct device_attribute *))
  1553. {
  1554. struct w83795_data *data = dev_get_drvdata(dev);
  1555. int err, i, j;
  1556. for (i = 0; i < ARRAY_SIZE(w83795_in); i++) {
  1557. if (!(data->has_in & (1 << i)))
  1558. continue;
  1559. for (j = 0; j < ARRAY_SIZE(w83795_in[0]); j++) {
  1560. err = fn(dev, &w83795_in[i][j].dev_attr);
  1561. if (err)
  1562. return err;
  1563. }
  1564. }
  1565. for (i = 0; i < ARRAY_SIZE(w83795_fan); i++) {
  1566. if (!(data->has_fan & (1 << i)))
  1567. continue;
  1568. for (j = 0; j < ARRAY_SIZE(w83795_fan[0]); j++) {
  1569. err = fn(dev, &w83795_fan[i][j].dev_attr);
  1570. if (err)
  1571. return err;
  1572. }
  1573. }
  1574. for (i = 0; i < ARRAY_SIZE(sda_single_files); i++) {
  1575. err = fn(dev, &sda_single_files[i].dev_attr);
  1576. if (err)
  1577. return err;
  1578. }
  1579. for (i = 0; i < data->has_pwm; i++) {
  1580. for (j = 0; j < ARRAY_SIZE(w83795_pwm[0]); j++) {
  1581. err = fn(dev, &w83795_pwm[i][j].dev_attr);
  1582. if (err)
  1583. return err;
  1584. }
  1585. }
  1586. for (i = 0; i < ARRAY_SIZE(w83795_temp); i++) {
  1587. if (!(data->has_temp & (1 << i)))
  1588. continue;
  1589. for (j = 0; j < ARRAY_SIZE(w83795_temp[0]); j++) {
  1590. err = fn(dev, &w83795_temp[i][j].dev_attr);
  1591. if (err)
  1592. return err;
  1593. }
  1594. }
  1595. if (data->enable_dts != 0) {
  1596. for (i = 0; i < ARRAY_SIZE(w83795_dts); i++) {
  1597. if (!(data->has_dts & (1 << i)))
  1598. continue;
  1599. for (j = 0; j < ARRAY_SIZE(w83795_dts[0]); j++) {
  1600. err = fn(dev, &w83795_dts[i][j].dev_attr);
  1601. if (err)
  1602. return err;
  1603. }
  1604. }
  1605. }
  1606. return 0;
  1607. }
  1608. /* We need a wrapper that fits in w83795_handle_files */
  1609. static int device_remove_file_wrapper(struct device *dev,
  1610. const struct device_attribute *attr)
  1611. {
  1612. device_remove_file(dev, attr);
  1613. return 0;
  1614. }
  1615. static void w83795_check_dynamic_in_limits(struct i2c_client *client)
  1616. {
  1617. struct w83795_data *data = i2c_get_clientdata(client);
  1618. u8 vid_ctl;
  1619. int i, err_max, err_min;
  1620. vid_ctl = w83795_read(client, W83795_REG_VID_CTRL);
  1621. /* Return immediately if VRM isn't configured */
  1622. if ((vid_ctl & 0x07) == 0x00 || (vid_ctl & 0x07) == 0x07)
  1623. return;
  1624. data->has_dyn_in = (vid_ctl >> 3) & 0x07;
  1625. for (i = 0; i < 2; i++) {
  1626. if (!(data->has_dyn_in & (1 << i)))
  1627. continue;
  1628. /* Voltage limits in dynamic mode, switch to read-only */
  1629. err_max = sysfs_chmod_file(&client->dev.kobj,
  1630. &w83795_in[i][2].dev_attr.attr,
  1631. S_IRUGO);
  1632. err_min = sysfs_chmod_file(&client->dev.kobj,
  1633. &w83795_in[i][3].dev_attr.attr,
  1634. S_IRUGO);
  1635. if (err_max || err_min)
  1636. dev_warn(&client->dev, "Failed to set in%d limits "
  1637. "read-only (%d, %d)\n", i, err_max, err_min);
  1638. else
  1639. dev_info(&client->dev, "in%d limits set dynamically "
  1640. "from VID\n", i);
  1641. }
  1642. }
  1643. /* Check pins that can be used for either temperature or voltage monitoring */
  1644. static void w83795_apply_temp_config(struct w83795_data *data, u8 config,
  1645. int temp_chan, int in_chan)
  1646. {
  1647. /* config is a 2-bit value */
  1648. switch (config) {
  1649. case 0x2: /* Voltage monitoring */
  1650. data->has_in |= 1 << in_chan;
  1651. break;
  1652. case 0x1: /* Thermal diode */
  1653. if (temp_chan >= 4)
  1654. break;
  1655. data->temp_mode |= 1 << temp_chan;
  1656. /* fall through */
  1657. case 0x3: /* Thermistor */
  1658. data->has_temp |= 1 << temp_chan;
  1659. break;
  1660. }
  1661. }
  1662. static int w83795_probe(struct i2c_client *client,
  1663. const struct i2c_device_id *id)
  1664. {
  1665. int i;
  1666. u8 tmp;
  1667. struct device *dev = &client->dev;
  1668. struct w83795_data *data;
  1669. int err;
  1670. data = kzalloc(sizeof(struct w83795_data), GFP_KERNEL);
  1671. if (!data) {
  1672. err = -ENOMEM;
  1673. goto exit;
  1674. }
  1675. i2c_set_clientdata(client, data);
  1676. data->chip_type = id->driver_data;
  1677. data->bank = i2c_smbus_read_byte_data(client, W83795_REG_BANKSEL);
  1678. mutex_init(&data->update_lock);
  1679. /* Initialize the chip */
  1680. w83795_init_client(client);
  1681. /* Check which voltages and fans are present */
  1682. data->has_in = w83795_read(client, W83795_REG_VOLT_CTRL1)
  1683. | (w83795_read(client, W83795_REG_VOLT_CTRL2) << 8);
  1684. data->has_fan = w83795_read(client, W83795_REG_FANIN_CTRL1)
  1685. | (w83795_read(client, W83795_REG_FANIN_CTRL2) << 8);
  1686. /* Check which analog temperatures and extra voltages are present */
  1687. tmp = w83795_read(client, W83795_REG_TEMP_CTRL1);
  1688. if (tmp & 0x20)
  1689. data->enable_dts = 1;
  1690. w83795_apply_temp_config(data, (tmp >> 2) & 0x3, 5, 16);
  1691. w83795_apply_temp_config(data, tmp & 0x3, 4, 15);
  1692. tmp = w83795_read(client, W83795_REG_TEMP_CTRL2);
  1693. w83795_apply_temp_config(data, tmp >> 6, 3, 20);
  1694. w83795_apply_temp_config(data, (tmp >> 4) & 0x3, 2, 19);
  1695. w83795_apply_temp_config(data, (tmp >> 2) & 0x3, 1, 18);
  1696. w83795_apply_temp_config(data, tmp & 0x3, 0, 17);
  1697. /* Check DTS enable status */
  1698. if (data->enable_dts) {
  1699. if (1 & w83795_read(client, W83795_REG_DTSC))
  1700. data->enable_dts |= 2;
  1701. data->has_dts = w83795_read(client, W83795_REG_DTSE);
  1702. }
  1703. /* Report PECI Tbase values */
  1704. if (data->enable_dts == 1) {
  1705. for (i = 0; i < 8; i++) {
  1706. if (!(data->has_dts & (1 << i)))
  1707. continue;
  1708. tmp = w83795_read(client, W83795_REG_PECI_TBASE(i));
  1709. dev_info(&client->dev,
  1710. "PECI agent %d Tbase temperature: %u\n",
  1711. i + 1, (unsigned int)tmp & 0x7f);
  1712. }
  1713. }
  1714. /* First update the voltages measured value and limits */
  1715. for (i = 0; i < ARRAY_SIZE(data->in); i++) {
  1716. if (!(data->has_in & (1 << i)))
  1717. continue;
  1718. data->in[i][IN_MAX] =
  1719. w83795_read(client, W83795_REG_IN[i][IN_MAX]);
  1720. data->in[i][IN_LOW] =
  1721. w83795_read(client, W83795_REG_IN[i][IN_LOW]);
  1722. tmp = w83795_read(client, W83795_REG_IN[i][IN_READ]) << 2;
  1723. tmp |= w83795_read(client, W83795_REG_VRLSB) >> 6;
  1724. data->in[i][IN_READ] = tmp;
  1725. }
  1726. for (i = 0; i < IN_LSB_REG_NUM; i++) {
  1727. if ((i == 2 && data->chip_type == w83795adg) ||
  1728. (i >= 4 && !(data->has_in & (1 << (i + 11)))))
  1729. continue;
  1730. data->in_lsb[i][IN_MAX] =
  1731. w83795_read(client, IN_LSB_REG(i, IN_MAX));
  1732. data->in_lsb[i][IN_LOW] =
  1733. w83795_read(client, IN_LSB_REG(i, IN_LOW));
  1734. }
  1735. data->has_gain = w83795_read(client, W83795_REG_VMIGB_CTRL) & 0x0f;
  1736. /* First update fan and limits */
  1737. for (i = 0; i < ARRAY_SIZE(data->fan); i++) {
  1738. /* Each register contains LSB for 2 fans, but we want to
  1739. * read it only once to save time */
  1740. if ((i & 1) == 0 && (data->has_fan & (3 << i)))
  1741. tmp = w83795_read(client, W83795_REG_FAN_MIN_LSB(i));
  1742. if (!(data->has_fan & (1 << i)))
  1743. continue;
  1744. data->fan_min[i] =
  1745. w83795_read(client, W83795_REG_FAN_MIN_HL(i)) << 4;
  1746. data->fan_min[i] |=
  1747. (tmp >> W83795_REG_FAN_MIN_LSB_SHIFT(i)) & 0x0F;
  1748. data->fan[i] = w83795_read(client, W83795_REG_FAN(i)) << 4;
  1749. data->fan[i] |= w83795_read(client, W83795_REG_VRLSB) >> 4;
  1750. }
  1751. /* temperature and limits */
  1752. for (i = 0; i < ARRAY_SIZE(data->temp); i++) {
  1753. if (!(data->has_temp & (1 << i)))
  1754. continue;
  1755. data->temp[i][TEMP_CRIT] =
  1756. w83795_read(client, W83795_REG_TEMP[i][TEMP_CRIT]);
  1757. data->temp[i][TEMP_CRIT_HYST] =
  1758. w83795_read(client, W83795_REG_TEMP[i][TEMP_CRIT_HYST]);
  1759. data->temp[i][TEMP_WARN] =
  1760. w83795_read(client, W83795_REG_TEMP[i][TEMP_WARN]);
  1761. data->temp[i][TEMP_WARN_HYST] =
  1762. w83795_read(client, W83795_REG_TEMP[i][TEMP_WARN_HYST]);
  1763. data->temp[i][TEMP_READ] =
  1764. w83795_read(client, W83795_REG_TEMP[i][TEMP_READ]);
  1765. data->temp_read_vrlsb[i] =
  1766. w83795_read(client, W83795_REG_VRLSB);
  1767. }
  1768. /* dts temperature and limits */
  1769. if (data->enable_dts != 0) {
  1770. data->dts_ext[DTS_CRIT] =
  1771. w83795_read(client, W83795_REG_DTS_EXT(DTS_CRIT));
  1772. data->dts_ext[DTS_CRIT_HYST] =
  1773. w83795_read(client, W83795_REG_DTS_EXT(DTS_CRIT_HYST));
  1774. data->dts_ext[DTS_WARN] =
  1775. w83795_read(client, W83795_REG_DTS_EXT(DTS_WARN));
  1776. data->dts_ext[DTS_WARN_HYST] =
  1777. w83795_read(client, W83795_REG_DTS_EXT(DTS_WARN_HYST));
  1778. for (i = 0; i < ARRAY_SIZE(data->dts); i++) {
  1779. if (!(data->has_dts & (1 << i)))
  1780. continue;
  1781. data->dts[i] = w83795_read(client, W83795_REG_DTS(i));
  1782. data->dts_read_vrlsb[i] =
  1783. w83795_read(client, W83795_REG_VRLSB);
  1784. }
  1785. }
  1786. /* First update temp source selction */
  1787. for (i = 0; i < 3; i++)
  1788. data->temp_src[i] = w83795_read(client, W83795_REG_TSS(i));
  1789. /* pwm and smart fan */
  1790. if (data->chip_type == w83795g)
  1791. data->has_pwm = 8;
  1792. else
  1793. data->has_pwm = 2;
  1794. data->pwm_fcms[0] = w83795_read(client, W83795_REG_FCMS1);
  1795. data->pwm_fcms[1] = w83795_read(client, W83795_REG_FCMS2);
  1796. for (i = 0; i < W83795_REG_TEMP_NUM; i++)
  1797. data->pwm_tfmr[i] = w83795_read(client, W83795_REG_TFMR(i));
  1798. data->pwm_fomc = w83795_read(client, W83795_REG_FOMC);
  1799. for (i = 0; i < data->has_pwm; i++) {
  1800. for (tmp = 0; tmp < 5; tmp++) {
  1801. data->pwm[i][tmp] =
  1802. w83795_read(client, W83795_REG_PWM(i, tmp));
  1803. }
  1804. }
  1805. for (i = 0; i < 8; i++) {
  1806. data->target_speed[i] =
  1807. w83795_read(client, W83795_REG_FTSH(i)) << 4;
  1808. data->target_speed[i] |=
  1809. w83795_read(client, W83795_REG_FTSL(i)) >> 4;
  1810. }
  1811. data->tol_speed = w83795_read(client, W83795_REG_TFTS) & 0x3f;
  1812. for (i = 0; i < W83795_REG_TEMP_NUM; i++) {
  1813. data->pwm_temp[i][TEMP_PWM_TTTI] =
  1814. w83795_read(client, W83795_REG_TTTI(i)) & 0x7f;
  1815. data->pwm_temp[i][TEMP_PWM_CTFS] =
  1816. w83795_read(client, W83795_REG_CTFS(i));
  1817. tmp = w83795_read(client, W83795_REG_HT(i));
  1818. data->pwm_temp[i][TEMP_PWM_HCT] = (tmp >> 4) & 0x0f;
  1819. data->pwm_temp[i][TEMP_PWM_HOT] = tmp & 0x0f;
  1820. }
  1821. for (i = 0; i < W83795_REG_TEMP_NUM; i++) {
  1822. for (tmp = 0; tmp < 7; tmp++) {
  1823. data->sf4_reg[i][SF4_TEMP][tmp] =
  1824. w83795_read(client,
  1825. W83795_REG_SF4_TEMP(i, tmp));
  1826. data->sf4_reg[i][SF4_PWM][tmp] =
  1827. w83795_read(client, W83795_REG_SF4_PWM(i, tmp));
  1828. }
  1829. }
  1830. /* Setup PWM Register */
  1831. for (i = 0; i < 3; i++) {
  1832. data->setup_pwm[i] =
  1833. w83795_read(client, W83795_REG_SETUP_PWM(i));
  1834. }
  1835. /* alarm and beep */
  1836. for (i = 0; i < ALARM_BEEP_REG_NUM; i++) {
  1837. data->alarms[i] = w83795_read(client, W83795_REG_ALARM(i));
  1838. data->beeps[i] = w83795_read(client, W83795_REG_BEEP(i));
  1839. }
  1840. err = w83795_handle_files(dev, device_create_file);
  1841. if (err)
  1842. goto exit_remove;
  1843. if (data->chip_type == w83795g)
  1844. w83795_check_dynamic_in_limits(client);
  1845. data->hwmon_dev = hwmon_device_register(dev);
  1846. if (IS_ERR(data->hwmon_dev)) {
  1847. err = PTR_ERR(data->hwmon_dev);
  1848. goto exit_remove;
  1849. }
  1850. return 0;
  1851. exit_remove:
  1852. w83795_handle_files(dev, device_remove_file_wrapper);
  1853. kfree(data);
  1854. exit:
  1855. return err;
  1856. }
  1857. static int w83795_remove(struct i2c_client *client)
  1858. {
  1859. struct w83795_data *data = i2c_get_clientdata(client);
  1860. hwmon_device_unregister(data->hwmon_dev);
  1861. w83795_handle_files(&client->dev, device_remove_file_wrapper);
  1862. kfree(data);
  1863. return 0;
  1864. }
  1865. static const struct i2c_device_id w83795_id[] = {
  1866. { "w83795g", w83795g },
  1867. { "w83795adg", w83795adg },
  1868. { }
  1869. };
  1870. MODULE_DEVICE_TABLE(i2c, w83795_id);
  1871. static struct i2c_driver w83795_driver = {
  1872. .driver = {
  1873. .name = "w83795",
  1874. },
  1875. .probe = w83795_probe,
  1876. .remove = w83795_remove,
  1877. .id_table = w83795_id,
  1878. .class = I2C_CLASS_HWMON,
  1879. .detect = w83795_detect,
  1880. .address_list = normal_i2c,
  1881. };
  1882. static int __init sensors_w83795_init(void)
  1883. {
  1884. return i2c_add_driver(&w83795_driver);
  1885. }
  1886. static void __exit sensors_w83795_exit(void)
  1887. {
  1888. i2c_del_driver(&w83795_driver);
  1889. }
  1890. MODULE_AUTHOR("Wei Song");
  1891. MODULE_DESCRIPTION("W83795G/ADG hardware monitoring driver");
  1892. MODULE_LICENSE("GPL");
  1893. module_init(sensors_w83795_init);
  1894. module_exit(sensors_w83795_exit);