io.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501
  1. /* $Id: io.h,v 1.47 2001/12/13 10:36:02 davem Exp $ */
  2. #ifndef __SPARC64_IO_H
  3. #define __SPARC64_IO_H
  4. #include <linux/kernel.h>
  5. #include <linux/compiler.h>
  6. #include <linux/types.h>
  7. #include <asm/page.h> /* IO address mapping routines need this */
  8. #include <asm/system.h>
  9. #include <asm/asi.h>
  10. /* PC crapola... */
  11. #define __SLOW_DOWN_IO do { } while (0)
  12. #define SLOW_DOWN_IO do { } while (0)
  13. extern unsigned long virt_to_bus_not_defined_use_pci_map(volatile void *addr);
  14. #define virt_to_bus virt_to_bus_not_defined_use_pci_map
  15. extern unsigned long bus_to_virt_not_defined_use_pci_map(volatile void *addr);
  16. #define bus_to_virt bus_to_virt_not_defined_use_pci_map
  17. /* BIO layer definitions. */
  18. extern unsigned long kern_base, kern_size;
  19. #define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
  20. #define BIO_VMERGE_BOUNDARY 8192
  21. static __inline__ u8 _inb(unsigned long addr)
  22. {
  23. u8 ret;
  24. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_inb */"
  25. : "=r" (ret)
  26. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  27. return ret;
  28. }
  29. static __inline__ u16 _inw(unsigned long addr)
  30. {
  31. u16 ret;
  32. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_inw */"
  33. : "=r" (ret)
  34. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  35. return ret;
  36. }
  37. static __inline__ u32 _inl(unsigned long addr)
  38. {
  39. u32 ret;
  40. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_inl */"
  41. : "=r" (ret)
  42. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  43. return ret;
  44. }
  45. static __inline__ void _outb(u8 b, unsigned long addr)
  46. {
  47. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_outb */"
  48. : /* no outputs */
  49. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  50. }
  51. static __inline__ void _outw(u16 w, unsigned long addr)
  52. {
  53. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_outw */"
  54. : /* no outputs */
  55. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  56. }
  57. static __inline__ void _outl(u32 l, unsigned long addr)
  58. {
  59. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_outl */"
  60. : /* no outputs */
  61. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  62. }
  63. #define inb(__addr) (_inb((unsigned long)(__addr)))
  64. #define inw(__addr) (_inw((unsigned long)(__addr)))
  65. #define inl(__addr) (_inl((unsigned long)(__addr)))
  66. #define outb(__b, __addr) (_outb((u8)(__b), (unsigned long)(__addr)))
  67. #define outw(__w, __addr) (_outw((u16)(__w), (unsigned long)(__addr)))
  68. #define outl(__l, __addr) (_outl((u32)(__l), (unsigned long)(__addr)))
  69. #define inb_p(__addr) inb(__addr)
  70. #define outb_p(__b, __addr) outb(__b, __addr)
  71. #define inw_p(__addr) inw(__addr)
  72. #define outw_p(__w, __addr) outw(__w, __addr)
  73. #define inl_p(__addr) inl(__addr)
  74. #define outl_p(__l, __addr) outl(__l, __addr)
  75. extern void outsb(unsigned long, const void *, unsigned long);
  76. extern void outsw(unsigned long, const void *, unsigned long);
  77. extern void outsl(unsigned long, const void *, unsigned long);
  78. extern void insb(unsigned long, void *, unsigned long);
  79. extern void insw(unsigned long, void *, unsigned long);
  80. extern void insl(unsigned long, void *, unsigned long);
  81. static inline void ioread8_rep(void __iomem *port, void *buf, unsigned long count)
  82. {
  83. insb((unsigned long __force)port, buf, count);
  84. }
  85. static inline void ioread16_rep(void __iomem *port, void *buf, unsigned long count)
  86. {
  87. insw((unsigned long __force)port, buf, count);
  88. }
  89. static inline void ioread32_rep(void __iomem *port, void *buf, unsigned long count)
  90. {
  91. insl((unsigned long __force)port, buf, count);
  92. }
  93. static inline void iowrite8_rep(void __iomem *port, const void *buf, unsigned long count)
  94. {
  95. outsb((unsigned long __force)port, buf, count);
  96. }
  97. static inline void iowrite16_rep(void __iomem *port, const void *buf, unsigned long count)
  98. {
  99. outsw((unsigned long __force)port, buf, count);
  100. }
  101. static inline void iowrite32_rep(void __iomem *port, const void *buf, unsigned long count)
  102. {
  103. outsl((unsigned long __force)port, buf, count);
  104. }
  105. /* Memory functions, same as I/O accesses on Ultra. */
  106. static inline u8 _readb(const volatile void __iomem *addr)
  107. { u8 ret;
  108. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_readb */"
  109. : "=r" (ret)
  110. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  111. return ret;
  112. }
  113. static inline u16 _readw(const volatile void __iomem *addr)
  114. { u16 ret;
  115. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_readw */"
  116. : "=r" (ret)
  117. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  118. return ret;
  119. }
  120. static inline u32 _readl(const volatile void __iomem *addr)
  121. { u32 ret;
  122. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_readl */"
  123. : "=r" (ret)
  124. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  125. return ret;
  126. }
  127. static inline u64 _readq(const volatile void __iomem *addr)
  128. { u64 ret;
  129. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* pci_readq */"
  130. : "=r" (ret)
  131. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  132. return ret;
  133. }
  134. static inline void _writeb(u8 b, volatile void __iomem *addr)
  135. {
  136. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_writeb */"
  137. : /* no outputs */
  138. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  139. }
  140. static inline void _writew(u16 w, volatile void __iomem *addr)
  141. {
  142. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_writew */"
  143. : /* no outputs */
  144. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  145. }
  146. static inline void _writel(u32 l, volatile void __iomem *addr)
  147. {
  148. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_writel */"
  149. : /* no outputs */
  150. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  151. }
  152. static inline void _writeq(u64 q, volatile void __iomem *addr)
  153. {
  154. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* pci_writeq */"
  155. : /* no outputs */
  156. : "Jr" (q), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  157. }
  158. #define readb(__addr) _readb(__addr)
  159. #define readw(__addr) _readw(__addr)
  160. #define readl(__addr) _readl(__addr)
  161. #define readq(__addr) _readq(__addr)
  162. #define readb_relaxed(__addr) _readb(__addr)
  163. #define readw_relaxed(__addr) _readw(__addr)
  164. #define readl_relaxed(__addr) _readl(__addr)
  165. #define readq_relaxed(__addr) _readq(__addr)
  166. #define writeb(__b, __addr) _writeb(__b, __addr)
  167. #define writew(__w, __addr) _writew(__w, __addr)
  168. #define writel(__l, __addr) _writel(__l, __addr)
  169. #define writeq(__q, __addr) _writeq(__q, __addr)
  170. /* Now versions without byte-swapping. */
  171. static __inline__ u8 _raw_readb(unsigned long addr)
  172. {
  173. u8 ret;
  174. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_raw_readb */"
  175. : "=r" (ret)
  176. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  177. return ret;
  178. }
  179. static __inline__ u16 _raw_readw(unsigned long addr)
  180. {
  181. u16 ret;
  182. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_raw_readw */"
  183. : "=r" (ret)
  184. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  185. return ret;
  186. }
  187. static __inline__ u32 _raw_readl(unsigned long addr)
  188. {
  189. u32 ret;
  190. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_raw_readl */"
  191. : "=r" (ret)
  192. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  193. return ret;
  194. }
  195. static __inline__ u64 _raw_readq(unsigned long addr)
  196. {
  197. u64 ret;
  198. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* pci_raw_readq */"
  199. : "=r" (ret)
  200. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  201. return ret;
  202. }
  203. static __inline__ void _raw_writeb(u8 b, unsigned long addr)
  204. {
  205. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_raw_writeb */"
  206. : /* no outputs */
  207. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  208. }
  209. static __inline__ void _raw_writew(u16 w, unsigned long addr)
  210. {
  211. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_raw_writew */"
  212. : /* no outputs */
  213. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  214. }
  215. static __inline__ void _raw_writel(u32 l, unsigned long addr)
  216. {
  217. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_raw_writel */"
  218. : /* no outputs */
  219. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  220. }
  221. static __inline__ void _raw_writeq(u64 q, unsigned long addr)
  222. {
  223. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* pci_raw_writeq */"
  224. : /* no outputs */
  225. : "Jr" (q), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  226. }
  227. #define __raw_readb(__addr) (_raw_readb((unsigned long)(__addr)))
  228. #define __raw_readw(__addr) (_raw_readw((unsigned long)(__addr)))
  229. #define __raw_readl(__addr) (_raw_readl((unsigned long)(__addr)))
  230. #define __raw_readq(__addr) (_raw_readq((unsigned long)(__addr)))
  231. #define __raw_writeb(__b, __addr) (_raw_writeb((u8)(__b), (unsigned long)(__addr)))
  232. #define __raw_writew(__w, __addr) (_raw_writew((u16)(__w), (unsigned long)(__addr)))
  233. #define __raw_writel(__l, __addr) (_raw_writel((u32)(__l), (unsigned long)(__addr)))
  234. #define __raw_writeq(__q, __addr) (_raw_writeq((u64)(__q), (unsigned long)(__addr)))
  235. /* Valid I/O Space regions are anywhere, because each PCI bus supported
  236. * can live in an arbitrary area of the physical address range.
  237. */
  238. #define IO_SPACE_LIMIT 0xffffffffffffffffUL
  239. /* Now, SBUS variants, only difference from PCI is that we do
  240. * not use little-endian ASIs.
  241. */
  242. static inline u8 _sbus_readb(const volatile void __iomem *addr)
  243. {
  244. u8 ret;
  245. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* sbus_readb */"
  246. : "=r" (ret)
  247. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  248. return ret;
  249. }
  250. static inline u16 _sbus_readw(const volatile void __iomem *addr)
  251. {
  252. u16 ret;
  253. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* sbus_readw */"
  254. : "=r" (ret)
  255. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  256. return ret;
  257. }
  258. static inline u32 _sbus_readl(const volatile void __iomem *addr)
  259. {
  260. u32 ret;
  261. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* sbus_readl */"
  262. : "=r" (ret)
  263. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  264. return ret;
  265. }
  266. static inline u64 _sbus_readq(const volatile void __iomem *addr)
  267. {
  268. u64 ret;
  269. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* sbus_readq */"
  270. : "=r" (ret)
  271. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  272. return ret;
  273. }
  274. static inline void _sbus_writeb(u8 b, volatile void __iomem *addr)
  275. {
  276. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* sbus_writeb */"
  277. : /* no outputs */
  278. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  279. }
  280. static inline void _sbus_writew(u16 w, volatile void __iomem *addr)
  281. {
  282. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* sbus_writew */"
  283. : /* no outputs */
  284. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  285. }
  286. static inline void _sbus_writel(u32 l, volatile void __iomem *addr)
  287. {
  288. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* sbus_writel */"
  289. : /* no outputs */
  290. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  291. }
  292. static inline void _sbus_writeq(u64 l, volatile void __iomem *addr)
  293. {
  294. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* sbus_writeq */"
  295. : /* no outputs */
  296. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  297. }
  298. #define sbus_readb(__addr) _sbus_readb(__addr)
  299. #define sbus_readw(__addr) _sbus_readw(__addr)
  300. #define sbus_readl(__addr) _sbus_readl(__addr)
  301. #define sbus_readq(__addr) _sbus_readq(__addr)
  302. #define sbus_writeb(__b, __addr) _sbus_writeb(__b, __addr)
  303. #define sbus_writew(__w, __addr) _sbus_writew(__w, __addr)
  304. #define sbus_writel(__l, __addr) _sbus_writel(__l, __addr)
  305. #define sbus_writeq(__l, __addr) _sbus_writeq(__l, __addr)
  306. static inline void _sbus_memset_io(volatile void __iomem *dst, int c, __kernel_size_t n)
  307. {
  308. while(n--) {
  309. sbus_writeb(c, dst);
  310. dst++;
  311. }
  312. }
  313. #define sbus_memset_io(d,c,sz) _sbus_memset_io(d,c,sz)
  314. static inline void
  315. _memset_io(volatile void __iomem *dst, int c, __kernel_size_t n)
  316. {
  317. volatile void __iomem *d = dst;
  318. while (n--) {
  319. writeb(c, d);
  320. d++;
  321. }
  322. }
  323. #define memset_io(d,c,sz) _memset_io(d,c,sz)
  324. static inline void
  325. _memcpy_fromio(void *dst, const volatile void __iomem *src, __kernel_size_t n)
  326. {
  327. char *d = dst;
  328. while (n--) {
  329. char tmp = readb(src);
  330. *d++ = tmp;
  331. src++;
  332. }
  333. }
  334. #define memcpy_fromio(d,s,sz) _memcpy_fromio(d,s,sz)
  335. static inline void
  336. _memcpy_toio(volatile void __iomem *dst, const void *src, __kernel_size_t n)
  337. {
  338. const char *s = src;
  339. volatile void __iomem *d = dst;
  340. while (n--) {
  341. char tmp = *s++;
  342. writeb(tmp, d);
  343. d++;
  344. }
  345. }
  346. #define memcpy_toio(d,s,sz) _memcpy_toio(d,s,sz)
  347. #define mmiowb()
  348. #ifdef __KERNEL__
  349. /* On sparc64 we have the whole physical IO address space accessible
  350. * using physically addressed loads and stores, so this does nothing.
  351. */
  352. static inline void __iomem *ioremap(unsigned long offset, unsigned long size)
  353. {
  354. return (void __iomem *)offset;
  355. }
  356. #define ioremap_nocache(X,Y) ioremap((X),(Y))
  357. static inline void iounmap(volatile void __iomem *addr)
  358. {
  359. }
  360. #define ioread8(X) readb(X)
  361. #define ioread16(X) readw(X)
  362. #define ioread32(X) readl(X)
  363. #define iowrite8(val,X) writeb(val,X)
  364. #define iowrite16(val,X) writew(val,X)
  365. #define iowrite32(val,X) writel(val,X)
  366. /* Create a virtual mapping cookie for an IO port range */
  367. extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
  368. extern void ioport_unmap(void __iomem *);
  369. /* Create a virtual mapping cookie for a PCI BAR (memory or IO) */
  370. struct pci_dev;
  371. extern void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long max);
  372. extern void pci_iounmap(struct pci_dev *dev, void __iomem *);
  373. /* Similarly for SBUS. */
  374. #define sbus_ioremap(__res, __offset, __size, __name) \
  375. ({ unsigned long __ret; \
  376. __ret = (__res)->start + (((__res)->flags & 0x1ffUL) << 32UL); \
  377. __ret += (unsigned long) (__offset); \
  378. if (! request_region((__ret), (__size), (__name))) \
  379. __ret = 0UL; \
  380. (void __iomem *) __ret; \
  381. })
  382. #define sbus_iounmap(__addr, __size) \
  383. release_region((unsigned long)(__addr), (__size))
  384. /* Nothing to do */
  385. #define dma_cache_inv(_start,_size) do { } while (0)
  386. #define dma_cache_wback(_start,_size) do { } while (0)
  387. #define dma_cache_wback_inv(_start,_size) do { } while (0)
  388. /*
  389. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  390. * access
  391. */
  392. #define xlate_dev_mem_ptr(p) __va(p)
  393. /*
  394. * Convert a virtual cached pointer to an uncached pointer
  395. */
  396. #define xlate_dev_kmem_ptr(p) p
  397. #endif
  398. #endif /* !(__SPARC64_IO_H) */