system.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
  3. */
  4. #ifndef __PPC_SYSTEM_H
  5. #define __PPC_SYSTEM_H
  6. #include <linux/kernel.h>
  7. #include <asm/hw_irq.h>
  8. /*
  9. * Memory barrier.
  10. * The sync instruction guarantees that all memory accesses initiated
  11. * by this processor have been performed (with respect to all other
  12. * mechanisms that access memory). The eieio instruction is a barrier
  13. * providing an ordering (separately) for (a) cacheable stores and (b)
  14. * loads and stores to non-cacheable memory (e.g. I/O devices).
  15. *
  16. * mb() prevents loads and stores being reordered across this point.
  17. * rmb() prevents loads being reordered across this point.
  18. * wmb() prevents stores being reordered across this point.
  19. * read_barrier_depends() prevents data-dependent loads being reordered
  20. * across this point (nop on PPC).
  21. *
  22. * We can use the eieio instruction for wmb, but since it doesn't
  23. * give any ordering guarantees about loads, we have to use the
  24. * stronger but slower sync instruction for mb and rmb.
  25. */
  26. #define mb() __asm__ __volatile__ ("sync" : : : "memory")
  27. #define rmb() __asm__ __volatile__ ("sync" : : : "memory")
  28. #define wmb() __asm__ __volatile__ ("eieio" : : : "memory")
  29. #define read_barrier_depends() do { } while(0)
  30. #define set_mb(var, value) do { var = value; mb(); } while (0)
  31. #ifdef CONFIG_SMP
  32. #define smp_mb() mb()
  33. #define smp_rmb() rmb()
  34. #define smp_wmb() __asm__ __volatile__ ("eieio" : : : "memory")
  35. #define smp_read_barrier_depends() read_barrier_depends()
  36. #else
  37. #define smp_mb() barrier()
  38. #define smp_rmb() barrier()
  39. #define smp_wmb() barrier()
  40. #define smp_read_barrier_depends() do { } while(0)
  41. #endif /* CONFIG_SMP */
  42. #ifdef __KERNEL__
  43. struct task_struct;
  44. struct pt_regs;
  45. extern void print_backtrace(unsigned long *);
  46. extern void show_regs(struct pt_regs * regs);
  47. extern void flush_instruction_cache(void);
  48. extern void hard_reset_now(void);
  49. extern void poweroff_now(void);
  50. #ifdef CONFIG_6xx
  51. extern long _get_L2CR(void);
  52. extern long _get_L3CR(void);
  53. extern void _set_L2CR(unsigned long);
  54. extern void _set_L3CR(unsigned long);
  55. #else
  56. #define _get_L2CR() 0L
  57. #define _get_L3CR() 0L
  58. #define _set_L2CR(val) do { } while(0)
  59. #define _set_L3CR(val) do { } while(0)
  60. #endif
  61. extern void via_cuda_init(void);
  62. extern void pmac_nvram_init(void);
  63. extern void chrp_nvram_init(void);
  64. extern void read_rtc_time(void);
  65. extern void pmac_find_display(void);
  66. extern void giveup_fpu(struct task_struct *);
  67. extern void disable_kernel_fp(void);
  68. extern void enable_kernel_fp(void);
  69. extern void flush_fp_to_thread(struct task_struct *);
  70. extern void enable_kernel_altivec(void);
  71. extern void giveup_altivec(struct task_struct *);
  72. extern void load_up_altivec(struct task_struct *);
  73. extern int emulate_altivec(struct pt_regs *);
  74. extern void giveup_spe(struct task_struct *);
  75. extern void load_up_spe(struct task_struct *);
  76. extern int fix_alignment(struct pt_regs *);
  77. extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
  78. extern void cvt_df(double *from, float *to, struct thread_struct *thread);
  79. #ifndef CONFIG_SMP
  80. extern void discard_lazy_cpu_state(void);
  81. #else
  82. static inline void discard_lazy_cpu_state(void)
  83. {
  84. }
  85. #endif
  86. #ifdef CONFIG_ALTIVEC
  87. extern void flush_altivec_to_thread(struct task_struct *);
  88. #else
  89. static inline void flush_altivec_to_thread(struct task_struct *t)
  90. {
  91. }
  92. #endif
  93. #ifdef CONFIG_SPE
  94. extern void flush_spe_to_thread(struct task_struct *);
  95. #else
  96. static inline void flush_spe_to_thread(struct task_struct *t)
  97. {
  98. }
  99. #endif
  100. extern int call_rtas(const char *, int, int, unsigned long *, ...);
  101. extern void cacheable_memzero(void *p, unsigned int nb);
  102. extern void *cacheable_memcpy(void *, const void *, unsigned int);
  103. extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
  104. extern void bad_page_fault(struct pt_regs *, unsigned long, int);
  105. extern int die(const char *, struct pt_regs *, long);
  106. extern void _exception(int, struct pt_regs *, int, unsigned long);
  107. void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
  108. #ifdef CONFIG_BOOKE_WDT
  109. extern u32 booke_wdt_enabled;
  110. extern u32 booke_wdt_period;
  111. #endif /* CONFIG_BOOKE_WDT */
  112. struct device_node;
  113. extern void note_scsi_host(struct device_node *, void *);
  114. extern struct task_struct *__switch_to(struct task_struct *,
  115. struct task_struct *);
  116. #define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
  117. /*
  118. * On SMP systems, when the scheduler does migration-cost autodetection,
  119. * it needs a way to flush as much of the CPU's caches as possible.
  120. *
  121. * TODO: fill this in!
  122. */
  123. static inline void sched_cacheflush(void)
  124. {
  125. }
  126. struct thread_struct;
  127. extern struct task_struct *_switch(struct thread_struct *prev,
  128. struct thread_struct *next);
  129. extern unsigned int rtas_data;
  130. static __inline__ unsigned long
  131. xchg_u32(volatile void *p, unsigned long val)
  132. {
  133. unsigned long prev;
  134. __asm__ __volatile__ ("\n\
  135. 1: lwarx %0,0,%2 \n"
  136. PPC405_ERR77(0,%2)
  137. " stwcx. %3,0,%2 \n\
  138. bne- 1b"
  139. : "=&r" (prev), "=m" (*(volatile unsigned long *)p)
  140. : "r" (p), "r" (val), "m" (*(volatile unsigned long *)p)
  141. : "cc", "memory");
  142. return prev;
  143. }
  144. /*
  145. * This function doesn't exist, so you'll get a linker error
  146. * if something tries to do an invalid xchg().
  147. */
  148. extern void __xchg_called_with_bad_pointer(void);
  149. #define xchg(ptr,x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  150. static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size)
  151. {
  152. switch (size) {
  153. case 4:
  154. return (unsigned long) xchg_u32(ptr, x);
  155. #if 0 /* xchg_u64 doesn't exist on 32-bit PPC */
  156. case 8:
  157. return (unsigned long) xchg_u64(ptr, x);
  158. #endif /* 0 */
  159. }
  160. __xchg_called_with_bad_pointer();
  161. return x;
  162. }
  163. extern inline void * xchg_ptr(void * m, void * val)
  164. {
  165. return (void *) xchg_u32(m, (unsigned long) val);
  166. }
  167. #define __HAVE_ARCH_CMPXCHG 1
  168. static __inline__ unsigned long
  169. __cmpxchg_u32(volatile unsigned int *p, unsigned int old, unsigned int new)
  170. {
  171. unsigned int prev;
  172. __asm__ __volatile__ ("\n\
  173. 1: lwarx %0,0,%2 \n\
  174. cmpw 0,%0,%3 \n\
  175. bne 2f \n"
  176. PPC405_ERR77(0,%2)
  177. " stwcx. %4,0,%2 \n\
  178. bne- 1b\n"
  179. #ifdef CONFIG_SMP
  180. " sync\n"
  181. #endif /* CONFIG_SMP */
  182. "2:"
  183. : "=&r" (prev), "=m" (*p)
  184. : "r" (p), "r" (old), "r" (new), "m" (*p)
  185. : "cc", "memory");
  186. return prev;
  187. }
  188. /* This function doesn't exist, so you'll get a linker error
  189. if something tries to do an invalid cmpxchg(). */
  190. extern void __cmpxchg_called_with_bad_pointer(void);
  191. static __inline__ unsigned long
  192. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
  193. {
  194. switch (size) {
  195. case 4:
  196. return __cmpxchg_u32(ptr, old, new);
  197. #if 0 /* we don't have __cmpxchg_u64 on 32-bit PPC */
  198. case 8:
  199. return __cmpxchg_u64(ptr, old, new);
  200. #endif /* 0 */
  201. }
  202. __cmpxchg_called_with_bad_pointer();
  203. return old;
  204. }
  205. #define cmpxchg(ptr,o,n) \
  206. ({ \
  207. __typeof__(*(ptr)) _o_ = (o); \
  208. __typeof__(*(ptr)) _n_ = (n); \
  209. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  210. (unsigned long)_n_, sizeof(*(ptr))); \
  211. })
  212. #define arch_align_stack(x) (x)
  213. #endif /* __KERNEL__ */
  214. #endif /* __PPC_SYSTEM_H */