anomaly.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * File: include/asm-blackfin/mach-bf537/anomaly.h
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description:
  8. *
  9. * Rev:
  10. *
  11. * Modified:
  12. *
  13. *
  14. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2, or (at your option)
  19. * any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; see the file COPYING.
  28. * If not, write to the Free Software Foundation,
  29. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  30. */
  31. /* This file shoule be up to date with:
  32. * - Revision J, June 1, 2006; ADSP-BF537 Blackfin Processor Anomaly List
  33. * - Revision I, June 1, 2006; ADSP-BF536 Blackfin Processor Anomaly List
  34. * - Revision J, June 1, 2006; ADSP-BF534 Blackfin Processor Anomaly List
  35. */
  36. #ifndef _MACH_ANOMALY_H_
  37. #define _MACH_ANOMALY_H_
  38. /* We do not support 0.1 silicon - sorry */
  39. #if (defined(CONFIG_BF_REV_0_1))
  40. #error Kernel will not work on BF537/6/4 Version 0.1
  41. #endif
  42. #if (defined(CONFIG_BF_REV_0_3) || defined(CONFIG_BF_REV_0_2))
  43. #define ANOMALY_05000074 /* A multi issue instruction with dsp32shiftimm in
  44. slot1 and store of a P register in slot 2 is not
  45. supported */
  46. #define ANOMALY_05000119 /* DMA_RUN bit is not valid after a Peripheral Receive
  47. Channel DMA stops */
  48. #define ANOMALY_05000122 /* Rx.H can not be used to access 16-bit System MMR
  49. registers. */
  50. #define ANOMALY_05000166 /* PPI Data Lengths Between 8 and 16 do not zero out
  51. upper bits*/
  52. #define ANOMALY_05000180 /* PPI_DELAY not functional in PPI modes with 0 frame
  53. syncs */
  54. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  55. #define ANOMALY_05000247 /* CLKIN Buffer Output Enable Reset Behavior Is
  56. Changed */
  57. #endif
  58. #define ANOMALY_05000265 /* Sensitivity to noise with slow input edge rates on
  59. SPORT external receive and transmit clocks. */
  60. #define ANOMALY_05000272 /* Certain data cache write through modes fail for
  61. VDDint <=0.9V */
  62. #define ANOMALY_05000273 /* Writes to Synchronous SDRAM memory may be lost */
  63. #define ANOMALY_05000277 /* Writes to a flag data register one SCLK cycle after
  64. an edge is detected may clear interrupt */
  65. #define ANOMALY_05000281 /* False Hardware Error Exception when ISR context is
  66. not restored */
  67. #define ANOMALY_05000282 /* Memory DMA corruption with 32-bit data and traffic
  68. control */
  69. #define ANOMALY_05000283 /* A system MMR write is stalled indefinitely when
  70. killed in a particular stage*/
  71. #define ANOMALY_05000310 /* False hardware errors caused by fetches at the
  72. * boundary of reserved memory */
  73. #define ANOMALY_05000312 /* Errors when SSYNC, CSYNC, or loads to LT, LB and LC
  74. registers are interrupted */
  75. #define ANOMALY_05000313 /* PPI is level sensitive on first transfer */
  76. #define ANOMALY_05000322 /* EMAC RMII mode at 10-Base-T speed: RX frames not
  77. * received properly */
  78. #endif
  79. #if defined(CONFIG_BF_REV_0_2)
  80. #define ANOMALY_05000244 /* With instruction cache enabled, a CSYNC or SSYNC or
  81. IDLE around a Change of Control causes
  82. unpredictable results */
  83. #define ANOMALY_05000250 /* Incorrect Bit-Shift of Data Word in Multichannel
  84. (TDM) */
  85. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  86. #define ANOMALY_05000252 /* EMAC Tx DMA error after an early frame abort */
  87. #endif
  88. #define ANOMALY_05000253 /* Maximum external clock speed for Timers */
  89. #define ANOMALY_05000255 /* Entering Hibernate Mode with RTC Seconds event
  90. interrupt not functional */
  91. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  92. #define ANOMALY_05000256 /* EMAC MDIO input latched on wrong MDC edge */
  93. #endif
  94. #define ANOMALY_05000257 /* An interrupt or exception during short Hardware
  95. loops may cause the instruction fetch unit to
  96. malfunction */
  97. #define ANOMALY_05000258 /* Instruction Cache is corrupted when bit 9 and 12 of
  98. the ICPLB Data registers differ */
  99. #define ANOMALY_05000260 /* ICPLB_STATUS MMR register may be corrupted */
  100. #define ANOMALY_05000261 /* DCPLB_FAULT_ADDR MMR register may be corrupted */
  101. #define ANOMALY_05000262 /* Stores to data cache may be lost */
  102. #define ANOMALY_05000263 /* Hardware loop corrupted when taking an ICPLB exception */
  103. #define ANOMALY_05000264 /* A Sync instruction (CSYNC, SSYNC) or an IDLE
  104. instruction will cause an infinite stall in the
  105. second to last instruction in a hardware loop */
  106. #define ANOMALY_05000268 /* Memory DMA error when peripheral DMA is running
  107. and non-zero DEB_TRAFFIC_PERIOD value */
  108. #define ANOMALY_05000270 /* High I/O activity causes the output voltage of the
  109. internal voltage regulator (VDDint) to decrease */
  110. #define ANOMALY_05000277 /* Writes to a flag data register one SCLK cycle after
  111. an edge is detected may clear interrupt */
  112. #define ANOMALY_05000278 /* Disabling Peripherals with DMA running may cause
  113. DMA system instability */
  114. #define ANOMALY_05000280 /* SPI Master boot mode does not work well with
  115. Atmel Dataflash devices */
  116. #define ANOMALY_05000281 /* False Hardware Error Exception when ISR context
  117. * is not restored */
  118. #define ANOMALY_05000282 /* Memory DMA corruption with 32-bit data and traffic
  119. * control */
  120. #define ANOMALY_05000283 /* System MMR Write Is Stalled Indefinitely When
  121. * Killed in a Particular Stage */
  122. #define ANOMALY_05000285 /* New Feature: EMAC TX DMA Word Alignment
  123. * (Not Available On Older Silicon) */
  124. #define ANOMALY_05000288 /* SPORTs may receive bad data if FIFOs fill up */
  125. #define ANOMALY_05000315 /* Killed System MMR Write Completes Erroneously
  126. * On Next System MMR Access */
  127. #define ANOMALY_05000316 /* EMAC RMII mode: collisions occur in Full Duplex
  128. * mode */
  129. #define ANOMALY_05000321 /* EMAC RMII mode: TX frames in half duplex fail with
  130. * status No Carrier */
  131. #endif /* CONFIG_BF_REV_0_2 */
  132. #endif /* _MACH_ANOMALY_H_ */