ehci.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_EHCI_HCD_H
  19. #define __LINUX_EHCI_HCD_H
  20. /* definitions used for the EHCI driver */
  21. /*
  22. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  23. * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
  24. * the host controller implementation.
  25. *
  26. * To facilitate the strongest possible byte-order checking from "sparse"
  27. * and so on, we use __leXX unless that's not practical.
  28. */
  29. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  30. typedef __u32 __bitwise __hc32;
  31. typedef __u16 __bitwise __hc16;
  32. #else
  33. #define __hc32 __le32
  34. #define __hc16 __le16
  35. #endif
  36. /* statistics can be kept for for tuning/monitoring */
  37. struct ehci_stats {
  38. /* irq usage */
  39. unsigned long normal;
  40. unsigned long error;
  41. unsigned long reclaim;
  42. unsigned long lost_iaa;
  43. /* termination of urbs from core */
  44. unsigned long complete;
  45. unsigned long unlink;
  46. };
  47. /* ehci_hcd->lock guards shared data against other CPUs:
  48. * ehci_hcd: async, reclaim, periodic (and shadow), ...
  49. * usb_host_endpoint: hcpriv
  50. * ehci_qh: qh_next, qtd_list
  51. * ehci_qtd: qtd_list
  52. *
  53. * Also, hold this lock when talking to HC registers or
  54. * when updating hw_* fields in shared qh/qtd/... structures.
  55. */
  56. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  57. struct ehci_hcd { /* one per controller */
  58. /* glue to PCI and HCD framework */
  59. struct ehci_caps __iomem *caps;
  60. struct ehci_regs __iomem *regs;
  61. struct ehci_dbg_port __iomem *debug;
  62. __u32 hcs_params; /* cached register copy */
  63. spinlock_t lock;
  64. #ifdef CONFIG_CPU_FREQ
  65. struct notifier_block cpufreq_transition;
  66. int cpufreq_changing;
  67. struct list_head split_intr_qhs;
  68. #endif
  69. /* async schedule support */
  70. struct ehci_qh *async;
  71. struct ehci_qh *reclaim;
  72. unsigned reclaim_ready : 1;
  73. unsigned scanning : 1;
  74. /* periodic schedule support */
  75. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  76. unsigned periodic_size;
  77. __hc32 *periodic; /* hw periodic table */
  78. dma_addr_t periodic_dma;
  79. unsigned i_thresh; /* uframes HC might cache */
  80. union ehci_shadow *pshadow; /* mirror hw periodic table */
  81. int next_uframe; /* scan periodic, start here */
  82. unsigned periodic_sched; /* periodic activity count */
  83. /* per root hub port */
  84. unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
  85. /* bit vectors (one bit per port) */
  86. unsigned long bus_suspended; /* which ports were
  87. already suspended at the start of a bus suspend */
  88. unsigned long companion_ports; /* which ports are
  89. dedicated to the companion controller */
  90. unsigned long owned_ports; /* which ports are
  91. owned by the companion during a bus suspend */
  92. /* per-HC memory pools (could be per-bus, but ...) */
  93. struct dma_pool *qh_pool; /* qh per active urb */
  94. struct dma_pool *qtd_pool; /* one or more per qh */
  95. struct dma_pool *itd_pool; /* itd per iso urb */
  96. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  97. struct timer_list watchdog;
  98. unsigned long actions;
  99. unsigned stamp;
  100. unsigned long next_statechange;
  101. u32 command;
  102. /* SILICON QUIRKS */
  103. unsigned is_tdi_rh_tt:1; /* TDI roothub with TT */
  104. unsigned no_selective_suspend:1;
  105. unsigned has_fsl_port_bug:1; /* FreeScale */
  106. unsigned big_endian_mmio:1;
  107. unsigned big_endian_desc:1;
  108. u8 sbrn; /* packed release number */
  109. /* irq statistics */
  110. #ifdef EHCI_STATS
  111. struct ehci_stats stats;
  112. # define COUNT(x) do { (x)++; } while (0)
  113. #else
  114. # define COUNT(x) do {} while (0)
  115. #endif
  116. };
  117. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  118. static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
  119. {
  120. return (struct ehci_hcd *) (hcd->hcd_priv);
  121. }
  122. static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
  123. {
  124. return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
  125. }
  126. enum ehci_timer_action {
  127. TIMER_IO_WATCHDOG,
  128. TIMER_IAA_WATCHDOG,
  129. TIMER_ASYNC_SHRINK,
  130. TIMER_ASYNC_OFF,
  131. };
  132. static inline void
  133. timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
  134. {
  135. clear_bit (action, &ehci->actions);
  136. }
  137. static inline void
  138. timer_action (struct ehci_hcd *ehci, enum ehci_timer_action action)
  139. {
  140. if (!test_and_set_bit (action, &ehci->actions)) {
  141. unsigned long t;
  142. switch (action) {
  143. case TIMER_IAA_WATCHDOG:
  144. t = EHCI_IAA_JIFFIES;
  145. break;
  146. case TIMER_IO_WATCHDOG:
  147. t = EHCI_IO_JIFFIES;
  148. break;
  149. case TIMER_ASYNC_OFF:
  150. t = EHCI_ASYNC_JIFFIES;
  151. break;
  152. // case TIMER_ASYNC_SHRINK:
  153. default:
  154. t = EHCI_SHRINK_JIFFIES;
  155. break;
  156. }
  157. t += jiffies;
  158. // all timings except IAA watchdog can be overridden.
  159. // async queue SHRINK often precedes IAA. while it's ready
  160. // to go OFF neither can matter, and afterwards the IO
  161. // watchdog stops unless there's still periodic traffic.
  162. if (action != TIMER_IAA_WATCHDOG
  163. && t > ehci->watchdog.expires
  164. && timer_pending (&ehci->watchdog))
  165. return;
  166. mod_timer (&ehci->watchdog, t);
  167. }
  168. }
  169. /*-------------------------------------------------------------------------*/
  170. /* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
  171. /* Section 2.2 Host Controller Capability Registers */
  172. struct ehci_caps {
  173. /* these fields are specified as 8 and 16 bit registers,
  174. * but some hosts can't perform 8 or 16 bit PCI accesses.
  175. */
  176. u32 hc_capbase;
  177. #define HC_LENGTH(p) (((p)>>00)&0x00ff) /* bits 7:0 */
  178. #define HC_VERSION(p) (((p)>>16)&0xffff) /* bits 31:16 */
  179. u32 hcs_params; /* HCSPARAMS - offset 0x4 */
  180. #define HCS_DEBUG_PORT(p) (((p)>>20)&0xf) /* bits 23:20, debug port? */
  181. #define HCS_INDICATOR(p) ((p)&(1 << 16)) /* true: has port indicators */
  182. #define HCS_N_CC(p) (((p)>>12)&0xf) /* bits 15:12, #companion HCs */
  183. #define HCS_N_PCC(p) (((p)>>8)&0xf) /* bits 11:8, ports per CC */
  184. #define HCS_PORTROUTED(p) ((p)&(1 << 7)) /* true: port routing */
  185. #define HCS_PPC(p) ((p)&(1 << 4)) /* true: port power control */
  186. #define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */
  187. u32 hcc_params; /* HCCPARAMS - offset 0x8 */
  188. #define HCC_EXT_CAPS(p) (((p)>>8)&0xff) /* for pci extended caps */
  189. #define HCC_ISOC_CACHE(p) ((p)&(1 << 7)) /* true: can cache isoc frame */
  190. #define HCC_ISOC_THRES(p) (((p)>>4)&0x7) /* bits 6:4, uframes cached */
  191. #define HCC_CANPARK(p) ((p)&(1 << 2)) /* true: can park on async qh */
  192. #define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1)) /* true: periodic_size changes*/
  193. #define HCC_64BIT_ADDR(p) ((p)&(1)) /* true: can use 64-bit addr */
  194. u8 portroute [8]; /* nibbles for routing - offset 0xC */
  195. } __attribute__ ((packed));
  196. /* Section 2.3 Host Controller Operational Registers */
  197. struct ehci_regs {
  198. /* USBCMD: offset 0x00 */
  199. u32 command;
  200. /* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
  201. #define CMD_PARK (1<<11) /* enable "park" on async qh */
  202. #define CMD_PARK_CNT(c) (((c)>>8)&3) /* how many transfers to park for */
  203. #define CMD_LRESET (1<<7) /* partial reset (no ports, etc) */
  204. #define CMD_IAAD (1<<6) /* "doorbell" interrupt async advance */
  205. #define CMD_ASE (1<<5) /* async schedule enable */
  206. #define CMD_PSE (1<<4) /* periodic schedule enable */
  207. /* 3:2 is periodic frame list size */
  208. #define CMD_RESET (1<<1) /* reset HC not bus */
  209. #define CMD_RUN (1<<0) /* start/stop HC */
  210. /* USBSTS: offset 0x04 */
  211. u32 status;
  212. #define STS_ASS (1<<15) /* Async Schedule Status */
  213. #define STS_PSS (1<<14) /* Periodic Schedule Status */
  214. #define STS_RECL (1<<13) /* Reclamation */
  215. #define STS_HALT (1<<12) /* Not running (any reason) */
  216. /* some bits reserved */
  217. /* these STS_* flags are also intr_enable bits (USBINTR) */
  218. #define STS_IAA (1<<5) /* Interrupted on async advance */
  219. #define STS_FATAL (1<<4) /* such as some PCI access errors */
  220. #define STS_FLR (1<<3) /* frame list rolled over */
  221. #define STS_PCD (1<<2) /* port change detect */
  222. #define STS_ERR (1<<1) /* "error" completion (overflow, ...) */
  223. #define STS_INT (1<<0) /* "normal" completion (short, ...) */
  224. /* USBINTR: offset 0x08 */
  225. u32 intr_enable;
  226. /* FRINDEX: offset 0x0C */
  227. u32 frame_index; /* current microframe number */
  228. /* CTRLDSSEGMENT: offset 0x10 */
  229. u32 segment; /* address bits 63:32 if needed */
  230. /* PERIODICLISTBASE: offset 0x14 */
  231. u32 frame_list; /* points to periodic list */
  232. /* ASYNCLISTADDR: offset 0x18 */
  233. u32 async_next; /* address of next async queue head */
  234. u32 reserved [9];
  235. /* CONFIGFLAG: offset 0x40 */
  236. u32 configured_flag;
  237. #define FLAG_CF (1<<0) /* true: we'll support "high speed" */
  238. /* PORTSC: offset 0x44 */
  239. u32 port_status [0]; /* up to N_PORTS */
  240. /* 31:23 reserved */
  241. #define PORT_WKOC_E (1<<22) /* wake on overcurrent (enable) */
  242. #define PORT_WKDISC_E (1<<21) /* wake on disconnect (enable) */
  243. #define PORT_WKCONN_E (1<<20) /* wake on connect (enable) */
  244. /* 19:16 for port testing */
  245. #define PORT_LED_OFF (0<<14)
  246. #define PORT_LED_AMBER (1<<14)
  247. #define PORT_LED_GREEN (2<<14)
  248. #define PORT_LED_MASK (3<<14)
  249. #define PORT_OWNER (1<<13) /* true: companion hc owns this port */
  250. #define PORT_POWER (1<<12) /* true: has power (see PPC) */
  251. #define PORT_USB11(x) (((x)&(3<<10))==(1<<10)) /* USB 1.1 device */
  252. /* 11:10 for detecting lowspeed devices (reset vs release ownership) */
  253. /* 9 reserved */
  254. #define PORT_RESET (1<<8) /* reset port */
  255. #define PORT_SUSPEND (1<<7) /* suspend port */
  256. #define PORT_RESUME (1<<6) /* resume it */
  257. #define PORT_OCC (1<<5) /* over current change */
  258. #define PORT_OC (1<<4) /* over current active */
  259. #define PORT_PEC (1<<3) /* port enable change */
  260. #define PORT_PE (1<<2) /* port enable */
  261. #define PORT_CSC (1<<1) /* connect status change */
  262. #define PORT_CONNECT (1<<0) /* device connected */
  263. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_OCC)
  264. } __attribute__ ((packed));
  265. #define USBMODE 0x68 /* USB Device mode */
  266. #define USBMODE_SDIS (1<<3) /* Stream disable */
  267. #define USBMODE_BE (1<<2) /* BE/LE endianness select */
  268. #define USBMODE_CM_HC (3<<0) /* host controller mode */
  269. #define USBMODE_CM_IDLE (0<<0) /* idle state */
  270. /* Appendix C, Debug port ... intended for use with special "debug devices"
  271. * that can help if there's no serial console. (nonstandard enumeration.)
  272. */
  273. struct ehci_dbg_port {
  274. u32 control;
  275. #define DBGP_OWNER (1<<30)
  276. #define DBGP_ENABLED (1<<28)
  277. #define DBGP_DONE (1<<16)
  278. #define DBGP_INUSE (1<<10)
  279. #define DBGP_ERRCODE(x) (((x)>>7)&0x07)
  280. # define DBGP_ERR_BAD 1
  281. # define DBGP_ERR_SIGNAL 2
  282. #define DBGP_ERROR (1<<6)
  283. #define DBGP_GO (1<<5)
  284. #define DBGP_OUT (1<<4)
  285. #define DBGP_LEN(x) (((x)>>0)&0x0f)
  286. u32 pids;
  287. #define DBGP_PID_GET(x) (((x)>>16)&0xff)
  288. #define DBGP_PID_SET(data,tok) (((data)<<8)|(tok))
  289. u32 data03;
  290. u32 data47;
  291. u32 address;
  292. #define DBGP_EPADDR(dev,ep) (((dev)<<8)|(ep))
  293. } __attribute__ ((packed));
  294. /*-------------------------------------------------------------------------*/
  295. #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
  296. /*
  297. * EHCI Specification 0.95 Section 3.5
  298. * QTD: describe data transfer components (buffer, direction, ...)
  299. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  300. *
  301. * These are associated only with "QH" (Queue Head) structures,
  302. * used with control, bulk, and interrupt transfers.
  303. */
  304. struct ehci_qtd {
  305. /* first part defined by EHCI spec */
  306. __hc32 hw_next; /* see EHCI 3.5.1 */
  307. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  308. __hc32 hw_token; /* see EHCI 3.5.3 */
  309. #define QTD_TOGGLE (1 << 31) /* data toggle */
  310. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  311. #define QTD_IOC (1 << 15) /* interrupt on complete */
  312. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  313. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  314. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  315. #define QTD_STS_HALT (1 << 6) /* halted on error */
  316. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  317. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  318. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  319. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  320. #define QTD_STS_STS (1 << 1) /* split transaction state */
  321. #define QTD_STS_PING (1 << 0) /* issue PING? */
  322. #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
  323. #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
  324. #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
  325. __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
  326. __hc32 hw_buf_hi [5]; /* Appendix B */
  327. /* the rest is HCD-private */
  328. dma_addr_t qtd_dma; /* qtd address */
  329. struct list_head qtd_list; /* sw qtd list */
  330. struct urb *urb; /* qtd's urb */
  331. size_t length; /* length of buffer */
  332. } __attribute__ ((aligned (32)));
  333. /* mask NakCnt+T in qh->hw_alt_next */
  334. #define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
  335. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  336. /*-------------------------------------------------------------------------*/
  337. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  338. #define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
  339. /*
  340. * Now the following defines are not converted using the
  341. * __constant_cpu_to_le32() macro anymore, since we have to support
  342. * "dynamic" switching between be and le support, so that the driver
  343. * can be used on one system with SoC EHCI controller using big-endian
  344. * descriptors as well as a normal little-endian PCI EHCI controller.
  345. */
  346. /* values for that type tag */
  347. #define Q_TYPE_ITD (0 << 1)
  348. #define Q_TYPE_QH (1 << 1)
  349. #define Q_TYPE_SITD (2 << 1)
  350. #define Q_TYPE_FSTN (3 << 1)
  351. /* next async queue entry, or pointer to interrupt/periodic QH */
  352. #define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
  353. /* for periodic/async schedules and qtd lists, mark end of list */
  354. #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
  355. /*
  356. * Entries in periodic shadow table are pointers to one of four kinds
  357. * of data structure. That's dictated by the hardware; a type tag is
  358. * encoded in the low bits of the hardware's periodic schedule. Use
  359. * Q_NEXT_TYPE to get the tag.
  360. *
  361. * For entries in the async schedule, the type tag always says "qh".
  362. */
  363. union ehci_shadow {
  364. struct ehci_qh *qh; /* Q_TYPE_QH */
  365. struct ehci_itd *itd; /* Q_TYPE_ITD */
  366. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  367. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  368. __hc32 *hw_next; /* (all types) */
  369. void *ptr;
  370. };
  371. /*-------------------------------------------------------------------------*/
  372. /*
  373. * EHCI Specification 0.95 Section 3.6
  374. * QH: describes control/bulk/interrupt endpoints
  375. * See Fig 3-7 "Queue Head Structure Layout".
  376. *
  377. * These appear in both the async and (for interrupt) periodic schedules.
  378. */
  379. struct ehci_qh {
  380. /* first part defined by EHCI spec */
  381. __hc32 hw_next; /* see EHCI 3.6.1 */
  382. __hc32 hw_info1; /* see EHCI 3.6.2 */
  383. #define QH_HEAD 0x00008000
  384. #define QH_INACTIVATE 0x00000080
  385. #define INACTIVATE_BIT(ehci) cpu_to_hc32(ehci, QH_INACTIVATE)
  386. __hc32 hw_info2; /* see EHCI 3.6.2 */
  387. #define QH_SMASK 0x000000ff
  388. #define QH_CMASK 0x0000ff00
  389. #define QH_HUBADDR 0x007f0000
  390. #define QH_HUBPORT 0x3f800000
  391. #define QH_MULT 0xc0000000
  392. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  393. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  394. __hc32 hw_qtd_next;
  395. __hc32 hw_alt_next;
  396. __hc32 hw_token;
  397. __hc32 hw_buf [5];
  398. __hc32 hw_buf_hi [5];
  399. /* the rest is HCD-private */
  400. dma_addr_t qh_dma; /* address of qh */
  401. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  402. struct list_head qtd_list; /* sw qtd list */
  403. struct ehci_qtd *dummy;
  404. struct ehci_qh *reclaim; /* next to reclaim */
  405. struct ehci_hcd *ehci;
  406. /*
  407. * Do NOT use atomic operations for QH refcounting. On some CPUs
  408. * (PPC7448 for example), atomic operations cannot be performed on
  409. * memory that is cache-inhibited (i.e. being used for DMA).
  410. * Spinlocks are used to protect all QH fields.
  411. */
  412. u32 refcount;
  413. unsigned stamp;
  414. u8 qh_state;
  415. #define QH_STATE_LINKED 1 /* HC sees this */
  416. #define QH_STATE_UNLINK 2 /* HC may still see this */
  417. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  418. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
  419. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  420. /* periodic schedule info */
  421. u8 usecs; /* intr bandwidth */
  422. u8 gap_uf; /* uframes split/csplit gap */
  423. u8 c_usecs; /* ... split completion bw */
  424. u16 tt_usecs; /* tt downstream bandwidth */
  425. unsigned short period; /* polling interval */
  426. unsigned short start; /* where polling starts */
  427. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  428. struct usb_device *dev; /* access to TT */
  429. #ifdef CONFIG_CPU_FREQ
  430. struct list_head split_intr_qhs; /* list of split qhs */
  431. __le32 was_active; /* active bit before "i" set */
  432. #endif
  433. } __attribute__ ((aligned (32)));
  434. /*-------------------------------------------------------------------------*/
  435. /* description of one iso transaction (up to 3 KB data if highspeed) */
  436. struct ehci_iso_packet {
  437. /* These will be copied to iTD when scheduling */
  438. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  439. __hc32 transaction; /* itd->hw_transaction[i] |= */
  440. u8 cross; /* buf crosses pages */
  441. /* for full speed OUT splits */
  442. u32 buf1;
  443. };
  444. /* temporary schedule data for packets from iso urbs (both speeds)
  445. * each packet is one logical usb transaction to the device (not TT),
  446. * beginning at stream->next_uframe
  447. */
  448. struct ehci_iso_sched {
  449. struct list_head td_list;
  450. unsigned span;
  451. struct ehci_iso_packet packet [0];
  452. };
  453. /*
  454. * ehci_iso_stream - groups all (s)itds for this endpoint.
  455. * acts like a qh would, if EHCI had them for ISO.
  456. */
  457. struct ehci_iso_stream {
  458. /* first two fields match QH, but info1 == 0 */
  459. __hc32 hw_next;
  460. __hc32 hw_info1;
  461. u32 refcount;
  462. u8 bEndpointAddress;
  463. u8 highspeed;
  464. u16 depth; /* depth in uframes */
  465. struct list_head td_list; /* queued itds/sitds */
  466. struct list_head free_list; /* list of unused itds/sitds */
  467. struct usb_device *udev;
  468. struct usb_host_endpoint *ep;
  469. /* output of (re)scheduling */
  470. unsigned long start; /* jiffies */
  471. unsigned long rescheduled;
  472. int next_uframe;
  473. __hc32 splits;
  474. /* the rest is derived from the endpoint descriptor,
  475. * trusting urb->interval == f(epdesc->bInterval) and
  476. * including the extra info for hw_bufp[0..2]
  477. */
  478. u8 interval;
  479. u8 usecs, c_usecs;
  480. u16 tt_usecs;
  481. u16 maxp;
  482. u16 raw_mask;
  483. unsigned bandwidth;
  484. /* This is used to initialize iTD's hw_bufp fields */
  485. __hc32 buf0;
  486. __hc32 buf1;
  487. __hc32 buf2;
  488. /* this is used to initialize sITD's tt info */
  489. __hc32 address;
  490. };
  491. /*-------------------------------------------------------------------------*/
  492. /*
  493. * EHCI Specification 0.95 Section 3.3
  494. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  495. *
  496. * Schedule records for high speed iso xfers
  497. */
  498. struct ehci_itd {
  499. /* first part defined by EHCI spec */
  500. __hc32 hw_next; /* see EHCI 3.3.1 */
  501. __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
  502. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  503. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  504. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  505. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  506. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  507. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  508. #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
  509. __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
  510. __hc32 hw_bufp_hi [7]; /* Appendix B */
  511. /* the rest is HCD-private */
  512. dma_addr_t itd_dma; /* for this itd */
  513. union ehci_shadow itd_next; /* ptr to periodic q entry */
  514. struct urb *urb;
  515. struct ehci_iso_stream *stream; /* endpoint's queue */
  516. struct list_head itd_list; /* list of stream's itds */
  517. /* any/all hw_transactions here may be used by that urb */
  518. unsigned frame; /* where scheduled */
  519. unsigned pg;
  520. unsigned index[8]; /* in urb->iso_frame_desc */
  521. u8 usecs[8];
  522. } __attribute__ ((aligned (32)));
  523. /*-------------------------------------------------------------------------*/
  524. /*
  525. * EHCI Specification 0.95 Section 3.4
  526. * siTD, aka split-transaction isochronous Transfer Descriptor
  527. * ... describe full speed iso xfers through TT in hubs
  528. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  529. */
  530. struct ehci_sitd {
  531. /* first part defined by EHCI spec */
  532. __hc32 hw_next;
  533. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  534. __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
  535. __hc32 hw_uframe; /* EHCI table 3-10 */
  536. __hc32 hw_results; /* EHCI table 3-11 */
  537. #define SITD_IOC (1 << 31) /* interrupt on completion */
  538. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  539. #define SITD_LENGTH(x) (0x3ff & ((x)>>16))
  540. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  541. #define SITD_STS_ERR (1 << 6) /* error from TT */
  542. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  543. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  544. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  545. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  546. #define SITD_STS_STS (1 << 1) /* split transaction state */
  547. #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
  548. __hc32 hw_buf [2]; /* EHCI table 3-12 */
  549. __hc32 hw_backpointer; /* EHCI table 3-13 */
  550. __hc32 hw_buf_hi [2]; /* Appendix B */
  551. /* the rest is HCD-private */
  552. dma_addr_t sitd_dma;
  553. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  554. struct urb *urb;
  555. struct ehci_iso_stream *stream; /* endpoint's queue */
  556. struct list_head sitd_list; /* list of stream's sitds */
  557. unsigned frame;
  558. unsigned index;
  559. } __attribute__ ((aligned (32)));
  560. /*-------------------------------------------------------------------------*/
  561. /*
  562. * EHCI Specification 0.96 Section 3.7
  563. * Periodic Frame Span Traversal Node (FSTN)
  564. *
  565. * Manages split interrupt transactions (using TT) that span frame boundaries
  566. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  567. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  568. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  569. */
  570. struct ehci_fstn {
  571. __hc32 hw_next; /* any periodic q entry */
  572. __hc32 hw_prev; /* qh or EHCI_LIST_END */
  573. /* the rest is HCD-private */
  574. dma_addr_t fstn_dma;
  575. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  576. } __attribute__ ((aligned (32)));
  577. /*-------------------------------------------------------------------------*/
  578. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  579. /*
  580. * Some EHCI controllers have a Transaction Translator built into the
  581. * root hub. This is a non-standard feature. Each controller will need
  582. * to add code to the following inline functions, and call them as
  583. * needed (mostly in root hub code).
  584. */
  585. #define ehci_is_TDI(e) ((e)->is_tdi_rh_tt)
  586. /* Returns the speed of a device attached to a port on the root hub. */
  587. static inline unsigned int
  588. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  589. {
  590. if (ehci_is_TDI(ehci)) {
  591. switch ((portsc>>26)&3) {
  592. case 0:
  593. return 0;
  594. case 1:
  595. return (1<<USB_PORT_FEAT_LOWSPEED);
  596. case 2:
  597. default:
  598. return (1<<USB_PORT_FEAT_HIGHSPEED);
  599. }
  600. }
  601. return (1<<USB_PORT_FEAT_HIGHSPEED);
  602. }
  603. #else
  604. #define ehci_is_TDI(e) (0)
  605. #define ehci_port_speed(ehci, portsc) (1<<USB_PORT_FEAT_HIGHSPEED)
  606. #endif
  607. /*-------------------------------------------------------------------------*/
  608. #ifdef CONFIG_PPC_83xx
  609. /* Some Freescale processors have an erratum in which the TT
  610. * port number in the queue head was 0..N-1 instead of 1..N.
  611. */
  612. #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
  613. #else
  614. #define ehci_has_fsl_portno_bug(e) (0)
  615. #endif
  616. /*
  617. * While most USB host controllers implement their registers in
  618. * little-endian format, a minority (celleb companion chip) implement
  619. * them in big endian format.
  620. *
  621. * This attempts to support either format at compile time without a
  622. * runtime penalty, or both formats with the additional overhead
  623. * of checking a flag bit.
  624. */
  625. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  626. #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
  627. #else
  628. #define ehci_big_endian_mmio(e) 0
  629. #endif
  630. /*
  631. * Big-endian read/write functions are arch-specific.
  632. * Other arches can be added if/when they're needed.
  633. *
  634. * REVISIT: arch/powerpc now has readl/writel_be, so the
  635. * definition below can die once the 4xx support is
  636. * finally ported over.
  637. */
  638. #if defined(CONFIG_PPC)
  639. #define readl_be(addr) in_be32((__force unsigned *)addr)
  640. #define writel_be(val, addr) out_be32((__force unsigned *)addr, val)
  641. #endif
  642. static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
  643. __u32 __iomem * regs)
  644. {
  645. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  646. return ehci_big_endian_mmio(ehci) ?
  647. readl_be(regs) :
  648. readl(regs);
  649. #else
  650. return readl(regs);
  651. #endif
  652. }
  653. static inline void ehci_writel(const struct ehci_hcd *ehci,
  654. const unsigned int val, __u32 __iomem *regs)
  655. {
  656. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  657. ehci_big_endian_mmio(ehci) ?
  658. writel_be(val, regs) :
  659. writel(val, regs);
  660. #else
  661. writel(val, regs);
  662. #endif
  663. }
  664. /*-------------------------------------------------------------------------*/
  665. /*
  666. * The AMCC 440EPx not only implements its EHCI registers in big-endian
  667. * format, but also its DMA data structures (descriptors).
  668. *
  669. * EHCI controllers accessed through PCI work normally (little-endian
  670. * everywhere), so we won't bother supporting a BE-only mode for now.
  671. */
  672. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  673. #define ehci_big_endian_desc(e) ((e)->big_endian_desc)
  674. /* cpu to ehci */
  675. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  676. {
  677. return ehci_big_endian_desc(ehci)
  678. ? (__force __hc32)cpu_to_be32(x)
  679. : (__force __hc32)cpu_to_le32(x);
  680. }
  681. /* ehci to cpu */
  682. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  683. {
  684. return ehci_big_endian_desc(ehci)
  685. ? be32_to_cpu((__force __be32)x)
  686. : le32_to_cpu((__force __le32)x);
  687. }
  688. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  689. {
  690. return ehci_big_endian_desc(ehci)
  691. ? be32_to_cpup((__force __be32 *)x)
  692. : le32_to_cpup((__force __le32 *)x);
  693. }
  694. #else
  695. /* cpu to ehci */
  696. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  697. {
  698. return cpu_to_le32(x);
  699. }
  700. /* ehci to cpu */
  701. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  702. {
  703. return le32_to_cpu(x);
  704. }
  705. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  706. {
  707. return le32_to_cpup(x);
  708. }
  709. #endif
  710. /*-------------------------------------------------------------------------*/
  711. #ifndef DEBUG
  712. #define STUB_DEBUG_FILES
  713. #endif /* DEBUG */
  714. /*-------------------------------------------------------------------------*/
  715. #endif /* __LINUX_EHCI_HCD_H */