fsl_usb2_udc.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Author: Li Yang <leoli@freescale.com>
  5. * Jiang Bo <tanya.jiang@freescale.com>
  6. *
  7. * Description:
  8. * Freescale high-speed USB SOC DR module device controller driver.
  9. * This can be found on MPC8349E/MPC8313E cpus.
  10. * The driver is previously named as mpc_udc. Based on bare board
  11. * code from Dave Liu and Shlomi Gridish.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #undef VERBOSE
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/ioport.h>
  22. #include <linux/types.h>
  23. #include <linux/errno.h>
  24. #include <linux/delay.h>
  25. #include <linux/sched.h>
  26. #include <linux/slab.h>
  27. #include <linux/init.h>
  28. #include <linux/timer.h>
  29. #include <linux/list.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/proc_fs.h>
  32. #include <linux/mm.h>
  33. #include <linux/moduleparam.h>
  34. #include <linux/device.h>
  35. #include <linux/usb/ch9.h>
  36. #include <linux/usb_gadget.h>
  37. #include <linux/usb/otg.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/fsl_devices.h>
  41. #include <linux/dmapool.h>
  42. #include <asm/byteorder.h>
  43. #include <asm/io.h>
  44. #include <asm/irq.h>
  45. #include <asm/system.h>
  46. #include <asm/unaligned.h>
  47. #include <asm/dma.h>
  48. #include <asm/cacheflush.h>
  49. #include "fsl_usb2_udc.h"
  50. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  51. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  52. #define DRIVER_VERSION "Apr 20, 2007"
  53. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  54. static const char driver_name[] = "fsl-usb2-udc";
  55. static const char driver_desc[] = DRIVER_DESC;
  56. volatile static struct usb_dr_device *dr_regs = NULL;
  57. volatile static struct usb_sys_interface *usb_sys_regs = NULL;
  58. /* it is initialized in probe() */
  59. static struct fsl_udc *udc_controller = NULL;
  60. static const struct usb_endpoint_descriptor
  61. fsl_ep0_desc = {
  62. .bLength = USB_DT_ENDPOINT_SIZE,
  63. .bDescriptorType = USB_DT_ENDPOINT,
  64. .bEndpointAddress = 0,
  65. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  66. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  67. };
  68. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state);
  69. static int fsl_udc_resume(struct platform_device *pdev);
  70. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  71. #ifdef CONFIG_PPC32
  72. #define fsl_readl(addr) in_le32(addr)
  73. #define fsl_writel(addr, val32) out_le32(val32, addr)
  74. #else
  75. #define fsl_readl(addr) readl(addr)
  76. #define fsl_writel(addr, val32) writel(addr, val32)
  77. #endif
  78. /********************************************************************
  79. * Internal Used Function
  80. ********************************************************************/
  81. /*-----------------------------------------------------------------
  82. * done() - retire a request; caller blocked irqs
  83. * @status : request status to be set, only works when
  84. * request is still in progress.
  85. *--------------------------------------------------------------*/
  86. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  87. {
  88. struct fsl_udc *udc = NULL;
  89. unsigned char stopped = ep->stopped;
  90. struct ep_td_struct *curr_td, *next_td;
  91. int j;
  92. udc = (struct fsl_udc *)ep->udc;
  93. /* Removed the req from fsl_ep->queue */
  94. list_del_init(&req->queue);
  95. /* req.status should be set as -EINPROGRESS in ep_queue() */
  96. if (req->req.status == -EINPROGRESS)
  97. req->req.status = status;
  98. else
  99. status = req->req.status;
  100. /* Free dtd for the request */
  101. next_td = req->head;
  102. for (j = 0; j < req->dtd_count; j++) {
  103. curr_td = next_td;
  104. if (j != req->dtd_count - 1) {
  105. next_td = curr_td->next_td_virt;
  106. }
  107. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  108. }
  109. if (req->mapped) {
  110. dma_unmap_single(ep->udc->gadget.dev.parent,
  111. req->req.dma, req->req.length,
  112. ep_is_in(ep)
  113. ? DMA_TO_DEVICE
  114. : DMA_FROM_DEVICE);
  115. req->req.dma = DMA_ADDR_INVALID;
  116. req->mapped = 0;
  117. } else
  118. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  119. req->req.dma, req->req.length,
  120. ep_is_in(ep)
  121. ? DMA_TO_DEVICE
  122. : DMA_FROM_DEVICE);
  123. if (status && (status != -ESHUTDOWN))
  124. VDBG("complete %s req %p stat %d len %u/%u",
  125. ep->ep.name, &req->req, status,
  126. req->req.actual, req->req.length);
  127. ep->stopped = 1;
  128. spin_unlock(&ep->udc->lock);
  129. /* complete() is from gadget layer,
  130. * eg fsg->bulk_in_complete() */
  131. if (req->req.complete)
  132. req->req.complete(&ep->ep, &req->req);
  133. spin_lock(&ep->udc->lock);
  134. ep->stopped = stopped;
  135. }
  136. /*-----------------------------------------------------------------
  137. * nuke(): delete all requests related to this ep
  138. * called with spinlock held
  139. *--------------------------------------------------------------*/
  140. static void nuke(struct fsl_ep *ep, int status)
  141. {
  142. ep->stopped = 1;
  143. /* Flush fifo */
  144. fsl_ep_fifo_flush(&ep->ep);
  145. /* Whether this eq has request linked */
  146. while (!list_empty(&ep->queue)) {
  147. struct fsl_req *req = NULL;
  148. req = list_entry(ep->queue.next, struct fsl_req, queue);
  149. done(ep, req, status);
  150. }
  151. }
  152. /*------------------------------------------------------------------
  153. Internal Hardware related function
  154. ------------------------------------------------------------------*/
  155. static int dr_controller_setup(struct fsl_udc *udc)
  156. {
  157. unsigned int tmp = 0, portctrl = 0, ctrl = 0;
  158. unsigned long timeout;
  159. #define FSL_UDC_RESET_TIMEOUT 1000
  160. /* before here, make sure dr_regs has been initialized */
  161. if (!udc)
  162. return -EINVAL;
  163. /* Stop and reset the usb controller */
  164. tmp = fsl_readl(&dr_regs->usbcmd);
  165. tmp &= ~USB_CMD_RUN_STOP;
  166. fsl_writel(tmp, &dr_regs->usbcmd);
  167. tmp = fsl_readl(&dr_regs->usbcmd);
  168. tmp |= USB_CMD_CTRL_RESET;
  169. fsl_writel(tmp, &dr_regs->usbcmd);
  170. /* Wait for reset to complete */
  171. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  172. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  173. if (time_after(jiffies, timeout)) {
  174. ERR("udc reset timeout! \n");
  175. return -ETIMEDOUT;
  176. }
  177. cpu_relax();
  178. }
  179. /* Set the controller as device mode */
  180. tmp = fsl_readl(&dr_regs->usbmode);
  181. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  182. /* Disable Setup Lockout */
  183. tmp |= USB_MODE_SETUP_LOCK_OFF;
  184. fsl_writel(tmp, &dr_regs->usbmode);
  185. /* Clear the setup status */
  186. fsl_writel(0, &dr_regs->usbsts);
  187. tmp = udc->ep_qh_dma;
  188. tmp &= USB_EP_LIST_ADDRESS_MASK;
  189. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  190. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  191. (int)udc->ep_qh, (int)tmp,
  192. fsl_readl(&dr_regs->endpointlistaddr));
  193. /* Config PHY interface */
  194. portctrl = fsl_readl(&dr_regs->portsc1);
  195. portctrl &= ~(PORTSCX_PHY_TYPE_SEL | PORTSCX_PORT_WIDTH);
  196. switch (udc->phy_mode) {
  197. case FSL_USB2_PHY_ULPI:
  198. portctrl |= PORTSCX_PTS_ULPI;
  199. break;
  200. case FSL_USB2_PHY_UTMI_WIDE:
  201. portctrl |= PORTSCX_PTW_16BIT;
  202. /* fall through */
  203. case FSL_USB2_PHY_UTMI:
  204. portctrl |= PORTSCX_PTS_UTMI;
  205. break;
  206. case FSL_USB2_PHY_SERIAL:
  207. portctrl |= PORTSCX_PTS_FSLS;
  208. break;
  209. default:
  210. return -EINVAL;
  211. }
  212. fsl_writel(portctrl, &dr_regs->portsc1);
  213. /* Config control enable i/o output, cpu endian register */
  214. ctrl = __raw_readl(&usb_sys_regs->control);
  215. ctrl |= USB_CTRL_IOENB;
  216. __raw_writel(ctrl, &usb_sys_regs->control);
  217. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  218. /* Turn on cache snooping hardware, since some PowerPC platforms
  219. * wholly rely on hardware to deal with cache coherent. */
  220. /* Setup Snooping for all the 4GB space */
  221. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  222. __raw_writel(tmp, &usb_sys_regs->snoop1);
  223. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  224. __raw_writel(tmp, &usb_sys_regs->snoop2);
  225. #endif
  226. return 0;
  227. }
  228. /* Enable DR irq and set controller to run state */
  229. static void dr_controller_run(struct fsl_udc *udc)
  230. {
  231. u32 temp;
  232. /* Enable DR irq reg */
  233. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  234. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  235. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  236. fsl_writel(temp, &dr_regs->usbintr);
  237. /* Clear stopped bit */
  238. udc->stopped = 0;
  239. /* Set the controller as device mode */
  240. temp = fsl_readl(&dr_regs->usbmode);
  241. temp |= USB_MODE_CTRL_MODE_DEVICE;
  242. fsl_writel(temp, &dr_regs->usbmode);
  243. /* Set controller to Run */
  244. temp = fsl_readl(&dr_regs->usbcmd);
  245. temp |= USB_CMD_RUN_STOP;
  246. fsl_writel(temp, &dr_regs->usbcmd);
  247. return;
  248. }
  249. static void dr_controller_stop(struct fsl_udc *udc)
  250. {
  251. unsigned int tmp;
  252. /* disable all INTR */
  253. fsl_writel(0, &dr_regs->usbintr);
  254. /* Set stopped bit for isr */
  255. udc->stopped = 1;
  256. /* disable IO output */
  257. /* usb_sys_regs->control = 0; */
  258. /* set controller to Stop */
  259. tmp = fsl_readl(&dr_regs->usbcmd);
  260. tmp &= ~USB_CMD_RUN_STOP;
  261. fsl_writel(tmp, &dr_regs->usbcmd);
  262. return;
  263. }
  264. void dr_ep_setup(unsigned char ep_num, unsigned char dir, unsigned char ep_type)
  265. {
  266. unsigned int tmp_epctrl = 0;
  267. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  268. if (dir) {
  269. if (ep_num)
  270. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  271. tmp_epctrl |= EPCTRL_TX_ENABLE;
  272. tmp_epctrl |= ((unsigned int)(ep_type)
  273. << EPCTRL_TX_EP_TYPE_SHIFT);
  274. } else {
  275. if (ep_num)
  276. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  277. tmp_epctrl |= EPCTRL_RX_ENABLE;
  278. tmp_epctrl |= ((unsigned int)(ep_type)
  279. << EPCTRL_RX_EP_TYPE_SHIFT);
  280. }
  281. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  282. }
  283. static void
  284. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  285. {
  286. u32 tmp_epctrl = 0;
  287. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  288. if (value) {
  289. /* set the stall bit */
  290. if (dir)
  291. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  292. else
  293. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  294. } else {
  295. /* clear the stall bit and reset data toggle */
  296. if (dir) {
  297. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  298. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  299. } else {
  300. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  301. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  302. }
  303. }
  304. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  305. }
  306. /* Get stall status of a specific ep
  307. Return: 0: not stalled; 1:stalled */
  308. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  309. {
  310. u32 epctrl;
  311. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  312. if (dir)
  313. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  314. else
  315. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  316. }
  317. /********************************************************************
  318. Internal Structure Build up functions
  319. ********************************************************************/
  320. /*------------------------------------------------------------------
  321. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  322. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  323. * @mult: Mult field
  324. ------------------------------------------------------------------*/
  325. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  326. unsigned char dir, unsigned char ep_type,
  327. unsigned int max_pkt_len,
  328. unsigned int zlt, unsigned char mult)
  329. {
  330. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  331. unsigned int tmp = 0;
  332. /* set the Endpoint Capabilites in QH */
  333. switch (ep_type) {
  334. case USB_ENDPOINT_XFER_CONTROL:
  335. /* Interrupt On Setup (IOS). for control ep */
  336. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  337. | EP_QUEUE_HEAD_IOS;
  338. break;
  339. case USB_ENDPOINT_XFER_ISOC:
  340. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  341. | (mult << EP_QUEUE_HEAD_MULT_POS);
  342. break;
  343. case USB_ENDPOINT_XFER_BULK:
  344. case USB_ENDPOINT_XFER_INT:
  345. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  346. break;
  347. default:
  348. VDBG("error ep type is %d", ep_type);
  349. return;
  350. }
  351. if (zlt)
  352. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  353. p_QH->max_pkt_length = cpu_to_le32(tmp);
  354. return;
  355. }
  356. /* Setup qh structure and ep register for ep0. */
  357. static void ep0_setup(struct fsl_udc *udc)
  358. {
  359. /* the intialization of an ep includes: fields in QH, Regs,
  360. * fsl_ep struct */
  361. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  362. USB_MAX_CTRL_PAYLOAD, 0, 0);
  363. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  364. USB_MAX_CTRL_PAYLOAD, 0, 0);
  365. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  366. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  367. return;
  368. }
  369. /***********************************************************************
  370. Endpoint Management Functions
  371. ***********************************************************************/
  372. /*-------------------------------------------------------------------------
  373. * when configurations are set, or when interface settings change
  374. * for example the do_set_interface() in gadget layer,
  375. * the driver will enable or disable the relevant endpoints
  376. * ep0 doesn't use this routine. It is always enabled.
  377. -------------------------------------------------------------------------*/
  378. static int fsl_ep_enable(struct usb_ep *_ep,
  379. const struct usb_endpoint_descriptor *desc)
  380. {
  381. struct fsl_udc *udc = NULL;
  382. struct fsl_ep *ep = NULL;
  383. unsigned short max = 0;
  384. unsigned char mult = 0, zlt;
  385. int retval = -EINVAL;
  386. unsigned long flags = 0;
  387. ep = container_of(_ep, struct fsl_ep, ep);
  388. /* catch various bogus parameters */
  389. if (!_ep || !desc || ep->desc
  390. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  391. return -EINVAL;
  392. udc = ep->udc;
  393. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  394. return -ESHUTDOWN;
  395. max = le16_to_cpu(desc->wMaxPacketSize);
  396. /* Disable automatic zlp generation. Driver is reponsible to indicate
  397. * explicitly through req->req.zero. This is needed to enable multi-td
  398. * request. */
  399. zlt = 1;
  400. /* Assume the max packet size from gadget is always correct */
  401. switch (desc->bmAttributes & 0x03) {
  402. case USB_ENDPOINT_XFER_CONTROL:
  403. case USB_ENDPOINT_XFER_BULK:
  404. case USB_ENDPOINT_XFER_INT:
  405. /* mult = 0. Execute N Transactions as demonstrated by
  406. * the USB variable length packet protocol where N is
  407. * computed using the Maximum Packet Length (dQH) and
  408. * the Total Bytes field (dTD) */
  409. mult = 0;
  410. break;
  411. case USB_ENDPOINT_XFER_ISOC:
  412. /* Calculate transactions needed for high bandwidth iso */
  413. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  414. max = max & 0x8ff; /* bit 0~10 */
  415. /* 3 transactions at most */
  416. if (mult > 3)
  417. goto en_done;
  418. break;
  419. default:
  420. goto en_done;
  421. }
  422. spin_lock_irqsave(&udc->lock, flags);
  423. ep->ep.maxpacket = max;
  424. ep->desc = desc;
  425. ep->stopped = 0;
  426. /* Controller related setup */
  427. /* Init EPx Queue Head (Ep Capabilites field in QH
  428. * according to max, zlt, mult) */
  429. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  430. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  431. ? USB_SEND : USB_RECV),
  432. (unsigned char) (desc->bmAttributes
  433. & USB_ENDPOINT_XFERTYPE_MASK),
  434. max, zlt, mult);
  435. /* Init endpoint ctrl register */
  436. dr_ep_setup((unsigned char) ep_index(ep),
  437. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  438. ? USB_SEND : USB_RECV),
  439. (unsigned char) (desc->bmAttributes
  440. & USB_ENDPOINT_XFERTYPE_MASK));
  441. spin_unlock_irqrestore(&udc->lock, flags);
  442. retval = 0;
  443. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  444. ep->desc->bEndpointAddress & 0x0f,
  445. (desc->bEndpointAddress & USB_DIR_IN)
  446. ? "in" : "out", max);
  447. en_done:
  448. return retval;
  449. }
  450. /*---------------------------------------------------------------------
  451. * @ep : the ep being unconfigured. May not be ep0
  452. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  453. *---------------------------------------------------------------------*/
  454. static int fsl_ep_disable(struct usb_ep *_ep)
  455. {
  456. struct fsl_udc *udc = NULL;
  457. struct fsl_ep *ep = NULL;
  458. unsigned long flags = 0;
  459. u32 epctrl;
  460. int ep_num;
  461. ep = container_of(_ep, struct fsl_ep, ep);
  462. if (!_ep || !ep->desc) {
  463. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  464. return -EINVAL;
  465. }
  466. /* disable ep on controller */
  467. ep_num = ep_index(ep);
  468. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  469. if (ep_is_in(ep))
  470. epctrl &= ~EPCTRL_TX_ENABLE;
  471. else
  472. epctrl &= ~EPCTRL_RX_ENABLE;
  473. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  474. udc = (struct fsl_udc *)ep->udc;
  475. spin_lock_irqsave(&udc->lock, flags);
  476. /* nuke all pending requests (does flush) */
  477. nuke(ep, -ESHUTDOWN);
  478. ep->desc = 0;
  479. ep->stopped = 1;
  480. spin_unlock_irqrestore(&udc->lock, flags);
  481. VDBG("disabled %s OK", _ep->name);
  482. return 0;
  483. }
  484. /*---------------------------------------------------------------------
  485. * allocate a request object used by this endpoint
  486. * the main operation is to insert the req->queue to the eq->queue
  487. * Returns the request, or null if one could not be allocated
  488. *---------------------------------------------------------------------*/
  489. static struct usb_request *
  490. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  491. {
  492. struct fsl_req *req = NULL;
  493. req = kzalloc(sizeof *req, gfp_flags);
  494. if (!req)
  495. return NULL;
  496. req->req.dma = DMA_ADDR_INVALID;
  497. INIT_LIST_HEAD(&req->queue);
  498. return &req->req;
  499. }
  500. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  501. {
  502. struct fsl_req *req = NULL;
  503. req = container_of(_req, struct fsl_req, req);
  504. if (_req)
  505. kfree(req);
  506. }
  507. /*-------------------------------------------------------------------------*/
  508. static int fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  509. {
  510. int i = ep_index(ep) * 2 + ep_is_in(ep);
  511. u32 temp, bitmask, tmp_stat;
  512. struct ep_queue_head *dQH = &ep->udc->ep_qh[i];
  513. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  514. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  515. bitmask = ep_is_in(ep)
  516. ? (1 << (ep_index(ep) + 16))
  517. : (1 << (ep_index(ep)));
  518. /* check if the pipe is empty */
  519. if (!(list_empty(&ep->queue))) {
  520. /* Add td to the end */
  521. struct fsl_req *lastreq;
  522. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  523. lastreq->tail->next_td_ptr =
  524. cpu_to_le32(req->head->td_dma & DTD_ADDR_MASK);
  525. /* Read prime bit, if 1 goto done */
  526. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  527. goto out;
  528. do {
  529. /* Set ATDTW bit in USBCMD */
  530. temp = fsl_readl(&dr_regs->usbcmd);
  531. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  532. /* Read correct status bit */
  533. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  534. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  535. /* Write ATDTW bit to 0 */
  536. temp = fsl_readl(&dr_regs->usbcmd);
  537. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  538. if (tmp_stat)
  539. goto out;
  540. }
  541. /* Write dQH next pointer and terminate bit to 0 */
  542. temp = req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  543. dQH->next_dtd_ptr = cpu_to_le32(temp);
  544. /* Clear active and halt bit */
  545. temp = cpu_to_le32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  546. | EP_QUEUE_HEAD_STATUS_HALT));
  547. dQH->size_ioc_int_sts &= temp;
  548. /* Prime endpoint by writing 1 to ENDPTPRIME */
  549. temp = ep_is_in(ep)
  550. ? (1 << (ep_index(ep) + 16))
  551. : (1 << (ep_index(ep)));
  552. fsl_writel(temp, &dr_regs->endpointprime);
  553. out:
  554. return 0;
  555. }
  556. /* Fill in the dTD structure
  557. * @req: request that the transfer belongs to
  558. * @length: return actually data length of the dTD
  559. * @dma: return dma address of the dTD
  560. * @is_last: return flag if it is the last dTD of the request
  561. * return: pointer to the built dTD */
  562. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  563. dma_addr_t *dma, int *is_last)
  564. {
  565. u32 swap_temp;
  566. struct ep_td_struct *dtd;
  567. /* how big will this transfer be? */
  568. *length = min(req->req.length - req->req.actual,
  569. (unsigned)EP_MAX_LENGTH_TRANSFER);
  570. dtd = dma_pool_alloc(udc_controller->td_pool, GFP_KERNEL, dma);
  571. if (dtd == NULL)
  572. return dtd;
  573. dtd->td_dma = *dma;
  574. /* Clear reserved field */
  575. swap_temp = cpu_to_le32(dtd->size_ioc_sts);
  576. swap_temp &= ~DTD_RESERVED_FIELDS;
  577. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  578. /* Init all of buffer page pointers */
  579. swap_temp = (u32) (req->req.dma + req->req.actual);
  580. dtd->buff_ptr0 = cpu_to_le32(swap_temp);
  581. dtd->buff_ptr1 = cpu_to_le32(swap_temp + 0x1000);
  582. dtd->buff_ptr2 = cpu_to_le32(swap_temp + 0x2000);
  583. dtd->buff_ptr3 = cpu_to_le32(swap_temp + 0x3000);
  584. dtd->buff_ptr4 = cpu_to_le32(swap_temp + 0x4000);
  585. req->req.actual += *length;
  586. /* zlp is needed if req->req.zero is set */
  587. if (req->req.zero) {
  588. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  589. *is_last = 1;
  590. else
  591. *is_last = 0;
  592. } else if (req->req.length == req->req.actual)
  593. *is_last = 1;
  594. else
  595. *is_last = 0;
  596. if ((*is_last) == 0)
  597. VDBG("multi-dtd request!\n");
  598. /* Fill in the transfer size; set active bit */
  599. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  600. /* Enable interrupt for the last dtd of a request */
  601. if (*is_last && !req->req.no_interrupt)
  602. swap_temp |= DTD_IOC;
  603. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  604. mb();
  605. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  606. return dtd;
  607. }
  608. /* Generate dtd chain for a request */
  609. static int fsl_req_to_dtd(struct fsl_req *req)
  610. {
  611. unsigned count;
  612. int is_last;
  613. int is_first =1;
  614. struct ep_td_struct *last_dtd = NULL, *dtd;
  615. dma_addr_t dma;
  616. do {
  617. dtd = fsl_build_dtd(req, &count, &dma, &is_last);
  618. if (dtd == NULL)
  619. return -ENOMEM;
  620. if (is_first) {
  621. is_first = 0;
  622. req->head = dtd;
  623. } else {
  624. last_dtd->next_td_ptr = cpu_to_le32(dma);
  625. last_dtd->next_td_virt = dtd;
  626. }
  627. last_dtd = dtd;
  628. req->dtd_count++;
  629. } while (!is_last);
  630. dtd->next_td_ptr = cpu_to_le32(DTD_NEXT_TERMINATE);
  631. req->tail = dtd;
  632. return 0;
  633. }
  634. /* queues (submits) an I/O request to an endpoint */
  635. static int
  636. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  637. {
  638. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  639. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  640. struct fsl_udc *udc;
  641. unsigned long flags;
  642. int is_iso = 0;
  643. /* catch various bogus parameters */
  644. if (!_req || !req->req.complete || !req->req.buf
  645. || !list_empty(&req->queue)) {
  646. VDBG("%s, bad params\n", __FUNCTION__);
  647. return -EINVAL;
  648. }
  649. if (!_ep || (!ep->desc && ep_index(ep))) {
  650. VDBG("%s, bad ep\n", __FUNCTION__);
  651. return -EINVAL;
  652. }
  653. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  654. if (req->req.length > ep->ep.maxpacket)
  655. return -EMSGSIZE;
  656. is_iso = 1;
  657. }
  658. udc = ep->udc;
  659. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  660. return -ESHUTDOWN;
  661. req->ep = ep;
  662. /* map virtual address to hardware */
  663. if (req->req.dma == DMA_ADDR_INVALID) {
  664. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  665. req->req.buf,
  666. req->req.length, ep_is_in(ep)
  667. ? DMA_TO_DEVICE
  668. : DMA_FROM_DEVICE);
  669. req->mapped = 1;
  670. } else {
  671. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  672. req->req.dma, req->req.length,
  673. ep_is_in(ep)
  674. ? DMA_TO_DEVICE
  675. : DMA_FROM_DEVICE);
  676. req->mapped = 0;
  677. }
  678. req->req.status = -EINPROGRESS;
  679. req->req.actual = 0;
  680. req->dtd_count = 0;
  681. spin_lock_irqsave(&udc->lock, flags);
  682. /* build dtds and push them to device queue */
  683. if (!fsl_req_to_dtd(req)) {
  684. fsl_queue_td(ep, req);
  685. } else {
  686. spin_unlock_irqrestore(&udc->lock, flags);
  687. return -ENOMEM;
  688. }
  689. /* Update ep0 state */
  690. if ((ep_index(ep) == 0))
  691. udc->ep0_state = DATA_STATE_XMIT;
  692. /* irq handler advances the queue */
  693. if (req != NULL)
  694. list_add_tail(&req->queue, &ep->queue);
  695. spin_unlock_irqrestore(&udc->lock, flags);
  696. return 0;
  697. }
  698. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  699. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  700. {
  701. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  702. struct fsl_req *req;
  703. unsigned long flags;
  704. int ep_num, stopped, ret = 0;
  705. u32 epctrl;
  706. if (!_ep || !_req)
  707. return -EINVAL;
  708. spin_lock_irqsave(&ep->udc->lock, flags);
  709. stopped = ep->stopped;
  710. /* Stop the ep before we deal with the queue */
  711. ep->stopped = 1;
  712. ep_num = ep_index(ep);
  713. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  714. if (ep_is_in(ep))
  715. epctrl &= ~EPCTRL_TX_ENABLE;
  716. else
  717. epctrl &= ~EPCTRL_RX_ENABLE;
  718. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  719. /* make sure it's actually queued on this endpoint */
  720. list_for_each_entry(req, &ep->queue, queue) {
  721. if (&req->req == _req)
  722. break;
  723. }
  724. if (&req->req != _req) {
  725. ret = -EINVAL;
  726. goto out;
  727. }
  728. /* The request is in progress, or completed but not dequeued */
  729. if (ep->queue.next == &req->queue) {
  730. _req->status = -ECONNRESET;
  731. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  732. /* The request isn't the last request in this ep queue */
  733. if (req->queue.next != &ep->queue) {
  734. struct ep_queue_head *qh;
  735. struct fsl_req *next_req;
  736. qh = ep->qh;
  737. next_req = list_entry(req->queue.next, struct fsl_req,
  738. queue);
  739. /* Point the QH to the first TD of next request */
  740. fsl_writel((u32) next_req->head, &qh->curr_dtd_ptr);
  741. }
  742. /* The request hasn't been processed, patch up the TD chain */
  743. } else {
  744. struct fsl_req *prev_req;
  745. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  746. fsl_writel(fsl_readl(&req->tail->next_td_ptr),
  747. &prev_req->tail->next_td_ptr);
  748. }
  749. done(ep, req, -ECONNRESET);
  750. /* Enable EP */
  751. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  752. if (ep_is_in(ep))
  753. epctrl |= EPCTRL_TX_ENABLE;
  754. else
  755. epctrl |= EPCTRL_RX_ENABLE;
  756. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  757. ep->stopped = stopped;
  758. spin_unlock_irqrestore(&ep->udc->lock, flags);
  759. return ret;
  760. }
  761. /*-------------------------------------------------------------------------*/
  762. /*-----------------------------------------------------------------
  763. * modify the endpoint halt feature
  764. * @ep: the non-isochronous endpoint being stalled
  765. * @value: 1--set halt 0--clear halt
  766. * Returns zero, or a negative error code.
  767. *----------------------------------------------------------------*/
  768. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  769. {
  770. struct fsl_ep *ep = NULL;
  771. unsigned long flags = 0;
  772. int status = -EOPNOTSUPP; /* operation not supported */
  773. unsigned char ep_dir = 0, ep_num = 0;
  774. struct fsl_udc *udc = NULL;
  775. ep = container_of(_ep, struct fsl_ep, ep);
  776. udc = ep->udc;
  777. if (!_ep || !ep->desc) {
  778. status = -EINVAL;
  779. goto out;
  780. }
  781. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  782. status = -EOPNOTSUPP;
  783. goto out;
  784. }
  785. /* Attempt to halt IN ep will fail if any transfer requests
  786. * are still queue */
  787. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  788. status = -EAGAIN;
  789. goto out;
  790. }
  791. status = 0;
  792. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  793. ep_num = (unsigned char)(ep_index(ep));
  794. spin_lock_irqsave(&ep->udc->lock, flags);
  795. dr_ep_change_stall(ep_num, ep_dir, value);
  796. spin_unlock_irqrestore(&ep->udc->lock, flags);
  797. if (ep_index(ep) == 0) {
  798. udc->ep0_state = WAIT_FOR_SETUP;
  799. udc->ep0_dir = 0;
  800. }
  801. out:
  802. VDBG(" %s %s halt stat %d", ep->ep.name,
  803. value ? "set" : "clear", status);
  804. return status;
  805. }
  806. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  807. {
  808. struct fsl_ep *ep;
  809. int ep_num, ep_dir;
  810. u32 bits;
  811. unsigned long timeout;
  812. #define FSL_UDC_FLUSH_TIMEOUT 1000
  813. if (!_ep) {
  814. return;
  815. } else {
  816. ep = container_of(_ep, struct fsl_ep, ep);
  817. if (!ep->desc)
  818. return;
  819. }
  820. ep_num = ep_index(ep);
  821. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  822. if (ep_num == 0)
  823. bits = (1 << 16) | 1;
  824. else if (ep_dir == USB_SEND)
  825. bits = 1 << (16 + ep_num);
  826. else
  827. bits = 1 << ep_num;
  828. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  829. do {
  830. fsl_writel(bits, &dr_regs->endptflush);
  831. /* Wait until flush complete */
  832. while (fsl_readl(&dr_regs->endptflush)) {
  833. if (time_after(jiffies, timeout)) {
  834. ERR("ep flush timeout\n");
  835. return;
  836. }
  837. cpu_relax();
  838. }
  839. /* See if we need to flush again */
  840. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  841. }
  842. static struct usb_ep_ops fsl_ep_ops = {
  843. .enable = fsl_ep_enable,
  844. .disable = fsl_ep_disable,
  845. .alloc_request = fsl_alloc_request,
  846. .free_request = fsl_free_request,
  847. .queue = fsl_ep_queue,
  848. .dequeue = fsl_ep_dequeue,
  849. .set_halt = fsl_ep_set_halt,
  850. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  851. };
  852. /*-------------------------------------------------------------------------
  853. Gadget Driver Layer Operations
  854. -------------------------------------------------------------------------*/
  855. /*----------------------------------------------------------------------
  856. * Get the current frame number (from DR frame_index Reg )
  857. *----------------------------------------------------------------------*/
  858. static int fsl_get_frame(struct usb_gadget *gadget)
  859. {
  860. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  861. }
  862. /*-----------------------------------------------------------------------
  863. * Tries to wake up the host connected to this gadget
  864. -----------------------------------------------------------------------*/
  865. static int fsl_wakeup(struct usb_gadget *gadget)
  866. {
  867. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  868. u32 portsc;
  869. /* Remote wakeup feature not enabled by host */
  870. if (!udc->remote_wakeup)
  871. return -ENOTSUPP;
  872. portsc = fsl_readl(&dr_regs->portsc1);
  873. /* not suspended? */
  874. if (!(portsc & PORTSCX_PORT_SUSPEND))
  875. return 0;
  876. /* trigger force resume */
  877. portsc |= PORTSCX_PORT_FORCE_RESUME;
  878. fsl_writel(portsc, &dr_regs->portsc1);
  879. return 0;
  880. }
  881. static int can_pullup(struct fsl_udc *udc)
  882. {
  883. return udc->driver && udc->softconnect && udc->vbus_active;
  884. }
  885. /* Notify controller that VBUS is powered, Called by whatever
  886. detects VBUS sessions */
  887. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  888. {
  889. struct fsl_udc *udc;
  890. unsigned long flags;
  891. udc = container_of(gadget, struct fsl_udc, gadget);
  892. spin_lock_irqsave(&udc->lock, flags);
  893. VDBG("VBUS %s\n", is_active ? "on" : "off");
  894. udc->vbus_active = (is_active != 0);
  895. if (can_pullup(udc))
  896. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  897. &dr_regs->usbcmd);
  898. else
  899. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  900. &dr_regs->usbcmd);
  901. spin_unlock_irqrestore(&udc->lock, flags);
  902. return 0;
  903. }
  904. /* constrain controller's VBUS power usage
  905. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  906. * reporting how much power the device may consume. For example, this
  907. * could affect how quickly batteries are recharged.
  908. *
  909. * Returns zero on success, else negative errno.
  910. */
  911. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  912. {
  913. #ifdef CONFIG_USB_OTG
  914. struct fsl_udc *udc;
  915. udc = container_of(gadget, struct fsl_udc, gadget);
  916. if (udc->transceiver)
  917. return otg_set_power(udc->transceiver, mA);
  918. #endif
  919. return -ENOTSUPP;
  920. }
  921. /* Change Data+ pullup status
  922. * this func is used by usb_gadget_connect/disconnet
  923. */
  924. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  925. {
  926. struct fsl_udc *udc;
  927. udc = container_of(gadget, struct fsl_udc, gadget);
  928. udc->softconnect = (is_on != 0);
  929. if (can_pullup(udc))
  930. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  931. &dr_regs->usbcmd);
  932. else
  933. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  934. &dr_regs->usbcmd);
  935. return 0;
  936. }
  937. /* defined in usb_gadget.h */
  938. static struct usb_gadget_ops fsl_gadget_ops = {
  939. .get_frame = fsl_get_frame,
  940. .wakeup = fsl_wakeup,
  941. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  942. .vbus_session = fsl_vbus_session,
  943. .vbus_draw = fsl_vbus_draw,
  944. .pullup = fsl_pullup,
  945. };
  946. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  947. on new transaction */
  948. static void ep0stall(struct fsl_udc *udc)
  949. {
  950. u32 tmp;
  951. /* must set tx and rx to stall at the same time */
  952. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  953. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  954. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  955. udc->ep0_state = WAIT_FOR_SETUP;
  956. udc->ep0_dir = 0;
  957. }
  958. /* Prime a status phase for ep0 */
  959. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  960. {
  961. struct fsl_req *req = udc->status_req;
  962. struct fsl_ep *ep;
  963. int status = 0;
  964. if (direction == EP_DIR_IN)
  965. udc->ep0_dir = USB_DIR_IN;
  966. else
  967. udc->ep0_dir = USB_DIR_OUT;
  968. ep = &udc->eps[0];
  969. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  970. req->ep = ep;
  971. req->req.length = 0;
  972. req->req.status = -EINPROGRESS;
  973. req->req.actual = 0;
  974. req->req.complete = NULL;
  975. req->dtd_count = 0;
  976. if (fsl_req_to_dtd(req) == 0)
  977. status = fsl_queue_td(ep, req);
  978. else
  979. return -ENOMEM;
  980. if (status)
  981. ERR("Can't queue ep0 status request \n");
  982. list_add_tail(&req->queue, &ep->queue);
  983. return status;
  984. }
  985. static inline int udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  986. {
  987. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  988. if (!ep->name)
  989. return 0;
  990. nuke(ep, -ESHUTDOWN);
  991. return 0;
  992. }
  993. /*
  994. * ch9 Set address
  995. */
  996. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  997. {
  998. /* Save the new address to device struct */
  999. udc->device_address = (u8) value;
  1000. /* Update usb state */
  1001. udc->usb_state = USB_STATE_ADDRESS;
  1002. /* Status phase */
  1003. if (ep0_prime_status(udc, EP_DIR_IN))
  1004. ep0stall(udc);
  1005. }
  1006. /*
  1007. * ch9 Get status
  1008. */
  1009. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  1010. u16 index, u16 length)
  1011. {
  1012. u16 tmp = 0; /* Status, cpu endian */
  1013. struct fsl_req *req;
  1014. struct fsl_ep *ep;
  1015. int status = 0;
  1016. ep = &udc->eps[0];
  1017. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1018. /* Get device status */
  1019. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1020. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1021. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1022. /* Get interface status */
  1023. /* We don't have interface information in udc driver */
  1024. tmp = 0;
  1025. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1026. /* Get endpoint status */
  1027. struct fsl_ep *target_ep;
  1028. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1029. /* stall if endpoint doesn't exist */
  1030. if (!target_ep->desc)
  1031. goto stall;
  1032. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1033. << USB_ENDPOINT_HALT;
  1034. }
  1035. udc->ep0_dir = USB_DIR_IN;
  1036. /* Borrow the per device status_req */
  1037. req = udc->status_req;
  1038. /* Fill in the reqest structure */
  1039. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1040. req->ep = ep;
  1041. req->req.length = 2;
  1042. req->req.status = -EINPROGRESS;
  1043. req->req.actual = 0;
  1044. req->req.complete = NULL;
  1045. req->dtd_count = 0;
  1046. /* prime the data phase */
  1047. if ((fsl_req_to_dtd(req) == 0))
  1048. status = fsl_queue_td(ep, req);
  1049. else /* no mem */
  1050. goto stall;
  1051. if (status) {
  1052. ERR("Can't respond to getstatus request \n");
  1053. goto stall;
  1054. }
  1055. list_add_tail(&req->queue, &ep->queue);
  1056. udc->ep0_state = DATA_STATE_XMIT;
  1057. return;
  1058. stall:
  1059. ep0stall(udc);
  1060. }
  1061. static void setup_received_irq(struct fsl_udc *udc,
  1062. struct usb_ctrlrequest *setup)
  1063. {
  1064. u16 wValue = le16_to_cpu(setup->wValue);
  1065. u16 wIndex = le16_to_cpu(setup->wIndex);
  1066. u16 wLength = le16_to_cpu(setup->wLength);
  1067. udc_reset_ep_queue(udc, 0);
  1068. switch (setup->bRequest) {
  1069. /* Request that need Data+Status phase from udc */
  1070. case USB_REQ_GET_STATUS:
  1071. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_STANDARD))
  1072. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1073. break;
  1074. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1075. break;
  1076. /* Requests that need Status phase from udc */
  1077. case USB_REQ_SET_ADDRESS:
  1078. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1079. | USB_RECIP_DEVICE))
  1080. break;
  1081. ch9setaddress(udc, wValue, wIndex, wLength);
  1082. break;
  1083. /* Handled by udc, no data, status by udc */
  1084. case USB_REQ_CLEAR_FEATURE:
  1085. case USB_REQ_SET_FEATURE:
  1086. { /* status transaction */
  1087. int rc = -EOPNOTSUPP;
  1088. if ((setup->bRequestType & USB_RECIP_MASK)
  1089. == USB_RECIP_ENDPOINT) {
  1090. int pipe = get_pipe_by_windex(wIndex);
  1091. struct fsl_ep *ep;
  1092. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1093. break;
  1094. ep = get_ep_by_pipe(udc, pipe);
  1095. spin_unlock(&udc->lock);
  1096. rc = fsl_ep_set_halt(&ep->ep,
  1097. (setup->bRequest == USB_REQ_SET_FEATURE)
  1098. ? 1 : 0);
  1099. spin_lock(&udc->lock);
  1100. } else if ((setup->bRequestType & USB_RECIP_MASK)
  1101. == USB_RECIP_DEVICE) {
  1102. /* Note: The driver has not include OTG support yet.
  1103. * This will be set when OTG support is added */
  1104. if (!udc->gadget.is_otg)
  1105. break;
  1106. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE)
  1107. udc->gadget.b_hnp_enable = 1;
  1108. else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1109. udc->gadget.a_hnp_support = 1;
  1110. else if (setup->bRequest ==
  1111. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1112. udc->gadget.a_alt_hnp_support = 1;
  1113. rc = 0;
  1114. }
  1115. if (rc == 0) {
  1116. if (ep0_prime_status(udc, EP_DIR_IN))
  1117. ep0stall(udc);
  1118. }
  1119. break;
  1120. }
  1121. /* Requests handled by gadget */
  1122. default:
  1123. if (wLength) {
  1124. /* Data phase from gadget, status phase from udc */
  1125. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1126. ? USB_DIR_IN : USB_DIR_OUT;
  1127. spin_unlock(&udc->lock);
  1128. if (udc->driver->setup(&udc->gadget,
  1129. &udc->local_setup_buff) < 0)
  1130. ep0stall(udc);
  1131. spin_lock(&udc->lock);
  1132. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1133. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1134. } else {
  1135. /* No data phase, IN status from gadget */
  1136. udc->ep0_dir = USB_DIR_IN;
  1137. spin_unlock(&udc->lock);
  1138. if (udc->driver->setup(&udc->gadget,
  1139. &udc->local_setup_buff) < 0)
  1140. ep0stall(udc);
  1141. spin_lock(&udc->lock);
  1142. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1143. }
  1144. break;
  1145. }
  1146. }
  1147. /* Process request for Data or Status phase of ep0
  1148. * prime status phase if needed */
  1149. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1150. struct fsl_req *req)
  1151. {
  1152. if (udc->usb_state == USB_STATE_ADDRESS) {
  1153. /* Set the new address */
  1154. u32 new_address = (u32) udc->device_address;
  1155. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1156. &dr_regs->deviceaddr);
  1157. }
  1158. done(ep0, req, 0);
  1159. switch (udc->ep0_state) {
  1160. case DATA_STATE_XMIT:
  1161. /* receive status phase */
  1162. if (ep0_prime_status(udc, EP_DIR_OUT))
  1163. ep0stall(udc);
  1164. break;
  1165. case DATA_STATE_RECV:
  1166. /* send status phase */
  1167. if (ep0_prime_status(udc, EP_DIR_IN))
  1168. ep0stall(udc);
  1169. break;
  1170. case WAIT_FOR_OUT_STATUS:
  1171. udc->ep0_state = WAIT_FOR_SETUP;
  1172. break;
  1173. case WAIT_FOR_SETUP:
  1174. ERR("Unexpect ep0 packets \n");
  1175. break;
  1176. default:
  1177. ep0stall(udc);
  1178. break;
  1179. }
  1180. }
  1181. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1182. * being corrupted by another incoming setup packet */
  1183. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1184. {
  1185. u32 temp;
  1186. struct ep_queue_head *qh;
  1187. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1188. /* Clear bit in ENDPTSETUPSTAT */
  1189. temp = fsl_readl(&dr_regs->endptsetupstat);
  1190. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1191. /* while a hazard exists when setup package arrives */
  1192. do {
  1193. /* Set Setup Tripwire */
  1194. temp = fsl_readl(&dr_regs->usbcmd);
  1195. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1196. /* Copy the setup packet to local buffer */
  1197. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1198. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1199. /* Clear Setup Tripwire */
  1200. temp = fsl_readl(&dr_regs->usbcmd);
  1201. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1202. }
  1203. /* process-ep_req(): free the completed Tds for this req */
  1204. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1205. struct fsl_req *curr_req)
  1206. {
  1207. struct ep_td_struct *curr_td;
  1208. int td_complete, actual, remaining_length, j, tmp;
  1209. int status = 0;
  1210. int errors = 0;
  1211. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1212. int direction = pipe % 2;
  1213. curr_td = curr_req->head;
  1214. td_complete = 0;
  1215. actual = curr_req->req.length;
  1216. for (j = 0; j < curr_req->dtd_count; j++) {
  1217. remaining_length = (le32_to_cpu(curr_td->size_ioc_sts)
  1218. & DTD_PACKET_SIZE)
  1219. >> DTD_LENGTH_BIT_POS;
  1220. actual -= remaining_length;
  1221. if ((errors = le32_to_cpu(curr_td->size_ioc_sts) &
  1222. DTD_ERROR_MASK)) {
  1223. if (errors & DTD_STATUS_HALTED) {
  1224. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1225. /* Clear the errors and Halt condition */
  1226. tmp = le32_to_cpu(curr_qh->size_ioc_int_sts);
  1227. tmp &= ~errors;
  1228. curr_qh->size_ioc_int_sts = cpu_to_le32(tmp);
  1229. status = -EPIPE;
  1230. /* FIXME: continue with next queued TD? */
  1231. break;
  1232. }
  1233. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1234. VDBG("Transfer overflow");
  1235. status = -EPROTO;
  1236. break;
  1237. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1238. VDBG("ISO error");
  1239. status = -EILSEQ;
  1240. break;
  1241. } else
  1242. ERR("Unknown error has occured (0x%x)!\r\n",
  1243. errors);
  1244. } else if (le32_to_cpu(curr_td->size_ioc_sts)
  1245. & DTD_STATUS_ACTIVE) {
  1246. VDBG("Request not complete");
  1247. status = REQ_UNCOMPLETE;
  1248. return status;
  1249. } else if (remaining_length) {
  1250. if (direction) {
  1251. VDBG("Transmit dTD remaining length not zero");
  1252. status = -EPROTO;
  1253. break;
  1254. } else {
  1255. td_complete++;
  1256. break;
  1257. }
  1258. } else {
  1259. td_complete++;
  1260. VDBG("dTD transmitted successful ");
  1261. }
  1262. if (j != curr_req->dtd_count - 1)
  1263. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1264. }
  1265. if (status)
  1266. return status;
  1267. curr_req->req.actual = actual;
  1268. return 0;
  1269. }
  1270. /* Process a DTD completion interrupt */
  1271. static void dtd_complete_irq(struct fsl_udc *udc)
  1272. {
  1273. u32 bit_pos;
  1274. int i, ep_num, direction, bit_mask, status;
  1275. struct fsl_ep *curr_ep;
  1276. struct fsl_req *curr_req, *temp_req;
  1277. /* Clear the bits in the register */
  1278. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1279. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1280. if (!bit_pos)
  1281. return;
  1282. for (i = 0; i < udc->max_ep * 2; i++) {
  1283. ep_num = i >> 1;
  1284. direction = i % 2;
  1285. bit_mask = 1 << (ep_num + 16 * direction);
  1286. if (!(bit_pos & bit_mask))
  1287. continue;
  1288. curr_ep = get_ep_by_pipe(udc, i);
  1289. /* If the ep is configured */
  1290. if (curr_ep->name == NULL) {
  1291. WARN("Invalid EP?");
  1292. continue;
  1293. }
  1294. /* process the req queue until an uncomplete request */
  1295. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1296. queue) {
  1297. status = process_ep_req(udc, i, curr_req);
  1298. VDBG("status of process_ep_req= %d, ep = %d",
  1299. status, ep_num);
  1300. if (status == REQ_UNCOMPLETE)
  1301. break;
  1302. /* write back status to req */
  1303. curr_req->req.status = status;
  1304. if (ep_num == 0) {
  1305. ep0_req_complete(udc, curr_ep, curr_req);
  1306. break;
  1307. } else
  1308. done(curr_ep, curr_req, status);
  1309. }
  1310. }
  1311. }
  1312. /* Process a port change interrupt */
  1313. static void port_change_irq(struct fsl_udc *udc)
  1314. {
  1315. u32 speed;
  1316. if (udc->bus_reset)
  1317. udc->bus_reset = 0;
  1318. /* Bus resetting is finished */
  1319. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET)) {
  1320. /* Get the speed */
  1321. speed = (fsl_readl(&dr_regs->portsc1)
  1322. & PORTSCX_PORT_SPEED_MASK);
  1323. switch (speed) {
  1324. case PORTSCX_PORT_SPEED_HIGH:
  1325. udc->gadget.speed = USB_SPEED_HIGH;
  1326. break;
  1327. case PORTSCX_PORT_SPEED_FULL:
  1328. udc->gadget.speed = USB_SPEED_FULL;
  1329. break;
  1330. case PORTSCX_PORT_SPEED_LOW:
  1331. udc->gadget.speed = USB_SPEED_LOW;
  1332. break;
  1333. default:
  1334. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1335. break;
  1336. }
  1337. }
  1338. /* Update USB state */
  1339. if (!udc->resume_state)
  1340. udc->usb_state = USB_STATE_DEFAULT;
  1341. }
  1342. /* Process suspend interrupt */
  1343. static void suspend_irq(struct fsl_udc *udc)
  1344. {
  1345. udc->resume_state = udc->usb_state;
  1346. udc->usb_state = USB_STATE_SUSPENDED;
  1347. /* report suspend to the driver, serial.c does not support this */
  1348. if (udc->driver->suspend)
  1349. udc->driver->suspend(&udc->gadget);
  1350. }
  1351. static void bus_resume(struct fsl_udc *udc)
  1352. {
  1353. udc->usb_state = udc->resume_state;
  1354. udc->resume_state = 0;
  1355. /* report resume to the driver, serial.c does not support this */
  1356. if (udc->driver->resume)
  1357. udc->driver->resume(&udc->gadget);
  1358. }
  1359. /* Clear up all ep queues */
  1360. static int reset_queues(struct fsl_udc *udc)
  1361. {
  1362. u8 pipe;
  1363. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1364. udc_reset_ep_queue(udc, pipe);
  1365. /* report disconnect; the driver is already quiesced */
  1366. udc->driver->disconnect(&udc->gadget);
  1367. return 0;
  1368. }
  1369. /* Process reset interrupt */
  1370. static void reset_irq(struct fsl_udc *udc)
  1371. {
  1372. u32 temp;
  1373. unsigned long timeout;
  1374. /* Clear the device address */
  1375. temp = fsl_readl(&dr_regs->deviceaddr);
  1376. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1377. udc->device_address = 0;
  1378. /* Clear usb state */
  1379. udc->resume_state = 0;
  1380. udc->ep0_dir = 0;
  1381. udc->ep0_state = WAIT_FOR_SETUP;
  1382. udc->remote_wakeup = 0; /* default to 0 on reset */
  1383. udc->gadget.b_hnp_enable = 0;
  1384. udc->gadget.a_hnp_support = 0;
  1385. udc->gadget.a_alt_hnp_support = 0;
  1386. /* Clear all the setup token semaphores */
  1387. temp = fsl_readl(&dr_regs->endptsetupstat);
  1388. fsl_writel(temp, &dr_regs->endptsetupstat);
  1389. /* Clear all the endpoint complete status bits */
  1390. temp = fsl_readl(&dr_regs->endptcomplete);
  1391. fsl_writel(temp, &dr_regs->endptcomplete);
  1392. timeout = jiffies + 100;
  1393. while (fsl_readl(&dr_regs->endpointprime)) {
  1394. /* Wait until all endptprime bits cleared */
  1395. if (time_after(jiffies, timeout)) {
  1396. ERR("Timeout for reset\n");
  1397. break;
  1398. }
  1399. cpu_relax();
  1400. }
  1401. /* Write 1s to the flush register */
  1402. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1403. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1404. VDBG("Bus reset");
  1405. /* Bus is reseting */
  1406. udc->bus_reset = 1;
  1407. /* Reset all the queues, include XD, dTD, EP queue
  1408. * head and TR Queue */
  1409. reset_queues(udc);
  1410. udc->usb_state = USB_STATE_DEFAULT;
  1411. } else {
  1412. VDBG("Controller reset");
  1413. /* initialize usb hw reg except for regs for EP, not
  1414. * touch usbintr reg */
  1415. dr_controller_setup(udc);
  1416. /* Reset all internal used Queues */
  1417. reset_queues(udc);
  1418. ep0_setup(udc);
  1419. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1420. dr_controller_run(udc);
  1421. udc->usb_state = USB_STATE_ATTACHED;
  1422. }
  1423. }
  1424. /*
  1425. * USB device controller interrupt handler
  1426. */
  1427. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1428. {
  1429. struct fsl_udc *udc = _udc;
  1430. u32 irq_src;
  1431. irqreturn_t status = IRQ_NONE;
  1432. unsigned long flags;
  1433. /* Disable ISR for OTG host mode */
  1434. if (udc->stopped)
  1435. return IRQ_NONE;
  1436. spin_lock_irqsave(&udc->lock, flags);
  1437. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1438. /* Clear notification bits */
  1439. fsl_writel(irq_src, &dr_regs->usbsts);
  1440. /* VDBG("irq_src [0x%8x]", irq_src); */
  1441. /* Need to resume? */
  1442. if (udc->usb_state == USB_STATE_SUSPENDED)
  1443. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1444. bus_resume(udc);
  1445. /* USB Interrupt */
  1446. if (irq_src & USB_STS_INT) {
  1447. VDBG("Packet int");
  1448. /* Setup package, we only support ep0 as control ep */
  1449. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1450. tripwire_handler(udc, 0,
  1451. (u8 *) (&udc->local_setup_buff));
  1452. setup_received_irq(udc, &udc->local_setup_buff);
  1453. status = IRQ_HANDLED;
  1454. }
  1455. /* completion of dtd */
  1456. if (fsl_readl(&dr_regs->endptcomplete)) {
  1457. dtd_complete_irq(udc);
  1458. status = IRQ_HANDLED;
  1459. }
  1460. }
  1461. /* SOF (for ISO transfer) */
  1462. if (irq_src & USB_STS_SOF) {
  1463. status = IRQ_HANDLED;
  1464. }
  1465. /* Port Change */
  1466. if (irq_src & USB_STS_PORT_CHANGE) {
  1467. port_change_irq(udc);
  1468. status = IRQ_HANDLED;
  1469. }
  1470. /* Reset Received */
  1471. if (irq_src & USB_STS_RESET) {
  1472. reset_irq(udc);
  1473. status = IRQ_HANDLED;
  1474. }
  1475. /* Sleep Enable (Suspend) */
  1476. if (irq_src & USB_STS_SUSPEND) {
  1477. suspend_irq(udc);
  1478. status = IRQ_HANDLED;
  1479. }
  1480. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1481. VDBG("Error IRQ %x ", irq_src);
  1482. }
  1483. spin_unlock_irqrestore(&udc->lock, flags);
  1484. return status;
  1485. }
  1486. /*----------------------------------------------------------------*
  1487. * Hook to gadget drivers
  1488. * Called by initialization code of gadget drivers
  1489. *----------------------------------------------------------------*/
  1490. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1491. {
  1492. int retval = -ENODEV;
  1493. unsigned long flags = 0;
  1494. if (!udc_controller)
  1495. return -ENODEV;
  1496. if (!driver || (driver->speed != USB_SPEED_FULL
  1497. && driver->speed != USB_SPEED_HIGH)
  1498. || !driver->bind || !driver->disconnect
  1499. || !driver->setup)
  1500. return -EINVAL;
  1501. if (udc_controller->driver)
  1502. return -EBUSY;
  1503. /* lock is needed but whether should use this lock or another */
  1504. spin_lock_irqsave(&udc_controller->lock, flags);
  1505. driver->driver.bus = 0;
  1506. /* hook up the driver */
  1507. udc_controller->driver = driver;
  1508. udc_controller->gadget.dev.driver = &driver->driver;
  1509. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1510. /* bind udc driver to gadget driver */
  1511. retval = driver->bind(&udc_controller->gadget);
  1512. if (retval) {
  1513. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1514. udc_controller->gadget.dev.driver = 0;
  1515. udc_controller->driver = 0;
  1516. goto out;
  1517. }
  1518. /* Enable DR IRQ reg and Set usbcmd reg Run bit */
  1519. dr_controller_run(udc_controller);
  1520. udc_controller->usb_state = USB_STATE_ATTACHED;
  1521. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1522. udc_controller->ep0_dir = 0;
  1523. printk(KERN_INFO "%s: bind to driver %s \n",
  1524. udc_controller->gadget.name, driver->driver.name);
  1525. out:
  1526. if (retval)
  1527. printk("retval %d \n", retval);
  1528. return retval;
  1529. }
  1530. EXPORT_SYMBOL(usb_gadget_register_driver);
  1531. /* Disconnect from gadget driver */
  1532. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1533. {
  1534. struct fsl_ep *loop_ep;
  1535. unsigned long flags;
  1536. if (!udc_controller)
  1537. return -ENODEV;
  1538. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1539. return -EINVAL;
  1540. #ifdef CONFIG_USB_OTG
  1541. if (udc_controller->transceiver)
  1542. (void)otg_set_peripheral(udc_controller->transceiver, 0);
  1543. #endif
  1544. /* stop DR, disable intr */
  1545. dr_controller_stop(udc_controller);
  1546. /* in fact, no needed */
  1547. udc_controller->usb_state = USB_STATE_ATTACHED;
  1548. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1549. udc_controller->ep0_dir = 0;
  1550. /* stand operation */
  1551. spin_lock_irqsave(&udc_controller->lock, flags);
  1552. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1553. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1554. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1555. ep.ep_list)
  1556. nuke(loop_ep, -ESHUTDOWN);
  1557. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1558. /* unbind gadget and unhook driver. */
  1559. driver->unbind(&udc_controller->gadget);
  1560. udc_controller->gadget.dev.driver = 0;
  1561. udc_controller->driver = 0;
  1562. printk("unregistered gadget driver '%s'\r\n", driver->driver.name);
  1563. return 0;
  1564. }
  1565. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1566. /*-------------------------------------------------------------------------
  1567. PROC File System Support
  1568. -------------------------------------------------------------------------*/
  1569. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1570. #include <linux/seq_file.h>
  1571. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1572. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1573. int *eof, void *_dev)
  1574. {
  1575. char *buf = page;
  1576. char *next = buf;
  1577. unsigned size = count;
  1578. unsigned long flags;
  1579. int t, i;
  1580. u32 tmp_reg;
  1581. struct fsl_ep *ep = NULL;
  1582. struct fsl_req *req;
  1583. struct fsl_udc *udc = udc_controller;
  1584. if (off != 0)
  1585. return 0;
  1586. spin_lock_irqsave(&udc->lock, flags);
  1587. /* ------basic driver infomation ---- */
  1588. t = scnprintf(next, size,
  1589. DRIVER_DESC "\n"
  1590. "%s version: %s\n"
  1591. "Gadget driver: %s\n\n",
  1592. driver_name, DRIVER_VERSION,
  1593. udc->driver ? udc->driver->driver.name : "(none)");
  1594. size -= t;
  1595. next += t;
  1596. /* ------ DR Registers ----- */
  1597. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1598. t = scnprintf(next, size,
  1599. "USBCMD reg:\n"
  1600. "SetupTW: %d\n"
  1601. "Run/Stop: %s\n\n",
  1602. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1603. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1604. size -= t;
  1605. next += t;
  1606. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1607. t = scnprintf(next, size,
  1608. "USB Status Reg:\n"
  1609. "Dr Suspend: %d" "Reset Received: %d" "System Error: %s"
  1610. "USB Error Interrupt: %s\n\n",
  1611. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1612. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1613. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1614. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1615. size -= t;
  1616. next += t;
  1617. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1618. t = scnprintf(next, size,
  1619. "USB Intrrupt Enable Reg:\n"
  1620. "Sleep Enable: %d" "SOF Received Enable: %d"
  1621. "Reset Enable: %d\n"
  1622. "System Error Enable: %d"
  1623. "Port Change Dectected Enable: %d\n"
  1624. "USB Error Intr Enable: %d" "USB Intr Enable: %d\n\n",
  1625. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1626. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1627. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1628. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1629. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1630. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1631. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1632. size -= t;
  1633. next += t;
  1634. tmp_reg = fsl_readl(&dr_regs->frindex);
  1635. t = scnprintf(next, size,
  1636. "USB Frame Index Reg:" "Frame Number is 0x%x\n\n",
  1637. (tmp_reg & USB_FRINDEX_MASKS));
  1638. size -= t;
  1639. next += t;
  1640. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1641. t = scnprintf(next, size,
  1642. "USB Device Address Reg:" "Device Addr is 0x%x\n\n",
  1643. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1644. size -= t;
  1645. next += t;
  1646. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1647. t = scnprintf(next, size,
  1648. "USB Endpoint List Address Reg:"
  1649. "Device Addr is 0x%x\n\n",
  1650. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1651. size -= t;
  1652. next += t;
  1653. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1654. t = scnprintf(next, size,
  1655. "USB Port Status&Control Reg:\n"
  1656. "Port Transceiver Type : %s" "Port Speed: %s \n"
  1657. "PHY Low Power Suspend: %s" "Port Reset: %s"
  1658. "Port Suspend Mode: %s \n" "Over-current Change: %s"
  1659. "Port Enable/Disable Change: %s\n"
  1660. "Port Enabled/Disabled: %s"
  1661. "Current Connect Status: %s\n\n", ( {
  1662. char *s;
  1663. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1664. case PORTSCX_PTS_UTMI:
  1665. s = "UTMI"; break;
  1666. case PORTSCX_PTS_ULPI:
  1667. s = "ULPI "; break;
  1668. case PORTSCX_PTS_FSLS:
  1669. s = "FS/LS Serial"; break;
  1670. default:
  1671. s = "None"; break;
  1672. }
  1673. s;} ), ( {
  1674. char *s;
  1675. switch (tmp_reg & PORTSCX_PORT_SPEED_UNDEF) {
  1676. case PORTSCX_PORT_SPEED_FULL:
  1677. s = "Full Speed"; break;
  1678. case PORTSCX_PORT_SPEED_LOW:
  1679. s = "Low Speed"; break;
  1680. case PORTSCX_PORT_SPEED_HIGH:
  1681. s = "High Speed"; break;
  1682. default:
  1683. s = "Undefined"; break;
  1684. }
  1685. s;
  1686. } ),
  1687. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1688. "Normal PHY mode" : "Low power mode",
  1689. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1690. "Not in Reset",
  1691. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1692. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1693. "No",
  1694. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1695. "Not change",
  1696. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1697. "Not correct",
  1698. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1699. "Attached" : "Not-Att");
  1700. size -= t;
  1701. next += t;
  1702. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1703. t = scnprintf(next, size,
  1704. "USB Mode Reg:" "Controller Mode is : %s\n\n", ( {
  1705. char *s;
  1706. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1707. case USB_MODE_CTRL_MODE_IDLE:
  1708. s = "Idle"; break;
  1709. case USB_MODE_CTRL_MODE_DEVICE:
  1710. s = "Device Controller"; break;
  1711. case USB_MODE_CTRL_MODE_HOST:
  1712. s = "Host Controller"; break;
  1713. default:
  1714. s = "None"; break;
  1715. }
  1716. s;
  1717. } ));
  1718. size -= t;
  1719. next += t;
  1720. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1721. t = scnprintf(next, size,
  1722. "Endpoint Setup Status Reg:" "SETUP on ep 0x%x\n\n",
  1723. (tmp_reg & EP_SETUP_STATUS_MASK));
  1724. size -= t;
  1725. next += t;
  1726. for (i = 0; i < udc->max_ep / 2; i++) {
  1727. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1728. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1729. i, tmp_reg);
  1730. size -= t;
  1731. next += t;
  1732. }
  1733. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1734. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n", tmp_reg);
  1735. size -= t;
  1736. next += t;
  1737. tmp_reg = usb_sys_regs->snoop1;
  1738. t = scnprintf(next, size, "\nSnoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1739. size -= t;
  1740. next += t;
  1741. tmp_reg = usb_sys_regs->control;
  1742. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1743. tmp_reg);
  1744. size -= t;
  1745. next += t;
  1746. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1747. ep = &udc->eps[0];
  1748. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1749. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1750. size -= t;
  1751. next += t;
  1752. if (list_empty(&ep->queue)) {
  1753. t = scnprintf(next, size, "its req queue is empty\n\n");
  1754. size -= t;
  1755. next += t;
  1756. } else {
  1757. list_for_each_entry(req, &ep->queue, queue) {
  1758. t = scnprintf(next, size,
  1759. "req %p actual 0x%x length 0x%x buf %p\n",
  1760. &req->req, req->req.actual,
  1761. req->req.length, req->req.buf);
  1762. size -= t;
  1763. next += t;
  1764. }
  1765. }
  1766. /* other gadget->eplist ep */
  1767. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1768. if (ep->desc) {
  1769. t = scnprintf(next, size,
  1770. "\nFor %s Maxpkt is 0x%x "
  1771. "index is 0x%x\n",
  1772. ep->ep.name, ep_maxpacket(ep),
  1773. ep_index(ep));
  1774. size -= t;
  1775. next += t;
  1776. if (list_empty(&ep->queue)) {
  1777. t = scnprintf(next, size,
  1778. "its req queue is empty\n\n");
  1779. size -= t;
  1780. next += t;
  1781. } else {
  1782. list_for_each_entry(req, &ep->queue, queue) {
  1783. t = scnprintf(next, size,
  1784. "req %p actual 0x%x length"
  1785. "0x%x buf %p\n",
  1786. &req->req, req->req.actual,
  1787. req->req.length, req->req.buf);
  1788. size -= t;
  1789. next += t;
  1790. } /* end for each_entry of ep req */
  1791. } /* end for else */
  1792. } /* end for if(ep->queue) */
  1793. } /* end (ep->desc) */
  1794. spin_unlock_irqrestore(&udc->lock, flags);
  1795. *eof = 1;
  1796. return count - size;
  1797. }
  1798. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1799. 0, NULL, fsl_proc_read, NULL)
  1800. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1801. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1802. #define create_proc_file() do {} while (0)
  1803. #define remove_proc_file() do {} while (0)
  1804. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1805. /*-------------------------------------------------------------------------*/
  1806. /* Release udc structures */
  1807. static void fsl_udc_release(struct device *dev)
  1808. {
  1809. complete(udc_controller->done);
  1810. dma_free_coherent(dev, udc_controller->ep_qh_size,
  1811. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1812. kfree(udc_controller);
  1813. }
  1814. /******************************************************************
  1815. Internal structure setup functions
  1816. *******************************************************************/
  1817. /*------------------------------------------------------------------
  1818. * init resource for globle controller
  1819. * Return the udc handle on success or NULL on failure
  1820. ------------------------------------------------------------------*/
  1821. static int __init struct_udc_setup(struct fsl_udc *udc,
  1822. struct platform_device *pdev)
  1823. {
  1824. struct fsl_usb2_platform_data *pdata;
  1825. size_t size;
  1826. pdata = pdev->dev.platform_data;
  1827. udc->phy_mode = pdata->phy_mode;
  1828. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1829. if (!udc->eps) {
  1830. ERR("malloc fsl_ep failed\n");
  1831. return -1;
  1832. }
  1833. /* initialized QHs, take care of alignment */
  1834. size = udc->max_ep * sizeof(struct ep_queue_head);
  1835. if (size < QH_ALIGNMENT)
  1836. size = QH_ALIGNMENT;
  1837. else if ((size % QH_ALIGNMENT) != 0) {
  1838. size += QH_ALIGNMENT + 1;
  1839. size &= ~(QH_ALIGNMENT - 1);
  1840. }
  1841. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1842. &udc->ep_qh_dma, GFP_KERNEL);
  1843. if (!udc->ep_qh) {
  1844. ERR("malloc QHs for udc failed\n");
  1845. kfree(udc->eps);
  1846. return -1;
  1847. }
  1848. udc->ep_qh_size = size;
  1849. /* Initialize ep0 status request structure */
  1850. /* FIXME: fsl_alloc_request() ignores ep argument */
  1851. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  1852. struct fsl_req, req);
  1853. /* allocate a small amount of memory to get valid address */
  1854. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  1855. udc->status_req->req.dma = virt_to_phys(udc->status_req->req.buf);
  1856. udc->resume_state = USB_STATE_NOTATTACHED;
  1857. udc->usb_state = USB_STATE_POWERED;
  1858. udc->ep0_dir = 0;
  1859. udc->remote_wakeup = 0; /* default to 0 on reset */
  1860. spin_lock_init(&udc->lock);
  1861. return 0;
  1862. }
  1863. /*----------------------------------------------------------------
  1864. * Setup the fsl_ep struct for eps
  1865. * Link fsl_ep->ep to gadget->ep_list
  1866. * ep0out is not used so do nothing here
  1867. * ep0in should be taken care
  1868. *--------------------------------------------------------------*/
  1869. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  1870. char *name, int link)
  1871. {
  1872. struct fsl_ep *ep = &udc->eps[index];
  1873. ep->udc = udc;
  1874. strcpy(ep->name, name);
  1875. ep->ep.name = ep->name;
  1876. ep->ep.ops = &fsl_ep_ops;
  1877. ep->stopped = 0;
  1878. /* for ep0: maxP defined in desc
  1879. * for other eps, maxP is set by epautoconfig() called by gadget layer
  1880. */
  1881. ep->ep.maxpacket = (unsigned short) ~0;
  1882. /* the queue lists any req for this ep */
  1883. INIT_LIST_HEAD(&ep->queue);
  1884. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  1885. if (link)
  1886. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1887. ep->gadget = &udc->gadget;
  1888. ep->qh = &udc->ep_qh[index];
  1889. return 0;
  1890. }
  1891. /* Driver probe function
  1892. * all intialization operations implemented here except enabling usb_intr reg
  1893. * board setup should have been done in the platform code
  1894. */
  1895. static int __init fsl_udc_probe(struct platform_device *pdev)
  1896. {
  1897. struct resource *res;
  1898. int ret = -ENODEV;
  1899. unsigned int i;
  1900. u32 dccparams;
  1901. if (strcmp(pdev->name, driver_name)) {
  1902. VDBG("Wrong device\n");
  1903. return -ENODEV;
  1904. }
  1905. udc_controller = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  1906. if (udc_controller == NULL) {
  1907. ERR("malloc udc failed\n");
  1908. return -ENOMEM;
  1909. }
  1910. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1911. if (!res) {
  1912. kfree(udc_controller);
  1913. return -ENXIO;
  1914. }
  1915. if (!request_mem_region(res->start, res->end - res->start + 1,
  1916. driver_name)) {
  1917. ERR("request mem region for %s failed \n", pdev->name);
  1918. kfree(udc_controller);
  1919. return -EBUSY;
  1920. }
  1921. dr_regs = ioremap(res->start, res->end - res->start + 1);
  1922. if (!dr_regs) {
  1923. ret = -ENOMEM;
  1924. goto err1;
  1925. }
  1926. usb_sys_regs = (struct usb_sys_interface *)
  1927. ((u32)dr_regs + USB_DR_SYS_OFFSET);
  1928. /* Read Device Controller Capability Parameters register */
  1929. dccparams = fsl_readl(&dr_regs->dccparams);
  1930. if (!(dccparams & DCCPARAMS_DC)) {
  1931. ERR("This SOC doesn't support device role\n");
  1932. ret = -ENODEV;
  1933. goto err2;
  1934. }
  1935. /* Get max device endpoints */
  1936. /* DEN is bidirectional ep number, max_ep doubles the number */
  1937. udc_controller->max_ep = (dccparams & DCCPARAMS_DEN_MASK) * 2;
  1938. udc_controller->irq = platform_get_irq(pdev, 0);
  1939. if (!udc_controller->irq) {
  1940. ret = -ENODEV;
  1941. goto err2;
  1942. }
  1943. ret = request_irq(udc_controller->irq, fsl_udc_irq, IRQF_SHARED,
  1944. driver_name, udc_controller);
  1945. if (ret != 0) {
  1946. ERR("cannot request irq %d err %d \n",
  1947. udc_controller->irq, ret);
  1948. goto err2;
  1949. }
  1950. /* Initialize the udc structure including QH member and other member */
  1951. if (struct_udc_setup(udc_controller, pdev)) {
  1952. ERR("Can't initialize udc data structure\n");
  1953. ret = -ENOMEM;
  1954. goto err3;
  1955. }
  1956. /* initialize usb hw reg except for regs for EP,
  1957. * leave usbintr reg untouched */
  1958. dr_controller_setup(udc_controller);
  1959. /* Setup gadget structure */
  1960. udc_controller->gadget.ops = &fsl_gadget_ops;
  1961. udc_controller->gadget.is_dualspeed = 1;
  1962. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  1963. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  1964. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1965. udc_controller->gadget.name = driver_name;
  1966. /* Setup gadget.dev and register with kernel */
  1967. strcpy(udc_controller->gadget.dev.bus_id, "gadget");
  1968. udc_controller->gadget.dev.release = fsl_udc_release;
  1969. udc_controller->gadget.dev.parent = &pdev->dev;
  1970. ret = device_register(&udc_controller->gadget.dev);
  1971. if (ret < 0)
  1972. goto err3;
  1973. /* setup QH and epctrl for ep0 */
  1974. ep0_setup(udc_controller);
  1975. /* setup udc->eps[] for ep0 */
  1976. struct_ep_setup(udc_controller, 0, "ep0", 0);
  1977. /* for ep0: the desc defined here;
  1978. * for other eps, gadget layer called ep_enable with defined desc
  1979. */
  1980. udc_controller->eps[0].desc = &fsl_ep0_desc;
  1981. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  1982. /* setup the udc->eps[] for non-control endpoints and link
  1983. * to gadget.ep_list */
  1984. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  1985. char name[14];
  1986. sprintf(name, "ep%dout", i);
  1987. struct_ep_setup(udc_controller, i * 2, name, 1);
  1988. sprintf(name, "ep%din", i);
  1989. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  1990. }
  1991. /* use dma_pool for TD management */
  1992. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  1993. sizeof(struct ep_td_struct),
  1994. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  1995. if (udc_controller->td_pool == NULL) {
  1996. ret = -ENOMEM;
  1997. goto err4;
  1998. }
  1999. create_proc_file();
  2000. return 0;
  2001. err4:
  2002. device_unregister(&udc_controller->gadget.dev);
  2003. err3:
  2004. free_irq(udc_controller->irq, udc_controller);
  2005. err2:
  2006. iounmap(dr_regs);
  2007. err1:
  2008. release_mem_region(res->start, res->end - res->start + 1);
  2009. kfree(udc_controller);
  2010. return ret;
  2011. }
  2012. /* Driver removal function
  2013. * Free resources and finish pending transactions
  2014. */
  2015. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2016. {
  2017. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2018. DECLARE_COMPLETION(done);
  2019. if (!udc_controller)
  2020. return -ENODEV;
  2021. udc_controller->done = &done;
  2022. /* DR has been stopped in usb_gadget_unregister_driver() */
  2023. remove_proc_file();
  2024. /* Free allocated memory */
  2025. kfree(udc_controller->status_req->req.buf);
  2026. kfree(udc_controller->status_req);
  2027. kfree(udc_controller->eps);
  2028. dma_pool_destroy(udc_controller->td_pool);
  2029. free_irq(udc_controller->irq, udc_controller);
  2030. iounmap(dr_regs);
  2031. release_mem_region(res->start, res->end - res->start + 1);
  2032. device_unregister(&udc_controller->gadget.dev);
  2033. /* free udc --wait for the release() finished */
  2034. wait_for_completion(&done);
  2035. return 0;
  2036. }
  2037. /*-----------------------------------------------------------------
  2038. * Modify Power management attributes
  2039. * Used by OTG statemachine to disable gadget temporarily
  2040. -----------------------------------------------------------------*/
  2041. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2042. {
  2043. dr_controller_stop(udc_controller);
  2044. return 0;
  2045. }
  2046. /*-----------------------------------------------------------------
  2047. * Invoked on USB resume. May be called in_interrupt.
  2048. * Here we start the DR controller and enable the irq
  2049. *-----------------------------------------------------------------*/
  2050. static int fsl_udc_resume(struct platform_device *pdev)
  2051. {
  2052. /* Enable DR irq reg and set controller Run */
  2053. if (udc_controller->stopped) {
  2054. dr_controller_setup(udc_controller);
  2055. dr_controller_run(udc_controller);
  2056. }
  2057. udc_controller->usb_state = USB_STATE_ATTACHED;
  2058. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2059. udc_controller->ep0_dir = 0;
  2060. return 0;
  2061. }
  2062. /*-------------------------------------------------------------------------
  2063. Register entry point for the peripheral controller driver
  2064. --------------------------------------------------------------------------*/
  2065. static struct platform_driver udc_driver = {
  2066. .remove = __exit_p(fsl_udc_remove),
  2067. /* these suspend and resume are not usb suspend and resume */
  2068. .suspend = fsl_udc_suspend,
  2069. .resume = fsl_udc_resume,
  2070. .driver = {
  2071. .name = (char *)driver_name,
  2072. .owner = THIS_MODULE,
  2073. },
  2074. };
  2075. static int __init udc_init(void)
  2076. {
  2077. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2078. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2079. }
  2080. module_init(udc_init);
  2081. static void __exit udc_exit(void)
  2082. {
  2083. platform_driver_unregister(&udc_driver);
  2084. printk("%s unregistered \n", driver_desc);
  2085. }
  2086. module_exit(udc_exit);
  2087. MODULE_DESCRIPTION(DRIVER_DESC);
  2088. MODULE_AUTHOR(DRIVER_AUTHOR);
  2089. MODULE_LICENSE("GPL");