spi_mpc83xx.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525
  1. /*
  2. * MPC83xx SPI controller driver.
  3. *
  4. * Maintainer: Kumar Gala
  5. *
  6. * Copyright (C) 2006 Polycom, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/types.h>
  16. #include <linux/kernel.h>
  17. #include <linux/completion.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <linux/irq.h>
  21. #include <linux/device.h>
  22. #include <linux/spi/spi.h>
  23. #include <linux/spi/spi_bitbang.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/fsl_devices.h>
  26. #include <asm/irq.h>
  27. #include <asm/io.h>
  28. /* SPI Controller registers */
  29. struct mpc83xx_spi_reg {
  30. u8 res1[0x20];
  31. __be32 mode;
  32. __be32 event;
  33. __be32 mask;
  34. __be32 command;
  35. __be32 transmit;
  36. __be32 receive;
  37. };
  38. /* SPI Controller mode register definitions */
  39. #define SPMODE_CI_INACTIVEHIGH (1 << 29)
  40. #define SPMODE_CP_BEGIN_EDGECLK (1 << 28)
  41. #define SPMODE_DIV16 (1 << 27)
  42. #define SPMODE_REV (1 << 26)
  43. #define SPMODE_MS (1 << 25)
  44. #define SPMODE_ENABLE (1 << 24)
  45. #define SPMODE_LEN(x) ((x) << 20)
  46. #define SPMODE_PM(x) ((x) << 16)
  47. #define SPMODE_OP (1 << 14)
  48. /*
  49. * Default for SPI Mode:
  50. * SPI MODE 0 (inactive low, phase middle, MSB, 8-bit length, slow clk
  51. */
  52. #define SPMODE_INIT_VAL (SPMODE_CI_INACTIVEHIGH | SPMODE_DIV16 | SPMODE_REV | \
  53. SPMODE_MS | SPMODE_LEN(7) | SPMODE_PM(0xf))
  54. /* SPIE register values */
  55. #define SPIE_NE 0x00000200 /* Not empty */
  56. #define SPIE_NF 0x00000100 /* Not full */
  57. /* SPIM register values */
  58. #define SPIM_NE 0x00000200 /* Not empty */
  59. #define SPIM_NF 0x00000100 /* Not full */
  60. /* SPI Controller driver's private data. */
  61. struct mpc83xx_spi {
  62. /* bitbang has to be first */
  63. struct spi_bitbang bitbang;
  64. struct completion done;
  65. struct mpc83xx_spi_reg __iomem *base;
  66. /* rx & tx bufs from the spi_transfer */
  67. const void *tx;
  68. void *rx;
  69. /* functions to deal with different sized buffers */
  70. void (*get_rx) (u32 rx_data, struct mpc83xx_spi *);
  71. u32(*get_tx) (struct mpc83xx_spi *);
  72. unsigned int count;
  73. u32 irq;
  74. unsigned nsecs; /* (clock cycle time)/2 */
  75. u32 sysclk;
  76. u32 rx_shift; /* RX data reg shift when in qe mode */
  77. u32 tx_shift; /* TX data reg shift when in qe mode */
  78. bool qe_mode;
  79. void (*activate_cs) (u8 cs, u8 polarity);
  80. void (*deactivate_cs) (u8 cs, u8 polarity);
  81. };
  82. static inline void mpc83xx_spi_write_reg(__be32 __iomem * reg, u32 val)
  83. {
  84. out_be32(reg, val);
  85. }
  86. static inline u32 mpc83xx_spi_read_reg(__be32 __iomem * reg)
  87. {
  88. return in_be32(reg);
  89. }
  90. #define MPC83XX_SPI_RX_BUF(type) \
  91. void mpc83xx_spi_rx_buf_##type(u32 data, struct mpc83xx_spi *mpc83xx_spi) \
  92. { \
  93. type * rx = mpc83xx_spi->rx; \
  94. *rx++ = (type)(data >> mpc83xx_spi->rx_shift); \
  95. mpc83xx_spi->rx = rx; \
  96. }
  97. #define MPC83XX_SPI_TX_BUF(type) \
  98. u32 mpc83xx_spi_tx_buf_##type(struct mpc83xx_spi *mpc83xx_spi) \
  99. { \
  100. u32 data; \
  101. const type * tx = mpc83xx_spi->tx; \
  102. if (!tx) \
  103. return 0; \
  104. data = *tx++ << mpc83xx_spi->tx_shift; \
  105. mpc83xx_spi->tx = tx; \
  106. return data; \
  107. }
  108. MPC83XX_SPI_RX_BUF(u8)
  109. MPC83XX_SPI_RX_BUF(u16)
  110. MPC83XX_SPI_RX_BUF(u32)
  111. MPC83XX_SPI_TX_BUF(u8)
  112. MPC83XX_SPI_TX_BUF(u16)
  113. MPC83XX_SPI_TX_BUF(u32)
  114. static void mpc83xx_spi_chipselect(struct spi_device *spi, int value)
  115. {
  116. struct mpc83xx_spi *mpc83xx_spi;
  117. u8 pol = spi->mode & SPI_CS_HIGH ? 1 : 0;
  118. mpc83xx_spi = spi_master_get_devdata(spi->master);
  119. if (value == BITBANG_CS_INACTIVE) {
  120. if (mpc83xx_spi->deactivate_cs)
  121. mpc83xx_spi->deactivate_cs(spi->chip_select, pol);
  122. }
  123. if (value == BITBANG_CS_ACTIVE) {
  124. u32 regval = mpc83xx_spi_read_reg(&mpc83xx_spi->base->mode);
  125. u32 len = spi->bits_per_word;
  126. if (len == 32)
  127. len = 0;
  128. else
  129. len = len - 1;
  130. /* mask out bits we are going to set */
  131. regval &= ~0x38ff0000;
  132. if (spi->mode & SPI_CPHA)
  133. regval |= SPMODE_CP_BEGIN_EDGECLK;
  134. if (spi->mode & SPI_CPOL)
  135. regval |= SPMODE_CI_INACTIVEHIGH;
  136. regval |= SPMODE_LEN(len);
  137. if ((mpc83xx_spi->sysclk / spi->max_speed_hz) >= 64) {
  138. u8 pm = mpc83xx_spi->sysclk / (spi->max_speed_hz * 64);
  139. if (pm > 0x0f) {
  140. printk(KERN_WARNING "MPC83xx SPI: SPICLK can't be less then a SYSCLK/1024!\n"
  141. "Requested SPICLK is %d Hz. Will use %d Hz instead.\n",
  142. spi->max_speed_hz, mpc83xx_spi->sysclk / 1024);
  143. pm = 0x0f;
  144. }
  145. regval |= SPMODE_PM(pm) | SPMODE_DIV16;
  146. } else {
  147. u8 pm = mpc83xx_spi->sysclk / (spi->max_speed_hz * 4);
  148. regval |= SPMODE_PM(pm);
  149. }
  150. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mode, regval);
  151. if (mpc83xx_spi->activate_cs)
  152. mpc83xx_spi->activate_cs(spi->chip_select, pol);
  153. }
  154. }
  155. static
  156. int mpc83xx_spi_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
  157. {
  158. struct mpc83xx_spi *mpc83xx_spi;
  159. u32 regval;
  160. u8 bits_per_word;
  161. u32 hz;
  162. mpc83xx_spi = spi_master_get_devdata(spi->master);
  163. if (t) {
  164. bits_per_word = t->bits_per_word;
  165. hz = t->speed_hz;
  166. } else {
  167. bits_per_word = 0;
  168. hz = 0;
  169. }
  170. /* spi_transfer level calls that work per-word */
  171. if (!bits_per_word)
  172. bits_per_word = spi->bits_per_word;
  173. /* Make sure its a bit width we support [4..16, 32] */
  174. if ((bits_per_word < 4)
  175. || ((bits_per_word > 16) && (bits_per_word != 32)))
  176. return -EINVAL;
  177. mpc83xx_spi->rx_shift = 0;
  178. mpc83xx_spi->tx_shift = 0;
  179. if (bits_per_word <= 8) {
  180. mpc83xx_spi->get_rx = mpc83xx_spi_rx_buf_u8;
  181. mpc83xx_spi->get_tx = mpc83xx_spi_tx_buf_u8;
  182. if (mpc83xx_spi->qe_mode) {
  183. mpc83xx_spi->rx_shift = 16;
  184. mpc83xx_spi->tx_shift = 24;
  185. }
  186. } else if (bits_per_word <= 16) {
  187. mpc83xx_spi->get_rx = mpc83xx_spi_rx_buf_u16;
  188. mpc83xx_spi->get_tx = mpc83xx_spi_tx_buf_u16;
  189. if (mpc83xx_spi->qe_mode) {
  190. mpc83xx_spi->rx_shift = 16;
  191. mpc83xx_spi->tx_shift = 16;
  192. }
  193. } else if (bits_per_word <= 32) {
  194. mpc83xx_spi->get_rx = mpc83xx_spi_rx_buf_u32;
  195. mpc83xx_spi->get_tx = mpc83xx_spi_tx_buf_u32;
  196. } else
  197. return -EINVAL;
  198. /* nsecs = (clock period)/2 */
  199. if (!hz)
  200. hz = spi->max_speed_hz;
  201. mpc83xx_spi->nsecs = (1000000000 / 2) / hz;
  202. if (mpc83xx_spi->nsecs > MAX_UDELAY_MS * 1000)
  203. return -EINVAL;
  204. if (bits_per_word == 32)
  205. bits_per_word = 0;
  206. else
  207. bits_per_word = bits_per_word - 1;
  208. regval = mpc83xx_spi_read_reg(&mpc83xx_spi->base->mode);
  209. /* Mask out bits_per_wordgth */
  210. regval &= 0xff0fffff;
  211. regval |= SPMODE_LEN(bits_per_word);
  212. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mode, regval);
  213. return 0;
  214. }
  215. /* the spi->mode bits understood by this driver: */
  216. #define MODEBITS (SPI_CPOL | SPI_CPHA | SPI_CS_HIGH)
  217. static int mpc83xx_spi_setup(struct spi_device *spi)
  218. {
  219. struct spi_bitbang *bitbang;
  220. struct mpc83xx_spi *mpc83xx_spi;
  221. int retval;
  222. if (spi->mode & ~MODEBITS) {
  223. dev_dbg(&spi->dev, "setup: unsupported mode bits %x\n",
  224. spi->mode & ~MODEBITS);
  225. return -EINVAL;
  226. }
  227. if (!spi->max_speed_hz)
  228. return -EINVAL;
  229. bitbang = spi_master_get_devdata(spi->master);
  230. mpc83xx_spi = spi_master_get_devdata(spi->master);
  231. if (!spi->bits_per_word)
  232. spi->bits_per_word = 8;
  233. retval = mpc83xx_spi_setup_transfer(spi, NULL);
  234. if (retval < 0)
  235. return retval;
  236. dev_dbg(&spi->dev, "%s, mode %d, %u bits/w, %u nsec\n",
  237. __FUNCTION__, spi->mode & (SPI_CPOL | SPI_CPHA),
  238. spi->bits_per_word, 2 * mpc83xx_spi->nsecs);
  239. /* NOTE we _need_ to call chipselect() early, ideally with adapter
  240. * setup, unless the hardware defaults cooperate to avoid confusion
  241. * between normal (active low) and inverted chipselects.
  242. */
  243. /* deselect chip (low or high) */
  244. spin_lock(&bitbang->lock);
  245. if (!bitbang->busy) {
  246. bitbang->chipselect(spi, BITBANG_CS_INACTIVE);
  247. ndelay(mpc83xx_spi->nsecs);
  248. }
  249. spin_unlock(&bitbang->lock);
  250. return 0;
  251. }
  252. static int mpc83xx_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
  253. {
  254. struct mpc83xx_spi *mpc83xx_spi;
  255. u32 word;
  256. mpc83xx_spi = spi_master_get_devdata(spi->master);
  257. mpc83xx_spi->tx = t->tx_buf;
  258. mpc83xx_spi->rx = t->rx_buf;
  259. mpc83xx_spi->count = t->len;
  260. INIT_COMPLETION(mpc83xx_spi->done);
  261. /* enable rx ints */
  262. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mask, SPIM_NE);
  263. /* transmit word */
  264. word = mpc83xx_spi->get_tx(mpc83xx_spi);
  265. mpc83xx_spi_write_reg(&mpc83xx_spi->base->transmit, word);
  266. wait_for_completion(&mpc83xx_spi->done);
  267. /* disable rx ints */
  268. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mask, 0);
  269. return t->len - mpc83xx_spi->count;
  270. }
  271. irqreturn_t mpc83xx_spi_irq(s32 irq, void *context_data)
  272. {
  273. struct mpc83xx_spi *mpc83xx_spi = context_data;
  274. u32 event;
  275. irqreturn_t ret = IRQ_NONE;
  276. /* Get interrupt events(tx/rx) */
  277. event = mpc83xx_spi_read_reg(&mpc83xx_spi->base->event);
  278. /* We need handle RX first */
  279. if (event & SPIE_NE) {
  280. u32 rx_data = mpc83xx_spi_read_reg(&mpc83xx_spi->base->receive);
  281. if (mpc83xx_spi->rx)
  282. mpc83xx_spi->get_rx(rx_data, mpc83xx_spi);
  283. ret = IRQ_HANDLED;
  284. }
  285. if ((event & SPIE_NF) == 0)
  286. /* spin until TX is done */
  287. while (((event =
  288. mpc83xx_spi_read_reg(&mpc83xx_spi->base->event)) &
  289. SPIE_NF) == 0)
  290. cpu_relax();
  291. mpc83xx_spi->count -= 1;
  292. if (mpc83xx_spi->count) {
  293. if (mpc83xx_spi->tx) {
  294. u32 word = mpc83xx_spi->get_tx(mpc83xx_spi);
  295. mpc83xx_spi_write_reg(&mpc83xx_spi->base->transmit,
  296. word);
  297. }
  298. } else {
  299. complete(&mpc83xx_spi->done);
  300. }
  301. /* Clear the events */
  302. mpc83xx_spi_write_reg(&mpc83xx_spi->base->event, event);
  303. return ret;
  304. }
  305. static int __init mpc83xx_spi_probe(struct platform_device *dev)
  306. {
  307. struct spi_master *master;
  308. struct mpc83xx_spi *mpc83xx_spi;
  309. struct fsl_spi_platform_data *pdata;
  310. struct resource *r;
  311. u32 regval;
  312. int ret = 0;
  313. /* Get resources(memory, IRQ) associated with the device */
  314. master = spi_alloc_master(&dev->dev, sizeof(struct mpc83xx_spi));
  315. if (master == NULL) {
  316. ret = -ENOMEM;
  317. goto err;
  318. }
  319. platform_set_drvdata(dev, master);
  320. pdata = dev->dev.platform_data;
  321. if (pdata == NULL) {
  322. ret = -ENODEV;
  323. goto free_master;
  324. }
  325. r = platform_get_resource(dev, IORESOURCE_MEM, 0);
  326. if (r == NULL) {
  327. ret = -ENODEV;
  328. goto free_master;
  329. }
  330. mpc83xx_spi = spi_master_get_devdata(master);
  331. mpc83xx_spi->bitbang.master = spi_master_get(master);
  332. mpc83xx_spi->bitbang.chipselect = mpc83xx_spi_chipselect;
  333. mpc83xx_spi->bitbang.setup_transfer = mpc83xx_spi_setup_transfer;
  334. mpc83xx_spi->bitbang.txrx_bufs = mpc83xx_spi_bufs;
  335. mpc83xx_spi->sysclk = pdata->sysclk;
  336. mpc83xx_spi->activate_cs = pdata->activate_cs;
  337. mpc83xx_spi->deactivate_cs = pdata->deactivate_cs;
  338. mpc83xx_spi->qe_mode = pdata->qe_mode;
  339. mpc83xx_spi->get_rx = mpc83xx_spi_rx_buf_u8;
  340. mpc83xx_spi->get_tx = mpc83xx_spi_tx_buf_u8;
  341. mpc83xx_spi->rx_shift = 0;
  342. mpc83xx_spi->tx_shift = 0;
  343. if (mpc83xx_spi->qe_mode) {
  344. mpc83xx_spi->rx_shift = 16;
  345. mpc83xx_spi->tx_shift = 24;
  346. }
  347. mpc83xx_spi->bitbang.master->setup = mpc83xx_spi_setup;
  348. init_completion(&mpc83xx_spi->done);
  349. mpc83xx_spi->base = ioremap(r->start, r->end - r->start + 1);
  350. if (mpc83xx_spi->base == NULL) {
  351. ret = -ENOMEM;
  352. goto put_master;
  353. }
  354. mpc83xx_spi->irq = platform_get_irq(dev, 0);
  355. if (mpc83xx_spi->irq < 0) {
  356. ret = -ENXIO;
  357. goto unmap_io;
  358. }
  359. /* Register for SPI Interrupt */
  360. ret = request_irq(mpc83xx_spi->irq, mpc83xx_spi_irq,
  361. 0, "mpc83xx_spi", mpc83xx_spi);
  362. if (ret != 0)
  363. goto unmap_io;
  364. master->bus_num = pdata->bus_num;
  365. master->num_chipselect = pdata->max_chipselect;
  366. /* SPI controller initializations */
  367. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mode, 0);
  368. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mask, 0);
  369. mpc83xx_spi_write_reg(&mpc83xx_spi->base->command, 0);
  370. mpc83xx_spi_write_reg(&mpc83xx_spi->base->event, 0xffffffff);
  371. /* Enable SPI interface */
  372. regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
  373. if (pdata->qe_mode)
  374. regval |= SPMODE_OP;
  375. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mode, regval);
  376. ret = spi_bitbang_start(&mpc83xx_spi->bitbang);
  377. if (ret != 0)
  378. goto free_irq;
  379. printk(KERN_INFO
  380. "%s: MPC83xx SPI Controller driver at 0x%p (irq = %d)\n",
  381. dev->dev.bus_id, mpc83xx_spi->base, mpc83xx_spi->irq);
  382. return ret;
  383. free_irq:
  384. free_irq(mpc83xx_spi->irq, mpc83xx_spi);
  385. unmap_io:
  386. iounmap(mpc83xx_spi->base);
  387. put_master:
  388. spi_master_put(master);
  389. free_master:
  390. kfree(master);
  391. err:
  392. return ret;
  393. }
  394. static int __devexit mpc83xx_spi_remove(struct platform_device *dev)
  395. {
  396. struct mpc83xx_spi *mpc83xx_spi;
  397. struct spi_master *master;
  398. master = platform_get_drvdata(dev);
  399. mpc83xx_spi = spi_master_get_devdata(master);
  400. spi_bitbang_stop(&mpc83xx_spi->bitbang);
  401. free_irq(mpc83xx_spi->irq, mpc83xx_spi);
  402. iounmap(mpc83xx_spi->base);
  403. spi_master_put(mpc83xx_spi->bitbang.master);
  404. return 0;
  405. }
  406. static struct platform_driver mpc83xx_spi_driver = {
  407. .probe = mpc83xx_spi_probe,
  408. .remove = __devexit_p(mpc83xx_spi_remove),
  409. .driver = {
  410. .name = "mpc83xx_spi",
  411. },
  412. };
  413. static int __init mpc83xx_spi_init(void)
  414. {
  415. return platform_driver_register(&mpc83xx_spi_driver);
  416. }
  417. static void __exit mpc83xx_spi_exit(void)
  418. {
  419. platform_driver_unregister(&mpc83xx_spi_driver);
  420. }
  421. module_init(mpc83xx_spi_init);
  422. module_exit(mpc83xx_spi_exit);
  423. MODULE_AUTHOR("Kumar Gala");
  424. MODULE_DESCRIPTION("Simple MPC83xx SPI Driver");
  425. MODULE_LICENSE("GPL");