sky2.h 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145
  1. /*
  2. * Definitions for the new Marvell Yukon 2 driver.
  3. */
  4. #ifndef _SKY2_H
  5. #define _SKY2_H
  6. #define ETH_JUMBO_MTU 9000 /* Maximum MTU supported */
  7. /* PCI config registers */
  8. enum {
  9. PCI_DEV_REG1 = 0x40,
  10. PCI_DEV_REG2 = 0x44,
  11. PCI_DEV_STATUS = 0x7c,
  12. PCI_DEV_REG3 = 0x80,
  13. PCI_DEV_REG4 = 0x84,
  14. PCI_DEV_REG5 = 0x88,
  15. PCI_CFG_REG_0 = 0x90,
  16. PCI_CFG_REG_1 = 0x94,
  17. };
  18. enum {
  19. PEX_DEV_CAP = 0xe4,
  20. PEX_DEV_CTRL = 0xe8,
  21. PEX_DEV_STA = 0xea,
  22. PEX_LNK_STAT = 0xf2,
  23. PEX_UNC_ERR_STAT= 0x104,
  24. };
  25. /* Yukon-2 */
  26. enum pci_dev_reg_1 {
  27. PCI_Y2_PIG_ENA = 1<<31, /* Enable Plug-in-Go (YUKON-2) */
  28. PCI_Y2_DLL_DIS = 1<<30, /* Disable PCI DLL (YUKON-2) */
  29. PCI_SW_PWR_ON_RST= 1<<30, /* SW Power on Reset (Yukon-EX) */
  30. PCI_Y2_PHY2_COMA = 1<<29, /* Set PHY 2 to Coma Mode (YUKON-2) */
  31. PCI_Y2_PHY1_COMA = 1<<28, /* Set PHY 1 to Coma Mode (YUKON-2) */
  32. PCI_Y2_PHY2_POWD = 1<<27, /* Set PHY 2 to Power Down (YUKON-2) */
  33. PCI_Y2_PHY1_POWD = 1<<26, /* Set PHY 1 to Power Down (YUKON-2) */
  34. PCI_Y2_PME_LEGACY= 1<<15, /* PCI Express legacy power management mode */
  35. };
  36. enum pci_dev_reg_2 {
  37. PCI_VPD_WR_THR = 0xffL<<24, /* Bit 31..24: VPD Write Threshold */
  38. PCI_DEV_SEL = 0x7fL<<17, /* Bit 23..17: EEPROM Device Select */
  39. PCI_VPD_ROM_SZ = 7L<<14, /* Bit 16..14: VPD ROM Size */
  40. PCI_PATCH_DIR = 0xfL<<8, /* Bit 11.. 8: Ext Patches dir 3..0 */
  41. PCI_EXT_PATCHS = 0xfL<<4, /* Bit 7.. 4: Extended Patches 3..0 */
  42. PCI_EN_DUMMY_RD = 1<<3, /* Enable Dummy Read */
  43. PCI_REV_DESC = 1<<2, /* Reverse Desc. Bytes */
  44. PCI_USEDATA64 = 1<<0, /* Use 64Bit Data bus ext */
  45. };
  46. /* PCI_OUR_REG_4 32 bit Our Register 4 (Yukon-ECU only) */
  47. enum pci_dev_reg_4 {
  48. /* (Link Training & Status State Machine) */
  49. P_TIMER_VALUE_MSK = 0xffL<<16, /* Bit 23..16: Timer Value Mask */
  50. /* (Active State Power Management) */
  51. P_FORCE_ASPM_REQUEST = 1<<15, /* Force ASPM Request (A1 only) */
  52. P_ASPM_GPHY_LINK_DOWN = 1<<14, /* GPHY Link Down (A1 only) */
  53. P_ASPM_INT_FIFO_EMPTY = 1<<13, /* Internal FIFO Empty (A1 only) */
  54. P_ASPM_CLKRUN_REQUEST = 1<<12, /* CLKRUN Request (A1 only) */
  55. P_ASPM_FORCE_CLKREQ_ENA = 1<<4, /* Force CLKREQ Enable (A1b only) */
  56. P_ASPM_CLKREQ_PAD_CTL = 1<<3, /* CLKREQ PAD Control (A1 only) */
  57. P_ASPM_A1_MODE_SELECT = 1<<2, /* A1 Mode Select (A1 only) */
  58. P_CLK_GATE_PEX_UNIT_ENA = 1<<1, /* Enable Gate PEX Unit Clock */
  59. P_CLK_GATE_ROOT_COR_ENA = 1<<0, /* Enable Gate Root Core Clock */
  60. P_ASPM_CONTROL_MSK = P_FORCE_ASPM_REQUEST | P_ASPM_GPHY_LINK_DOWN
  61. | P_ASPM_CLKRUN_REQUEST | P_ASPM_INT_FIFO_EMPTY,
  62. };
  63. /* PCI_OUR_REG_5 32 bit Our Register 5 (Yukon-ECU only) */
  64. enum pci_dev_reg_5 {
  65. /* Bit 31..27: for A3 & later */
  66. P_CTL_DIV_CORE_CLK_ENA = 1<<31, /* Divide Core Clock Enable */
  67. P_CTL_SRESET_VMAIN_AV = 1<<30, /* Soft Reset for Vmain_av De-Glitch */
  68. P_CTL_BYPASS_VMAIN_AV = 1<<29, /* Bypass En. for Vmain_av De-Glitch */
  69. P_CTL_TIM_VMAIN_AV_MSK = 3<<27, /* Bit 28..27: Timer Vmain_av Mask */
  70. /* Bit 26..16: Release Clock on Event */
  71. P_REL_PCIE_RST_DE_ASS = 1<<26, /* PCIe Reset De-Asserted */
  72. P_REL_GPHY_REC_PACKET = 1<<25, /* GPHY Received Packet */
  73. P_REL_INT_FIFO_N_EMPTY = 1<<24, /* Internal FIFO Not Empty */
  74. P_REL_MAIN_PWR_AVAIL = 1<<23, /* Main Power Available */
  75. P_REL_CLKRUN_REQ_REL = 1<<22, /* CLKRUN Request Release */
  76. P_REL_PCIE_RESET_ASS = 1<<21, /* PCIe Reset Asserted */
  77. P_REL_PME_ASSERTED = 1<<20, /* PME Asserted */
  78. P_REL_PCIE_EXIT_L1_ST = 1<<19, /* PCIe Exit L1 State */
  79. P_REL_LOADER_NOT_FIN = 1<<18, /* EPROM Loader Not Finished */
  80. P_REL_PCIE_RX_EX_IDLE = 1<<17, /* PCIe Rx Exit Electrical Idle State */
  81. P_REL_GPHY_LINK_UP = 1<<16, /* GPHY Link Up */
  82. /* Bit 10.. 0: Mask for Gate Clock */
  83. P_GAT_PCIE_RST_ASSERTED = 1<<10,/* PCIe Reset Asserted */
  84. P_GAT_GPHY_N_REC_PACKET = 1<<9, /* GPHY Not Received Packet */
  85. P_GAT_INT_FIFO_EMPTY = 1<<8, /* Internal FIFO Empty */
  86. P_GAT_MAIN_PWR_N_AVAIL = 1<<7, /* Main Power Not Available */
  87. P_GAT_CLKRUN_REQ_REL = 1<<6, /* CLKRUN Not Requested */
  88. P_GAT_PCIE_RESET_ASS = 1<<5, /* PCIe Reset Asserted */
  89. P_GAT_PME_DE_ASSERTED = 1<<4, /* PME De-Asserted */
  90. P_GAT_PCIE_ENTER_L1_ST = 1<<3, /* PCIe Enter L1 State */
  91. P_GAT_LOADER_FINISHED = 1<<2, /* EPROM Loader Finished */
  92. P_GAT_PCIE_RX_EL_IDLE = 1<<1, /* PCIe Rx Electrical Idle State */
  93. P_GAT_GPHY_LINK_DOWN = 1<<0, /* GPHY Link Down */
  94. PCIE_OUR5_EVENT_CLK_D3_SET = P_REL_GPHY_REC_PACKET |
  95. P_REL_INT_FIFO_N_EMPTY |
  96. P_REL_PCIE_EXIT_L1_ST |
  97. P_REL_PCIE_RX_EX_IDLE |
  98. P_GAT_GPHY_N_REC_PACKET |
  99. P_GAT_INT_FIFO_EMPTY |
  100. P_GAT_PCIE_ENTER_L1_ST |
  101. P_GAT_PCIE_RX_EL_IDLE,
  102. };
  103. #/* PCI_CFG_REG_1 32 bit Config Register 1 (Yukon-Ext only) */
  104. enum pci_cfg_reg1 {
  105. P_CF1_DIS_REL_EVT_RST = 1<<24, /* Dis. Rel. Event during PCIE reset */
  106. /* Bit 23..21: Release Clock on Event */
  107. P_CF1_REL_LDR_NOT_FIN = 1<<23, /* EEPROM Loader Not Finished */
  108. P_CF1_REL_VMAIN_AVLBL = 1<<22, /* Vmain available */
  109. P_CF1_REL_PCIE_RESET = 1<<21, /* PCI-E reset */
  110. /* Bit 20..18: Gate Clock on Event */
  111. P_CF1_GAT_LDR_NOT_FIN = 1<<20, /* EEPROM Loader Finished */
  112. P_CF1_GAT_PCIE_RX_IDLE = 1<<19, /* PCI-E Rx Electrical idle */
  113. P_CF1_GAT_PCIE_RESET = 1<<18, /* PCI-E Reset */
  114. P_CF1_PRST_PHY_CLKREQ = 1<<17, /* Enable PCI-E rst & PM2PHY gen. CLKREQ */
  115. P_CF1_PCIE_RST_CLKREQ = 1<<16, /* Enable PCI-E rst generate CLKREQ */
  116. P_CF1_ENA_CFG_LDR_DONE = 1<<8, /* Enable core level Config loader done */
  117. P_CF1_ENA_TXBMU_RD_IDLE = 1<<1, /* Enable TX BMU Read IDLE for ASPM */
  118. P_CF1_ENA_TXBMU_WR_IDLE = 1<<0, /* Enable TX BMU Write IDLE for ASPM */
  119. PCIE_CFG1_EVENT_CLK_D3_SET = P_CF1_DIS_REL_EVT_RST |
  120. P_CF1_REL_LDR_NOT_FIN |
  121. P_CF1_REL_VMAIN_AVLBL |
  122. P_CF1_REL_PCIE_RESET |
  123. P_CF1_GAT_LDR_NOT_FIN |
  124. P_CF1_GAT_PCIE_RESET |
  125. P_CF1_PRST_PHY_CLKREQ |
  126. P_CF1_ENA_CFG_LDR_DONE |
  127. P_CF1_ENA_TXBMU_RD_IDLE |
  128. P_CF1_ENA_TXBMU_WR_IDLE,
  129. };
  130. #define PCI_STATUS_ERROR_BITS (PCI_STATUS_DETECTED_PARITY | \
  131. PCI_STATUS_SIG_SYSTEM_ERROR | \
  132. PCI_STATUS_REC_MASTER_ABORT | \
  133. PCI_STATUS_REC_TARGET_ABORT | \
  134. PCI_STATUS_PARITY)
  135. enum pex_dev_ctrl {
  136. PEX_DC_MAX_RRS_MSK = 7<<12, /* Bit 14..12: Max. Read Request Size */
  137. PEX_DC_EN_NO_SNOOP = 1<<11,/* Enable No Snoop */
  138. PEX_DC_EN_AUX_POW = 1<<10,/* Enable AUX Power */
  139. PEX_DC_EN_PHANTOM = 1<<9, /* Enable Phantom Functions */
  140. PEX_DC_EN_EXT_TAG = 1<<8, /* Enable Extended Tag Field */
  141. PEX_DC_MAX_PLS_MSK = 7<<5, /* Bit 7.. 5: Max. Payload Size Mask */
  142. PEX_DC_EN_REL_ORD = 1<<4, /* Enable Relaxed Ordering */
  143. PEX_DC_EN_UNS_RQ_RP = 1<<3, /* Enable Unsupported Request Reporting */
  144. PEX_DC_EN_FAT_ER_RP = 1<<2, /* Enable Fatal Error Reporting */
  145. PEX_DC_EN_NFA_ER_RP = 1<<1, /* Enable Non-Fatal Error Reporting */
  146. PEX_DC_EN_COR_ER_RP = 1<<0, /* Enable Correctable Error Reporting */
  147. };
  148. #define PEX_DC_MAX_RD_RQ_SIZE(x) (((x)<<12) & PEX_DC_MAX_RRS_MSK)
  149. /* PEX_UNC_ERR_STAT PEX Uncorrectable Errors Status Register (Yukon-2) */
  150. enum pex_err {
  151. PEX_UNSUP_REQ = 1<<20, /* Unsupported Request Error */
  152. PEX_MALFOR_TLP = 1<<18, /* Malformed TLP */
  153. PEX_UNEXP_COMP = 1<<16, /* Unexpected Completion */
  154. PEX_COMP_TO = 1<<14, /* Completion Timeout */
  155. PEX_FLOW_CTRL_P = 1<<13, /* Flow Control Protocol Error */
  156. PEX_POIS_TLP = 1<<12, /* Poisoned TLP */
  157. PEX_DATA_LINK_P = 1<<4, /* Data Link Protocol Error */
  158. PEX_FATAL_ERRORS= (PEX_MALFOR_TLP | PEX_FLOW_CTRL_P | PEX_DATA_LINK_P),
  159. };
  160. enum csr_regs {
  161. B0_RAP = 0x0000,
  162. B0_CTST = 0x0004,
  163. B0_Y2LED = 0x0005,
  164. B0_POWER_CTRL = 0x0007,
  165. B0_ISRC = 0x0008,
  166. B0_IMSK = 0x000c,
  167. B0_HWE_ISRC = 0x0010,
  168. B0_HWE_IMSK = 0x0014,
  169. /* Special ISR registers (Yukon-2 only) */
  170. B0_Y2_SP_ISRC2 = 0x001c,
  171. B0_Y2_SP_ISRC3 = 0x0020,
  172. B0_Y2_SP_EISR = 0x0024,
  173. B0_Y2_SP_LISR = 0x0028,
  174. B0_Y2_SP_ICR = 0x002c,
  175. B2_MAC_1 = 0x0100,
  176. B2_MAC_2 = 0x0108,
  177. B2_MAC_3 = 0x0110,
  178. B2_CONN_TYP = 0x0118,
  179. B2_PMD_TYP = 0x0119,
  180. B2_MAC_CFG = 0x011a,
  181. B2_CHIP_ID = 0x011b,
  182. B2_E_0 = 0x011c,
  183. B2_Y2_CLK_GATE = 0x011d,
  184. B2_Y2_HW_RES = 0x011e,
  185. B2_E_3 = 0x011f,
  186. B2_Y2_CLK_CTRL = 0x0120,
  187. B2_TI_INI = 0x0130,
  188. B2_TI_VAL = 0x0134,
  189. B2_TI_CTRL = 0x0138,
  190. B2_TI_TEST = 0x0139,
  191. B2_TST_CTRL1 = 0x0158,
  192. B2_TST_CTRL2 = 0x0159,
  193. B2_GP_IO = 0x015c,
  194. B2_I2C_CTRL = 0x0160,
  195. B2_I2C_DATA = 0x0164,
  196. B2_I2C_IRQ = 0x0168,
  197. B2_I2C_SW = 0x016c,
  198. B3_RAM_ADDR = 0x0180,
  199. B3_RAM_DATA_LO = 0x0184,
  200. B3_RAM_DATA_HI = 0x0188,
  201. /* RAM Interface Registers */
  202. /* Yukon-2: use RAM_BUFFER() to access the RAM buffer */
  203. /*
  204. * The HW-Spec. calls this registers Timeout Value 0..11. But this names are
  205. * not usable in SW. Please notice these are NOT real timeouts, these are
  206. * the number of qWords transferred continuously.
  207. */
  208. #define RAM_BUFFER(port, reg) (reg | (port <<6))
  209. B3_RI_WTO_R1 = 0x0190,
  210. B3_RI_WTO_XA1 = 0x0191,
  211. B3_RI_WTO_XS1 = 0x0192,
  212. B3_RI_RTO_R1 = 0x0193,
  213. B3_RI_RTO_XA1 = 0x0194,
  214. B3_RI_RTO_XS1 = 0x0195,
  215. B3_RI_WTO_R2 = 0x0196,
  216. B3_RI_WTO_XA2 = 0x0197,
  217. B3_RI_WTO_XS2 = 0x0198,
  218. B3_RI_RTO_R2 = 0x0199,
  219. B3_RI_RTO_XA2 = 0x019a,
  220. B3_RI_RTO_XS2 = 0x019b,
  221. B3_RI_TO_VAL = 0x019c,
  222. B3_RI_CTRL = 0x01a0,
  223. B3_RI_TEST = 0x01a2,
  224. B3_MA_TOINI_RX1 = 0x01b0,
  225. B3_MA_TOINI_RX2 = 0x01b1,
  226. B3_MA_TOINI_TX1 = 0x01b2,
  227. B3_MA_TOINI_TX2 = 0x01b3,
  228. B3_MA_TOVAL_RX1 = 0x01b4,
  229. B3_MA_TOVAL_RX2 = 0x01b5,
  230. B3_MA_TOVAL_TX1 = 0x01b6,
  231. B3_MA_TOVAL_TX2 = 0x01b7,
  232. B3_MA_TO_CTRL = 0x01b8,
  233. B3_MA_TO_TEST = 0x01ba,
  234. B3_MA_RCINI_RX1 = 0x01c0,
  235. B3_MA_RCINI_RX2 = 0x01c1,
  236. B3_MA_RCINI_TX1 = 0x01c2,
  237. B3_MA_RCINI_TX2 = 0x01c3,
  238. B3_MA_RCVAL_RX1 = 0x01c4,
  239. B3_MA_RCVAL_RX2 = 0x01c5,
  240. B3_MA_RCVAL_TX1 = 0x01c6,
  241. B3_MA_RCVAL_TX2 = 0x01c7,
  242. B3_MA_RC_CTRL = 0x01c8,
  243. B3_MA_RC_TEST = 0x01ca,
  244. B3_PA_TOINI_RX1 = 0x01d0,
  245. B3_PA_TOINI_RX2 = 0x01d4,
  246. B3_PA_TOINI_TX1 = 0x01d8,
  247. B3_PA_TOINI_TX2 = 0x01dc,
  248. B3_PA_TOVAL_RX1 = 0x01e0,
  249. B3_PA_TOVAL_RX2 = 0x01e4,
  250. B3_PA_TOVAL_TX1 = 0x01e8,
  251. B3_PA_TOVAL_TX2 = 0x01ec,
  252. B3_PA_CTRL = 0x01f0,
  253. B3_PA_TEST = 0x01f2,
  254. Y2_CFG_SPC = 0x1c00,
  255. };
  256. /* B0_CTST 16 bit Control/Status register */
  257. enum {
  258. Y2_VMAIN_AVAIL = 1<<17,/* VMAIN available (YUKON-2 only) */
  259. Y2_VAUX_AVAIL = 1<<16,/* VAUX available (YUKON-2 only) */
  260. Y2_HW_WOL_ON = 1<<15,/* HW WOL On (Yukon-EC Ultra A1 only) */
  261. Y2_HW_WOL_OFF = 1<<14,/* HW WOL On (Yukon-EC Ultra A1 only) */
  262. Y2_ASF_ENABLE = 1<<13,/* ASF Unit Enable (YUKON-2 only) */
  263. Y2_ASF_DISABLE = 1<<12,/* ASF Unit Disable (YUKON-2 only) */
  264. Y2_CLK_RUN_ENA = 1<<11,/* CLK_RUN Enable (YUKON-2 only) */
  265. Y2_CLK_RUN_DIS = 1<<10,/* CLK_RUN Disable (YUKON-2 only) */
  266. Y2_LED_STAT_ON = 1<<9, /* Status LED On (YUKON-2 only) */
  267. Y2_LED_STAT_OFF = 1<<8, /* Status LED Off (YUKON-2 only) */
  268. CS_ST_SW_IRQ = 1<<7, /* Set IRQ SW Request */
  269. CS_CL_SW_IRQ = 1<<6, /* Clear IRQ SW Request */
  270. CS_STOP_DONE = 1<<5, /* Stop Master is finished */
  271. CS_STOP_MAST = 1<<4, /* Command Bit to stop the master */
  272. CS_MRST_CLR = 1<<3, /* Clear Master reset */
  273. CS_MRST_SET = 1<<2, /* Set Master reset */
  274. CS_RST_CLR = 1<<1, /* Clear Software reset */
  275. CS_RST_SET = 1, /* Set Software reset */
  276. };
  277. /* B0_LED 8 Bit LED register */
  278. enum {
  279. /* Bit 7.. 2: reserved */
  280. LED_STAT_ON = 1<<1, /* Status LED on */
  281. LED_STAT_OFF = 1, /* Status LED off */
  282. };
  283. /* B0_POWER_CTRL 8 Bit Power Control reg (YUKON only) */
  284. enum {
  285. PC_VAUX_ENA = 1<<7, /* Switch VAUX Enable */
  286. PC_VAUX_DIS = 1<<6, /* Switch VAUX Disable */
  287. PC_VCC_ENA = 1<<5, /* Switch VCC Enable */
  288. PC_VCC_DIS = 1<<4, /* Switch VCC Disable */
  289. PC_VAUX_ON = 1<<3, /* Switch VAUX On */
  290. PC_VAUX_OFF = 1<<2, /* Switch VAUX Off */
  291. PC_VCC_ON = 1<<1, /* Switch VCC On */
  292. PC_VCC_OFF = 1<<0, /* Switch VCC Off */
  293. };
  294. /* B2_IRQM_MSK 32 bit IRQ Moderation Mask */
  295. /* B0_Y2_SP_ISRC2 32 bit Special Interrupt Source Reg 2 */
  296. /* B0_Y2_SP_ISRC3 32 bit Special Interrupt Source Reg 3 */
  297. /* B0_Y2_SP_EISR 32 bit Enter ISR Reg */
  298. /* B0_Y2_SP_LISR 32 bit Leave ISR Reg */
  299. enum {
  300. Y2_IS_HW_ERR = 1<<31, /* Interrupt HW Error */
  301. Y2_IS_STAT_BMU = 1<<30, /* Status BMU Interrupt */
  302. Y2_IS_ASF = 1<<29, /* ASF subsystem Interrupt */
  303. Y2_IS_POLL_CHK = 1<<27, /* Check IRQ from polling unit */
  304. Y2_IS_TWSI_RDY = 1<<26, /* IRQ on end of TWSI Tx */
  305. Y2_IS_IRQ_SW = 1<<25, /* SW forced IRQ */
  306. Y2_IS_TIMINT = 1<<24, /* IRQ from Timer */
  307. Y2_IS_IRQ_PHY2 = 1<<12, /* Interrupt from PHY 2 */
  308. Y2_IS_IRQ_MAC2 = 1<<11, /* Interrupt from MAC 2 */
  309. Y2_IS_CHK_RX2 = 1<<10, /* Descriptor error Rx 2 */
  310. Y2_IS_CHK_TXS2 = 1<<9, /* Descriptor error TXS 2 */
  311. Y2_IS_CHK_TXA2 = 1<<8, /* Descriptor error TXA 2 */
  312. Y2_IS_IRQ_PHY1 = 1<<4, /* Interrupt from PHY 1 */
  313. Y2_IS_IRQ_MAC1 = 1<<3, /* Interrupt from MAC 1 */
  314. Y2_IS_CHK_RX1 = 1<<2, /* Descriptor error Rx 1 */
  315. Y2_IS_CHK_TXS1 = 1<<1, /* Descriptor error TXS 1 */
  316. Y2_IS_CHK_TXA1 = 1<<0, /* Descriptor error TXA 1 */
  317. Y2_IS_BASE = Y2_IS_HW_ERR | Y2_IS_STAT_BMU,
  318. Y2_IS_PORT_1 = Y2_IS_IRQ_PHY1 | Y2_IS_IRQ_MAC1
  319. | Y2_IS_CHK_TXA1 | Y2_IS_CHK_RX1,
  320. Y2_IS_PORT_2 = Y2_IS_IRQ_PHY2 | Y2_IS_IRQ_MAC2
  321. | Y2_IS_CHK_TXA2 | Y2_IS_CHK_RX2,
  322. Y2_IS_ERROR = Y2_IS_HW_ERR |
  323. Y2_IS_IRQ_MAC1 | Y2_IS_CHK_TXA1 | Y2_IS_CHK_RX1 |
  324. Y2_IS_IRQ_MAC2 | Y2_IS_CHK_TXA2 | Y2_IS_CHK_RX2,
  325. };
  326. /* B2_IRQM_HWE_MSK 32 bit IRQ Moderation HW Error Mask */
  327. enum {
  328. IS_ERR_MSK = 0x00003fff,/* All Error bits */
  329. IS_IRQ_TIST_OV = 1<<13, /* Time Stamp Timer Overflow (YUKON only) */
  330. IS_IRQ_SENSOR = 1<<12, /* IRQ from Sensor (YUKON only) */
  331. IS_IRQ_MST_ERR = 1<<11, /* IRQ master error detected */
  332. IS_IRQ_STAT = 1<<10, /* IRQ status exception */
  333. IS_NO_STAT_M1 = 1<<9, /* No Rx Status from MAC 1 */
  334. IS_NO_STAT_M2 = 1<<8, /* No Rx Status from MAC 2 */
  335. IS_NO_TIST_M1 = 1<<7, /* No Time Stamp from MAC 1 */
  336. IS_NO_TIST_M2 = 1<<6, /* No Time Stamp from MAC 2 */
  337. IS_RAM_RD_PAR = 1<<5, /* RAM Read Parity Error */
  338. IS_RAM_WR_PAR = 1<<4, /* RAM Write Parity Error */
  339. IS_M1_PAR_ERR = 1<<3, /* MAC 1 Parity Error */
  340. IS_M2_PAR_ERR = 1<<2, /* MAC 2 Parity Error */
  341. IS_R1_PAR_ERR = 1<<1, /* Queue R1 Parity Error */
  342. IS_R2_PAR_ERR = 1<<0, /* Queue R2 Parity Error */
  343. };
  344. /* Hardware error interrupt mask for Yukon 2 */
  345. enum {
  346. Y2_IS_TIST_OV = 1<<29,/* Time Stamp Timer overflow interrupt */
  347. Y2_IS_SENSOR = 1<<28, /* Sensor interrupt */
  348. Y2_IS_MST_ERR = 1<<27, /* Master error interrupt */
  349. Y2_IS_IRQ_STAT = 1<<26, /* Status exception interrupt */
  350. Y2_IS_PCI_EXP = 1<<25, /* PCI-Express interrupt */
  351. Y2_IS_PCI_NEXP = 1<<24, /* PCI-Express error similar to PCI error */
  352. /* Link 2 */
  353. Y2_IS_PAR_RD2 = 1<<13, /* Read RAM parity error interrupt */
  354. Y2_IS_PAR_WR2 = 1<<12, /* Write RAM parity error interrupt */
  355. Y2_IS_PAR_MAC2 = 1<<11, /* MAC hardware fault interrupt */
  356. Y2_IS_PAR_RX2 = 1<<10, /* Parity Error Rx Queue 2 */
  357. Y2_IS_TCP_TXS2 = 1<<9, /* TCP length mismatch sync Tx queue IRQ */
  358. Y2_IS_TCP_TXA2 = 1<<8, /* TCP length mismatch async Tx queue IRQ */
  359. /* Link 1 */
  360. Y2_IS_PAR_RD1 = 1<<5, /* Read RAM parity error interrupt */
  361. Y2_IS_PAR_WR1 = 1<<4, /* Write RAM parity error interrupt */
  362. Y2_IS_PAR_MAC1 = 1<<3, /* MAC hardware fault interrupt */
  363. Y2_IS_PAR_RX1 = 1<<2, /* Parity Error Rx Queue 1 */
  364. Y2_IS_TCP_TXS1 = 1<<1, /* TCP length mismatch sync Tx queue IRQ */
  365. Y2_IS_TCP_TXA1 = 1<<0, /* TCP length mismatch async Tx queue IRQ */
  366. Y2_HWE_L1_MASK = Y2_IS_PAR_RD1 | Y2_IS_PAR_WR1 | Y2_IS_PAR_MAC1 |
  367. Y2_IS_PAR_RX1 | Y2_IS_TCP_TXS1| Y2_IS_TCP_TXA1,
  368. Y2_HWE_L2_MASK = Y2_IS_PAR_RD2 | Y2_IS_PAR_WR2 | Y2_IS_PAR_MAC2 |
  369. Y2_IS_PAR_RX2 | Y2_IS_TCP_TXS2| Y2_IS_TCP_TXA2,
  370. Y2_HWE_ALL_MASK = Y2_IS_TIST_OV | Y2_IS_MST_ERR | Y2_IS_IRQ_STAT |
  371. Y2_IS_PCI_EXP |
  372. Y2_HWE_L1_MASK | Y2_HWE_L2_MASK,
  373. };
  374. /* B28_DPT_CTRL 8 bit Descriptor Poll Timer Ctrl Reg */
  375. enum {
  376. DPT_START = 1<<1,
  377. DPT_STOP = 1<<0,
  378. };
  379. /* B2_TST_CTRL1 8 bit Test Control Register 1 */
  380. enum {
  381. TST_FRC_DPERR_MR = 1<<7, /* force DATAPERR on MST RD */
  382. TST_FRC_DPERR_MW = 1<<6, /* force DATAPERR on MST WR */
  383. TST_FRC_DPERR_TR = 1<<5, /* force DATAPERR on TRG RD */
  384. TST_FRC_DPERR_TW = 1<<4, /* force DATAPERR on TRG WR */
  385. TST_FRC_APERR_M = 1<<3, /* force ADDRPERR on MST */
  386. TST_FRC_APERR_T = 1<<2, /* force ADDRPERR on TRG */
  387. TST_CFG_WRITE_ON = 1<<1, /* Enable Config Reg WR */
  388. TST_CFG_WRITE_OFF= 1<<0, /* Disable Config Reg WR */
  389. };
  390. /* B2_GPIO */
  391. enum {
  392. GLB_GPIO_CLK_DEB_ENA = 1<<31, /* Clock Debug Enable */
  393. GLB_GPIO_CLK_DBG_MSK = 0xf<<26, /* Clock Debug */
  394. GLB_GPIO_INT_RST_D3_DIS = 1<<15, /* Disable Internal Reset After D3 to D0 */
  395. GLB_GPIO_LED_PAD_SPEED_UP = 1<<14, /* LED PAD Speed Up */
  396. GLB_GPIO_STAT_RACE_DIS = 1<<13, /* Status Race Disable */
  397. GLB_GPIO_TEST_SEL_MSK = 3<<11, /* Testmode Select */
  398. GLB_GPIO_TEST_SEL_BASE = 1<<11,
  399. GLB_GPIO_RAND_ENA = 1<<10, /* Random Enable */
  400. GLB_GPIO_RAND_BIT_1 = 1<<9, /* Random Bit 1 */
  401. };
  402. /* B2_MAC_CFG 8 bit MAC Configuration / Chip Revision */
  403. enum {
  404. CFG_CHIP_R_MSK = 0xf<<4, /* Bit 7.. 4: Chip Revision */
  405. /* Bit 3.. 2: reserved */
  406. CFG_DIS_M2_CLK = 1<<1, /* Disable Clock for 2nd MAC */
  407. CFG_SNG_MAC = 1<<0, /* MAC Config: 0=2 MACs / 1=1 MAC*/
  408. };
  409. /* B2_CHIP_ID 8 bit Chip Identification Number */
  410. enum {
  411. CHIP_ID_YUKON_XL = 0xb3, /* Chip ID for YUKON-2 XL */
  412. CHIP_ID_YUKON_EC_U = 0xb4, /* Chip ID for YUKON-2 EC Ultra */
  413. CHIP_ID_YUKON_EX = 0xb5, /* Chip ID for YUKON-2 Extreme */
  414. CHIP_ID_YUKON_EC = 0xb6, /* Chip ID for YUKON-2 EC */
  415. CHIP_ID_YUKON_FE = 0xb7, /* Chip ID for YUKON-2 FE */
  416. CHIP_REV_YU_EC_A1 = 0, /* Chip Rev. for Yukon-EC A1/A0 */
  417. CHIP_REV_YU_EC_A2 = 1, /* Chip Rev. for Yukon-EC A2 */
  418. CHIP_REV_YU_EC_A3 = 2, /* Chip Rev. for Yukon-EC A3 */
  419. CHIP_REV_YU_EC_U_A0 = 1,
  420. CHIP_REV_YU_EC_U_A1 = 2,
  421. CHIP_REV_YU_EC_U_B0 = 3,
  422. CHIP_REV_YU_FE_A1 = 1,
  423. CHIP_REV_YU_FE_A2 = 2,
  424. };
  425. enum yukon_ex_rev {
  426. CHIP_REV_YU_EX_A0 = 1,
  427. CHIP_REV_YU_EX_B0 = 2,
  428. };
  429. /* B2_Y2_CLK_GATE 8 bit Clock Gating (Yukon-2 only) */
  430. enum {
  431. Y2_STATUS_LNK2_INAC = 1<<7, /* Status Link 2 inactive (0 = active) */
  432. Y2_CLK_GAT_LNK2_DIS = 1<<6, /* Disable clock gating Link 2 */
  433. Y2_COR_CLK_LNK2_DIS = 1<<5, /* Disable Core clock Link 2 */
  434. Y2_PCI_CLK_LNK2_DIS = 1<<4, /* Disable PCI clock Link 2 */
  435. Y2_STATUS_LNK1_INAC = 1<<3, /* Status Link 1 inactive (0 = active) */
  436. Y2_CLK_GAT_LNK1_DIS = 1<<2, /* Disable clock gating Link 1 */
  437. Y2_COR_CLK_LNK1_DIS = 1<<1, /* Disable Core clock Link 1 */
  438. Y2_PCI_CLK_LNK1_DIS = 1<<0, /* Disable PCI clock Link 1 */
  439. };
  440. /* B2_Y2_HW_RES 8 bit HW Resources (Yukon-2 only) */
  441. enum {
  442. CFG_LED_MODE_MSK = 7<<2, /* Bit 4.. 2: LED Mode Mask */
  443. CFG_LINK_2_AVAIL = 1<<1, /* Link 2 available */
  444. CFG_LINK_1_AVAIL = 1<<0, /* Link 1 available */
  445. };
  446. #define CFG_LED_MODE(x) (((x) & CFG_LED_MODE_MSK) >> 2)
  447. #define CFG_DUAL_MAC_MSK (CFG_LINK_2_AVAIL | CFG_LINK_1_AVAIL)
  448. /* B2_Y2_CLK_CTRL 32 bit Clock Frequency Control Register (Yukon-2/EC) */
  449. enum {
  450. Y2_CLK_DIV_VAL_MSK = 0xff<<16,/* Bit 23..16: Clock Divisor Value */
  451. #define Y2_CLK_DIV_VAL(x) (((x)<<16) & Y2_CLK_DIV_VAL_MSK)
  452. Y2_CLK_DIV_VAL2_MSK = 7<<21, /* Bit 23..21: Clock Divisor Value */
  453. Y2_CLK_SELECT2_MSK = 0x1f<<16,/* Bit 20..16: Clock Select */
  454. #define Y2_CLK_DIV_VAL_2(x) (((x)<<21) & Y2_CLK_DIV_VAL2_MSK)
  455. #define Y2_CLK_SEL_VAL_2(x) (((x)<<16) & Y2_CLK_SELECT2_MSK)
  456. Y2_CLK_DIV_ENA = 1<<1, /* Enable Core Clock Division */
  457. Y2_CLK_DIV_DIS = 1<<0, /* Disable Core Clock Division */
  458. };
  459. /* B2_TI_CTRL 8 bit Timer control */
  460. /* B2_IRQM_CTRL 8 bit IRQ Moderation Timer Control */
  461. enum {
  462. TIM_START = 1<<2, /* Start Timer */
  463. TIM_STOP = 1<<1, /* Stop Timer */
  464. TIM_CLR_IRQ = 1<<0, /* Clear Timer IRQ (!IRQM) */
  465. };
  466. /* B2_TI_TEST 8 Bit Timer Test */
  467. /* B2_IRQM_TEST 8 bit IRQ Moderation Timer Test */
  468. /* B28_DPT_TST 8 bit Descriptor Poll Timer Test Reg */
  469. enum {
  470. TIM_T_ON = 1<<2, /* Test mode on */
  471. TIM_T_OFF = 1<<1, /* Test mode off */
  472. TIM_T_STEP = 1<<0, /* Test step */
  473. };
  474. /* B3_RAM_ADDR 32 bit RAM Address, to read or write */
  475. /* Bit 31..19: reserved */
  476. #define RAM_ADR_RAN 0x0007ffffL /* Bit 18.. 0: RAM Address Range */
  477. /* RAM Interface Registers */
  478. /* B3_RI_CTRL 16 bit RAM Interface Control Register */
  479. enum {
  480. RI_CLR_RD_PERR = 1<<9, /* Clear IRQ RAM Read Parity Err */
  481. RI_CLR_WR_PERR = 1<<8, /* Clear IRQ RAM Write Parity Err*/
  482. RI_RST_CLR = 1<<1, /* Clear RAM Interface Reset */
  483. RI_RST_SET = 1<<0, /* Set RAM Interface Reset */
  484. };
  485. #define SK_RI_TO_53 36 /* RAM interface timeout */
  486. /* Port related registers FIFO, and Arbiter */
  487. #define SK_REG(port,reg) (((port)<<7)+(reg))
  488. /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
  489. /* TXA_ITI_INI 32 bit Tx Arb Interval Timer Init Val */
  490. /* TXA_ITI_VAL 32 bit Tx Arb Interval Timer Value */
  491. /* TXA_LIM_INI 32 bit Tx Arb Limit Counter Init Val */
  492. /* TXA_LIM_VAL 32 bit Tx Arb Limit Counter Value */
  493. #define TXA_MAX_VAL 0x00ffffffUL /* Bit 23.. 0: Max TXA Timer/Cnt Val */
  494. /* TXA_CTRL 8 bit Tx Arbiter Control Register */
  495. enum {
  496. TXA_ENA_FSYNC = 1<<7, /* Enable force of sync Tx queue */
  497. TXA_DIS_FSYNC = 1<<6, /* Disable force of sync Tx queue */
  498. TXA_ENA_ALLOC = 1<<5, /* Enable alloc of free bandwidth */
  499. TXA_DIS_ALLOC = 1<<4, /* Disable alloc of free bandwidth */
  500. TXA_START_RC = 1<<3, /* Start sync Rate Control */
  501. TXA_STOP_RC = 1<<2, /* Stop sync Rate Control */
  502. TXA_ENA_ARB = 1<<1, /* Enable Tx Arbiter */
  503. TXA_DIS_ARB = 1<<0, /* Disable Tx Arbiter */
  504. };
  505. /*
  506. * Bank 4 - 5
  507. */
  508. /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
  509. enum {
  510. TXA_ITI_INI = 0x0200,/* 32 bit Tx Arb Interval Timer Init Val*/
  511. TXA_ITI_VAL = 0x0204,/* 32 bit Tx Arb Interval Timer Value */
  512. TXA_LIM_INI = 0x0208,/* 32 bit Tx Arb Limit Counter Init Val */
  513. TXA_LIM_VAL = 0x020c,/* 32 bit Tx Arb Limit Counter Value */
  514. TXA_CTRL = 0x0210,/* 8 bit Tx Arbiter Control Register */
  515. TXA_TEST = 0x0211,/* 8 bit Tx Arbiter Test Register */
  516. TXA_STAT = 0x0212,/* 8 bit Tx Arbiter Status Register */
  517. };
  518. enum {
  519. B6_EXT_REG = 0x0300,/* External registers (GENESIS only) */
  520. B7_CFG_SPC = 0x0380,/* copy of the Configuration register */
  521. B8_RQ1_REGS = 0x0400,/* Receive Queue 1 */
  522. B8_RQ2_REGS = 0x0480,/* Receive Queue 2 */
  523. B8_TS1_REGS = 0x0600,/* Transmit sync queue 1 */
  524. B8_TA1_REGS = 0x0680,/* Transmit async queue 1 */
  525. B8_TS2_REGS = 0x0700,/* Transmit sync queue 2 */
  526. B8_TA2_REGS = 0x0780,/* Transmit sync queue 2 */
  527. B16_RAM_REGS = 0x0800,/* RAM Buffer Registers */
  528. };
  529. /* Queue Register Offsets, use Q_ADDR() to access */
  530. enum {
  531. B8_Q_REGS = 0x0400, /* base of Queue registers */
  532. Q_D = 0x00, /* 8*32 bit Current Descriptor */
  533. Q_VLAN = 0x20, /* 16 bit Current VLAN Tag */
  534. Q_DONE = 0x24, /* 16 bit Done Index */
  535. Q_AC_L = 0x28, /* 32 bit Current Address Counter Low dWord */
  536. Q_AC_H = 0x2c, /* 32 bit Current Address Counter High dWord */
  537. Q_BC = 0x30, /* 32 bit Current Byte Counter */
  538. Q_CSR = 0x34, /* 32 bit BMU Control/Status Register */
  539. Q_TEST = 0x38, /* 32 bit Test/Control Register */
  540. /* Yukon-2 */
  541. Q_WM = 0x40, /* 16 bit FIFO Watermark */
  542. Q_AL = 0x42, /* 8 bit FIFO Alignment */
  543. Q_RSP = 0x44, /* 16 bit FIFO Read Shadow Pointer */
  544. Q_RSL = 0x46, /* 8 bit FIFO Read Shadow Level */
  545. Q_RP = 0x48, /* 8 bit FIFO Read Pointer */
  546. Q_RL = 0x4a, /* 8 bit FIFO Read Level */
  547. Q_WP = 0x4c, /* 8 bit FIFO Write Pointer */
  548. Q_WSP = 0x4d, /* 8 bit FIFO Write Shadow Pointer */
  549. Q_WL = 0x4e, /* 8 bit FIFO Write Level */
  550. Q_WSL = 0x4f, /* 8 bit FIFO Write Shadow Level */
  551. };
  552. #define Q_ADDR(reg, offs) (B8_Q_REGS + (reg) + (offs))
  553. /* Q_TEST 32 bit Test Register */
  554. enum {
  555. /* Transmit */
  556. F_TX_CHK_AUTO_OFF = 1<<31, /* Tx checksum auto calc off (Yukon EX) */
  557. F_TX_CHK_AUTO_ON = 1<<30, /* Tx checksum auto calc off (Yukon EX) */
  558. /* Receive */
  559. F_M_RX_RAM_DIS = 1<<24, /* MAC Rx RAM Read Port disable */
  560. /* Hardware testbits not used */
  561. };
  562. /* Queue Prefetch Unit Offsets, use Y2_QADDR() to address (Yukon-2 only)*/
  563. enum {
  564. Y2_B8_PREF_REGS = 0x0450,
  565. PREF_UNIT_CTRL = 0x00, /* 32 bit Control register */
  566. PREF_UNIT_LAST_IDX = 0x04, /* 16 bit Last Index */
  567. PREF_UNIT_ADDR_LO = 0x08, /* 32 bit List start addr, low part */
  568. PREF_UNIT_ADDR_HI = 0x0c, /* 32 bit List start addr, high part*/
  569. PREF_UNIT_GET_IDX = 0x10, /* 16 bit Get Index */
  570. PREF_UNIT_PUT_IDX = 0x14, /* 16 bit Put Index */
  571. PREF_UNIT_FIFO_WP = 0x20, /* 8 bit FIFO write pointer */
  572. PREF_UNIT_FIFO_RP = 0x24, /* 8 bit FIFO read pointer */
  573. PREF_UNIT_FIFO_WM = 0x28, /* 8 bit FIFO watermark */
  574. PREF_UNIT_FIFO_LEV = 0x2c, /* 8 bit FIFO level */
  575. PREF_UNIT_MASK_IDX = 0x0fff,
  576. };
  577. #define Y2_QADDR(q,reg) (Y2_B8_PREF_REGS + (q) + (reg))
  578. /* RAM Buffer Register Offsets */
  579. enum {
  580. RB_START = 0x00,/* 32 bit RAM Buffer Start Address */
  581. RB_END = 0x04,/* 32 bit RAM Buffer End Address */
  582. RB_WP = 0x08,/* 32 bit RAM Buffer Write Pointer */
  583. RB_RP = 0x0c,/* 32 bit RAM Buffer Read Pointer */
  584. RB_RX_UTPP = 0x10,/* 32 bit Rx Upper Threshold, Pause Packet */
  585. RB_RX_LTPP = 0x14,/* 32 bit Rx Lower Threshold, Pause Packet */
  586. RB_RX_UTHP = 0x18,/* 32 bit Rx Upper Threshold, High Prio */
  587. RB_RX_LTHP = 0x1c,/* 32 bit Rx Lower Threshold, High Prio */
  588. /* 0x10 - 0x1f: reserved at Tx RAM Buffer Registers */
  589. RB_PC = 0x20,/* 32 bit RAM Buffer Packet Counter */
  590. RB_LEV = 0x24,/* 32 bit RAM Buffer Level Register */
  591. RB_CTRL = 0x28,/* 32 bit RAM Buffer Control Register */
  592. RB_TST1 = 0x29,/* 8 bit RAM Buffer Test Register 1 */
  593. RB_TST2 = 0x2a,/* 8 bit RAM Buffer Test Register 2 */
  594. };
  595. /* Receive and Transmit Queues */
  596. enum {
  597. Q_R1 = 0x0000, /* Receive Queue 1 */
  598. Q_R2 = 0x0080, /* Receive Queue 2 */
  599. Q_XS1 = 0x0200, /* Synchronous Transmit Queue 1 */
  600. Q_XA1 = 0x0280, /* Asynchronous Transmit Queue 1 */
  601. Q_XS2 = 0x0300, /* Synchronous Transmit Queue 2 */
  602. Q_XA2 = 0x0380, /* Asynchronous Transmit Queue 2 */
  603. };
  604. /* Different PHY Types */
  605. enum {
  606. PHY_ADDR_MARV = 0,
  607. };
  608. #define RB_ADDR(offs, queue) ((u16) B16_RAM_REGS + (queue) + (offs))
  609. enum {
  610. LNK_SYNC_INI = 0x0c30,/* 32 bit Link Sync Cnt Init Value */
  611. LNK_SYNC_VAL = 0x0c34,/* 32 bit Link Sync Cnt Current Value */
  612. LNK_SYNC_CTRL = 0x0c38,/* 8 bit Link Sync Cnt Control Register */
  613. LNK_SYNC_TST = 0x0c39,/* 8 bit Link Sync Cnt Test Register */
  614. LNK_LED_REG = 0x0c3c,/* 8 bit Link LED Register */
  615. /* Receive GMAC FIFO (YUKON and Yukon-2) */
  616. RX_GMF_EA = 0x0c40,/* 32 bit Rx GMAC FIFO End Address */
  617. RX_GMF_AF_THR = 0x0c44,/* 32 bit Rx GMAC FIFO Almost Full Thresh. */
  618. RX_GMF_CTRL_T = 0x0c48,/* 32 bit Rx GMAC FIFO Control/Test */
  619. RX_GMF_FL_MSK = 0x0c4c,/* 32 bit Rx GMAC FIFO Flush Mask */
  620. RX_GMF_FL_THR = 0x0c50,/* 32 bit Rx GMAC FIFO Flush Threshold */
  621. RX_GMF_TR_THR = 0x0c54,/* 32 bit Rx Truncation Threshold (Yukon-2) */
  622. RX_GMF_UP_THR = 0x0c58,/* 8 bit Rx Upper Pause Thr (Yukon-EC_U) */
  623. RX_GMF_LP_THR = 0x0c5a,/* 8 bit Rx Lower Pause Thr (Yukon-EC_U) */
  624. RX_GMF_VLAN = 0x0c5c,/* 32 bit Rx VLAN Type Register (Yukon-2) */
  625. RX_GMF_WP = 0x0c60,/* 32 bit Rx GMAC FIFO Write Pointer */
  626. RX_GMF_WLEV = 0x0c68,/* 32 bit Rx GMAC FIFO Write Level */
  627. RX_GMF_RP = 0x0c70,/* 32 bit Rx GMAC FIFO Read Pointer */
  628. RX_GMF_RLEV = 0x0c78,/* 32 bit Rx GMAC FIFO Read Level */
  629. };
  630. /* Q_BC 32 bit Current Byte Counter */
  631. /* BMU Control Status Registers */
  632. /* B0_R1_CSR 32 bit BMU Ctrl/Stat Rx Queue 1 */
  633. /* B0_R2_CSR 32 bit BMU Ctrl/Stat Rx Queue 2 */
  634. /* B0_XA1_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 1 */
  635. /* B0_XS1_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 1 */
  636. /* B0_XA2_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 2 */
  637. /* B0_XS2_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 2 */
  638. /* Q_CSR 32 bit BMU Control/Status Register */
  639. /* Rx BMU Control / Status Registers (Yukon-2) */
  640. enum {
  641. BMU_IDLE = 1<<31, /* BMU Idle State */
  642. BMU_RX_TCP_PKT = 1<<30, /* Rx TCP Packet (when RSS Hash enabled) */
  643. BMU_RX_IP_PKT = 1<<29, /* Rx IP Packet (when RSS Hash enabled) */
  644. BMU_ENA_RX_RSS_HASH = 1<<15, /* Enable Rx RSS Hash */
  645. BMU_DIS_RX_RSS_HASH = 1<<14, /* Disable Rx RSS Hash */
  646. BMU_ENA_RX_CHKSUM = 1<<13, /* Enable Rx TCP/IP Checksum Check */
  647. BMU_DIS_RX_CHKSUM = 1<<12, /* Disable Rx TCP/IP Checksum Check */
  648. BMU_CLR_IRQ_PAR = 1<<11, /* Clear IRQ on Parity errors (Rx) */
  649. BMU_CLR_IRQ_TCP = 1<<11, /* Clear IRQ on TCP segment. error (Tx) */
  650. BMU_CLR_IRQ_CHK = 1<<10, /* Clear IRQ Check */
  651. BMU_STOP = 1<<9, /* Stop Rx/Tx Queue */
  652. BMU_START = 1<<8, /* Start Rx/Tx Queue */
  653. BMU_FIFO_OP_ON = 1<<7, /* FIFO Operational On */
  654. BMU_FIFO_OP_OFF = 1<<6, /* FIFO Operational Off */
  655. BMU_FIFO_ENA = 1<<5, /* Enable FIFO */
  656. BMU_FIFO_RST = 1<<4, /* Reset FIFO */
  657. BMU_OP_ON = 1<<3, /* BMU Operational On */
  658. BMU_OP_OFF = 1<<2, /* BMU Operational Off */
  659. BMU_RST_CLR = 1<<1, /* Clear BMU Reset (Enable) */
  660. BMU_RST_SET = 1<<0, /* Set BMU Reset */
  661. BMU_CLR_RESET = BMU_FIFO_RST | BMU_OP_OFF | BMU_RST_CLR,
  662. BMU_OPER_INIT = BMU_CLR_IRQ_PAR | BMU_CLR_IRQ_CHK | BMU_START |
  663. BMU_FIFO_ENA | BMU_OP_ON,
  664. BMU_WM_DEFAULT = 0x600,
  665. BMU_WM_PEX = 0x80,
  666. };
  667. /* Tx BMU Control / Status Registers (Yukon-2) */
  668. /* Bit 31: same as for Rx */
  669. enum {
  670. BMU_TX_IPIDINCR_ON = 1<<13, /* Enable IP ID Increment */
  671. BMU_TX_IPIDINCR_OFF = 1<<12, /* Disable IP ID Increment */
  672. BMU_TX_CLR_IRQ_TCP = 1<<11, /* Clear IRQ on TCP segment length mismatch */
  673. };
  674. /* Queue Prefetch Unit Offsets, use Y2_QADDR() to address (Yukon-2 only)*/
  675. /* PREF_UNIT_CTRL 32 bit Prefetch Control register */
  676. enum {
  677. PREF_UNIT_OP_ON = 1<<3, /* prefetch unit operational */
  678. PREF_UNIT_OP_OFF = 1<<2, /* prefetch unit not operational */
  679. PREF_UNIT_RST_CLR = 1<<1, /* Clear Prefetch Unit Reset */
  680. PREF_UNIT_RST_SET = 1<<0, /* Set Prefetch Unit Reset */
  681. };
  682. /* RAM Buffer Register Offsets, use RB_ADDR(Queue, Offs) to access */
  683. /* RB_START 32 bit RAM Buffer Start Address */
  684. /* RB_END 32 bit RAM Buffer End Address */
  685. /* RB_WP 32 bit RAM Buffer Write Pointer */
  686. /* RB_RP 32 bit RAM Buffer Read Pointer */
  687. /* RB_RX_UTPP 32 bit Rx Upper Threshold, Pause Pack */
  688. /* RB_RX_LTPP 32 bit Rx Lower Threshold, Pause Pack */
  689. /* RB_RX_UTHP 32 bit Rx Upper Threshold, High Prio */
  690. /* RB_RX_LTHP 32 bit Rx Lower Threshold, High Prio */
  691. /* RB_PC 32 bit RAM Buffer Packet Counter */
  692. /* RB_LEV 32 bit RAM Buffer Level Register */
  693. #define RB_MSK 0x0007ffff /* Bit 18.. 0: RAM Buffer Pointer Bits */
  694. /* RB_TST2 8 bit RAM Buffer Test Register 2 */
  695. /* RB_TST1 8 bit RAM Buffer Test Register 1 */
  696. /* RB_CTRL 8 bit RAM Buffer Control Register */
  697. enum {
  698. RB_ENA_STFWD = 1<<5, /* Enable Store & Forward */
  699. RB_DIS_STFWD = 1<<4, /* Disable Store & Forward */
  700. RB_ENA_OP_MD = 1<<3, /* Enable Operation Mode */
  701. RB_DIS_OP_MD = 1<<2, /* Disable Operation Mode */
  702. RB_RST_CLR = 1<<1, /* Clear RAM Buf STM Reset */
  703. RB_RST_SET = 1<<0, /* Set RAM Buf STM Reset */
  704. };
  705. /* Transmit GMAC FIFO (YUKON only) */
  706. enum {
  707. TX_GMF_EA = 0x0d40,/* 32 bit Tx GMAC FIFO End Address */
  708. TX_GMF_AE_THR = 0x0d44,/* 32 bit Tx GMAC FIFO Almost Empty Thresh.*/
  709. TX_GMF_CTRL_T = 0x0d48,/* 32 bit Tx GMAC FIFO Control/Test */
  710. TX_GMF_WP = 0x0d60,/* 32 bit Tx GMAC FIFO Write Pointer */
  711. TX_GMF_WSP = 0x0d64,/* 32 bit Tx GMAC FIFO Write Shadow Ptr. */
  712. TX_GMF_WLEV = 0x0d68,/* 32 bit Tx GMAC FIFO Write Level */
  713. TX_GMF_RP = 0x0d70,/* 32 bit Tx GMAC FIFO Read Pointer */
  714. TX_GMF_RSTP = 0x0d74,/* 32 bit Tx GMAC FIFO Restart Pointer */
  715. TX_GMF_RLEV = 0x0d78,/* 32 bit Tx GMAC FIFO Read Level */
  716. /* Threshold values for Yukon-EC Ultra and Extreme */
  717. ECU_AE_THR = 0x0070, /* Almost Empty Threshold */
  718. ECU_TXFF_LEV = 0x01a0, /* Tx BMU FIFO Level */
  719. ECU_JUMBO_WM = 0x0080, /* Jumbo Mode Watermark */
  720. };
  721. /* Descriptor Poll Timer Registers */
  722. enum {
  723. B28_DPT_INI = 0x0e00,/* 24 bit Descriptor Poll Timer Init Val */
  724. B28_DPT_VAL = 0x0e04,/* 24 bit Descriptor Poll Timer Curr Val */
  725. B28_DPT_CTRL = 0x0e08,/* 8 bit Descriptor Poll Timer Ctrl Reg */
  726. B28_DPT_TST = 0x0e0a,/* 8 bit Descriptor Poll Timer Test Reg */
  727. };
  728. /* Time Stamp Timer Registers (YUKON only) */
  729. enum {
  730. GMAC_TI_ST_VAL = 0x0e14,/* 32 bit Time Stamp Timer Curr Val */
  731. GMAC_TI_ST_CTRL = 0x0e18,/* 8 bit Time Stamp Timer Ctrl Reg */
  732. GMAC_TI_ST_TST = 0x0e1a,/* 8 bit Time Stamp Timer Test Reg */
  733. };
  734. /* Polling Unit Registers (Yukon-2 only) */
  735. enum {
  736. POLL_CTRL = 0x0e20, /* 32 bit Polling Unit Control Reg */
  737. POLL_LAST_IDX = 0x0e24,/* 16 bit Polling Unit List Last Index */
  738. POLL_LIST_ADDR_LO= 0x0e28,/* 32 bit Poll. List Start Addr (low) */
  739. POLL_LIST_ADDR_HI= 0x0e2c,/* 32 bit Poll. List Start Addr (high) */
  740. };
  741. enum {
  742. SMB_CFG = 0x0e40, /* 32 bit SMBus Config Register */
  743. SMB_CSR = 0x0e44, /* 32 bit SMBus Control/Status Register */
  744. };
  745. enum {
  746. CPU_WDOG = 0x0e48, /* 32 bit Watchdog Register */
  747. CPU_CNTR = 0x0e4C, /* 32 bit Counter Register */
  748. CPU_TIM = 0x0e50,/* 32 bit Timer Compare Register */
  749. CPU_AHB_ADDR = 0x0e54, /* 32 bit CPU AHB Debug Register */
  750. CPU_AHB_WDATA = 0x0e58, /* 32 bit CPU AHB Debug Register */
  751. CPU_AHB_RDATA = 0x0e5C, /* 32 bit CPU AHB Debug Register */
  752. HCU_MAP_BASE = 0x0e60, /* 32 bit Reset Mapping Base */
  753. CPU_AHB_CTRL = 0x0e64, /* 32 bit CPU AHB Debug Register */
  754. HCU_CCSR = 0x0e68, /* 32 bit CPU Control and Status Register */
  755. HCU_HCSR = 0x0e6C, /* 32 bit Host Control and Status Register */
  756. };
  757. /* ASF Subsystem Registers (Yukon-2 only) */
  758. enum {
  759. B28_Y2_SMB_CONFIG = 0x0e40,/* 32 bit ASF SMBus Config Register */
  760. B28_Y2_SMB_CSD_REG = 0x0e44,/* 32 bit ASF SMB Control/Status/Data */
  761. B28_Y2_ASF_IRQ_V_BASE=0x0e60,/* 32 bit ASF IRQ Vector Base */
  762. B28_Y2_ASF_STAT_CMD= 0x0e68,/* 32 bit ASF Status and Command Reg */
  763. B28_Y2_ASF_HOST_COM= 0x0e6c,/* 32 bit ASF Host Communication Reg */
  764. B28_Y2_DATA_REG_1 = 0x0e70,/* 32 bit ASF/Host Data Register 1 */
  765. B28_Y2_DATA_REG_2 = 0x0e74,/* 32 bit ASF/Host Data Register 2 */
  766. B28_Y2_DATA_REG_3 = 0x0e78,/* 32 bit ASF/Host Data Register 3 */
  767. B28_Y2_DATA_REG_4 = 0x0e7c,/* 32 bit ASF/Host Data Register 4 */
  768. };
  769. /* Status BMU Registers (Yukon-2 only)*/
  770. enum {
  771. STAT_CTRL = 0x0e80,/* 32 bit Status BMU Control Reg */
  772. STAT_LAST_IDX = 0x0e84,/* 16 bit Status BMU Last Index */
  773. STAT_LIST_ADDR_LO= 0x0e88,/* 32 bit Status List Start Addr (low) */
  774. STAT_LIST_ADDR_HI= 0x0e8c,/* 32 bit Status List Start Addr (high) */
  775. STAT_TXA1_RIDX = 0x0e90,/* 16 bit Status TxA1 Report Index Reg */
  776. STAT_TXS1_RIDX = 0x0e92,/* 16 bit Status TxS1 Report Index Reg */
  777. STAT_TXA2_RIDX = 0x0e94,/* 16 bit Status TxA2 Report Index Reg */
  778. STAT_TXS2_RIDX = 0x0e96,/* 16 bit Status TxS2 Report Index Reg */
  779. STAT_TX_IDX_TH = 0x0e98,/* 16 bit Status Tx Index Threshold Reg */
  780. STAT_PUT_IDX = 0x0e9c,/* 16 bit Status Put Index Reg */
  781. /* FIFO Control/Status Registers (Yukon-2 only)*/
  782. STAT_FIFO_WP = 0x0ea0,/* 8 bit Status FIFO Write Pointer Reg */
  783. STAT_FIFO_RP = 0x0ea4,/* 8 bit Status FIFO Read Pointer Reg */
  784. STAT_FIFO_RSP = 0x0ea6,/* 8 bit Status FIFO Read Shadow Ptr */
  785. STAT_FIFO_LEVEL = 0x0ea8,/* 8 bit Status FIFO Level Reg */
  786. STAT_FIFO_SHLVL = 0x0eaa,/* 8 bit Status FIFO Shadow Level Reg */
  787. STAT_FIFO_WM = 0x0eac,/* 8 bit Status FIFO Watermark Reg */
  788. STAT_FIFO_ISR_WM= 0x0ead,/* 8 bit Status FIFO ISR Watermark Reg */
  789. /* Level and ISR Timer Registers (Yukon-2 only)*/
  790. STAT_LEV_TIMER_INI= 0x0eb0,/* 32 bit Level Timer Init. Value Reg */
  791. STAT_LEV_TIMER_CNT= 0x0eb4,/* 32 bit Level Timer Counter Reg */
  792. STAT_LEV_TIMER_CTRL= 0x0eb8,/* 8 bit Level Timer Control Reg */
  793. STAT_LEV_TIMER_TEST= 0x0eb9,/* 8 bit Level Timer Test Reg */
  794. STAT_TX_TIMER_INI = 0x0ec0,/* 32 bit Tx Timer Init. Value Reg */
  795. STAT_TX_TIMER_CNT = 0x0ec4,/* 32 bit Tx Timer Counter Reg */
  796. STAT_TX_TIMER_CTRL = 0x0ec8,/* 8 bit Tx Timer Control Reg */
  797. STAT_TX_TIMER_TEST = 0x0ec9,/* 8 bit Tx Timer Test Reg */
  798. STAT_ISR_TIMER_INI = 0x0ed0,/* 32 bit ISR Timer Init. Value Reg */
  799. STAT_ISR_TIMER_CNT = 0x0ed4,/* 32 bit ISR Timer Counter Reg */
  800. STAT_ISR_TIMER_CTRL= 0x0ed8,/* 8 bit ISR Timer Control Reg */
  801. STAT_ISR_TIMER_TEST= 0x0ed9,/* 8 bit ISR Timer Test Reg */
  802. };
  803. enum {
  804. LINKLED_OFF = 0x01,
  805. LINKLED_ON = 0x02,
  806. LINKLED_LINKSYNC_OFF = 0x04,
  807. LINKLED_LINKSYNC_ON = 0x08,
  808. LINKLED_BLINK_OFF = 0x10,
  809. LINKLED_BLINK_ON = 0x20,
  810. };
  811. /* GMAC and GPHY Control Registers (YUKON only) */
  812. enum {
  813. GMAC_CTRL = 0x0f00,/* 32 bit GMAC Control Reg */
  814. GPHY_CTRL = 0x0f04,/* 32 bit GPHY Control Reg */
  815. GMAC_IRQ_SRC = 0x0f08,/* 8 bit GMAC Interrupt Source Reg */
  816. GMAC_IRQ_MSK = 0x0f0c,/* 8 bit GMAC Interrupt Mask Reg */
  817. GMAC_LINK_CTRL = 0x0f10,/* 16 bit Link Control Reg */
  818. /* Wake-up Frame Pattern Match Control Registers (YUKON only) */
  819. WOL_CTRL_STAT = 0x0f20,/* 16 bit WOL Control/Status Reg */
  820. WOL_MATCH_CTL = 0x0f22,/* 8 bit WOL Match Control Reg */
  821. WOL_MATCH_RES = 0x0f23,/* 8 bit WOL Match Result Reg */
  822. WOL_MAC_ADDR = 0x0f24,/* 32 bit WOL MAC Address */
  823. WOL_PATT_RPTR = 0x0f2c,/* 8 bit WOL Pattern Read Pointer */
  824. /* WOL Pattern Length Registers (YUKON only) */
  825. WOL_PATT_LEN_LO = 0x0f30,/* 32 bit WOL Pattern Length 3..0 */
  826. WOL_PATT_LEN_HI = 0x0f34,/* 24 bit WOL Pattern Length 6..4 */
  827. /* WOL Pattern Counter Registers (YUKON only) */
  828. WOL_PATT_CNT_0 = 0x0f38,/* 32 bit WOL Pattern Counter 3..0 */
  829. WOL_PATT_CNT_4 = 0x0f3c,/* 24 bit WOL Pattern Counter 6..4 */
  830. };
  831. #define WOL_REGS(port, x) (x + (port)*0x80)
  832. enum {
  833. WOL_PATT_RAM_1 = 0x1000,/* WOL Pattern RAM Link 1 */
  834. WOL_PATT_RAM_2 = 0x1400,/* WOL Pattern RAM Link 2 */
  835. };
  836. #define WOL_PATT_RAM_BASE(port) (WOL_PATT_RAM_1 + (port)*0x400)
  837. enum {
  838. BASE_GMAC_1 = 0x2800,/* GMAC 1 registers */
  839. BASE_GMAC_2 = 0x3800,/* GMAC 2 registers */
  840. };
  841. /*
  842. * Marvel-PHY Registers, indirect addressed over GMAC
  843. */
  844. enum {
  845. PHY_MARV_CTRL = 0x00,/* 16 bit r/w PHY Control Register */
  846. PHY_MARV_STAT = 0x01,/* 16 bit r/o PHY Status Register */
  847. PHY_MARV_ID0 = 0x02,/* 16 bit r/o PHY ID0 Register */
  848. PHY_MARV_ID1 = 0x03,/* 16 bit r/o PHY ID1 Register */
  849. PHY_MARV_AUNE_ADV = 0x04,/* 16 bit r/w Auto-Neg. Advertisement */
  850. PHY_MARV_AUNE_LP = 0x05,/* 16 bit r/o Link Part Ability Reg */
  851. PHY_MARV_AUNE_EXP = 0x06,/* 16 bit r/o Auto-Neg. Expansion Reg */
  852. PHY_MARV_NEPG = 0x07,/* 16 bit r/w Next Page Register */
  853. PHY_MARV_NEPG_LP = 0x08,/* 16 bit r/o Next Page Link Partner */
  854. /* Marvel-specific registers */
  855. PHY_MARV_1000T_CTRL = 0x09,/* 16 bit r/w 1000Base-T Control Reg */
  856. PHY_MARV_1000T_STAT = 0x0a,/* 16 bit r/o 1000Base-T Status Reg */
  857. PHY_MARV_EXT_STAT = 0x0f,/* 16 bit r/o Extended Status Reg */
  858. PHY_MARV_PHY_CTRL = 0x10,/* 16 bit r/w PHY Specific Ctrl Reg */
  859. PHY_MARV_PHY_STAT = 0x11,/* 16 bit r/o PHY Specific Stat Reg */
  860. PHY_MARV_INT_MASK = 0x12,/* 16 bit r/w Interrupt Mask Reg */
  861. PHY_MARV_INT_STAT = 0x13,/* 16 bit r/o Interrupt Status Reg */
  862. PHY_MARV_EXT_CTRL = 0x14,/* 16 bit r/w Ext. PHY Specific Ctrl */
  863. PHY_MARV_RXE_CNT = 0x15,/* 16 bit r/w Receive Error Counter */
  864. PHY_MARV_EXT_ADR = 0x16,/* 16 bit r/w Ext. Ad. for Cable Diag. */
  865. PHY_MARV_PORT_IRQ = 0x17,/* 16 bit r/o Port 0 IRQ (88E1111 only) */
  866. PHY_MARV_LED_CTRL = 0x18,/* 16 bit r/w LED Control Reg */
  867. PHY_MARV_LED_OVER = 0x19,/* 16 bit r/w Manual LED Override Reg */
  868. PHY_MARV_EXT_CTRL_2 = 0x1a,/* 16 bit r/w Ext. PHY Specific Ctrl 2 */
  869. PHY_MARV_EXT_P_STAT = 0x1b,/* 16 bit r/w Ext. PHY Spec. Stat Reg */
  870. PHY_MARV_CABLE_DIAG = 0x1c,/* 16 bit r/o Cable Diagnostic Reg */
  871. PHY_MARV_PAGE_ADDR = 0x1d,/* 16 bit r/w Extended Page Address Reg */
  872. PHY_MARV_PAGE_DATA = 0x1e,/* 16 bit r/w Extended Page Data Reg */
  873. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  874. PHY_MARV_FE_LED_PAR = 0x16,/* 16 bit r/w LED Parallel Select Reg. */
  875. PHY_MARV_FE_LED_SER = 0x17,/* 16 bit r/w LED Stream Select S. LED */
  876. PHY_MARV_FE_VCT_TX = 0x1a,/* 16 bit r/w VCT Reg. for TXP/N Pins */
  877. PHY_MARV_FE_VCT_RX = 0x1b,/* 16 bit r/o VCT Reg. for RXP/N Pins */
  878. PHY_MARV_FE_SPEC_2 = 0x1c,/* 16 bit r/w Specific Control Reg. 2 */
  879. };
  880. enum {
  881. PHY_CT_RESET = 1<<15, /* Bit 15: (sc) clear all PHY related regs */
  882. PHY_CT_LOOP = 1<<14, /* Bit 14: enable Loopback over PHY */
  883. PHY_CT_SPS_LSB = 1<<13, /* Bit 13: Speed select, lower bit */
  884. PHY_CT_ANE = 1<<12, /* Bit 12: Auto-Negotiation Enabled */
  885. PHY_CT_PDOWN = 1<<11, /* Bit 11: Power Down Mode */
  886. PHY_CT_ISOL = 1<<10, /* Bit 10: Isolate Mode */
  887. PHY_CT_RE_CFG = 1<<9, /* Bit 9: (sc) Restart Auto-Negotiation */
  888. PHY_CT_DUP_MD = 1<<8, /* Bit 8: Duplex Mode */
  889. PHY_CT_COL_TST = 1<<7, /* Bit 7: Collision Test enabled */
  890. PHY_CT_SPS_MSB = 1<<6, /* Bit 6: Speed select, upper bit */
  891. };
  892. enum {
  893. PHY_CT_SP1000 = PHY_CT_SPS_MSB, /* enable speed of 1000 Mbps */
  894. PHY_CT_SP100 = PHY_CT_SPS_LSB, /* enable speed of 100 Mbps */
  895. PHY_CT_SP10 = 0, /* enable speed of 10 Mbps */
  896. };
  897. enum {
  898. PHY_ST_EXT_ST = 1<<8, /* Bit 8: Extended Status Present */
  899. PHY_ST_PRE_SUP = 1<<6, /* Bit 6: Preamble Suppression */
  900. PHY_ST_AN_OVER = 1<<5, /* Bit 5: Auto-Negotiation Over */
  901. PHY_ST_REM_FLT = 1<<4, /* Bit 4: Remote Fault Condition Occured */
  902. PHY_ST_AN_CAP = 1<<3, /* Bit 3: Auto-Negotiation Capability */
  903. PHY_ST_LSYNC = 1<<2, /* Bit 2: Link Synchronized */
  904. PHY_ST_JAB_DET = 1<<1, /* Bit 1: Jabber Detected */
  905. PHY_ST_EXT_REG = 1<<0, /* Bit 0: Extended Register available */
  906. };
  907. enum {
  908. PHY_I1_OUI_MSK = 0x3f<<10, /* Bit 15..10: Organization Unique ID */
  909. PHY_I1_MOD_NUM = 0x3f<<4, /* Bit 9.. 4: Model Number */
  910. PHY_I1_REV_MSK = 0xf, /* Bit 3.. 0: Revision Number */
  911. };
  912. /* different Marvell PHY Ids */
  913. enum {
  914. PHY_MARV_ID0_VAL= 0x0141, /* Marvell Unique Identifier */
  915. PHY_BCOM_ID1_A1 = 0x6041,
  916. PHY_BCOM_ID1_B2 = 0x6043,
  917. PHY_BCOM_ID1_C0 = 0x6044,
  918. PHY_BCOM_ID1_C5 = 0x6047,
  919. PHY_MARV_ID1_B0 = 0x0C23, /* Yukon (PHY 88E1011) */
  920. PHY_MARV_ID1_B2 = 0x0C25, /* Yukon-Plus (PHY 88E1011) */
  921. PHY_MARV_ID1_C2 = 0x0CC2, /* Yukon-EC (PHY 88E1111) */
  922. PHY_MARV_ID1_Y2 = 0x0C91, /* Yukon-2 (PHY 88E1112) */
  923. PHY_MARV_ID1_FE = 0x0C83, /* Yukon-FE (PHY 88E3082 Rev.A1) */
  924. PHY_MARV_ID1_ECU= 0x0CB0, /* Yukon-ECU (PHY 88E1149 Rev.B2?) */
  925. };
  926. /* Advertisement register bits */
  927. enum {
  928. PHY_AN_NXT_PG = 1<<15, /* Bit 15: Request Next Page */
  929. PHY_AN_ACK = 1<<14, /* Bit 14: (ro) Acknowledge Received */
  930. PHY_AN_RF = 1<<13, /* Bit 13: Remote Fault Bits */
  931. PHY_AN_PAUSE_ASYM = 1<<11,/* Bit 11: Try for asymmetric */
  932. PHY_AN_PAUSE_CAP = 1<<10, /* Bit 10: Try for pause */
  933. PHY_AN_100BASE4 = 1<<9, /* Bit 9: Try for 100mbps 4k packets */
  934. PHY_AN_100FULL = 1<<8, /* Bit 8: Try for 100mbps full-duplex */
  935. PHY_AN_100HALF = 1<<7, /* Bit 7: Try for 100mbps half-duplex */
  936. PHY_AN_10FULL = 1<<6, /* Bit 6: Try for 10mbps full-duplex */
  937. PHY_AN_10HALF = 1<<5, /* Bit 5: Try for 10mbps half-duplex */
  938. PHY_AN_CSMA = 1<<0, /* Bit 0: Only selector supported */
  939. PHY_AN_SEL = 0x1f, /* Bit 4..0: Selector Field, 00001=Ethernet*/
  940. PHY_AN_FULL = PHY_AN_100FULL | PHY_AN_10FULL | PHY_AN_CSMA,
  941. PHY_AN_ALL = PHY_AN_10HALF | PHY_AN_10FULL |
  942. PHY_AN_100HALF | PHY_AN_100FULL,
  943. };
  944. /***** PHY_BCOM_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
  945. /***** PHY_MARV_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
  946. enum {
  947. PHY_B_1000S_MSF = 1<<15, /* Bit 15: Master/Slave Fault */
  948. PHY_B_1000S_MSR = 1<<14, /* Bit 14: Master/Slave Result */
  949. PHY_B_1000S_LRS = 1<<13, /* Bit 13: Local Receiver Status */
  950. PHY_B_1000S_RRS = 1<<12, /* Bit 12: Remote Receiver Status */
  951. PHY_B_1000S_LP_FD = 1<<11, /* Bit 11: Link Partner can FD */
  952. PHY_B_1000S_LP_HD = 1<<10, /* Bit 10: Link Partner can HD */
  953. /* Bit 9..8: reserved */
  954. PHY_B_1000S_IEC = 0xff, /* Bit 7..0: Idle Error Count */
  955. };
  956. /** Marvell-Specific */
  957. enum {
  958. PHY_M_AN_NXT_PG = 1<<15, /* Request Next Page */
  959. PHY_M_AN_ACK = 1<<14, /* (ro) Acknowledge Received */
  960. PHY_M_AN_RF = 1<<13, /* Remote Fault */
  961. PHY_M_AN_ASP = 1<<11, /* Asymmetric Pause */
  962. PHY_M_AN_PC = 1<<10, /* MAC Pause implemented */
  963. PHY_M_AN_100_T4 = 1<<9, /* Not cap. 100Base-T4 (always 0) */
  964. PHY_M_AN_100_FD = 1<<8, /* Advertise 100Base-TX Full Duplex */
  965. PHY_M_AN_100_HD = 1<<7, /* Advertise 100Base-TX Half Duplex */
  966. PHY_M_AN_10_FD = 1<<6, /* Advertise 10Base-TX Full Duplex */
  967. PHY_M_AN_10_HD = 1<<5, /* Advertise 10Base-TX Half Duplex */
  968. PHY_M_AN_SEL_MSK =0x1f<<4, /* Bit 4.. 0: Selector Field Mask */
  969. };
  970. /* special defines for FIBER (88E1011S only) */
  971. enum {
  972. PHY_M_AN_ASP_X = 1<<8, /* Asymmetric Pause */
  973. PHY_M_AN_PC_X = 1<<7, /* MAC Pause implemented */
  974. PHY_M_AN_1000X_AHD = 1<<6, /* Advertise 10000Base-X Half Duplex */
  975. PHY_M_AN_1000X_AFD = 1<<5, /* Advertise 10000Base-X Full Duplex */
  976. };
  977. /* Pause Bits (PHY_M_AN_ASP_X and PHY_M_AN_PC_X) encoding */
  978. enum {
  979. PHY_M_P_NO_PAUSE_X = 0<<7,/* Bit 8.. 7: no Pause Mode */
  980. PHY_M_P_SYM_MD_X = 1<<7, /* Bit 8.. 7: symmetric Pause Mode */
  981. PHY_M_P_ASYM_MD_X = 2<<7,/* Bit 8.. 7: asymmetric Pause Mode */
  982. PHY_M_P_BOTH_MD_X = 3<<7,/* Bit 8.. 7: both Pause Mode */
  983. };
  984. /***** PHY_MARV_1000T_CTRL 16 bit r/w 1000Base-T Control Reg *****/
  985. enum {
  986. PHY_M_1000C_TEST = 7<<13,/* Bit 15..13: Test Modes */
  987. PHY_M_1000C_MSE = 1<<12, /* Manual Master/Slave Enable */
  988. PHY_M_1000C_MSC = 1<<11, /* M/S Configuration (1=Master) */
  989. PHY_M_1000C_MPD = 1<<10, /* Multi-Port Device */
  990. PHY_M_1000C_AFD = 1<<9, /* Advertise Full Duplex */
  991. PHY_M_1000C_AHD = 1<<8, /* Advertise Half Duplex */
  992. };
  993. /***** PHY_MARV_PHY_CTRL 16 bit r/w PHY Specific Ctrl Reg *****/
  994. enum {
  995. PHY_M_PC_TX_FFD_MSK = 3<<14,/* Bit 15..14: Tx FIFO Depth Mask */
  996. PHY_M_PC_RX_FFD_MSK = 3<<12,/* Bit 13..12: Rx FIFO Depth Mask */
  997. PHY_M_PC_ASS_CRS_TX = 1<<11, /* Assert CRS on Transmit */
  998. PHY_M_PC_FL_GOOD = 1<<10, /* Force Link Good */
  999. PHY_M_PC_EN_DET_MSK = 3<<8,/* Bit 9.. 8: Energy Detect Mask */
  1000. PHY_M_PC_ENA_EXT_D = 1<<7, /* Enable Ext. Distance (10BT) */
  1001. PHY_M_PC_MDIX_MSK = 3<<5,/* Bit 6.. 5: MDI/MDIX Config. Mask */
  1002. PHY_M_PC_DIS_125CLK = 1<<4, /* Disable 125 CLK */
  1003. PHY_M_PC_MAC_POW_UP = 1<<3, /* MAC Power up */
  1004. PHY_M_PC_SQE_T_ENA = 1<<2, /* SQE Test Enabled */
  1005. PHY_M_PC_POL_R_DIS = 1<<1, /* Polarity Reversal Disabled */
  1006. PHY_M_PC_DIS_JABBER = 1<<0, /* Disable Jabber */
  1007. };
  1008. enum {
  1009. PHY_M_PC_EN_DET = 2<<8, /* Energy Detect (Mode 1) */
  1010. PHY_M_PC_EN_DET_PLUS = 3<<8, /* Energy Detect Plus (Mode 2) */
  1011. };
  1012. #define PHY_M_PC_MDI_XMODE(x) (((u16)(x)<<5) & PHY_M_PC_MDIX_MSK)
  1013. enum {
  1014. PHY_M_PC_MAN_MDI = 0, /* 00 = Manual MDI configuration */
  1015. PHY_M_PC_MAN_MDIX = 1, /* 01 = Manual MDIX configuration */
  1016. PHY_M_PC_ENA_AUTO = 3, /* 11 = Enable Automatic Crossover */
  1017. };
  1018. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1019. enum {
  1020. PHY_M_PC_ENA_DTE_DT = 1<<15, /* Enable Data Terminal Equ. (DTE) Detect */
  1021. PHY_M_PC_ENA_ENE_DT = 1<<14, /* Enable Energy Detect (sense & pulse) */
  1022. PHY_M_PC_DIS_NLP_CK = 1<<13, /* Disable Normal Link Puls (NLP) Check */
  1023. PHY_M_PC_ENA_LIP_NP = 1<<12, /* Enable Link Partner Next Page Reg. */
  1024. PHY_M_PC_DIS_NLP_GN = 1<<11, /* Disable Normal Link Puls Generation */
  1025. PHY_M_PC_DIS_SCRAMB = 1<<9, /* Disable Scrambler */
  1026. PHY_M_PC_DIS_FEFI = 1<<8, /* Disable Far End Fault Indic. (FEFI) */
  1027. PHY_M_PC_SH_TP_SEL = 1<<6, /* Shielded Twisted Pair Select */
  1028. PHY_M_PC_RX_FD_MSK = 3<<2,/* Bit 3.. 2: Rx FIFO Depth Mask */
  1029. };
  1030. /***** PHY_MARV_PHY_STAT 16 bit r/o PHY Specific Status Reg *****/
  1031. enum {
  1032. PHY_M_PS_SPEED_MSK = 3<<14, /* Bit 15..14: Speed Mask */
  1033. PHY_M_PS_SPEED_1000 = 1<<15, /* 10 = 1000 Mbps */
  1034. PHY_M_PS_SPEED_100 = 1<<14, /* 01 = 100 Mbps */
  1035. PHY_M_PS_SPEED_10 = 0, /* 00 = 10 Mbps */
  1036. PHY_M_PS_FULL_DUP = 1<<13, /* Full Duplex */
  1037. PHY_M_PS_PAGE_REC = 1<<12, /* Page Received */
  1038. PHY_M_PS_SPDUP_RES = 1<<11, /* Speed & Duplex Resolved */
  1039. PHY_M_PS_LINK_UP = 1<<10, /* Link Up */
  1040. PHY_M_PS_CABLE_MSK = 7<<7, /* Bit 9.. 7: Cable Length Mask */
  1041. PHY_M_PS_MDI_X_STAT = 1<<6, /* MDI Crossover Stat (1=MDIX) */
  1042. PHY_M_PS_DOWNS_STAT = 1<<5, /* Downshift Status (1=downsh.) */
  1043. PHY_M_PS_ENDET_STAT = 1<<4, /* Energy Detect Status (1=act) */
  1044. PHY_M_PS_TX_P_EN = 1<<3, /* Tx Pause Enabled */
  1045. PHY_M_PS_RX_P_EN = 1<<2, /* Rx Pause Enabled */
  1046. PHY_M_PS_POL_REV = 1<<1, /* Polarity Reversed */
  1047. PHY_M_PS_JABBER = 1<<0, /* Jabber */
  1048. };
  1049. #define PHY_M_PS_PAUSE_MSK (PHY_M_PS_TX_P_EN | PHY_M_PS_RX_P_EN)
  1050. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1051. enum {
  1052. PHY_M_PS_DTE_DETECT = 1<<15, /* Data Terminal Equipment (DTE) Detected */
  1053. PHY_M_PS_RES_SPEED = 1<<14, /* Resolved Speed (1=100 Mbps, 0=10 Mbps */
  1054. };
  1055. enum {
  1056. PHY_M_IS_AN_ERROR = 1<<15, /* Auto-Negotiation Error */
  1057. PHY_M_IS_LSP_CHANGE = 1<<14, /* Link Speed Changed */
  1058. PHY_M_IS_DUP_CHANGE = 1<<13, /* Duplex Mode Changed */
  1059. PHY_M_IS_AN_PR = 1<<12, /* Page Received */
  1060. PHY_M_IS_AN_COMPL = 1<<11, /* Auto-Negotiation Completed */
  1061. PHY_M_IS_LST_CHANGE = 1<<10, /* Link Status Changed */
  1062. PHY_M_IS_SYMB_ERROR = 1<<9, /* Symbol Error */
  1063. PHY_M_IS_FALSE_CARR = 1<<8, /* False Carrier */
  1064. PHY_M_IS_FIFO_ERROR = 1<<7, /* FIFO Overflow/Underrun Error */
  1065. PHY_M_IS_MDI_CHANGE = 1<<6, /* MDI Crossover Changed */
  1066. PHY_M_IS_DOWNSH_DET = 1<<5, /* Downshift Detected */
  1067. PHY_M_IS_END_CHANGE = 1<<4, /* Energy Detect Changed */
  1068. PHY_M_IS_DTE_CHANGE = 1<<2, /* DTE Power Det. Status Changed */
  1069. PHY_M_IS_POL_CHANGE = 1<<1, /* Polarity Changed */
  1070. PHY_M_IS_JABBER = 1<<0, /* Jabber */
  1071. PHY_M_DEF_MSK = PHY_M_IS_LSP_CHANGE | PHY_M_IS_LST_CHANGE
  1072. | PHY_M_IS_DUP_CHANGE,
  1073. PHY_M_AN_MSK = PHY_M_IS_AN_ERROR | PHY_M_IS_AN_COMPL,
  1074. };
  1075. /***** PHY_MARV_EXT_CTRL 16 bit r/w Ext. PHY Specific Ctrl *****/
  1076. enum {
  1077. PHY_M_EC_ENA_BC_EXT = 1<<15, /* Enable Block Carr. Ext. (88E1111 only) */
  1078. PHY_M_EC_ENA_LIN_LB = 1<<14, /* Enable Line Loopback (88E1111 only) */
  1079. PHY_M_EC_DIS_LINK_P = 1<<12, /* Disable Link Pulses (88E1111 only) */
  1080. PHY_M_EC_M_DSC_MSK = 3<<10, /* Bit 11..10: Master Downshift Counter */
  1081. /* (88E1011 only) */
  1082. PHY_M_EC_S_DSC_MSK = 3<<8,/* Bit 9.. 8: Slave Downshift Counter */
  1083. /* (88E1011 only) */
  1084. PHY_M_EC_M_DSC_MSK2 = 7<<9,/* Bit 11.. 9: Master Downshift Counter */
  1085. /* (88E1111 only) */
  1086. PHY_M_EC_DOWN_S_ENA = 1<<8, /* Downshift Enable (88E1111 only) */
  1087. /* !!! Errata in spec. (1 = disable) */
  1088. PHY_M_EC_RX_TIM_CT = 1<<7, /* RGMII Rx Timing Control*/
  1089. PHY_M_EC_MAC_S_MSK = 7<<4,/* Bit 6.. 4: Def. MAC interface speed */
  1090. PHY_M_EC_FIB_AN_ENA = 1<<3, /* Fiber Auto-Neg. Enable (88E1011S only) */
  1091. PHY_M_EC_DTE_D_ENA = 1<<2, /* DTE Detect Enable (88E1111 only) */
  1092. PHY_M_EC_TX_TIM_CT = 1<<1, /* RGMII Tx Timing Control */
  1093. PHY_M_EC_TRANS_DIS = 1<<0, /* Transmitter Disable (88E1111 only) */};
  1094. #define PHY_M_EC_M_DSC(x) ((u16)(x)<<10 & PHY_M_EC_M_DSC_MSK)
  1095. /* 00=1x; 01=2x; 10=3x; 11=4x */
  1096. #define PHY_M_EC_S_DSC(x) ((u16)(x)<<8 & PHY_M_EC_S_DSC_MSK)
  1097. /* 00=dis; 01=1x; 10=2x; 11=3x */
  1098. #define PHY_M_EC_DSC_2(x) ((u16)(x)<<9 & PHY_M_EC_M_DSC_MSK2)
  1099. /* 000=1x; 001=2x; 010=3x; 011=4x */
  1100. #define PHY_M_EC_MAC_S(x) ((u16)(x)<<4 & PHY_M_EC_MAC_S_MSK)
  1101. /* 01X=0; 110=2.5; 111=25 (MHz) */
  1102. /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
  1103. enum {
  1104. PHY_M_PC_DIS_LINK_Pa = 1<<15,/* Disable Link Pulses */
  1105. PHY_M_PC_DSC_MSK = 7<<12,/* Bit 14..12: Downshift Counter */
  1106. PHY_M_PC_DOWN_S_ENA = 1<<11,/* Downshift Enable */
  1107. };
  1108. /* !!! Errata in spec. (1 = disable) */
  1109. #define PHY_M_PC_DSC(x) (((u16)(x)<<12) & PHY_M_PC_DSC_MSK)
  1110. /* 100=5x; 101=6x; 110=7x; 111=8x */
  1111. enum {
  1112. MAC_TX_CLK_0_MHZ = 2,
  1113. MAC_TX_CLK_2_5_MHZ = 6,
  1114. MAC_TX_CLK_25_MHZ = 7,
  1115. };
  1116. /***** PHY_MARV_LED_CTRL 16 bit r/w LED Control Reg *****/
  1117. enum {
  1118. PHY_M_LEDC_DIS_LED = 1<<15, /* Disable LED */
  1119. PHY_M_LEDC_PULS_MSK = 7<<12,/* Bit 14..12: Pulse Stretch Mask */
  1120. PHY_M_LEDC_F_INT = 1<<11, /* Force Interrupt */
  1121. PHY_M_LEDC_BL_R_MSK = 7<<8,/* Bit 10.. 8: Blink Rate Mask */
  1122. PHY_M_LEDC_DP_C_LSB = 1<<7, /* Duplex Control (LSB, 88E1111 only) */
  1123. PHY_M_LEDC_TX_C_LSB = 1<<6, /* Tx Control (LSB, 88E1111 only) */
  1124. PHY_M_LEDC_LK_C_MSK = 7<<3,/* Bit 5.. 3: Link Control Mask */
  1125. /* (88E1111 only) */
  1126. };
  1127. enum {
  1128. PHY_M_LEDC_LINK_MSK = 3<<3,/* Bit 4.. 3: Link Control Mask */
  1129. /* (88E1011 only) */
  1130. PHY_M_LEDC_DP_CTRL = 1<<2, /* Duplex Control */
  1131. PHY_M_LEDC_DP_C_MSB = 1<<2, /* Duplex Control (MSB, 88E1111 only) */
  1132. PHY_M_LEDC_RX_CTRL = 1<<1, /* Rx Activity / Link */
  1133. PHY_M_LEDC_TX_CTRL = 1<<0, /* Tx Activity / Link */
  1134. PHY_M_LEDC_TX_C_MSB = 1<<0, /* Tx Control (MSB, 88E1111 only) */
  1135. };
  1136. #define PHY_M_LED_PULS_DUR(x) (((u16)(x)<<12) & PHY_M_LEDC_PULS_MSK)
  1137. /***** PHY_MARV_PHY_STAT (page 3)16 bit r/w Polarity Control Reg. *****/
  1138. enum {
  1139. PHY_M_POLC_LS1M_MSK = 0xf<<12, /* Bit 15..12: LOS,STAT1 Mix % Mask */
  1140. PHY_M_POLC_IS0M_MSK = 0xf<<8, /* Bit 11.. 8: INIT,STAT0 Mix % Mask */
  1141. PHY_M_POLC_LOS_MSK = 0x3<<6, /* Bit 7.. 6: LOS Pol. Ctrl. Mask */
  1142. PHY_M_POLC_INIT_MSK = 0x3<<4, /* Bit 5.. 4: INIT Pol. Ctrl. Mask */
  1143. PHY_M_POLC_STA1_MSK = 0x3<<2, /* Bit 3.. 2: STAT1 Pol. Ctrl. Mask */
  1144. PHY_M_POLC_STA0_MSK = 0x3, /* Bit 1.. 0: STAT0 Pol. Ctrl. Mask */
  1145. };
  1146. #define PHY_M_POLC_LS1_P_MIX(x) (((x)<<12) & PHY_M_POLC_LS1M_MSK)
  1147. #define PHY_M_POLC_IS0_P_MIX(x) (((x)<<8) & PHY_M_POLC_IS0M_MSK)
  1148. #define PHY_M_POLC_LOS_CTRL(x) (((x)<<6) & PHY_M_POLC_LOS_MSK)
  1149. #define PHY_M_POLC_INIT_CTRL(x) (((x)<<4) & PHY_M_POLC_INIT_MSK)
  1150. #define PHY_M_POLC_STA1_CTRL(x) (((x)<<2) & PHY_M_POLC_STA1_MSK)
  1151. #define PHY_M_POLC_STA0_CTRL(x) (((x)<<0) & PHY_M_POLC_STA0_MSK)
  1152. enum {
  1153. PULS_NO_STR = 0,/* no pulse stretching */
  1154. PULS_21MS = 1,/* 21 ms to 42 ms */
  1155. PULS_42MS = 2,/* 42 ms to 84 ms */
  1156. PULS_84MS = 3,/* 84 ms to 170 ms */
  1157. PULS_170MS = 4,/* 170 ms to 340 ms */
  1158. PULS_340MS = 5,/* 340 ms to 670 ms */
  1159. PULS_670MS = 6,/* 670 ms to 1.3 s */
  1160. PULS_1300MS = 7,/* 1.3 s to 2.7 s */
  1161. };
  1162. #define PHY_M_LED_BLINK_RT(x) (((u16)(x)<<8) & PHY_M_LEDC_BL_R_MSK)
  1163. enum {
  1164. BLINK_42MS = 0,/* 42 ms */
  1165. BLINK_84MS = 1,/* 84 ms */
  1166. BLINK_170MS = 2,/* 170 ms */
  1167. BLINK_340MS = 3,/* 340 ms */
  1168. BLINK_670MS = 4,/* 670 ms */
  1169. };
  1170. /**** PHY_MARV_LED_OVER 16 bit r/w LED control */
  1171. enum {
  1172. PHY_M_LED_MO_DUP = 3<<10,/* Bit 11..10: Duplex */
  1173. PHY_M_LED_MO_10 = 3<<8, /* Bit 9.. 8: Link 10 */
  1174. PHY_M_LED_MO_100 = 3<<6, /* Bit 7.. 6: Link 100 */
  1175. PHY_M_LED_MO_1000 = 3<<4, /* Bit 5.. 4: Link 1000 */
  1176. PHY_M_LED_MO_RX = 3<<2, /* Bit 3.. 2: Rx */
  1177. PHY_M_LED_MO_TX = 3<<0, /* Bit 1.. 0: Tx */
  1178. PHY_M_LED_ALL = PHY_M_LED_MO_DUP | PHY_M_LED_MO_10
  1179. | PHY_M_LED_MO_100 | PHY_M_LED_MO_1000
  1180. | PHY_M_LED_MO_RX,
  1181. };
  1182. /***** PHY_MARV_EXT_CTRL_2 16 bit r/w Ext. PHY Specific Ctrl 2 *****/
  1183. enum {
  1184. PHY_M_EC2_FI_IMPED = 1<<6, /* Fiber Input Impedance */
  1185. PHY_M_EC2_FO_IMPED = 1<<5, /* Fiber Output Impedance */
  1186. PHY_M_EC2_FO_M_CLK = 1<<4, /* Fiber Mode Clock Enable */
  1187. PHY_M_EC2_FO_BOOST = 1<<3, /* Fiber Output Boost */
  1188. PHY_M_EC2_FO_AM_MSK = 7,/* Bit 2.. 0: Fiber Output Amplitude */
  1189. };
  1190. /***** PHY_MARV_EXT_P_STAT 16 bit r/w Ext. PHY Specific Status *****/
  1191. enum {
  1192. PHY_M_FC_AUTO_SEL = 1<<15, /* Fiber/Copper Auto Sel. Dis. */
  1193. PHY_M_FC_AN_REG_ACC = 1<<14, /* Fiber/Copper AN Reg. Access */
  1194. PHY_M_FC_RESOLUTION = 1<<13, /* Fiber/Copper Resolution */
  1195. PHY_M_SER_IF_AN_BP = 1<<12, /* Ser. IF AN Bypass Enable */
  1196. PHY_M_SER_IF_BP_ST = 1<<11, /* Ser. IF AN Bypass Status */
  1197. PHY_M_IRQ_POLARITY = 1<<10, /* IRQ polarity */
  1198. PHY_M_DIS_AUT_MED = 1<<9, /* Disable Aut. Medium Reg. Selection */
  1199. /* (88E1111 only) */
  1200. PHY_M_UNDOC1 = 1<<7, /* undocumented bit !! */
  1201. PHY_M_DTE_POW_STAT = 1<<4, /* DTE Power Status (88E1111 only) */
  1202. PHY_M_MODE_MASK = 0xf, /* Bit 3.. 0: copy of HWCFG MODE[3:0] */
  1203. };
  1204. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1205. /***** PHY_MARV_FE_LED_PAR 16 bit r/w LED Parallel Select Reg. *****/
  1206. /* Bit 15..12: reserved (used internally) */
  1207. enum {
  1208. PHY_M_FELP_LED2_MSK = 0xf<<8, /* Bit 11.. 8: LED2 Mask (LINK) */
  1209. PHY_M_FELP_LED1_MSK = 0xf<<4, /* Bit 7.. 4: LED1 Mask (ACT) */
  1210. PHY_M_FELP_LED0_MSK = 0xf, /* Bit 3.. 0: LED0 Mask (SPEED) */
  1211. };
  1212. #define PHY_M_FELP_LED2_CTRL(x) (((u16)(x)<<8) & PHY_M_FELP_LED2_MSK)
  1213. #define PHY_M_FELP_LED1_CTRL(x) (((u16)(x)<<4) & PHY_M_FELP_LED1_MSK)
  1214. #define PHY_M_FELP_LED0_CTRL(x) (((u16)(x)<<0) & PHY_M_FELP_LED0_MSK)
  1215. enum {
  1216. LED_PAR_CTRL_COLX = 0x00,
  1217. LED_PAR_CTRL_ERROR = 0x01,
  1218. LED_PAR_CTRL_DUPLEX = 0x02,
  1219. LED_PAR_CTRL_DP_COL = 0x03,
  1220. LED_PAR_CTRL_SPEED = 0x04,
  1221. LED_PAR_CTRL_LINK = 0x05,
  1222. LED_PAR_CTRL_TX = 0x06,
  1223. LED_PAR_CTRL_RX = 0x07,
  1224. LED_PAR_CTRL_ACT = 0x08,
  1225. LED_PAR_CTRL_LNK_RX = 0x09,
  1226. LED_PAR_CTRL_LNK_AC = 0x0a,
  1227. LED_PAR_CTRL_ACT_BL = 0x0b,
  1228. LED_PAR_CTRL_TX_BL = 0x0c,
  1229. LED_PAR_CTRL_RX_BL = 0x0d,
  1230. LED_PAR_CTRL_COL_BL = 0x0e,
  1231. LED_PAR_CTRL_INACT = 0x0f
  1232. };
  1233. /*****,PHY_MARV_FE_SPEC_2 16 bit r/w Specific Control Reg. 2 *****/
  1234. enum {
  1235. PHY_M_FESC_DIS_WAIT = 1<<2, /* Disable TDR Waiting Period */
  1236. PHY_M_FESC_ENA_MCLK = 1<<1, /* Enable MAC Rx Clock in sleep mode */
  1237. PHY_M_FESC_SEL_CL_A = 1<<0, /* Select Class A driver (100B-TX) */
  1238. };
  1239. /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
  1240. /***** PHY_MARV_PHY_CTRL (page 1) 16 bit r/w Fiber Specific Ctrl *****/
  1241. enum {
  1242. PHY_M_FIB_FORCE_LNK = 1<<10,/* Force Link Good */
  1243. PHY_M_FIB_SIGD_POL = 1<<9, /* SIGDET Polarity */
  1244. PHY_M_FIB_TX_DIS = 1<<3, /* Transmitter Disable */
  1245. };
  1246. /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
  1247. /***** PHY_MARV_PHY_CTRL (page 2) 16 bit r/w MAC Specific Ctrl *****/
  1248. enum {
  1249. PHY_M_MAC_MD_MSK = 7<<7, /* Bit 9.. 7: Mode Select Mask */
  1250. PHY_M_MAC_MD_AUTO = 3,/* Auto Copper/1000Base-X */
  1251. PHY_M_MAC_MD_COPPER = 5,/* Copper only */
  1252. PHY_M_MAC_MD_1000BX = 7,/* 1000Base-X only */
  1253. };
  1254. #define PHY_M_MAC_MODE_SEL(x) (((x)<<7) & PHY_M_MAC_MD_MSK)
  1255. /***** PHY_MARV_PHY_CTRL (page 3) 16 bit r/w LED Control Reg. *****/
  1256. enum {
  1257. PHY_M_LEDC_LOS_MSK = 0xf<<12,/* Bit 15..12: LOS LED Ctrl. Mask */
  1258. PHY_M_LEDC_INIT_MSK = 0xf<<8, /* Bit 11.. 8: INIT LED Ctrl. Mask */
  1259. PHY_M_LEDC_STA1_MSK = 0xf<<4,/* Bit 7.. 4: STAT1 LED Ctrl. Mask */
  1260. PHY_M_LEDC_STA0_MSK = 0xf, /* Bit 3.. 0: STAT0 LED Ctrl. Mask */
  1261. };
  1262. #define PHY_M_LEDC_LOS_CTRL(x) (((x)<<12) & PHY_M_LEDC_LOS_MSK)
  1263. #define PHY_M_LEDC_INIT_CTRL(x) (((x)<<8) & PHY_M_LEDC_INIT_MSK)
  1264. #define PHY_M_LEDC_STA1_CTRL(x) (((x)<<4) & PHY_M_LEDC_STA1_MSK)
  1265. #define PHY_M_LEDC_STA0_CTRL(x) (((x)<<0) & PHY_M_LEDC_STA0_MSK)
  1266. /* GMAC registers */
  1267. /* Port Registers */
  1268. enum {
  1269. GM_GP_STAT = 0x0000, /* 16 bit r/o General Purpose Status */
  1270. GM_GP_CTRL = 0x0004, /* 16 bit r/w General Purpose Control */
  1271. GM_TX_CTRL = 0x0008, /* 16 bit r/w Transmit Control Reg. */
  1272. GM_RX_CTRL = 0x000c, /* 16 bit r/w Receive Control Reg. */
  1273. GM_TX_FLOW_CTRL = 0x0010, /* 16 bit r/w Transmit Flow-Control */
  1274. GM_TX_PARAM = 0x0014, /* 16 bit r/w Transmit Parameter Reg. */
  1275. GM_SERIAL_MODE = 0x0018, /* 16 bit r/w Serial Mode Register */
  1276. /* Source Address Registers */
  1277. GM_SRC_ADDR_1L = 0x001c, /* 16 bit r/w Source Address 1 (low) */
  1278. GM_SRC_ADDR_1M = 0x0020, /* 16 bit r/w Source Address 1 (middle) */
  1279. GM_SRC_ADDR_1H = 0x0024, /* 16 bit r/w Source Address 1 (high) */
  1280. GM_SRC_ADDR_2L = 0x0028, /* 16 bit r/w Source Address 2 (low) */
  1281. GM_SRC_ADDR_2M = 0x002c, /* 16 bit r/w Source Address 2 (middle) */
  1282. GM_SRC_ADDR_2H = 0x0030, /* 16 bit r/w Source Address 2 (high) */
  1283. /* Multicast Address Hash Registers */
  1284. GM_MC_ADDR_H1 = 0x0034, /* 16 bit r/w Multicast Address Hash 1 */
  1285. GM_MC_ADDR_H2 = 0x0038, /* 16 bit r/w Multicast Address Hash 2 */
  1286. GM_MC_ADDR_H3 = 0x003c, /* 16 bit r/w Multicast Address Hash 3 */
  1287. GM_MC_ADDR_H4 = 0x0040, /* 16 bit r/w Multicast Address Hash 4 */
  1288. /* Interrupt Source Registers */
  1289. GM_TX_IRQ_SRC = 0x0044, /* 16 bit r/o Tx Overflow IRQ Source */
  1290. GM_RX_IRQ_SRC = 0x0048, /* 16 bit r/o Rx Overflow IRQ Source */
  1291. GM_TR_IRQ_SRC = 0x004c, /* 16 bit r/o Tx/Rx Over. IRQ Source */
  1292. /* Interrupt Mask Registers */
  1293. GM_TX_IRQ_MSK = 0x0050, /* 16 bit r/w Tx Overflow IRQ Mask */
  1294. GM_RX_IRQ_MSK = 0x0054, /* 16 bit r/w Rx Overflow IRQ Mask */
  1295. GM_TR_IRQ_MSK = 0x0058, /* 16 bit r/w Tx/Rx Over. IRQ Mask */
  1296. /* Serial Management Interface (SMI) Registers */
  1297. GM_SMI_CTRL = 0x0080, /* 16 bit r/w SMI Control Register */
  1298. GM_SMI_DATA = 0x0084, /* 16 bit r/w SMI Data Register */
  1299. GM_PHY_ADDR = 0x0088, /* 16 bit r/w GPHY Address Register */
  1300. /* MIB Counters */
  1301. GM_MIB_CNT_BASE = 0x0100, /* Base Address of MIB Counters */
  1302. GM_MIB_CNT_END = 0x025C, /* Last MIB counter */
  1303. };
  1304. /*
  1305. * MIB Counters base address definitions (low word) -
  1306. * use offset 4 for access to high word (32 bit r/o)
  1307. */
  1308. enum {
  1309. GM_RXF_UC_OK = GM_MIB_CNT_BASE + 0, /* Unicast Frames Received OK */
  1310. GM_RXF_BC_OK = GM_MIB_CNT_BASE + 8, /* Broadcast Frames Received OK */
  1311. GM_RXF_MPAUSE = GM_MIB_CNT_BASE + 16, /* Pause MAC Ctrl Frames Received */
  1312. GM_RXF_MC_OK = GM_MIB_CNT_BASE + 24, /* Multicast Frames Received OK */
  1313. GM_RXF_FCS_ERR = GM_MIB_CNT_BASE + 32, /* Rx Frame Check Seq. Error */
  1314. GM_RXO_OK_LO = GM_MIB_CNT_BASE + 48, /* Octets Received OK Low */
  1315. GM_RXO_OK_HI = GM_MIB_CNT_BASE + 56, /* Octets Received OK High */
  1316. GM_RXO_ERR_LO = GM_MIB_CNT_BASE + 64, /* Octets Received Invalid Low */
  1317. GM_RXO_ERR_HI = GM_MIB_CNT_BASE + 72, /* Octets Received Invalid High */
  1318. GM_RXF_SHT = GM_MIB_CNT_BASE + 80, /* Frames <64 Byte Received OK */
  1319. GM_RXE_FRAG = GM_MIB_CNT_BASE + 88, /* Frames <64 Byte Received with FCS Err */
  1320. GM_RXF_64B = GM_MIB_CNT_BASE + 96, /* 64 Byte Rx Frame */
  1321. GM_RXF_127B = GM_MIB_CNT_BASE + 104,/* 65-127 Byte Rx Frame */
  1322. GM_RXF_255B = GM_MIB_CNT_BASE + 112,/* 128-255 Byte Rx Frame */
  1323. GM_RXF_511B = GM_MIB_CNT_BASE + 120,/* 256-511 Byte Rx Frame */
  1324. GM_RXF_1023B = GM_MIB_CNT_BASE + 128,/* 512-1023 Byte Rx Frame */
  1325. GM_RXF_1518B = GM_MIB_CNT_BASE + 136,/* 1024-1518 Byte Rx Frame */
  1326. GM_RXF_MAX_SZ = GM_MIB_CNT_BASE + 144,/* 1519-MaxSize Byte Rx Frame */
  1327. GM_RXF_LNG_ERR = GM_MIB_CNT_BASE + 152,/* Rx Frame too Long Error */
  1328. GM_RXF_JAB_PKT = GM_MIB_CNT_BASE + 160,/* Rx Jabber Packet Frame */
  1329. GM_RXE_FIFO_OV = GM_MIB_CNT_BASE + 176,/* Rx FIFO overflow Event */
  1330. GM_TXF_UC_OK = GM_MIB_CNT_BASE + 192,/* Unicast Frames Xmitted OK */
  1331. GM_TXF_BC_OK = GM_MIB_CNT_BASE + 200,/* Broadcast Frames Xmitted OK */
  1332. GM_TXF_MPAUSE = GM_MIB_CNT_BASE + 208,/* Pause MAC Ctrl Frames Xmitted */
  1333. GM_TXF_MC_OK = GM_MIB_CNT_BASE + 216,/* Multicast Frames Xmitted OK */
  1334. GM_TXO_OK_LO = GM_MIB_CNT_BASE + 224,/* Octets Transmitted OK Low */
  1335. GM_TXO_OK_HI = GM_MIB_CNT_BASE + 232,/* Octets Transmitted OK High */
  1336. GM_TXF_64B = GM_MIB_CNT_BASE + 240,/* 64 Byte Tx Frame */
  1337. GM_TXF_127B = GM_MIB_CNT_BASE + 248,/* 65-127 Byte Tx Frame */
  1338. GM_TXF_255B = GM_MIB_CNT_BASE + 256,/* 128-255 Byte Tx Frame */
  1339. GM_TXF_511B = GM_MIB_CNT_BASE + 264,/* 256-511 Byte Tx Frame */
  1340. GM_TXF_1023B = GM_MIB_CNT_BASE + 272,/* 512-1023 Byte Tx Frame */
  1341. GM_TXF_1518B = GM_MIB_CNT_BASE + 280,/* 1024-1518 Byte Tx Frame */
  1342. GM_TXF_MAX_SZ = GM_MIB_CNT_BASE + 288,/* 1519-MaxSize Byte Tx Frame */
  1343. GM_TXF_COL = GM_MIB_CNT_BASE + 304,/* Tx Collision */
  1344. GM_TXF_LAT_COL = GM_MIB_CNT_BASE + 312,/* Tx Late Collision */
  1345. GM_TXF_ABO_COL = GM_MIB_CNT_BASE + 320,/* Tx aborted due to Exces. Col. */
  1346. GM_TXF_MUL_COL = GM_MIB_CNT_BASE + 328,/* Tx Multiple Collision */
  1347. GM_TXF_SNG_COL = GM_MIB_CNT_BASE + 336,/* Tx Single Collision */
  1348. GM_TXE_FIFO_UR = GM_MIB_CNT_BASE + 344,/* Tx FIFO Underrun Event */
  1349. };
  1350. /* GMAC Bit Definitions */
  1351. /* GM_GP_STAT 16 bit r/o General Purpose Status Register */
  1352. enum {
  1353. GM_GPSR_SPEED = 1<<15, /* Bit 15: Port Speed (1 = 100 Mbps) */
  1354. GM_GPSR_DUPLEX = 1<<14, /* Bit 14: Duplex Mode (1 = Full) */
  1355. GM_GPSR_FC_TX_DIS = 1<<13, /* Bit 13: Tx Flow-Control Mode Disabled */
  1356. GM_GPSR_LINK_UP = 1<<12, /* Bit 12: Link Up Status */
  1357. GM_GPSR_PAUSE = 1<<11, /* Bit 11: Pause State */
  1358. GM_GPSR_TX_ACTIVE = 1<<10, /* Bit 10: Tx in Progress */
  1359. GM_GPSR_EXC_COL = 1<<9, /* Bit 9: Excessive Collisions Occured */
  1360. GM_GPSR_LAT_COL = 1<<8, /* Bit 8: Late Collisions Occured */
  1361. GM_GPSR_PHY_ST_CH = 1<<5, /* Bit 5: PHY Status Change */
  1362. GM_GPSR_GIG_SPEED = 1<<4, /* Bit 4: Gigabit Speed (1 = 1000 Mbps) */
  1363. GM_GPSR_PART_MODE = 1<<3, /* Bit 3: Partition mode */
  1364. GM_GPSR_FC_RX_DIS = 1<<2, /* Bit 2: Rx Flow-Control Mode Disabled */
  1365. GM_GPSR_PROM_EN = 1<<1, /* Bit 1: Promiscuous Mode Enabled */
  1366. };
  1367. /* GM_GP_CTRL 16 bit r/w General Purpose Control Register */
  1368. enum {
  1369. GM_GPCR_PROM_ENA = 1<<14, /* Bit 14: Enable Promiscuous Mode */
  1370. GM_GPCR_FC_TX_DIS = 1<<13, /* Bit 13: Disable Tx Flow-Control Mode */
  1371. GM_GPCR_TX_ENA = 1<<12, /* Bit 12: Enable Transmit */
  1372. GM_GPCR_RX_ENA = 1<<11, /* Bit 11: Enable Receive */
  1373. GM_GPCR_BURST_ENA = 1<<10, /* Bit 10: Enable Burst Mode */
  1374. GM_GPCR_LOOP_ENA = 1<<9, /* Bit 9: Enable MAC Loopback Mode */
  1375. GM_GPCR_PART_ENA = 1<<8, /* Bit 8: Enable Partition Mode */
  1376. GM_GPCR_GIGS_ENA = 1<<7, /* Bit 7: Gigabit Speed (1000 Mbps) */
  1377. GM_GPCR_FL_PASS = 1<<6, /* Bit 6: Force Link Pass */
  1378. GM_GPCR_DUP_FULL = 1<<5, /* Bit 5: Full Duplex Mode */
  1379. GM_GPCR_FC_RX_DIS = 1<<4, /* Bit 4: Disable Rx Flow-Control Mode */
  1380. GM_GPCR_SPEED_100 = 1<<3, /* Bit 3: Port Speed 100 Mbps */
  1381. GM_GPCR_AU_DUP_DIS = 1<<2, /* Bit 2: Disable Auto-Update Duplex */
  1382. GM_GPCR_AU_FCT_DIS = 1<<1, /* Bit 1: Disable Auto-Update Flow-C. */
  1383. GM_GPCR_AU_SPD_DIS = 1<<0, /* Bit 0: Disable Auto-Update Speed */
  1384. };
  1385. #define GM_GPCR_SPEED_1000 (GM_GPCR_GIGS_ENA | GM_GPCR_SPEED_100)
  1386. #define GM_GPCR_AU_ALL_DIS (GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS|GM_GPCR_AU_SPD_DIS)
  1387. /* GM_TX_CTRL 16 bit r/w Transmit Control Register */
  1388. enum {
  1389. GM_TXCR_FORCE_JAM = 1<<15, /* Bit 15: Force Jam / Flow-Control */
  1390. GM_TXCR_CRC_DIS = 1<<14, /* Bit 14: Disable insertion of CRC */
  1391. GM_TXCR_PAD_DIS = 1<<13, /* Bit 13: Disable padding of packets */
  1392. GM_TXCR_COL_THR_MSK = 7<<10, /* Bit 12..10: Collision Threshold */
  1393. };
  1394. #define TX_COL_THR(x) (((x)<<10) & GM_TXCR_COL_THR_MSK)
  1395. #define TX_COL_DEF 0x04
  1396. /* GM_RX_CTRL 16 bit r/w Receive Control Register */
  1397. enum {
  1398. GM_RXCR_UCF_ENA = 1<<15, /* Bit 15: Enable Unicast filtering */
  1399. GM_RXCR_MCF_ENA = 1<<14, /* Bit 14: Enable Multicast filtering */
  1400. GM_RXCR_CRC_DIS = 1<<13, /* Bit 13: Remove 4-byte CRC */
  1401. GM_RXCR_PASS_FC = 1<<12, /* Bit 12: Pass FC packets to FIFO */
  1402. };
  1403. /* GM_TX_PARAM 16 bit r/w Transmit Parameter Register */
  1404. enum {
  1405. GM_TXPA_JAMLEN_MSK = 0x03<<14, /* Bit 15..14: Jam Length */
  1406. GM_TXPA_JAMIPG_MSK = 0x1f<<9, /* Bit 13..9: Jam IPG */
  1407. GM_TXPA_JAMDAT_MSK = 0x1f<<4, /* Bit 8..4: IPG Jam to Data */
  1408. GM_TXPA_BO_LIM_MSK = 0x0f, /* Bit 3.. 0: Backoff Limit Mask */
  1409. TX_JAM_LEN_DEF = 0x03,
  1410. TX_JAM_IPG_DEF = 0x0b,
  1411. TX_IPG_JAM_DEF = 0x1c,
  1412. TX_BOF_LIM_DEF = 0x04,
  1413. };
  1414. #define TX_JAM_LEN_VAL(x) (((x)<<14) & GM_TXPA_JAMLEN_MSK)
  1415. #define TX_JAM_IPG_VAL(x) (((x)<<9) & GM_TXPA_JAMIPG_MSK)
  1416. #define TX_IPG_JAM_DATA(x) (((x)<<4) & GM_TXPA_JAMDAT_MSK)
  1417. #define TX_BACK_OFF_LIM(x) ((x) & GM_TXPA_BO_LIM_MSK)
  1418. /* GM_SERIAL_MODE 16 bit r/w Serial Mode Register */
  1419. enum {
  1420. GM_SMOD_DATABL_MSK = 0x1f<<11, /* Bit 15..11: Data Blinder (r/o) */
  1421. GM_SMOD_LIMIT_4 = 1<<10, /* Bit 10: 4 consecutive Tx trials */
  1422. GM_SMOD_VLAN_ENA = 1<<9, /* Bit 9: Enable VLAN (Max. Frame Len) */
  1423. GM_SMOD_JUMBO_ENA = 1<<8, /* Bit 8: Enable Jumbo (Max. Frame Len) */
  1424. GM_SMOD_IPG_MSK = 0x1f /* Bit 4..0: Inter-Packet Gap (IPG) */
  1425. };
  1426. #define DATA_BLIND_VAL(x) (((x)<<11) & GM_SMOD_DATABL_MSK)
  1427. #define DATA_BLIND_DEF 0x04
  1428. #define IPG_DATA_VAL(x) (x & GM_SMOD_IPG_MSK)
  1429. #define IPG_DATA_DEF 0x1e
  1430. /* GM_SMI_CTRL 16 bit r/w SMI Control Register */
  1431. enum {
  1432. GM_SMI_CT_PHY_A_MSK = 0x1f<<11,/* Bit 15..11: PHY Device Address */
  1433. GM_SMI_CT_REG_A_MSK = 0x1f<<6,/* Bit 10.. 6: PHY Register Address */
  1434. GM_SMI_CT_OP_RD = 1<<5, /* Bit 5: OpCode Read (0=Write)*/
  1435. GM_SMI_CT_RD_VAL = 1<<4, /* Bit 4: Read Valid (Read completed) */
  1436. GM_SMI_CT_BUSY = 1<<3, /* Bit 3: Busy (Operation in progress) */
  1437. };
  1438. #define GM_SMI_CT_PHY_AD(x) (((u16)(x)<<11) & GM_SMI_CT_PHY_A_MSK)
  1439. #define GM_SMI_CT_REG_AD(x) (((u16)(x)<<6) & GM_SMI_CT_REG_A_MSK)
  1440. /* GM_PHY_ADDR 16 bit r/w GPHY Address Register */
  1441. enum {
  1442. GM_PAR_MIB_CLR = 1<<5, /* Bit 5: Set MIB Clear Counter Mode */
  1443. GM_PAR_MIB_TST = 1<<4, /* Bit 4: MIB Load Counter (Test Mode) */
  1444. };
  1445. /* Receive Frame Status Encoding */
  1446. enum {
  1447. GMR_FS_LEN = 0xffff<<16, /* Bit 31..16: Rx Frame Length */
  1448. GMR_FS_VLAN = 1<<13, /* VLAN Packet */
  1449. GMR_FS_JABBER = 1<<12, /* Jabber Packet */
  1450. GMR_FS_UN_SIZE = 1<<11, /* Undersize Packet */
  1451. GMR_FS_MC = 1<<10, /* Multicast Packet */
  1452. GMR_FS_BC = 1<<9, /* Broadcast Packet */
  1453. GMR_FS_RX_OK = 1<<8, /* Receive OK (Good Packet) */
  1454. GMR_FS_GOOD_FC = 1<<7, /* Good Flow-Control Packet */
  1455. GMR_FS_BAD_FC = 1<<6, /* Bad Flow-Control Packet */
  1456. GMR_FS_MII_ERR = 1<<5, /* MII Error */
  1457. GMR_FS_LONG_ERR = 1<<4, /* Too Long Packet */
  1458. GMR_FS_FRAGMENT = 1<<3, /* Fragment */
  1459. GMR_FS_CRC_ERR = 1<<1, /* CRC Error */
  1460. GMR_FS_RX_FF_OV = 1<<0, /* Rx FIFO Overflow */
  1461. GMR_FS_ANY_ERR = GMR_FS_RX_FF_OV | GMR_FS_CRC_ERR |
  1462. GMR_FS_FRAGMENT | GMR_FS_LONG_ERR |
  1463. GMR_FS_MII_ERR | GMR_FS_BAD_FC |
  1464. GMR_FS_UN_SIZE | GMR_FS_JABBER,
  1465. };
  1466. /* RX_GMF_CTRL_T 32 bit Rx GMAC FIFO Control/Test */
  1467. enum {
  1468. RX_TRUNC_ON = 1<<27, /* enable packet truncation */
  1469. RX_TRUNC_OFF = 1<<26, /* disable packet truncation */
  1470. RX_VLAN_STRIP_ON = 1<<25, /* enable VLAN stripping */
  1471. RX_VLAN_STRIP_OFF = 1<<24, /* disable VLAN stripping */
  1472. RX_MACSEC_FLUSH_ON = 1<<23,
  1473. RX_MACSEC_FLUSH_OFF = 1<<22,
  1474. RX_MACSEC_ASF_FLUSH_ON = 1<<21,
  1475. RX_MACSEC_ASF_FLUSH_OFF = 1<<20,
  1476. GMF_RX_OVER_ON = 1<<19, /* enable flushing on receive overrun */
  1477. GMF_RX_OVER_OFF = 1<<18, /* disable flushing on receive overrun */
  1478. GMF_ASF_RX_OVER_ON = 1<<17, /* enable flushing of ASF when overrun */
  1479. GMF_ASF_RX_OVER_OFF = 1<<16, /* disable flushing of ASF when overrun */
  1480. GMF_WP_TST_ON = 1<<14, /* Write Pointer Test On */
  1481. GMF_WP_TST_OFF = 1<<13, /* Write Pointer Test Off */
  1482. GMF_WP_STEP = 1<<12, /* Write Pointer Step/Increment */
  1483. GMF_RP_TST_ON = 1<<10, /* Read Pointer Test On */
  1484. GMF_RP_TST_OFF = 1<<9, /* Read Pointer Test Off */
  1485. GMF_RP_STEP = 1<<8, /* Read Pointer Step/Increment */
  1486. GMF_RX_F_FL_ON = 1<<7, /* Rx FIFO Flush Mode On */
  1487. GMF_RX_F_FL_OFF = 1<<6, /* Rx FIFO Flush Mode Off */
  1488. GMF_CLI_RX_FO = 1<<5, /* Clear IRQ Rx FIFO Overrun */
  1489. GMF_CLI_RX_C = 1<<4, /* Clear IRQ Rx Frame Complete */
  1490. GMF_OPER_ON = 1<<3, /* Operational Mode On */
  1491. GMF_OPER_OFF = 1<<2, /* Operational Mode Off */
  1492. GMF_RST_CLR = 1<<1, /* Clear GMAC FIFO Reset */
  1493. GMF_RST_SET = 1<<0, /* Set GMAC FIFO Reset */
  1494. RX_GMF_FL_THR_DEF = 0xa, /* flush threshold (default) */
  1495. GMF_RX_CTRL_DEF = GMF_OPER_ON | GMF_RX_F_FL_ON,
  1496. };
  1497. /* TX_GMF_CTRL_T 32 bit Tx GMAC FIFO Control/Test */
  1498. enum {
  1499. TX_STFW_DIS = 1<<31,/* Disable Store & Forward (Yukon-EC Ultra) */
  1500. TX_STFW_ENA = 1<<30,/* Enable Store & Forward (Yukon-EC Ultra) */
  1501. TX_VLAN_TAG_ON = 1<<25,/* enable VLAN tagging */
  1502. TX_VLAN_TAG_OFF = 1<<24,/* disable VLAN tagging */
  1503. TX_JUMBO_ENA = 1<<23,/* PCI Jumbo Mode enable (Yukon-EC Ultra) */
  1504. TX_JUMBO_DIS = 1<<22,/* PCI Jumbo Mode enable (Yukon-EC Ultra) */
  1505. GMF_WSP_TST_ON = 1<<18,/* Write Shadow Pointer Test On */
  1506. GMF_WSP_TST_OFF = 1<<17,/* Write Shadow Pointer Test Off */
  1507. GMF_WSP_STEP = 1<<16,/* Write Shadow Pointer Step/Increment */
  1508. GMF_CLI_TX_FU = 1<<6, /* Clear IRQ Tx FIFO Underrun */
  1509. GMF_CLI_TX_FC = 1<<5, /* Clear IRQ Tx Frame Complete */
  1510. GMF_CLI_TX_PE = 1<<4, /* Clear IRQ Tx Parity Error */
  1511. };
  1512. /* GMAC_TI_ST_CTRL 8 bit Time Stamp Timer Ctrl Reg (YUKON only) */
  1513. enum {
  1514. GMT_ST_START = 1<<2, /* Start Time Stamp Timer */
  1515. GMT_ST_STOP = 1<<1, /* Stop Time Stamp Timer */
  1516. GMT_ST_CLR_IRQ = 1<<0, /* Clear Time Stamp Timer IRQ */
  1517. };
  1518. /* B28_Y2_ASF_STAT_CMD 32 bit ASF Status and Command Reg */
  1519. enum {
  1520. Y2_ASF_OS_PRES = 1<<4, /* ASF operation system present */
  1521. Y2_ASF_RESET = 1<<3, /* ASF system in reset state */
  1522. Y2_ASF_RUNNING = 1<<2, /* ASF system operational */
  1523. Y2_ASF_CLR_HSTI = 1<<1, /* Clear ASF IRQ */
  1524. Y2_ASF_IRQ = 1<<0, /* Issue an IRQ to ASF system */
  1525. Y2_ASF_UC_STATE = 3<<2, /* ASF uC State */
  1526. Y2_ASF_CLK_HALT = 0, /* ASF system clock stopped */
  1527. };
  1528. /* B28_Y2_ASF_HOST_COM 32 bit ASF Host Communication Reg */
  1529. enum {
  1530. Y2_ASF_CLR_ASFI = 1<<1, /* Clear host IRQ */
  1531. Y2_ASF_HOST_IRQ = 1<<0, /* Issue an IRQ to HOST system */
  1532. };
  1533. /* HCU_CCSR CPU Control and Status Register */
  1534. enum {
  1535. HCU_CCSR_SMBALERT_MONITOR= 1<<27, /* SMBALERT pin monitor */
  1536. HCU_CCSR_CPU_SLEEP = 1<<26, /* CPU sleep status */
  1537. /* Clock Stretching Timeout */
  1538. HCU_CCSR_CS_TO = 1<<25,
  1539. HCU_CCSR_WDOG = 1<<24, /* Watchdog Reset */
  1540. HCU_CCSR_CLR_IRQ_HOST = 1<<17, /* Clear IRQ_HOST */
  1541. HCU_CCSR_SET_IRQ_HCU = 1<<16, /* Set IRQ_HCU */
  1542. HCU_CCSR_AHB_RST = 1<<9, /* Reset AHB bridge */
  1543. HCU_CCSR_CPU_RST_MODE = 1<<8, /* CPU Reset Mode */
  1544. HCU_CCSR_SET_SYNC_CPU = 1<<5,
  1545. HCU_CCSR_CPU_CLK_DIVIDE_MSK = 3<<3,/* CPU Clock Divide */
  1546. HCU_CCSR_CPU_CLK_DIVIDE_BASE= 1<<3,
  1547. HCU_CCSR_OS_PRSNT = 1<<2, /* ASF OS Present */
  1548. /* Microcontroller State */
  1549. HCU_CCSR_UC_STATE_MSK = 3,
  1550. HCU_CCSR_UC_STATE_BASE = 1<<0,
  1551. HCU_CCSR_ASF_RESET = 0,
  1552. HCU_CCSR_ASF_HALTED = 1<<1,
  1553. HCU_CCSR_ASF_RUNNING = 1<<0,
  1554. };
  1555. /* HCU_HCSR Host Control and Status Register */
  1556. enum {
  1557. HCU_HCSR_SET_IRQ_CPU = 1<<16, /* Set IRQ_CPU */
  1558. HCU_HCSR_CLR_IRQ_HCU = 1<<1, /* Clear IRQ_HCU */
  1559. HCU_HCSR_SET_IRQ_HOST = 1<<0, /* Set IRQ_HOST */
  1560. };
  1561. /* STAT_CTRL 32 bit Status BMU control register (Yukon-2 only) */
  1562. enum {
  1563. SC_STAT_CLR_IRQ = 1<<4, /* Status Burst IRQ clear */
  1564. SC_STAT_OP_ON = 1<<3, /* Operational Mode On */
  1565. SC_STAT_OP_OFF = 1<<2, /* Operational Mode Off */
  1566. SC_STAT_RST_CLR = 1<<1, /* Clear Status Unit Reset (Enable) */
  1567. SC_STAT_RST_SET = 1<<0, /* Set Status Unit Reset */
  1568. };
  1569. /* GMAC_CTRL 32 bit GMAC Control Reg (YUKON only) */
  1570. enum {
  1571. GMC_SET_RST = 1<<15,/* MAC SEC RST */
  1572. GMC_SEC_RST_OFF = 1<<14,/* MAC SEC RSt OFF */
  1573. GMC_BYP_MACSECRX_ON = 1<<13,/* Bypass macsec RX */
  1574. GMC_BYP_MACSECRX_OFF= 1<<12,/* Bypass macsec RX off */
  1575. GMC_BYP_MACSECTX_ON = 1<<11,/* Bypass macsec TX */
  1576. GMC_BYP_MACSECTX_OFF= 1<<10,/* Bypass macsec TX off*/
  1577. GMC_BYP_RETR_ON = 1<<9, /* Bypass retransmit FIFO On */
  1578. GMC_BYP_RETR_OFF= 1<<8, /* Bypass retransmit FIFO Off */
  1579. GMC_H_BURST_ON = 1<<7, /* Half Duplex Burst Mode On */
  1580. GMC_H_BURST_OFF = 1<<6, /* Half Duplex Burst Mode Off */
  1581. GMC_F_LOOPB_ON = 1<<5, /* FIFO Loopback On */
  1582. GMC_F_LOOPB_OFF = 1<<4, /* FIFO Loopback Off */
  1583. GMC_PAUSE_ON = 1<<3, /* Pause On */
  1584. GMC_PAUSE_OFF = 1<<2, /* Pause Off */
  1585. GMC_RST_CLR = 1<<1, /* Clear GMAC Reset */
  1586. GMC_RST_SET = 1<<0, /* Set GMAC Reset */
  1587. };
  1588. /* GPHY_CTRL 32 bit GPHY Control Reg (YUKON only) */
  1589. enum {
  1590. GPC_RST_CLR = 1<<1, /* Clear GPHY Reset */
  1591. GPC_RST_SET = 1<<0, /* Set GPHY Reset */
  1592. };
  1593. /* GMAC_IRQ_SRC 8 bit GMAC Interrupt Source Reg (YUKON only) */
  1594. /* GMAC_IRQ_MSK 8 bit GMAC Interrupt Mask Reg (YUKON only) */
  1595. enum {
  1596. GM_IS_TX_CO_OV = 1<<5, /* Transmit Counter Overflow IRQ */
  1597. GM_IS_RX_CO_OV = 1<<4, /* Receive Counter Overflow IRQ */
  1598. GM_IS_TX_FF_UR = 1<<3, /* Transmit FIFO Underrun */
  1599. GM_IS_TX_COMPL = 1<<2, /* Frame Transmission Complete */
  1600. GM_IS_RX_FF_OR = 1<<1, /* Receive FIFO Overrun */
  1601. GM_IS_RX_COMPL = 1<<0, /* Frame Reception Complete */
  1602. #define GMAC_DEF_MSK GM_IS_TX_FF_UR
  1603. };
  1604. /* GMAC_LINK_CTRL 16 bit GMAC Link Control Reg (YUKON only) */
  1605. enum { /* Bits 15.. 2: reserved */
  1606. GMLC_RST_CLR = 1<<1, /* Clear GMAC Link Reset */
  1607. GMLC_RST_SET = 1<<0, /* Set GMAC Link Reset */
  1608. };
  1609. /* WOL_CTRL_STAT 16 bit WOL Control/Status Reg */
  1610. enum {
  1611. WOL_CTL_LINK_CHG_OCC = 1<<15,
  1612. WOL_CTL_MAGIC_PKT_OCC = 1<<14,
  1613. WOL_CTL_PATTERN_OCC = 1<<13,
  1614. WOL_CTL_CLEAR_RESULT = 1<<12,
  1615. WOL_CTL_ENA_PME_ON_LINK_CHG = 1<<11,
  1616. WOL_CTL_DIS_PME_ON_LINK_CHG = 1<<10,
  1617. WOL_CTL_ENA_PME_ON_MAGIC_PKT = 1<<9,
  1618. WOL_CTL_DIS_PME_ON_MAGIC_PKT = 1<<8,
  1619. WOL_CTL_ENA_PME_ON_PATTERN = 1<<7,
  1620. WOL_CTL_DIS_PME_ON_PATTERN = 1<<6,
  1621. WOL_CTL_ENA_LINK_CHG_UNIT = 1<<5,
  1622. WOL_CTL_DIS_LINK_CHG_UNIT = 1<<4,
  1623. WOL_CTL_ENA_MAGIC_PKT_UNIT = 1<<3,
  1624. WOL_CTL_DIS_MAGIC_PKT_UNIT = 1<<2,
  1625. WOL_CTL_ENA_PATTERN_UNIT = 1<<1,
  1626. WOL_CTL_DIS_PATTERN_UNIT = 1<<0,
  1627. };
  1628. /* Control flags */
  1629. enum {
  1630. UDPTCP = 1<<0,
  1631. CALSUM = 1<<1,
  1632. WR_SUM = 1<<2,
  1633. INIT_SUM= 1<<3,
  1634. LOCK_SUM= 1<<4,
  1635. INS_VLAN= 1<<5,
  1636. EOP = 1<<7,
  1637. };
  1638. enum {
  1639. HW_OWNER = 1<<7,
  1640. OP_TCPWRITE = 0x11,
  1641. OP_TCPSTART = 0x12,
  1642. OP_TCPINIT = 0x14,
  1643. OP_TCPLCK = 0x18,
  1644. OP_TCPCHKSUM = OP_TCPSTART,
  1645. OP_TCPIS = OP_TCPINIT | OP_TCPSTART,
  1646. OP_TCPLW = OP_TCPLCK | OP_TCPWRITE,
  1647. OP_TCPLSW = OP_TCPLCK | OP_TCPSTART | OP_TCPWRITE,
  1648. OP_TCPLISW = OP_TCPLCK | OP_TCPINIT | OP_TCPSTART | OP_TCPWRITE,
  1649. OP_ADDR64 = 0x21,
  1650. OP_VLAN = 0x22,
  1651. OP_ADDR64VLAN = OP_ADDR64 | OP_VLAN,
  1652. OP_LRGLEN = 0x24,
  1653. OP_LRGLENVLAN = OP_LRGLEN | OP_VLAN,
  1654. OP_MSS = 0x28,
  1655. OP_MSSVLAN = OP_MSS | OP_VLAN,
  1656. OP_BUFFER = 0x40,
  1657. OP_PACKET = 0x41,
  1658. OP_LARGESEND = 0x43,
  1659. OP_LSOV2 = 0x45,
  1660. /* YUKON-2 STATUS opcodes defines */
  1661. OP_RXSTAT = 0x60,
  1662. OP_RXTIMESTAMP = 0x61,
  1663. OP_RXVLAN = 0x62,
  1664. OP_RXCHKS = 0x64,
  1665. OP_RXCHKSVLAN = OP_RXCHKS | OP_RXVLAN,
  1666. OP_RXTIMEVLAN = OP_RXTIMESTAMP | OP_RXVLAN,
  1667. OP_RSS_HASH = 0x65,
  1668. OP_TXINDEXLE = 0x68,
  1669. OP_MACSEC = 0x6c,
  1670. OP_PUTIDX = 0x70,
  1671. };
  1672. enum status_css {
  1673. CSS_TCPUDPCSOK = 1<<7, /* TCP / UDP checksum is ok */
  1674. CSS_ISUDP = 1<<6, /* packet is a UDP packet */
  1675. CSS_ISTCP = 1<<5, /* packet is a TCP packet */
  1676. CSS_ISIPFRAG = 1<<4, /* packet is a TCP/UDP frag, CS calc not done */
  1677. CSS_ISIPV6 = 1<<3, /* packet is a IPv6 packet */
  1678. CSS_IPV4CSUMOK = 1<<2, /* IP v4: TCP header checksum is ok */
  1679. CSS_ISIPV4 = 1<<1, /* packet is a IPv4 packet */
  1680. CSS_LINK_BIT = 1<<0, /* port number (legacy) */
  1681. };
  1682. /* Yukon 2 hardware interface */
  1683. struct sky2_tx_le {
  1684. __le32 addr;
  1685. __le16 length; /* also vlan tag or checksum start */
  1686. u8 ctrl;
  1687. u8 opcode;
  1688. } __attribute((packed));
  1689. struct sky2_rx_le {
  1690. __le32 addr;
  1691. __le16 length;
  1692. u8 ctrl;
  1693. u8 opcode;
  1694. } __attribute((packed));
  1695. struct sky2_status_le {
  1696. __le32 status; /* also checksum */
  1697. __le16 length; /* also vlan tag */
  1698. u8 css;
  1699. u8 opcode;
  1700. } __attribute((packed));
  1701. struct tx_ring_info {
  1702. struct sk_buff *skb;
  1703. DECLARE_PCI_UNMAP_ADDR(mapaddr);
  1704. DECLARE_PCI_UNMAP_ADDR(maplen);
  1705. };
  1706. struct rx_ring_info {
  1707. struct sk_buff *skb;
  1708. dma_addr_t data_addr;
  1709. DECLARE_PCI_UNMAP_ADDR(data_size);
  1710. dma_addr_t frag_addr[ETH_JUMBO_MTU >> PAGE_SHIFT];
  1711. };
  1712. enum flow_control {
  1713. FC_NONE = 0,
  1714. FC_TX = 1,
  1715. FC_RX = 2,
  1716. FC_BOTH = 3,
  1717. };
  1718. struct sky2_port {
  1719. struct sky2_hw *hw;
  1720. struct net_device *netdev;
  1721. unsigned port;
  1722. u32 msg_enable;
  1723. spinlock_t phy_lock;
  1724. struct tx_ring_info *tx_ring;
  1725. struct sky2_tx_le *tx_le;
  1726. u16 tx_cons; /* next le to check */
  1727. u16 tx_prod; /* next le to use */
  1728. u16 tx_next; /* debug only */
  1729. u32 tx_addr64;
  1730. u16 tx_pending;
  1731. u16 tx_last_mss;
  1732. u32 tx_tcpsum;
  1733. struct rx_ring_info *rx_ring ____cacheline_aligned_in_smp;
  1734. struct sky2_rx_le *rx_le;
  1735. u32 rx_addr64;
  1736. u16 rx_next; /* next re to check */
  1737. u16 rx_put; /* next le index to use */
  1738. u16 rx_pending;
  1739. u16 rx_data_size;
  1740. u16 rx_nfrags;
  1741. #ifdef SKY2_VLAN_TAG_USED
  1742. u16 rx_tag;
  1743. struct vlan_group *vlgrp;
  1744. #endif
  1745. dma_addr_t rx_le_map;
  1746. dma_addr_t tx_le_map;
  1747. u16 advertising; /* ADVERTISED_ bits */
  1748. u16 speed; /* SPEED_1000, SPEED_100, ... */
  1749. u8 autoneg; /* AUTONEG_ENABLE, AUTONEG_DISABLE */
  1750. u8 duplex; /* DUPLEX_HALF, DUPLEX_FULL */
  1751. u8 rx_csum;
  1752. u8 wol;
  1753. enum flow_control flow_mode;
  1754. enum flow_control flow_status;
  1755. #ifdef CONFIG_SKY2_DEBUG
  1756. struct dentry *debugfs;
  1757. #endif
  1758. struct net_device_stats net_stats;
  1759. };
  1760. struct sky2_hw {
  1761. void __iomem *regs;
  1762. struct pci_dev *pdev;
  1763. struct net_device *dev[2];
  1764. u8 chip_id;
  1765. u8 chip_rev;
  1766. u8 pmd_type;
  1767. u8 ports;
  1768. struct sky2_status_le *st_le;
  1769. u32 st_idx;
  1770. dma_addr_t st_dma;
  1771. struct timer_list idle_timer;
  1772. struct work_struct restart_work;
  1773. int msi;
  1774. wait_queue_head_t msi_wait;
  1775. };
  1776. static inline int sky2_is_copper(const struct sky2_hw *hw)
  1777. {
  1778. return !(hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P');
  1779. }
  1780. /* Register accessor for memory mapped device */
  1781. static inline u32 sky2_read32(const struct sky2_hw *hw, unsigned reg)
  1782. {
  1783. return readl(hw->regs + reg);
  1784. }
  1785. static inline u16 sky2_read16(const struct sky2_hw *hw, unsigned reg)
  1786. {
  1787. return readw(hw->regs + reg);
  1788. }
  1789. static inline u8 sky2_read8(const struct sky2_hw *hw, unsigned reg)
  1790. {
  1791. return readb(hw->regs + reg);
  1792. }
  1793. static inline void sky2_write32(const struct sky2_hw *hw, unsigned reg, u32 val)
  1794. {
  1795. writel(val, hw->regs + reg);
  1796. }
  1797. static inline void sky2_write16(const struct sky2_hw *hw, unsigned reg, u16 val)
  1798. {
  1799. writew(val, hw->regs + reg);
  1800. }
  1801. static inline void sky2_write8(const struct sky2_hw *hw, unsigned reg, u8 val)
  1802. {
  1803. writeb(val, hw->regs + reg);
  1804. }
  1805. /* Yukon PHY related registers */
  1806. #define SK_GMAC_REG(port,reg) \
  1807. (BASE_GMAC_1 + (port) * (BASE_GMAC_2-BASE_GMAC_1) + (reg))
  1808. #define GM_PHY_RETRIES 100
  1809. static inline u16 gma_read16(const struct sky2_hw *hw, unsigned port, unsigned reg)
  1810. {
  1811. return sky2_read16(hw, SK_GMAC_REG(port,reg));
  1812. }
  1813. static inline u32 gma_read32(struct sky2_hw *hw, unsigned port, unsigned reg)
  1814. {
  1815. unsigned base = SK_GMAC_REG(port, reg);
  1816. return (u32) sky2_read16(hw, base)
  1817. | (u32) sky2_read16(hw, base+4) << 16;
  1818. }
  1819. static inline void gma_write16(const struct sky2_hw *hw, unsigned port, int r, u16 v)
  1820. {
  1821. sky2_write16(hw, SK_GMAC_REG(port,r), v);
  1822. }
  1823. static inline void gma_set_addr(struct sky2_hw *hw, unsigned port, unsigned reg,
  1824. const u8 *addr)
  1825. {
  1826. gma_write16(hw, port, reg, (u16) addr[0] | ((u16) addr[1] << 8));
  1827. gma_write16(hw, port, reg+4,(u16) addr[2] | ((u16) addr[3] << 8));
  1828. gma_write16(hw, port, reg+8,(u16) addr[4] | ((u16) addr[5] << 8));
  1829. }
  1830. /* PCI config space access */
  1831. static inline u32 sky2_pci_read32(const struct sky2_hw *hw, unsigned reg)
  1832. {
  1833. return sky2_read32(hw, Y2_CFG_SPC + reg);
  1834. }
  1835. static inline u16 sky2_pci_read16(const struct sky2_hw *hw, unsigned reg)
  1836. {
  1837. return sky2_read16(hw, Y2_CFG_SPC + reg);
  1838. }
  1839. static inline void sky2_pci_write32(struct sky2_hw *hw, unsigned reg, u32 val)
  1840. {
  1841. sky2_write32(hw, Y2_CFG_SPC + reg, val);
  1842. }
  1843. static inline void sky2_pci_write16(struct sky2_hw *hw, unsigned reg, u16 val)
  1844. {
  1845. sky2_write16(hw, Y2_CFG_SPC + reg, val);
  1846. }
  1847. #endif