sky2.c 110 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.16"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define RX_SKB_ALIGN 8
  61. #define TX_RING_SIZE 512
  62. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  63. #define TX_MIN_PENDING 64
  64. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define SKY2_EEPROM_MAGIC 0x9955aabb
  71. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 128;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static int idle_timeout = 100;
  86. module_param(idle_timeout, int, 0);
  87. MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
  88. static const struct pci_device_id sky2_id_table[] = {
  89. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  90. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  93. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  94. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { 0 }
  120. };
  121. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  122. /* Avoid conditionals by using array */
  123. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  124. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  125. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  126. /* This driver supports yukon2 chipset only */
  127. static const char *yukon2_name[] = {
  128. "XL", /* 0xb3 */
  129. "EC Ultra", /* 0xb4 */
  130. "Extreme", /* 0xb5 */
  131. "EC", /* 0xb6 */
  132. "FE", /* 0xb7 */
  133. };
  134. /* Access to external PHY */
  135. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  136. {
  137. int i;
  138. gma_write16(hw, port, GM_SMI_DATA, val);
  139. gma_write16(hw, port, GM_SMI_CTRL,
  140. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  141. for (i = 0; i < PHY_RETRIES; i++) {
  142. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  143. return 0;
  144. udelay(1);
  145. }
  146. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  147. return -ETIMEDOUT;
  148. }
  149. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  150. {
  151. int i;
  152. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  153. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  154. for (i = 0; i < PHY_RETRIES; i++) {
  155. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  156. *val = gma_read16(hw, port, GM_SMI_DATA);
  157. return 0;
  158. }
  159. udelay(1);
  160. }
  161. return -ETIMEDOUT;
  162. }
  163. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  164. {
  165. u16 v;
  166. if (__gm_phy_read(hw, port, reg, &v) != 0)
  167. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  168. return v;
  169. }
  170. static void sky2_power_on(struct sky2_hw *hw)
  171. {
  172. /* switch power to VCC (WA for VAUX problem) */
  173. sky2_write8(hw, B0_POWER_CTRL,
  174. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  175. /* disable Core Clock Division, */
  176. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  177. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  178. /* enable bits are inverted */
  179. sky2_write8(hw, B2_Y2_CLK_GATE,
  180. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  181. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  182. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  183. else
  184. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  185. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  186. u32 reg;
  187. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  188. /* set all bits to 0 except bits 15..12 and 8 */
  189. reg &= P_ASPM_CONTROL_MSK;
  190. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  191. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  192. /* set all bits to 0 except bits 28 & 27 */
  193. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  194. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  195. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  196. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  197. reg = sky2_read32(hw, B2_GP_IO);
  198. reg |= GLB_GPIO_STAT_RACE_DIS;
  199. sky2_write32(hw, B2_GP_IO, reg);
  200. }
  201. }
  202. static void sky2_power_aux(struct sky2_hw *hw)
  203. {
  204. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  205. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  206. else
  207. /* enable bits are inverted */
  208. sky2_write8(hw, B2_Y2_CLK_GATE,
  209. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  210. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  211. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  212. /* switch power to VAUX */
  213. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  214. sky2_write8(hw, B0_POWER_CTRL,
  215. (PC_VAUX_ENA | PC_VCC_ENA |
  216. PC_VAUX_ON | PC_VCC_OFF));
  217. }
  218. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  219. {
  220. u16 reg;
  221. /* disable all GMAC IRQ's */
  222. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  223. /* disable PHY IRQs */
  224. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  225. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  226. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  227. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  228. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  229. reg = gma_read16(hw, port, GM_RX_CTRL);
  230. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  231. gma_write16(hw, port, GM_RX_CTRL, reg);
  232. }
  233. /* flow control to advertise bits */
  234. static const u16 copper_fc_adv[] = {
  235. [FC_NONE] = 0,
  236. [FC_TX] = PHY_M_AN_ASP,
  237. [FC_RX] = PHY_M_AN_PC,
  238. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  239. };
  240. /* flow control to advertise bits when using 1000BaseX */
  241. static const u16 fiber_fc_adv[] = {
  242. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  243. [FC_TX] = PHY_M_P_ASYM_MD_X,
  244. [FC_RX] = PHY_M_P_SYM_MD_X,
  245. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  246. };
  247. /* flow control to GMA disable bits */
  248. static const u16 gm_fc_disable[] = {
  249. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  250. [FC_TX] = GM_GPCR_FC_RX_DIS,
  251. [FC_RX] = GM_GPCR_FC_TX_DIS,
  252. [FC_BOTH] = 0,
  253. };
  254. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  255. {
  256. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  257. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  258. if (sky2->autoneg == AUTONEG_ENABLE
  259. && !(hw->chip_id == CHIP_ID_YUKON_XL
  260. || hw->chip_id == CHIP_ID_YUKON_EC_U
  261. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  262. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  263. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  264. PHY_M_EC_MAC_S_MSK);
  265. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  266. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  267. if (hw->chip_id == CHIP_ID_YUKON_EC)
  268. /* set downshift counter to 3x and enable downshift */
  269. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  270. else
  271. /* set master & slave downshift counter to 1x */
  272. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  273. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  274. }
  275. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  276. if (sky2_is_copper(hw)) {
  277. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  278. /* enable automatic crossover */
  279. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  280. } else {
  281. /* disable energy detect */
  282. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  283. /* enable automatic crossover */
  284. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  285. /* downshift on PHY 88E1112 and 88E1149 is changed */
  286. if (sky2->autoneg == AUTONEG_ENABLE
  287. && (hw->chip_id == CHIP_ID_YUKON_XL
  288. || hw->chip_id == CHIP_ID_YUKON_EC_U
  289. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  290. /* set downshift counter to 3x and enable downshift */
  291. ctrl &= ~PHY_M_PC_DSC_MSK;
  292. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  293. }
  294. }
  295. } else {
  296. /* workaround for deviation #4.88 (CRC errors) */
  297. /* disable Automatic Crossover */
  298. ctrl &= ~PHY_M_PC_MDIX_MSK;
  299. }
  300. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  301. /* special setup for PHY 88E1112 Fiber */
  302. if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
  303. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  304. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  305. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  306. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  307. ctrl &= ~PHY_M_MAC_MD_MSK;
  308. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  309. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  310. if (hw->pmd_type == 'P') {
  311. /* select page 1 to access Fiber registers */
  312. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  313. /* for SFP-module set SIGDET polarity to low */
  314. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  315. ctrl |= PHY_M_FIB_SIGD_POL;
  316. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  317. }
  318. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  319. }
  320. ctrl = PHY_CT_RESET;
  321. ct1000 = 0;
  322. adv = PHY_AN_CSMA;
  323. reg = 0;
  324. if (sky2->autoneg == AUTONEG_ENABLE) {
  325. if (sky2_is_copper(hw)) {
  326. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  327. ct1000 |= PHY_M_1000C_AFD;
  328. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  329. ct1000 |= PHY_M_1000C_AHD;
  330. if (sky2->advertising & ADVERTISED_100baseT_Full)
  331. adv |= PHY_M_AN_100_FD;
  332. if (sky2->advertising & ADVERTISED_100baseT_Half)
  333. adv |= PHY_M_AN_100_HD;
  334. if (sky2->advertising & ADVERTISED_10baseT_Full)
  335. adv |= PHY_M_AN_10_FD;
  336. if (sky2->advertising & ADVERTISED_10baseT_Half)
  337. adv |= PHY_M_AN_10_HD;
  338. adv |= copper_fc_adv[sky2->flow_mode];
  339. } else { /* special defines for FIBER (88E1040S only) */
  340. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  341. adv |= PHY_M_AN_1000X_AFD;
  342. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  343. adv |= PHY_M_AN_1000X_AHD;
  344. adv |= fiber_fc_adv[sky2->flow_mode];
  345. }
  346. /* Restart Auto-negotiation */
  347. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  348. } else {
  349. /* forced speed/duplex settings */
  350. ct1000 = PHY_M_1000C_MSE;
  351. /* Disable auto update for duplex flow control and speed */
  352. reg |= GM_GPCR_AU_ALL_DIS;
  353. switch (sky2->speed) {
  354. case SPEED_1000:
  355. ctrl |= PHY_CT_SP1000;
  356. reg |= GM_GPCR_SPEED_1000;
  357. break;
  358. case SPEED_100:
  359. ctrl |= PHY_CT_SP100;
  360. reg |= GM_GPCR_SPEED_100;
  361. break;
  362. }
  363. if (sky2->duplex == DUPLEX_FULL) {
  364. reg |= GM_GPCR_DUP_FULL;
  365. ctrl |= PHY_CT_DUP_MD;
  366. } else if (sky2->speed < SPEED_1000)
  367. sky2->flow_mode = FC_NONE;
  368. reg |= gm_fc_disable[sky2->flow_mode];
  369. /* Forward pause packets to GMAC? */
  370. if (sky2->flow_mode & FC_RX)
  371. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  372. else
  373. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  374. }
  375. gma_write16(hw, port, GM_GP_CTRL, reg);
  376. if (hw->chip_id != CHIP_ID_YUKON_FE)
  377. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  378. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  379. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  380. /* Setup Phy LED's */
  381. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  382. ledover = 0;
  383. switch (hw->chip_id) {
  384. case CHIP_ID_YUKON_FE:
  385. /* on 88E3082 these bits are at 11..9 (shifted left) */
  386. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  387. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  388. /* delete ACT LED control bits */
  389. ctrl &= ~PHY_M_FELP_LED1_MSK;
  390. /* change ACT LED control to blink mode */
  391. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  392. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  393. break;
  394. case CHIP_ID_YUKON_XL:
  395. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  396. /* select page 3 to access LED control register */
  397. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  398. /* set LED Function Control register */
  399. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  400. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  401. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  402. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  403. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  404. /* set Polarity Control register */
  405. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  406. (PHY_M_POLC_LS1_P_MIX(4) |
  407. PHY_M_POLC_IS0_P_MIX(4) |
  408. PHY_M_POLC_LOS_CTRL(2) |
  409. PHY_M_POLC_INIT_CTRL(2) |
  410. PHY_M_POLC_STA1_CTRL(2) |
  411. PHY_M_POLC_STA0_CTRL(2)));
  412. /* restore page register */
  413. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  414. break;
  415. case CHIP_ID_YUKON_EC_U:
  416. case CHIP_ID_YUKON_EX:
  417. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  418. /* select page 3 to access LED control register */
  419. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  420. /* set LED Function Control register */
  421. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  422. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  423. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  424. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  425. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  426. /* set Blink Rate in LED Timer Control Register */
  427. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  428. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  429. /* restore page register */
  430. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  431. break;
  432. default:
  433. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  434. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  435. /* turn off the Rx LED (LED_RX) */
  436. ledover &= ~PHY_M_LED_MO_RX;
  437. }
  438. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  439. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  440. /* apply fixes in PHY AFE */
  441. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  442. /* increase differential signal amplitude in 10BASE-T */
  443. gm_phy_write(hw, port, 0x18, 0xaa99);
  444. gm_phy_write(hw, port, 0x17, 0x2011);
  445. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  446. gm_phy_write(hw, port, 0x18, 0xa204);
  447. gm_phy_write(hw, port, 0x17, 0x2002);
  448. /* set page register to 0 */
  449. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  450. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  451. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  452. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  453. /* turn on 100 Mbps LED (LED_LINK100) */
  454. ledover |= PHY_M_LED_MO_100;
  455. }
  456. if (ledover)
  457. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  458. }
  459. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  460. if (sky2->autoneg == AUTONEG_ENABLE)
  461. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  462. else
  463. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  464. }
  465. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  466. {
  467. u32 reg1;
  468. static const u32 phy_power[]
  469. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  470. /* looks like this XL is back asswards .. */
  471. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  472. onoff = !onoff;
  473. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  474. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  475. if (onoff)
  476. /* Turn off phy power saving */
  477. reg1 &= ~phy_power[port];
  478. else
  479. reg1 |= phy_power[port];
  480. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  481. sky2_pci_read32(hw, PCI_DEV_REG1);
  482. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  483. udelay(100);
  484. }
  485. /* Force a renegotiation */
  486. static void sky2_phy_reinit(struct sky2_port *sky2)
  487. {
  488. spin_lock_bh(&sky2->phy_lock);
  489. sky2_phy_init(sky2->hw, sky2->port);
  490. spin_unlock_bh(&sky2->phy_lock);
  491. }
  492. /* Put device in state to listen for Wake On Lan */
  493. static void sky2_wol_init(struct sky2_port *sky2)
  494. {
  495. struct sky2_hw *hw = sky2->hw;
  496. unsigned port = sky2->port;
  497. enum flow_control save_mode;
  498. u16 ctrl;
  499. u32 reg1;
  500. /* Bring hardware out of reset */
  501. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  502. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  503. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  504. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  505. /* Force to 10/100
  506. * sky2_reset will re-enable on resume
  507. */
  508. save_mode = sky2->flow_mode;
  509. ctrl = sky2->advertising;
  510. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  511. sky2->flow_mode = FC_NONE;
  512. sky2_phy_power(hw, port, 1);
  513. sky2_phy_reinit(sky2);
  514. sky2->flow_mode = save_mode;
  515. sky2->advertising = ctrl;
  516. /* Set GMAC to no flow control and auto update for speed/duplex */
  517. gma_write16(hw, port, GM_GP_CTRL,
  518. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  519. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  520. /* Set WOL address */
  521. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  522. sky2->netdev->dev_addr, ETH_ALEN);
  523. /* Turn on appropriate WOL control bits */
  524. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  525. ctrl = 0;
  526. if (sky2->wol & WAKE_PHY)
  527. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  528. else
  529. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  530. if (sky2->wol & WAKE_MAGIC)
  531. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  532. else
  533. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  534. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  535. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  536. /* Turn on legacy PCI-Express PME mode */
  537. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  538. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  539. reg1 |= PCI_Y2_PME_LEGACY;
  540. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  541. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  542. /* block receiver */
  543. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  544. }
  545. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  546. {
  547. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev != CHIP_REV_YU_EX_A0) {
  548. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  549. TX_STFW_ENA |
  550. (hw->dev[port]->mtu > ETH_DATA_LEN) ? TX_JUMBO_ENA : TX_JUMBO_DIS);
  551. } else {
  552. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  553. /* set Tx GMAC FIFO Almost Empty Threshold */
  554. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  555. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  556. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  557. TX_JUMBO_ENA | TX_STFW_DIS);
  558. /* Can't do offload because of lack of store/forward */
  559. hw->dev[port]->features &= ~(NETIF_F_TSO | NETIF_F_SG
  560. | NETIF_F_ALL_CSUM);
  561. } else
  562. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  563. TX_JUMBO_DIS | TX_STFW_ENA);
  564. }
  565. }
  566. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  567. {
  568. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  569. u16 reg;
  570. int i;
  571. const u8 *addr = hw->dev[port]->dev_addr;
  572. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  573. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  574. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  575. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  576. /* WA DEV_472 -- looks like crossed wires on port 2 */
  577. /* clear GMAC 1 Control reset */
  578. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  579. do {
  580. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  581. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  582. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  583. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  584. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  585. }
  586. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  587. /* Enable Transmit FIFO Underrun */
  588. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  589. spin_lock_bh(&sky2->phy_lock);
  590. sky2_phy_init(hw, port);
  591. spin_unlock_bh(&sky2->phy_lock);
  592. /* MIB clear */
  593. reg = gma_read16(hw, port, GM_PHY_ADDR);
  594. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  595. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  596. gma_read16(hw, port, i);
  597. gma_write16(hw, port, GM_PHY_ADDR, reg);
  598. /* transmit control */
  599. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  600. /* receive control reg: unicast + multicast + no FCS */
  601. gma_write16(hw, port, GM_RX_CTRL,
  602. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  603. /* transmit flow control */
  604. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  605. /* transmit parameter */
  606. gma_write16(hw, port, GM_TX_PARAM,
  607. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  608. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  609. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  610. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  611. /* serial mode register */
  612. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  613. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  614. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  615. reg |= GM_SMOD_JUMBO_ENA;
  616. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  617. /* virtual address for data */
  618. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  619. /* physical address: used for pause frames */
  620. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  621. /* ignore counter overflows */
  622. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  623. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  624. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  625. /* Configure Rx MAC FIFO */
  626. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  627. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  628. if (hw->chip_id == CHIP_ID_YUKON_EX)
  629. reg |= GMF_RX_OVER_ON;
  630. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  631. /* Flush Rx MAC FIFO on any flow control or error */
  632. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  633. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  634. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  635. /* Configure Tx MAC FIFO */
  636. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  637. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  638. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  639. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  640. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  641. sky2_set_tx_stfwd(hw, port);
  642. }
  643. }
  644. /* Assign Ram Buffer allocation to queue */
  645. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  646. {
  647. u32 end;
  648. /* convert from K bytes to qwords used for hw register */
  649. start *= 1024/8;
  650. space *= 1024/8;
  651. end = start + space - 1;
  652. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  653. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  654. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  655. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  656. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  657. if (q == Q_R1 || q == Q_R2) {
  658. u32 tp = space - space/4;
  659. /* On receive queue's set the thresholds
  660. * give receiver priority when > 3/4 full
  661. * send pause when down to 2K
  662. */
  663. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  664. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  665. tp = space - 2048/8;
  666. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  667. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  668. } else {
  669. /* Enable store & forward on Tx queue's because
  670. * Tx FIFO is only 1K on Yukon
  671. */
  672. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  673. }
  674. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  675. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  676. }
  677. /* Setup Bus Memory Interface */
  678. static void sky2_qset(struct sky2_hw *hw, u16 q)
  679. {
  680. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  681. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  682. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  683. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  684. }
  685. /* Setup prefetch unit registers. This is the interface between
  686. * hardware and driver list elements
  687. */
  688. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  689. u64 addr, u32 last)
  690. {
  691. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  692. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  693. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  694. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  695. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  696. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  697. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  698. }
  699. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  700. {
  701. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  702. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  703. le->ctrl = 0;
  704. return le;
  705. }
  706. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  707. struct sky2_tx_le *le)
  708. {
  709. return sky2->tx_ring + (le - sky2->tx_le);
  710. }
  711. /* Update chip's next pointer */
  712. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  713. {
  714. /* Make sure write' to descriptors are complete before we tell hardware */
  715. wmb();
  716. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  717. /* Synchronize I/O on since next processor may write to tail */
  718. mmiowb();
  719. }
  720. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  721. {
  722. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  723. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  724. le->ctrl = 0;
  725. return le;
  726. }
  727. /* Build description to hardware for one receive segment */
  728. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  729. dma_addr_t map, unsigned len)
  730. {
  731. struct sky2_rx_le *le;
  732. u32 hi = upper_32_bits(map);
  733. if (sky2->rx_addr64 != hi) {
  734. le = sky2_next_rx(sky2);
  735. le->addr = cpu_to_le32(hi);
  736. le->opcode = OP_ADDR64 | HW_OWNER;
  737. sky2->rx_addr64 = upper_32_bits(map + len);
  738. }
  739. le = sky2_next_rx(sky2);
  740. le->addr = cpu_to_le32((u32) map);
  741. le->length = cpu_to_le16(len);
  742. le->opcode = op | HW_OWNER;
  743. }
  744. /* Build description to hardware for one possibly fragmented skb */
  745. static void sky2_rx_submit(struct sky2_port *sky2,
  746. const struct rx_ring_info *re)
  747. {
  748. int i;
  749. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  750. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  751. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  752. }
  753. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  754. unsigned size)
  755. {
  756. struct sk_buff *skb = re->skb;
  757. int i;
  758. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  759. pci_unmap_len_set(re, data_size, size);
  760. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  761. re->frag_addr[i] = pci_map_page(pdev,
  762. skb_shinfo(skb)->frags[i].page,
  763. skb_shinfo(skb)->frags[i].page_offset,
  764. skb_shinfo(skb)->frags[i].size,
  765. PCI_DMA_FROMDEVICE);
  766. }
  767. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  768. {
  769. struct sk_buff *skb = re->skb;
  770. int i;
  771. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  772. PCI_DMA_FROMDEVICE);
  773. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  774. pci_unmap_page(pdev, re->frag_addr[i],
  775. skb_shinfo(skb)->frags[i].size,
  776. PCI_DMA_FROMDEVICE);
  777. }
  778. /* Tell chip where to start receive checksum.
  779. * Actually has two checksums, but set both same to avoid possible byte
  780. * order problems.
  781. */
  782. static void rx_set_checksum(struct sky2_port *sky2)
  783. {
  784. struct sky2_rx_le *le;
  785. if (sky2->hw->chip_id != CHIP_ID_YUKON_EX) {
  786. le = sky2_next_rx(sky2);
  787. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  788. le->ctrl = 0;
  789. le->opcode = OP_TCPSTART | HW_OWNER;
  790. sky2_write32(sky2->hw,
  791. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  792. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  793. }
  794. }
  795. /*
  796. * The RX Stop command will not work for Yukon-2 if the BMU does not
  797. * reach the end of packet and since we can't make sure that we have
  798. * incoming data, we must reset the BMU while it is not doing a DMA
  799. * transfer. Since it is possible that the RX path is still active,
  800. * the RX RAM buffer will be stopped first, so any possible incoming
  801. * data will not trigger a DMA. After the RAM buffer is stopped, the
  802. * BMU is polled until any DMA in progress is ended and only then it
  803. * will be reset.
  804. */
  805. static void sky2_rx_stop(struct sky2_port *sky2)
  806. {
  807. struct sky2_hw *hw = sky2->hw;
  808. unsigned rxq = rxqaddr[sky2->port];
  809. int i;
  810. /* disable the RAM Buffer receive queue */
  811. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  812. for (i = 0; i < 0xffff; i++)
  813. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  814. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  815. goto stopped;
  816. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  817. sky2->netdev->name);
  818. stopped:
  819. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  820. /* reset the Rx prefetch unit */
  821. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  822. mmiowb();
  823. }
  824. /* Clean out receive buffer area, assumes receiver hardware stopped */
  825. static void sky2_rx_clean(struct sky2_port *sky2)
  826. {
  827. unsigned i;
  828. memset(sky2->rx_le, 0, RX_LE_BYTES);
  829. for (i = 0; i < sky2->rx_pending; i++) {
  830. struct rx_ring_info *re = sky2->rx_ring + i;
  831. if (re->skb) {
  832. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  833. kfree_skb(re->skb);
  834. re->skb = NULL;
  835. }
  836. }
  837. }
  838. /* Basic MII support */
  839. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  840. {
  841. struct mii_ioctl_data *data = if_mii(ifr);
  842. struct sky2_port *sky2 = netdev_priv(dev);
  843. struct sky2_hw *hw = sky2->hw;
  844. int err = -EOPNOTSUPP;
  845. if (!netif_running(dev))
  846. return -ENODEV; /* Phy still in reset */
  847. switch (cmd) {
  848. case SIOCGMIIPHY:
  849. data->phy_id = PHY_ADDR_MARV;
  850. /* fallthru */
  851. case SIOCGMIIREG: {
  852. u16 val = 0;
  853. spin_lock_bh(&sky2->phy_lock);
  854. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  855. spin_unlock_bh(&sky2->phy_lock);
  856. data->val_out = val;
  857. break;
  858. }
  859. case SIOCSMIIREG:
  860. if (!capable(CAP_NET_ADMIN))
  861. return -EPERM;
  862. spin_lock_bh(&sky2->phy_lock);
  863. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  864. data->val_in);
  865. spin_unlock_bh(&sky2->phy_lock);
  866. break;
  867. }
  868. return err;
  869. }
  870. #ifdef SKY2_VLAN_TAG_USED
  871. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  872. {
  873. struct sky2_port *sky2 = netdev_priv(dev);
  874. struct sky2_hw *hw = sky2->hw;
  875. u16 port = sky2->port;
  876. netif_tx_lock_bh(dev);
  877. netif_poll_disable(sky2->hw->dev[0]);
  878. sky2->vlgrp = grp;
  879. if (grp) {
  880. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  881. RX_VLAN_STRIP_ON);
  882. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  883. TX_VLAN_TAG_ON);
  884. } else {
  885. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  886. RX_VLAN_STRIP_OFF);
  887. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  888. TX_VLAN_TAG_OFF);
  889. }
  890. netif_poll_enable(sky2->hw->dev[0]);
  891. netif_tx_unlock_bh(dev);
  892. }
  893. #endif
  894. /*
  895. * Allocate an skb for receiving. If the MTU is large enough
  896. * make the skb non-linear with a fragment list of pages.
  897. *
  898. * It appears the hardware has a bug in the FIFO logic that
  899. * cause it to hang if the FIFO gets overrun and the receive buffer
  900. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  901. * aligned except if slab debugging is enabled.
  902. */
  903. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  904. {
  905. struct sk_buff *skb;
  906. unsigned long p;
  907. int i;
  908. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  909. if (!skb)
  910. goto nomem;
  911. p = (unsigned long) skb->data;
  912. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  913. for (i = 0; i < sky2->rx_nfrags; i++) {
  914. struct page *page = alloc_page(GFP_ATOMIC);
  915. if (!page)
  916. goto free_partial;
  917. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  918. }
  919. return skb;
  920. free_partial:
  921. kfree_skb(skb);
  922. nomem:
  923. return NULL;
  924. }
  925. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  926. {
  927. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  928. }
  929. /*
  930. * Allocate and setup receiver buffer pool.
  931. * Normal case this ends up creating one list element for skb
  932. * in the receive ring. Worst case if using large MTU and each
  933. * allocation falls on a different 64 bit region, that results
  934. * in 6 list elements per ring entry.
  935. * One element is used for checksum enable/disable, and one
  936. * extra to avoid wrap.
  937. */
  938. static int sky2_rx_start(struct sky2_port *sky2)
  939. {
  940. struct sky2_hw *hw = sky2->hw;
  941. struct rx_ring_info *re;
  942. unsigned rxq = rxqaddr[sky2->port];
  943. unsigned i, size, space, thresh;
  944. sky2->rx_put = sky2->rx_next = 0;
  945. sky2_qset(hw, rxq);
  946. /* On PCI express lowering the watermark gives better performance */
  947. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  948. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  949. /* These chips have no ram buffer?
  950. * MAC Rx RAM Read is controlled by hardware */
  951. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  952. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  953. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  954. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  955. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  956. rx_set_checksum(sky2);
  957. /* Space needed for frame data + headers rounded up */
  958. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  959. /* Stopping point for hardware truncation */
  960. thresh = (size - 8) / sizeof(u32);
  961. /* Account for overhead of skb - to avoid order > 0 allocation */
  962. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  963. + sizeof(struct skb_shared_info);
  964. sky2->rx_nfrags = space >> PAGE_SHIFT;
  965. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  966. if (sky2->rx_nfrags != 0) {
  967. /* Compute residue after pages */
  968. space = sky2->rx_nfrags << PAGE_SHIFT;
  969. if (space < size)
  970. size -= space;
  971. else
  972. size = 0;
  973. /* Optimize to handle small packets and headers */
  974. if (size < copybreak)
  975. size = copybreak;
  976. if (size < ETH_HLEN)
  977. size = ETH_HLEN;
  978. }
  979. sky2->rx_data_size = size;
  980. /* Fill Rx ring */
  981. for (i = 0; i < sky2->rx_pending; i++) {
  982. re = sky2->rx_ring + i;
  983. re->skb = sky2_rx_alloc(sky2);
  984. if (!re->skb)
  985. goto nomem;
  986. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  987. sky2_rx_submit(sky2, re);
  988. }
  989. /*
  990. * The receiver hangs if it receives frames larger than the
  991. * packet buffer. As a workaround, truncate oversize frames, but
  992. * the register is limited to 9 bits, so if you do frames > 2052
  993. * you better get the MTU right!
  994. */
  995. if (thresh > 0x1ff)
  996. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  997. else {
  998. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  999. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1000. }
  1001. /* Tell chip about available buffers */
  1002. sky2_rx_update(sky2, rxq);
  1003. return 0;
  1004. nomem:
  1005. sky2_rx_clean(sky2);
  1006. return -ENOMEM;
  1007. }
  1008. /* Bring up network interface. */
  1009. static int sky2_up(struct net_device *dev)
  1010. {
  1011. struct sky2_port *sky2 = netdev_priv(dev);
  1012. struct sky2_hw *hw = sky2->hw;
  1013. unsigned port = sky2->port;
  1014. u32 ramsize, imask;
  1015. int cap, err = -ENOMEM;
  1016. struct net_device *otherdev = hw->dev[sky2->port^1];
  1017. /*
  1018. * On dual port PCI-X card, there is an problem where status
  1019. * can be received out of order due to split transactions
  1020. */
  1021. if (otherdev && netif_running(otherdev) &&
  1022. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1023. struct sky2_port *osky2 = netdev_priv(otherdev);
  1024. u16 cmd;
  1025. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1026. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1027. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1028. sky2->rx_csum = 0;
  1029. osky2->rx_csum = 0;
  1030. }
  1031. if (netif_msg_ifup(sky2))
  1032. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1033. netif_carrier_off(dev);
  1034. /* must be power of 2 */
  1035. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1036. TX_RING_SIZE *
  1037. sizeof(struct sky2_tx_le),
  1038. &sky2->tx_le_map);
  1039. if (!sky2->tx_le)
  1040. goto err_out;
  1041. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1042. GFP_KERNEL);
  1043. if (!sky2->tx_ring)
  1044. goto err_out;
  1045. sky2->tx_prod = sky2->tx_cons = 0;
  1046. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1047. &sky2->rx_le_map);
  1048. if (!sky2->rx_le)
  1049. goto err_out;
  1050. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1051. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1052. GFP_KERNEL);
  1053. if (!sky2->rx_ring)
  1054. goto err_out;
  1055. sky2_phy_power(hw, port, 1);
  1056. sky2_mac_init(hw, port);
  1057. /* Register is number of 4K blocks on internal RAM buffer. */
  1058. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1059. printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1060. if (ramsize > 0) {
  1061. u32 rxspace;
  1062. if (ramsize < 16)
  1063. rxspace = ramsize / 2;
  1064. else
  1065. rxspace = 8 + (2*(ramsize - 16))/3;
  1066. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1067. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1068. /* Make sure SyncQ is disabled */
  1069. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1070. RB_RST_SET);
  1071. }
  1072. sky2_qset(hw, txqaddr[port]);
  1073. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1074. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1075. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1076. /* Set almost empty threshold */
  1077. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1078. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1079. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1080. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1081. TX_RING_SIZE - 1);
  1082. err = sky2_rx_start(sky2);
  1083. if (err)
  1084. goto err_out;
  1085. /* Enable interrupts from phy/mac for port */
  1086. imask = sky2_read32(hw, B0_IMSK);
  1087. imask |= portirq_msk[port];
  1088. sky2_write32(hw, B0_IMSK, imask);
  1089. return 0;
  1090. err_out:
  1091. if (sky2->rx_le) {
  1092. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1093. sky2->rx_le, sky2->rx_le_map);
  1094. sky2->rx_le = NULL;
  1095. }
  1096. if (sky2->tx_le) {
  1097. pci_free_consistent(hw->pdev,
  1098. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1099. sky2->tx_le, sky2->tx_le_map);
  1100. sky2->tx_le = NULL;
  1101. }
  1102. kfree(sky2->tx_ring);
  1103. kfree(sky2->rx_ring);
  1104. sky2->tx_ring = NULL;
  1105. sky2->rx_ring = NULL;
  1106. return err;
  1107. }
  1108. /* Modular subtraction in ring */
  1109. static inline int tx_dist(unsigned tail, unsigned head)
  1110. {
  1111. return (head - tail) & (TX_RING_SIZE - 1);
  1112. }
  1113. /* Number of list elements available for next tx */
  1114. static inline int tx_avail(const struct sky2_port *sky2)
  1115. {
  1116. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1117. }
  1118. /* Estimate of number of transmit list elements required */
  1119. static unsigned tx_le_req(const struct sk_buff *skb)
  1120. {
  1121. unsigned count;
  1122. count = sizeof(dma_addr_t) / sizeof(u32);
  1123. count += skb_shinfo(skb)->nr_frags * count;
  1124. if (skb_is_gso(skb))
  1125. ++count;
  1126. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1127. ++count;
  1128. return count;
  1129. }
  1130. /*
  1131. * Put one packet in ring for transmit.
  1132. * A single packet can generate multiple list elements, and
  1133. * the number of ring elements will probably be less than the number
  1134. * of list elements used.
  1135. */
  1136. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1137. {
  1138. struct sky2_port *sky2 = netdev_priv(dev);
  1139. struct sky2_hw *hw = sky2->hw;
  1140. struct sky2_tx_le *le = NULL;
  1141. struct tx_ring_info *re;
  1142. unsigned i, len;
  1143. dma_addr_t mapping;
  1144. u32 addr64;
  1145. u16 mss;
  1146. u8 ctrl;
  1147. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1148. return NETDEV_TX_BUSY;
  1149. if (unlikely(netif_msg_tx_queued(sky2)))
  1150. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1151. dev->name, sky2->tx_prod, skb->len);
  1152. len = skb_headlen(skb);
  1153. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1154. addr64 = upper_32_bits(mapping);
  1155. /* Send high bits if changed or crosses boundary */
  1156. if (addr64 != sky2->tx_addr64 ||
  1157. upper_32_bits(mapping + len) != sky2->tx_addr64) {
  1158. le = get_tx_le(sky2);
  1159. le->addr = cpu_to_le32(addr64);
  1160. le->opcode = OP_ADDR64 | HW_OWNER;
  1161. sky2->tx_addr64 = upper_32_bits(mapping + len);
  1162. }
  1163. /* Check for TCP Segmentation Offload */
  1164. mss = skb_shinfo(skb)->gso_size;
  1165. if (mss != 0) {
  1166. if (hw->chip_id != CHIP_ID_YUKON_EX)
  1167. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1168. if (mss != sky2->tx_last_mss) {
  1169. le = get_tx_le(sky2);
  1170. le->addr = cpu_to_le32(mss);
  1171. if (hw->chip_id == CHIP_ID_YUKON_EX)
  1172. le->opcode = OP_MSS | HW_OWNER;
  1173. else
  1174. le->opcode = OP_LRGLEN | HW_OWNER;
  1175. sky2->tx_last_mss = mss;
  1176. }
  1177. }
  1178. ctrl = 0;
  1179. #ifdef SKY2_VLAN_TAG_USED
  1180. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1181. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1182. if (!le) {
  1183. le = get_tx_le(sky2);
  1184. le->addr = 0;
  1185. le->opcode = OP_VLAN|HW_OWNER;
  1186. } else
  1187. le->opcode |= OP_VLAN;
  1188. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1189. ctrl |= INS_VLAN;
  1190. }
  1191. #endif
  1192. /* Handle TCP checksum offload */
  1193. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1194. /* On Yukon EX (some versions) encoding change. */
  1195. if (hw->chip_id == CHIP_ID_YUKON_EX
  1196. && hw->chip_rev != CHIP_REV_YU_EX_B0)
  1197. ctrl |= CALSUM; /* auto checksum */
  1198. else {
  1199. const unsigned offset = skb_transport_offset(skb);
  1200. u32 tcpsum;
  1201. tcpsum = offset << 16; /* sum start */
  1202. tcpsum |= offset + skb->csum_offset; /* sum write */
  1203. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1204. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1205. ctrl |= UDPTCP;
  1206. if (tcpsum != sky2->tx_tcpsum) {
  1207. sky2->tx_tcpsum = tcpsum;
  1208. le = get_tx_le(sky2);
  1209. le->addr = cpu_to_le32(tcpsum);
  1210. le->length = 0; /* initial checksum value */
  1211. le->ctrl = 1; /* one packet */
  1212. le->opcode = OP_TCPLISW | HW_OWNER;
  1213. }
  1214. }
  1215. }
  1216. le = get_tx_le(sky2);
  1217. le->addr = cpu_to_le32((u32) mapping);
  1218. le->length = cpu_to_le16(len);
  1219. le->ctrl = ctrl;
  1220. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1221. re = tx_le_re(sky2, le);
  1222. re->skb = skb;
  1223. pci_unmap_addr_set(re, mapaddr, mapping);
  1224. pci_unmap_len_set(re, maplen, len);
  1225. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1226. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1227. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1228. frag->size, PCI_DMA_TODEVICE);
  1229. addr64 = upper_32_bits(mapping);
  1230. if (addr64 != sky2->tx_addr64) {
  1231. le = get_tx_le(sky2);
  1232. le->addr = cpu_to_le32(addr64);
  1233. le->ctrl = 0;
  1234. le->opcode = OP_ADDR64 | HW_OWNER;
  1235. sky2->tx_addr64 = addr64;
  1236. }
  1237. le = get_tx_le(sky2);
  1238. le->addr = cpu_to_le32((u32) mapping);
  1239. le->length = cpu_to_le16(frag->size);
  1240. le->ctrl = ctrl;
  1241. le->opcode = OP_BUFFER | HW_OWNER;
  1242. re = tx_le_re(sky2, le);
  1243. re->skb = skb;
  1244. pci_unmap_addr_set(re, mapaddr, mapping);
  1245. pci_unmap_len_set(re, maplen, frag->size);
  1246. }
  1247. le->ctrl |= EOP;
  1248. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1249. netif_stop_queue(dev);
  1250. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1251. dev->trans_start = jiffies;
  1252. return NETDEV_TX_OK;
  1253. }
  1254. /*
  1255. * Free ring elements from starting at tx_cons until "done"
  1256. *
  1257. * NB: the hardware will tell us about partial completion of multi-part
  1258. * buffers so make sure not to free skb to early.
  1259. */
  1260. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1261. {
  1262. struct net_device *dev = sky2->netdev;
  1263. struct pci_dev *pdev = sky2->hw->pdev;
  1264. unsigned idx;
  1265. BUG_ON(done >= TX_RING_SIZE);
  1266. for (idx = sky2->tx_cons; idx != done;
  1267. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1268. struct sky2_tx_le *le = sky2->tx_le + idx;
  1269. struct tx_ring_info *re = sky2->tx_ring + idx;
  1270. switch(le->opcode & ~HW_OWNER) {
  1271. case OP_LARGESEND:
  1272. case OP_PACKET:
  1273. pci_unmap_single(pdev,
  1274. pci_unmap_addr(re, mapaddr),
  1275. pci_unmap_len(re, maplen),
  1276. PCI_DMA_TODEVICE);
  1277. break;
  1278. case OP_BUFFER:
  1279. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1280. pci_unmap_len(re, maplen),
  1281. PCI_DMA_TODEVICE);
  1282. break;
  1283. }
  1284. if (le->ctrl & EOP) {
  1285. if (unlikely(netif_msg_tx_done(sky2)))
  1286. printk(KERN_DEBUG "%s: tx done %u\n",
  1287. dev->name, idx);
  1288. sky2->net_stats.tx_packets++;
  1289. sky2->net_stats.tx_bytes += re->skb->len;
  1290. dev_kfree_skb_any(re->skb);
  1291. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1292. }
  1293. }
  1294. sky2->tx_cons = idx;
  1295. smp_mb();
  1296. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1297. netif_wake_queue(dev);
  1298. }
  1299. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1300. static void sky2_tx_clean(struct net_device *dev)
  1301. {
  1302. struct sky2_port *sky2 = netdev_priv(dev);
  1303. netif_tx_lock_bh(dev);
  1304. sky2_tx_complete(sky2, sky2->tx_prod);
  1305. netif_tx_unlock_bh(dev);
  1306. }
  1307. /* Network shutdown */
  1308. static int sky2_down(struct net_device *dev)
  1309. {
  1310. struct sky2_port *sky2 = netdev_priv(dev);
  1311. struct sky2_hw *hw = sky2->hw;
  1312. unsigned port = sky2->port;
  1313. u16 ctrl;
  1314. u32 imask;
  1315. /* Never really got started! */
  1316. if (!sky2->tx_le)
  1317. return 0;
  1318. if (netif_msg_ifdown(sky2))
  1319. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1320. /* Stop more packets from being queued */
  1321. netif_stop_queue(dev);
  1322. /* Disable port IRQ */
  1323. imask = sky2_read32(hw, B0_IMSK);
  1324. imask &= ~portirq_msk[port];
  1325. sky2_write32(hw, B0_IMSK, imask);
  1326. sky2_gmac_reset(hw, port);
  1327. /* Stop transmitter */
  1328. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1329. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1330. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1331. RB_RST_SET | RB_DIS_OP_MD);
  1332. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1333. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1334. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1335. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1336. /* Workaround shared GMAC reset */
  1337. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1338. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1339. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1340. /* Disable Force Sync bit and Enable Alloc bit */
  1341. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1342. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1343. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1344. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1345. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1346. /* Reset the PCI FIFO of the async Tx queue */
  1347. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1348. BMU_RST_SET | BMU_FIFO_RST);
  1349. /* Reset the Tx prefetch units */
  1350. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1351. PREF_UNIT_RST_SET);
  1352. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1353. sky2_rx_stop(sky2);
  1354. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1355. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1356. sky2_phy_power(hw, port, 0);
  1357. netif_carrier_off(dev);
  1358. /* turn off LED's */
  1359. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1360. synchronize_irq(hw->pdev->irq);
  1361. sky2_tx_clean(dev);
  1362. sky2_rx_clean(sky2);
  1363. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1364. sky2->rx_le, sky2->rx_le_map);
  1365. kfree(sky2->rx_ring);
  1366. pci_free_consistent(hw->pdev,
  1367. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1368. sky2->tx_le, sky2->tx_le_map);
  1369. kfree(sky2->tx_ring);
  1370. sky2->tx_le = NULL;
  1371. sky2->rx_le = NULL;
  1372. sky2->rx_ring = NULL;
  1373. sky2->tx_ring = NULL;
  1374. return 0;
  1375. }
  1376. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1377. {
  1378. if (!sky2_is_copper(hw))
  1379. return SPEED_1000;
  1380. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1381. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1382. switch (aux & PHY_M_PS_SPEED_MSK) {
  1383. case PHY_M_PS_SPEED_1000:
  1384. return SPEED_1000;
  1385. case PHY_M_PS_SPEED_100:
  1386. return SPEED_100;
  1387. default:
  1388. return SPEED_10;
  1389. }
  1390. }
  1391. static void sky2_link_up(struct sky2_port *sky2)
  1392. {
  1393. struct sky2_hw *hw = sky2->hw;
  1394. unsigned port = sky2->port;
  1395. u16 reg;
  1396. static const char *fc_name[] = {
  1397. [FC_NONE] = "none",
  1398. [FC_TX] = "tx",
  1399. [FC_RX] = "rx",
  1400. [FC_BOTH] = "both",
  1401. };
  1402. /* enable Rx/Tx */
  1403. reg = gma_read16(hw, port, GM_GP_CTRL);
  1404. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1405. gma_write16(hw, port, GM_GP_CTRL, reg);
  1406. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1407. netif_carrier_on(sky2->netdev);
  1408. /* Turn on link LED */
  1409. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1410. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1411. if (hw->chip_id == CHIP_ID_YUKON_XL
  1412. || hw->chip_id == CHIP_ID_YUKON_EC_U
  1413. || hw->chip_id == CHIP_ID_YUKON_EX) {
  1414. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1415. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1416. switch(sky2->speed) {
  1417. case SPEED_10:
  1418. led |= PHY_M_LEDC_INIT_CTRL(7);
  1419. break;
  1420. case SPEED_100:
  1421. led |= PHY_M_LEDC_STA1_CTRL(7);
  1422. break;
  1423. case SPEED_1000:
  1424. led |= PHY_M_LEDC_STA0_CTRL(7);
  1425. break;
  1426. }
  1427. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1428. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1429. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1430. }
  1431. if (netif_msg_link(sky2))
  1432. printk(KERN_INFO PFX
  1433. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1434. sky2->netdev->name, sky2->speed,
  1435. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1436. fc_name[sky2->flow_status]);
  1437. }
  1438. static void sky2_link_down(struct sky2_port *sky2)
  1439. {
  1440. struct sky2_hw *hw = sky2->hw;
  1441. unsigned port = sky2->port;
  1442. u16 reg;
  1443. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1444. reg = gma_read16(hw, port, GM_GP_CTRL);
  1445. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1446. gma_write16(hw, port, GM_GP_CTRL, reg);
  1447. netif_carrier_off(sky2->netdev);
  1448. /* Turn on link LED */
  1449. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1450. if (netif_msg_link(sky2))
  1451. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1452. sky2_phy_init(hw, port);
  1453. }
  1454. static enum flow_control sky2_flow(int rx, int tx)
  1455. {
  1456. if (rx)
  1457. return tx ? FC_BOTH : FC_RX;
  1458. else
  1459. return tx ? FC_TX : FC_NONE;
  1460. }
  1461. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1462. {
  1463. struct sky2_hw *hw = sky2->hw;
  1464. unsigned port = sky2->port;
  1465. u16 advert, lpa;
  1466. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1467. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1468. if (lpa & PHY_M_AN_RF) {
  1469. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1470. return -1;
  1471. }
  1472. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1473. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1474. sky2->netdev->name);
  1475. return -1;
  1476. }
  1477. sky2->speed = sky2_phy_speed(hw, aux);
  1478. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1479. /* Since the pause result bits seem to in different positions on
  1480. * different chips. look at registers.
  1481. */
  1482. if (!sky2_is_copper(hw)) {
  1483. /* Shift for bits in fiber PHY */
  1484. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1485. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1486. if (advert & ADVERTISE_1000XPAUSE)
  1487. advert |= ADVERTISE_PAUSE_CAP;
  1488. if (advert & ADVERTISE_1000XPSE_ASYM)
  1489. advert |= ADVERTISE_PAUSE_ASYM;
  1490. if (lpa & LPA_1000XPAUSE)
  1491. lpa |= LPA_PAUSE_CAP;
  1492. if (lpa & LPA_1000XPAUSE_ASYM)
  1493. lpa |= LPA_PAUSE_ASYM;
  1494. }
  1495. sky2->flow_status = FC_NONE;
  1496. if (advert & ADVERTISE_PAUSE_CAP) {
  1497. if (lpa & LPA_PAUSE_CAP)
  1498. sky2->flow_status = FC_BOTH;
  1499. else if (advert & ADVERTISE_PAUSE_ASYM)
  1500. sky2->flow_status = FC_RX;
  1501. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1502. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1503. sky2->flow_status = FC_TX;
  1504. }
  1505. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1506. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1507. sky2->flow_status = FC_NONE;
  1508. if (sky2->flow_status & FC_TX)
  1509. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1510. else
  1511. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1512. return 0;
  1513. }
  1514. /* Interrupt from PHY */
  1515. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1516. {
  1517. struct net_device *dev = hw->dev[port];
  1518. struct sky2_port *sky2 = netdev_priv(dev);
  1519. u16 istatus, phystat;
  1520. if (!netif_running(dev))
  1521. return;
  1522. spin_lock(&sky2->phy_lock);
  1523. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1524. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1525. if (netif_msg_intr(sky2))
  1526. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1527. sky2->netdev->name, istatus, phystat);
  1528. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1529. if (sky2_autoneg_done(sky2, phystat) == 0)
  1530. sky2_link_up(sky2);
  1531. goto out;
  1532. }
  1533. if (istatus & PHY_M_IS_LSP_CHANGE)
  1534. sky2->speed = sky2_phy_speed(hw, phystat);
  1535. if (istatus & PHY_M_IS_DUP_CHANGE)
  1536. sky2->duplex =
  1537. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1538. if (istatus & PHY_M_IS_LST_CHANGE) {
  1539. if (phystat & PHY_M_PS_LINK_UP)
  1540. sky2_link_up(sky2);
  1541. else
  1542. sky2_link_down(sky2);
  1543. }
  1544. out:
  1545. spin_unlock(&sky2->phy_lock);
  1546. }
  1547. /* Transmit timeout is only called if we are running, carrier is up
  1548. * and tx queue is full (stopped).
  1549. */
  1550. static void sky2_tx_timeout(struct net_device *dev)
  1551. {
  1552. struct sky2_port *sky2 = netdev_priv(dev);
  1553. struct sky2_hw *hw = sky2->hw;
  1554. if (netif_msg_timer(sky2))
  1555. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1556. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1557. dev->name, sky2->tx_cons, sky2->tx_prod,
  1558. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1559. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1560. /* can't restart safely under softirq */
  1561. schedule_work(&hw->restart_work);
  1562. }
  1563. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1564. {
  1565. struct sky2_port *sky2 = netdev_priv(dev);
  1566. struct sky2_hw *hw = sky2->hw;
  1567. unsigned port = sky2->port;
  1568. int err;
  1569. u16 ctl, mode;
  1570. u32 imask;
  1571. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1572. return -EINVAL;
  1573. if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
  1574. return -EINVAL;
  1575. if (!netif_running(dev)) {
  1576. dev->mtu = new_mtu;
  1577. return 0;
  1578. }
  1579. imask = sky2_read32(hw, B0_IMSK);
  1580. sky2_write32(hw, B0_IMSK, 0);
  1581. dev->trans_start = jiffies; /* prevent tx timeout */
  1582. netif_stop_queue(dev);
  1583. netif_poll_disable(hw->dev[0]);
  1584. synchronize_irq(hw->pdev->irq);
  1585. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
  1586. sky2_set_tx_stfwd(hw, port);
  1587. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1588. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1589. sky2_rx_stop(sky2);
  1590. sky2_rx_clean(sky2);
  1591. dev->mtu = new_mtu;
  1592. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1593. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1594. if (dev->mtu > ETH_DATA_LEN)
  1595. mode |= GM_SMOD_JUMBO_ENA;
  1596. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1597. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1598. err = sky2_rx_start(sky2);
  1599. sky2_write32(hw, B0_IMSK, imask);
  1600. if (err)
  1601. dev_close(dev);
  1602. else {
  1603. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1604. netif_poll_enable(hw->dev[0]);
  1605. netif_wake_queue(dev);
  1606. }
  1607. return err;
  1608. }
  1609. /* For small just reuse existing skb for next receive */
  1610. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1611. const struct rx_ring_info *re,
  1612. unsigned length)
  1613. {
  1614. struct sk_buff *skb;
  1615. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1616. if (likely(skb)) {
  1617. skb_reserve(skb, 2);
  1618. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1619. length, PCI_DMA_FROMDEVICE);
  1620. skb_copy_from_linear_data(re->skb, skb->data, length);
  1621. skb->ip_summed = re->skb->ip_summed;
  1622. skb->csum = re->skb->csum;
  1623. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1624. length, PCI_DMA_FROMDEVICE);
  1625. re->skb->ip_summed = CHECKSUM_NONE;
  1626. skb_put(skb, length);
  1627. }
  1628. return skb;
  1629. }
  1630. /* Adjust length of skb with fragments to match received data */
  1631. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1632. unsigned int length)
  1633. {
  1634. int i, num_frags;
  1635. unsigned int size;
  1636. /* put header into skb */
  1637. size = min(length, hdr_space);
  1638. skb->tail += size;
  1639. skb->len += size;
  1640. length -= size;
  1641. num_frags = skb_shinfo(skb)->nr_frags;
  1642. for (i = 0; i < num_frags; i++) {
  1643. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1644. if (length == 0) {
  1645. /* don't need this page */
  1646. __free_page(frag->page);
  1647. --skb_shinfo(skb)->nr_frags;
  1648. } else {
  1649. size = min(length, (unsigned) PAGE_SIZE);
  1650. frag->size = size;
  1651. skb->data_len += size;
  1652. skb->truesize += size;
  1653. skb->len += size;
  1654. length -= size;
  1655. }
  1656. }
  1657. }
  1658. /* Normal packet - take skb from ring element and put in a new one */
  1659. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1660. struct rx_ring_info *re,
  1661. unsigned int length)
  1662. {
  1663. struct sk_buff *skb, *nskb;
  1664. unsigned hdr_space = sky2->rx_data_size;
  1665. /* Don't be tricky about reusing pages (yet) */
  1666. nskb = sky2_rx_alloc(sky2);
  1667. if (unlikely(!nskb))
  1668. return NULL;
  1669. skb = re->skb;
  1670. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1671. prefetch(skb->data);
  1672. re->skb = nskb;
  1673. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1674. if (skb_shinfo(skb)->nr_frags)
  1675. skb_put_frags(skb, hdr_space, length);
  1676. else
  1677. skb_put(skb, length);
  1678. return skb;
  1679. }
  1680. /*
  1681. * Receive one packet.
  1682. * For larger packets, get new buffer.
  1683. */
  1684. static struct sk_buff *sky2_receive(struct net_device *dev,
  1685. u16 length, u32 status)
  1686. {
  1687. struct sky2_port *sky2 = netdev_priv(dev);
  1688. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1689. struct sk_buff *skb = NULL;
  1690. if (unlikely(netif_msg_rx_status(sky2)))
  1691. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1692. dev->name, sky2->rx_next, status, length);
  1693. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1694. prefetch(sky2->rx_ring + sky2->rx_next);
  1695. if (status & GMR_FS_ANY_ERR)
  1696. goto error;
  1697. if (!(status & GMR_FS_RX_OK))
  1698. goto resubmit;
  1699. if (status >> 16 != length)
  1700. goto len_mismatch;
  1701. if (length < copybreak)
  1702. skb = receive_copy(sky2, re, length);
  1703. else
  1704. skb = receive_new(sky2, re, length);
  1705. resubmit:
  1706. sky2_rx_submit(sky2, re);
  1707. return skb;
  1708. len_mismatch:
  1709. /* Truncation of overlength packets
  1710. causes PHY length to not match MAC length */
  1711. ++sky2->net_stats.rx_length_errors;
  1712. error:
  1713. ++sky2->net_stats.rx_errors;
  1714. if (status & GMR_FS_RX_FF_OV) {
  1715. sky2->net_stats.rx_over_errors++;
  1716. goto resubmit;
  1717. }
  1718. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1719. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1720. dev->name, status, length);
  1721. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1722. sky2->net_stats.rx_length_errors++;
  1723. if (status & GMR_FS_FRAGMENT)
  1724. sky2->net_stats.rx_frame_errors++;
  1725. if (status & GMR_FS_CRC_ERR)
  1726. sky2->net_stats.rx_crc_errors++;
  1727. goto resubmit;
  1728. }
  1729. /* Transmit complete */
  1730. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1731. {
  1732. struct sky2_port *sky2 = netdev_priv(dev);
  1733. if (netif_running(dev)) {
  1734. netif_tx_lock(dev);
  1735. sky2_tx_complete(sky2, last);
  1736. netif_tx_unlock(dev);
  1737. }
  1738. }
  1739. /* Process status response ring */
  1740. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1741. {
  1742. int work_done = 0;
  1743. unsigned rx[2] = { 0, 0 };
  1744. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1745. rmb();
  1746. while (hw->st_idx != hwidx) {
  1747. struct sky2_port *sky2;
  1748. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1749. unsigned port = le->css & CSS_LINK_BIT;
  1750. struct net_device *dev;
  1751. struct sk_buff *skb;
  1752. u32 status;
  1753. u16 length;
  1754. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1755. dev = hw->dev[port];
  1756. sky2 = netdev_priv(dev);
  1757. length = le16_to_cpu(le->length);
  1758. status = le32_to_cpu(le->status);
  1759. switch (le->opcode & ~HW_OWNER) {
  1760. case OP_RXSTAT:
  1761. ++rx[port];
  1762. skb = sky2_receive(dev, length, status);
  1763. if (unlikely(!skb)) {
  1764. sky2->net_stats.rx_dropped++;
  1765. break;
  1766. }
  1767. /* This chip reports checksum status differently */
  1768. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  1769. if (sky2->rx_csum &&
  1770. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1771. (le->css & CSS_TCPUDPCSOK))
  1772. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1773. else
  1774. skb->ip_summed = CHECKSUM_NONE;
  1775. }
  1776. skb->protocol = eth_type_trans(skb, dev);
  1777. sky2->net_stats.rx_packets++;
  1778. sky2->net_stats.rx_bytes += skb->len;
  1779. dev->last_rx = jiffies;
  1780. #ifdef SKY2_VLAN_TAG_USED
  1781. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1782. vlan_hwaccel_receive_skb(skb,
  1783. sky2->vlgrp,
  1784. be16_to_cpu(sky2->rx_tag));
  1785. } else
  1786. #endif
  1787. netif_receive_skb(skb);
  1788. /* Stop after net poll weight */
  1789. if (++work_done >= to_do)
  1790. goto exit_loop;
  1791. break;
  1792. #ifdef SKY2_VLAN_TAG_USED
  1793. case OP_RXVLAN:
  1794. sky2->rx_tag = length;
  1795. break;
  1796. case OP_RXCHKSVLAN:
  1797. sky2->rx_tag = length;
  1798. /* fall through */
  1799. #endif
  1800. case OP_RXCHKS:
  1801. if (!sky2->rx_csum)
  1802. break;
  1803. if (hw->chip_id == CHIP_ID_YUKON_EX)
  1804. break;
  1805. /* Both checksum counters are programmed to start at
  1806. * the same offset, so unless there is a problem they
  1807. * should match. This failure is an early indication that
  1808. * hardware receive checksumming won't work.
  1809. */
  1810. if (likely(status >> 16 == (status & 0xffff))) {
  1811. skb = sky2->rx_ring[sky2->rx_next].skb;
  1812. skb->ip_summed = CHECKSUM_COMPLETE;
  1813. skb->csum = status & 0xffff;
  1814. } else {
  1815. printk(KERN_NOTICE PFX "%s: hardware receive "
  1816. "checksum problem (status = %#x)\n",
  1817. dev->name, status);
  1818. sky2->rx_csum = 0;
  1819. sky2_write32(sky2->hw,
  1820. Q_ADDR(rxqaddr[port], Q_CSR),
  1821. BMU_DIS_RX_CHKSUM);
  1822. }
  1823. break;
  1824. case OP_TXINDEXLE:
  1825. /* TX index reports status for both ports */
  1826. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1827. sky2_tx_done(hw->dev[0], status & 0xfff);
  1828. if (hw->dev[1])
  1829. sky2_tx_done(hw->dev[1],
  1830. ((status >> 24) & 0xff)
  1831. | (u16)(length & 0xf) << 8);
  1832. break;
  1833. default:
  1834. if (net_ratelimit())
  1835. printk(KERN_WARNING PFX
  1836. "unknown status opcode 0x%x\n", le->opcode);
  1837. }
  1838. }
  1839. /* Fully processed status ring so clear irq */
  1840. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1841. exit_loop:
  1842. if (rx[0])
  1843. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1844. if (rx[1])
  1845. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1846. return work_done;
  1847. }
  1848. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1849. {
  1850. struct net_device *dev = hw->dev[port];
  1851. if (net_ratelimit())
  1852. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1853. dev->name, status);
  1854. if (status & Y2_IS_PAR_RD1) {
  1855. if (net_ratelimit())
  1856. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1857. dev->name);
  1858. /* Clear IRQ */
  1859. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1860. }
  1861. if (status & Y2_IS_PAR_WR1) {
  1862. if (net_ratelimit())
  1863. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1864. dev->name);
  1865. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1866. }
  1867. if (status & Y2_IS_PAR_MAC1) {
  1868. if (net_ratelimit())
  1869. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1870. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1871. }
  1872. if (status & Y2_IS_PAR_RX1) {
  1873. if (net_ratelimit())
  1874. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1875. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1876. }
  1877. if (status & Y2_IS_TCP_TXA1) {
  1878. if (net_ratelimit())
  1879. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1880. dev->name);
  1881. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1882. }
  1883. }
  1884. static void sky2_hw_intr(struct sky2_hw *hw)
  1885. {
  1886. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1887. if (status & Y2_IS_TIST_OV)
  1888. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1889. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1890. u16 pci_err;
  1891. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1892. if (net_ratelimit())
  1893. dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
  1894. pci_err);
  1895. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1896. sky2_pci_write16(hw, PCI_STATUS,
  1897. pci_err | PCI_STATUS_ERROR_BITS);
  1898. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1899. }
  1900. if (status & Y2_IS_PCI_EXP) {
  1901. /* PCI-Express uncorrectable Error occurred */
  1902. u32 pex_err;
  1903. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1904. if (net_ratelimit())
  1905. dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
  1906. pex_err);
  1907. /* clear the interrupt */
  1908. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1909. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1910. 0xffffffffUL);
  1911. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1912. if (pex_err & PEX_FATAL_ERRORS) {
  1913. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1914. hwmsk &= ~Y2_IS_PCI_EXP;
  1915. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1916. }
  1917. }
  1918. if (status & Y2_HWE_L1_MASK)
  1919. sky2_hw_error(hw, 0, status);
  1920. status >>= 8;
  1921. if (status & Y2_HWE_L1_MASK)
  1922. sky2_hw_error(hw, 1, status);
  1923. }
  1924. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1925. {
  1926. struct net_device *dev = hw->dev[port];
  1927. struct sky2_port *sky2 = netdev_priv(dev);
  1928. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1929. if (netif_msg_intr(sky2))
  1930. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1931. dev->name, status);
  1932. if (status & GM_IS_RX_CO_OV)
  1933. gma_read16(hw, port, GM_RX_IRQ_SRC);
  1934. if (status & GM_IS_TX_CO_OV)
  1935. gma_read16(hw, port, GM_TX_IRQ_SRC);
  1936. if (status & GM_IS_RX_FF_OR) {
  1937. ++sky2->net_stats.rx_fifo_errors;
  1938. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1939. }
  1940. if (status & GM_IS_TX_FF_UR) {
  1941. ++sky2->net_stats.tx_fifo_errors;
  1942. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1943. }
  1944. }
  1945. /* This should never happen it is a bug. */
  1946. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  1947. u16 q, unsigned ring_size)
  1948. {
  1949. struct net_device *dev = hw->dev[port];
  1950. struct sky2_port *sky2 = netdev_priv(dev);
  1951. unsigned idx;
  1952. const u64 *le = (q == Q_R1 || q == Q_R2)
  1953. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  1954. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  1955. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  1956. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  1957. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  1958. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  1959. }
  1960. /* If idle then force a fake soft NAPI poll once a second
  1961. * to work around cases where sharing an edge triggered interrupt.
  1962. */
  1963. static inline void sky2_idle_start(struct sky2_hw *hw)
  1964. {
  1965. if (idle_timeout > 0)
  1966. mod_timer(&hw->idle_timer,
  1967. jiffies + msecs_to_jiffies(idle_timeout));
  1968. }
  1969. static void sky2_idle(unsigned long arg)
  1970. {
  1971. struct sky2_hw *hw = (struct sky2_hw *) arg;
  1972. struct net_device *dev = hw->dev[0];
  1973. if (__netif_rx_schedule_prep(dev))
  1974. __netif_rx_schedule(dev);
  1975. mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
  1976. }
  1977. /* Hardware/software error handling */
  1978. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  1979. {
  1980. if (net_ratelimit())
  1981. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  1982. if (status & Y2_IS_HW_ERR)
  1983. sky2_hw_intr(hw);
  1984. if (status & Y2_IS_IRQ_MAC1)
  1985. sky2_mac_intr(hw, 0);
  1986. if (status & Y2_IS_IRQ_MAC2)
  1987. sky2_mac_intr(hw, 1);
  1988. if (status & Y2_IS_CHK_RX1)
  1989. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  1990. if (status & Y2_IS_CHK_RX2)
  1991. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  1992. if (status & Y2_IS_CHK_TXA1)
  1993. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  1994. if (status & Y2_IS_CHK_TXA2)
  1995. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  1996. }
  1997. static int sky2_poll(struct net_device *dev0, int *budget)
  1998. {
  1999. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  2000. int work_done;
  2001. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2002. if (unlikely(status & Y2_IS_ERROR))
  2003. sky2_err_intr(hw, status);
  2004. if (status & Y2_IS_IRQ_PHY1)
  2005. sky2_phy_intr(hw, 0);
  2006. if (status & Y2_IS_IRQ_PHY2)
  2007. sky2_phy_intr(hw, 1);
  2008. work_done = sky2_status_intr(hw, min(dev0->quota, *budget));
  2009. *budget -= work_done;
  2010. dev0->quota -= work_done;
  2011. /* More work? */
  2012. if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
  2013. return 1;
  2014. /* Bug/Errata workaround?
  2015. * Need to kick the TX irq moderation timer.
  2016. */
  2017. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2018. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2019. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2020. }
  2021. netif_rx_complete(dev0);
  2022. sky2_read32(hw, B0_Y2_SP_LISR);
  2023. return 0;
  2024. }
  2025. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2026. {
  2027. struct sky2_hw *hw = dev_id;
  2028. struct net_device *dev0 = hw->dev[0];
  2029. u32 status;
  2030. /* Reading this mask interrupts as side effect */
  2031. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2032. if (status == 0 || status == ~0)
  2033. return IRQ_NONE;
  2034. prefetch(&hw->st_le[hw->st_idx]);
  2035. if (likely(__netif_rx_schedule_prep(dev0)))
  2036. __netif_rx_schedule(dev0);
  2037. return IRQ_HANDLED;
  2038. }
  2039. #ifdef CONFIG_NET_POLL_CONTROLLER
  2040. static void sky2_netpoll(struct net_device *dev)
  2041. {
  2042. struct sky2_port *sky2 = netdev_priv(dev);
  2043. struct net_device *dev0 = sky2->hw->dev[0];
  2044. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  2045. __netif_rx_schedule(dev0);
  2046. }
  2047. #endif
  2048. /* Chip internal frequency for clock calculations */
  2049. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  2050. {
  2051. switch (hw->chip_id) {
  2052. case CHIP_ID_YUKON_EC:
  2053. case CHIP_ID_YUKON_EC_U:
  2054. case CHIP_ID_YUKON_EX:
  2055. return 125; /* 125 Mhz */
  2056. case CHIP_ID_YUKON_FE:
  2057. return 100; /* 100 Mhz */
  2058. default: /* YUKON_XL */
  2059. return 156; /* 156 Mhz */
  2060. }
  2061. }
  2062. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2063. {
  2064. return sky2_mhz(hw) * us;
  2065. }
  2066. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2067. {
  2068. return clk / sky2_mhz(hw);
  2069. }
  2070. static int __devinit sky2_init(struct sky2_hw *hw)
  2071. {
  2072. u8 t8;
  2073. /* Enable all clocks */
  2074. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2075. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2076. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2077. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  2078. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2079. hw->chip_id);
  2080. return -EOPNOTSUPP;
  2081. }
  2082. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2083. /* This rev is really old, and requires untested workarounds */
  2084. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2085. dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
  2086. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2087. hw->chip_id, hw->chip_rev);
  2088. return -EOPNOTSUPP;
  2089. }
  2090. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2091. hw->ports = 1;
  2092. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2093. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2094. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2095. ++hw->ports;
  2096. }
  2097. return 0;
  2098. }
  2099. static void sky2_reset(struct sky2_hw *hw)
  2100. {
  2101. u16 status;
  2102. int i;
  2103. /* disable ASF */
  2104. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2105. status = sky2_read16(hw, HCU_CCSR);
  2106. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2107. HCU_CCSR_UC_STATE_MSK);
  2108. sky2_write16(hw, HCU_CCSR, status);
  2109. } else
  2110. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2111. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2112. /* do a SW reset */
  2113. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2114. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2115. /* clear PCI errors, if any */
  2116. status = sky2_pci_read16(hw, PCI_STATUS);
  2117. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2118. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  2119. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2120. /* clear any PEX errors */
  2121. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  2122. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  2123. sky2_power_on(hw);
  2124. for (i = 0; i < hw->ports; i++) {
  2125. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2126. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2127. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2128. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2129. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2130. | GMC_BYP_RETR_ON);
  2131. }
  2132. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2133. /* Clear I2C IRQ noise */
  2134. sky2_write32(hw, B2_I2C_IRQ, 1);
  2135. /* turn off hardware timer (unused) */
  2136. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2137. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2138. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2139. /* Turn off descriptor polling */
  2140. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2141. /* Turn off receive timestamp */
  2142. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2143. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2144. /* enable the Tx Arbiters */
  2145. for (i = 0; i < hw->ports; i++)
  2146. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2147. /* Initialize ram interface */
  2148. for (i = 0; i < hw->ports; i++) {
  2149. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2150. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2151. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2152. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2153. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2154. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2155. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2156. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2157. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2158. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2159. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2160. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2161. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2162. }
  2163. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  2164. for (i = 0; i < hw->ports; i++)
  2165. sky2_gmac_reset(hw, i);
  2166. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2167. hw->st_idx = 0;
  2168. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2169. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2170. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2171. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2172. /* Set the list last index */
  2173. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2174. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2175. sky2_write8(hw, STAT_FIFO_WM, 16);
  2176. /* set Status-FIFO ISR watermark */
  2177. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2178. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2179. else
  2180. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2181. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2182. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2183. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2184. /* enable status unit */
  2185. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2186. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2187. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2188. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2189. }
  2190. static void sky2_restart(struct work_struct *work)
  2191. {
  2192. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2193. struct net_device *dev;
  2194. int i, err;
  2195. del_timer_sync(&hw->idle_timer);
  2196. rtnl_lock();
  2197. sky2_write32(hw, B0_IMSK, 0);
  2198. sky2_read32(hw, B0_IMSK);
  2199. netif_poll_disable(hw->dev[0]);
  2200. for (i = 0; i < hw->ports; i++) {
  2201. dev = hw->dev[i];
  2202. if (netif_running(dev))
  2203. sky2_down(dev);
  2204. }
  2205. sky2_reset(hw);
  2206. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2207. netif_poll_enable(hw->dev[0]);
  2208. for (i = 0; i < hw->ports; i++) {
  2209. dev = hw->dev[i];
  2210. if (netif_running(dev)) {
  2211. err = sky2_up(dev);
  2212. if (err) {
  2213. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2214. dev->name, err);
  2215. dev_close(dev);
  2216. }
  2217. }
  2218. }
  2219. sky2_idle_start(hw);
  2220. rtnl_unlock();
  2221. }
  2222. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2223. {
  2224. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2225. }
  2226. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2227. {
  2228. const struct sky2_port *sky2 = netdev_priv(dev);
  2229. wol->supported = sky2_wol_supported(sky2->hw);
  2230. wol->wolopts = sky2->wol;
  2231. }
  2232. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2233. {
  2234. struct sky2_port *sky2 = netdev_priv(dev);
  2235. struct sky2_hw *hw = sky2->hw;
  2236. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2237. return -EOPNOTSUPP;
  2238. sky2->wol = wol->wolopts;
  2239. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
  2240. sky2_write32(hw, B0_CTST, sky2->wol
  2241. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2242. if (!netif_running(dev))
  2243. sky2_wol_init(sky2);
  2244. return 0;
  2245. }
  2246. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2247. {
  2248. if (sky2_is_copper(hw)) {
  2249. u32 modes = SUPPORTED_10baseT_Half
  2250. | SUPPORTED_10baseT_Full
  2251. | SUPPORTED_100baseT_Half
  2252. | SUPPORTED_100baseT_Full
  2253. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2254. if (hw->chip_id != CHIP_ID_YUKON_FE)
  2255. modes |= SUPPORTED_1000baseT_Half
  2256. | SUPPORTED_1000baseT_Full;
  2257. return modes;
  2258. } else
  2259. return SUPPORTED_1000baseT_Half
  2260. | SUPPORTED_1000baseT_Full
  2261. | SUPPORTED_Autoneg
  2262. | SUPPORTED_FIBRE;
  2263. }
  2264. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2265. {
  2266. struct sky2_port *sky2 = netdev_priv(dev);
  2267. struct sky2_hw *hw = sky2->hw;
  2268. ecmd->transceiver = XCVR_INTERNAL;
  2269. ecmd->supported = sky2_supported_modes(hw);
  2270. ecmd->phy_address = PHY_ADDR_MARV;
  2271. if (sky2_is_copper(hw)) {
  2272. ecmd->supported = SUPPORTED_10baseT_Half
  2273. | SUPPORTED_10baseT_Full
  2274. | SUPPORTED_100baseT_Half
  2275. | SUPPORTED_100baseT_Full
  2276. | SUPPORTED_1000baseT_Half
  2277. | SUPPORTED_1000baseT_Full
  2278. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2279. ecmd->port = PORT_TP;
  2280. ecmd->speed = sky2->speed;
  2281. } else {
  2282. ecmd->speed = SPEED_1000;
  2283. ecmd->port = PORT_FIBRE;
  2284. }
  2285. ecmd->advertising = sky2->advertising;
  2286. ecmd->autoneg = sky2->autoneg;
  2287. ecmd->duplex = sky2->duplex;
  2288. return 0;
  2289. }
  2290. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2291. {
  2292. struct sky2_port *sky2 = netdev_priv(dev);
  2293. const struct sky2_hw *hw = sky2->hw;
  2294. u32 supported = sky2_supported_modes(hw);
  2295. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2296. ecmd->advertising = supported;
  2297. sky2->duplex = -1;
  2298. sky2->speed = -1;
  2299. } else {
  2300. u32 setting;
  2301. switch (ecmd->speed) {
  2302. case SPEED_1000:
  2303. if (ecmd->duplex == DUPLEX_FULL)
  2304. setting = SUPPORTED_1000baseT_Full;
  2305. else if (ecmd->duplex == DUPLEX_HALF)
  2306. setting = SUPPORTED_1000baseT_Half;
  2307. else
  2308. return -EINVAL;
  2309. break;
  2310. case SPEED_100:
  2311. if (ecmd->duplex == DUPLEX_FULL)
  2312. setting = SUPPORTED_100baseT_Full;
  2313. else if (ecmd->duplex == DUPLEX_HALF)
  2314. setting = SUPPORTED_100baseT_Half;
  2315. else
  2316. return -EINVAL;
  2317. break;
  2318. case SPEED_10:
  2319. if (ecmd->duplex == DUPLEX_FULL)
  2320. setting = SUPPORTED_10baseT_Full;
  2321. else if (ecmd->duplex == DUPLEX_HALF)
  2322. setting = SUPPORTED_10baseT_Half;
  2323. else
  2324. return -EINVAL;
  2325. break;
  2326. default:
  2327. return -EINVAL;
  2328. }
  2329. if ((setting & supported) == 0)
  2330. return -EINVAL;
  2331. sky2->speed = ecmd->speed;
  2332. sky2->duplex = ecmd->duplex;
  2333. }
  2334. sky2->autoneg = ecmd->autoneg;
  2335. sky2->advertising = ecmd->advertising;
  2336. if (netif_running(dev))
  2337. sky2_phy_reinit(sky2);
  2338. return 0;
  2339. }
  2340. static void sky2_get_drvinfo(struct net_device *dev,
  2341. struct ethtool_drvinfo *info)
  2342. {
  2343. struct sky2_port *sky2 = netdev_priv(dev);
  2344. strcpy(info->driver, DRV_NAME);
  2345. strcpy(info->version, DRV_VERSION);
  2346. strcpy(info->fw_version, "N/A");
  2347. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2348. }
  2349. static const struct sky2_stat {
  2350. char name[ETH_GSTRING_LEN];
  2351. u16 offset;
  2352. } sky2_stats[] = {
  2353. { "tx_bytes", GM_TXO_OK_HI },
  2354. { "rx_bytes", GM_RXO_OK_HI },
  2355. { "tx_broadcast", GM_TXF_BC_OK },
  2356. { "rx_broadcast", GM_RXF_BC_OK },
  2357. { "tx_multicast", GM_TXF_MC_OK },
  2358. { "rx_multicast", GM_RXF_MC_OK },
  2359. { "tx_unicast", GM_TXF_UC_OK },
  2360. { "rx_unicast", GM_RXF_UC_OK },
  2361. { "tx_mac_pause", GM_TXF_MPAUSE },
  2362. { "rx_mac_pause", GM_RXF_MPAUSE },
  2363. { "collisions", GM_TXF_COL },
  2364. { "late_collision",GM_TXF_LAT_COL },
  2365. { "aborted", GM_TXF_ABO_COL },
  2366. { "single_collisions", GM_TXF_SNG_COL },
  2367. { "multi_collisions", GM_TXF_MUL_COL },
  2368. { "rx_short", GM_RXF_SHT },
  2369. { "rx_runt", GM_RXE_FRAG },
  2370. { "rx_64_byte_packets", GM_RXF_64B },
  2371. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2372. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2373. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2374. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2375. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2376. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2377. { "rx_too_long", GM_RXF_LNG_ERR },
  2378. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2379. { "rx_jabber", GM_RXF_JAB_PKT },
  2380. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2381. { "tx_64_byte_packets", GM_TXF_64B },
  2382. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2383. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2384. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2385. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2386. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2387. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2388. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2389. };
  2390. static u32 sky2_get_rx_csum(struct net_device *dev)
  2391. {
  2392. struct sky2_port *sky2 = netdev_priv(dev);
  2393. return sky2->rx_csum;
  2394. }
  2395. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2396. {
  2397. struct sky2_port *sky2 = netdev_priv(dev);
  2398. sky2->rx_csum = data;
  2399. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2400. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2401. return 0;
  2402. }
  2403. static u32 sky2_get_msglevel(struct net_device *netdev)
  2404. {
  2405. struct sky2_port *sky2 = netdev_priv(netdev);
  2406. return sky2->msg_enable;
  2407. }
  2408. static int sky2_nway_reset(struct net_device *dev)
  2409. {
  2410. struct sky2_port *sky2 = netdev_priv(dev);
  2411. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2412. return -EINVAL;
  2413. sky2_phy_reinit(sky2);
  2414. return 0;
  2415. }
  2416. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2417. {
  2418. struct sky2_hw *hw = sky2->hw;
  2419. unsigned port = sky2->port;
  2420. int i;
  2421. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2422. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2423. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2424. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2425. for (i = 2; i < count; i++)
  2426. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2427. }
  2428. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2429. {
  2430. struct sky2_port *sky2 = netdev_priv(netdev);
  2431. sky2->msg_enable = value;
  2432. }
  2433. static int sky2_get_stats_count(struct net_device *dev)
  2434. {
  2435. return ARRAY_SIZE(sky2_stats);
  2436. }
  2437. static void sky2_get_ethtool_stats(struct net_device *dev,
  2438. struct ethtool_stats *stats, u64 * data)
  2439. {
  2440. struct sky2_port *sky2 = netdev_priv(dev);
  2441. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2442. }
  2443. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2444. {
  2445. int i;
  2446. switch (stringset) {
  2447. case ETH_SS_STATS:
  2448. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2449. memcpy(data + i * ETH_GSTRING_LEN,
  2450. sky2_stats[i].name, ETH_GSTRING_LEN);
  2451. break;
  2452. }
  2453. }
  2454. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2455. {
  2456. struct sky2_port *sky2 = netdev_priv(dev);
  2457. return &sky2->net_stats;
  2458. }
  2459. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2460. {
  2461. struct sky2_port *sky2 = netdev_priv(dev);
  2462. struct sky2_hw *hw = sky2->hw;
  2463. unsigned port = sky2->port;
  2464. const struct sockaddr *addr = p;
  2465. if (!is_valid_ether_addr(addr->sa_data))
  2466. return -EADDRNOTAVAIL;
  2467. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2468. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2469. dev->dev_addr, ETH_ALEN);
  2470. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2471. dev->dev_addr, ETH_ALEN);
  2472. /* virtual address for data */
  2473. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2474. /* physical address: used for pause frames */
  2475. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2476. return 0;
  2477. }
  2478. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2479. {
  2480. u32 bit;
  2481. bit = ether_crc(ETH_ALEN, addr) & 63;
  2482. filter[bit >> 3] |= 1 << (bit & 7);
  2483. }
  2484. static void sky2_set_multicast(struct net_device *dev)
  2485. {
  2486. struct sky2_port *sky2 = netdev_priv(dev);
  2487. struct sky2_hw *hw = sky2->hw;
  2488. unsigned port = sky2->port;
  2489. struct dev_mc_list *list = dev->mc_list;
  2490. u16 reg;
  2491. u8 filter[8];
  2492. int rx_pause;
  2493. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2494. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2495. memset(filter, 0, sizeof(filter));
  2496. reg = gma_read16(hw, port, GM_RX_CTRL);
  2497. reg |= GM_RXCR_UCF_ENA;
  2498. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2499. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2500. else if (dev->flags & IFF_ALLMULTI)
  2501. memset(filter, 0xff, sizeof(filter));
  2502. else if (dev->mc_count == 0 && !rx_pause)
  2503. reg &= ~GM_RXCR_MCF_ENA;
  2504. else {
  2505. int i;
  2506. reg |= GM_RXCR_MCF_ENA;
  2507. if (rx_pause)
  2508. sky2_add_filter(filter, pause_mc_addr);
  2509. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2510. sky2_add_filter(filter, list->dmi_addr);
  2511. }
  2512. gma_write16(hw, port, GM_MC_ADDR_H1,
  2513. (u16) filter[0] | ((u16) filter[1] << 8));
  2514. gma_write16(hw, port, GM_MC_ADDR_H2,
  2515. (u16) filter[2] | ((u16) filter[3] << 8));
  2516. gma_write16(hw, port, GM_MC_ADDR_H3,
  2517. (u16) filter[4] | ((u16) filter[5] << 8));
  2518. gma_write16(hw, port, GM_MC_ADDR_H4,
  2519. (u16) filter[6] | ((u16) filter[7] << 8));
  2520. gma_write16(hw, port, GM_RX_CTRL, reg);
  2521. }
  2522. /* Can have one global because blinking is controlled by
  2523. * ethtool and that is always under RTNL mutex
  2524. */
  2525. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2526. {
  2527. u16 pg;
  2528. switch (hw->chip_id) {
  2529. case CHIP_ID_YUKON_XL:
  2530. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2531. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2532. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2533. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2534. PHY_M_LEDC_INIT_CTRL(7) |
  2535. PHY_M_LEDC_STA1_CTRL(7) |
  2536. PHY_M_LEDC_STA0_CTRL(7))
  2537. : 0);
  2538. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2539. break;
  2540. default:
  2541. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2542. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2543. on ? PHY_M_LED_ALL : 0);
  2544. }
  2545. }
  2546. /* blink LED's for finding board */
  2547. static int sky2_phys_id(struct net_device *dev, u32 data)
  2548. {
  2549. struct sky2_port *sky2 = netdev_priv(dev);
  2550. struct sky2_hw *hw = sky2->hw;
  2551. unsigned port = sky2->port;
  2552. u16 ledctrl, ledover = 0;
  2553. long ms;
  2554. int interrupted;
  2555. int onoff = 1;
  2556. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2557. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2558. else
  2559. ms = data * 1000;
  2560. /* save initial values */
  2561. spin_lock_bh(&sky2->phy_lock);
  2562. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2563. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2564. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2565. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2566. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2567. } else {
  2568. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2569. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2570. }
  2571. interrupted = 0;
  2572. while (!interrupted && ms > 0) {
  2573. sky2_led(hw, port, onoff);
  2574. onoff = !onoff;
  2575. spin_unlock_bh(&sky2->phy_lock);
  2576. interrupted = msleep_interruptible(250);
  2577. spin_lock_bh(&sky2->phy_lock);
  2578. ms -= 250;
  2579. }
  2580. /* resume regularly scheduled programming */
  2581. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2582. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2583. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2584. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2585. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2586. } else {
  2587. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2588. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2589. }
  2590. spin_unlock_bh(&sky2->phy_lock);
  2591. return 0;
  2592. }
  2593. static void sky2_get_pauseparam(struct net_device *dev,
  2594. struct ethtool_pauseparam *ecmd)
  2595. {
  2596. struct sky2_port *sky2 = netdev_priv(dev);
  2597. switch (sky2->flow_mode) {
  2598. case FC_NONE:
  2599. ecmd->tx_pause = ecmd->rx_pause = 0;
  2600. break;
  2601. case FC_TX:
  2602. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2603. break;
  2604. case FC_RX:
  2605. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2606. break;
  2607. case FC_BOTH:
  2608. ecmd->tx_pause = ecmd->rx_pause = 1;
  2609. }
  2610. ecmd->autoneg = sky2->autoneg;
  2611. }
  2612. static int sky2_set_pauseparam(struct net_device *dev,
  2613. struct ethtool_pauseparam *ecmd)
  2614. {
  2615. struct sky2_port *sky2 = netdev_priv(dev);
  2616. sky2->autoneg = ecmd->autoneg;
  2617. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2618. if (netif_running(dev))
  2619. sky2_phy_reinit(sky2);
  2620. return 0;
  2621. }
  2622. static int sky2_get_coalesce(struct net_device *dev,
  2623. struct ethtool_coalesce *ecmd)
  2624. {
  2625. struct sky2_port *sky2 = netdev_priv(dev);
  2626. struct sky2_hw *hw = sky2->hw;
  2627. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2628. ecmd->tx_coalesce_usecs = 0;
  2629. else {
  2630. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2631. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2632. }
  2633. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2634. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2635. ecmd->rx_coalesce_usecs = 0;
  2636. else {
  2637. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2638. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2639. }
  2640. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2641. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2642. ecmd->rx_coalesce_usecs_irq = 0;
  2643. else {
  2644. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2645. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2646. }
  2647. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2648. return 0;
  2649. }
  2650. /* Note: this affect both ports */
  2651. static int sky2_set_coalesce(struct net_device *dev,
  2652. struct ethtool_coalesce *ecmd)
  2653. {
  2654. struct sky2_port *sky2 = netdev_priv(dev);
  2655. struct sky2_hw *hw = sky2->hw;
  2656. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2657. if (ecmd->tx_coalesce_usecs > tmax ||
  2658. ecmd->rx_coalesce_usecs > tmax ||
  2659. ecmd->rx_coalesce_usecs_irq > tmax)
  2660. return -EINVAL;
  2661. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2662. return -EINVAL;
  2663. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2664. return -EINVAL;
  2665. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2666. return -EINVAL;
  2667. if (ecmd->tx_coalesce_usecs == 0)
  2668. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2669. else {
  2670. sky2_write32(hw, STAT_TX_TIMER_INI,
  2671. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2672. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2673. }
  2674. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2675. if (ecmd->rx_coalesce_usecs == 0)
  2676. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2677. else {
  2678. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2679. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2680. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2681. }
  2682. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2683. if (ecmd->rx_coalesce_usecs_irq == 0)
  2684. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2685. else {
  2686. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2687. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2688. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2689. }
  2690. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2691. return 0;
  2692. }
  2693. static void sky2_get_ringparam(struct net_device *dev,
  2694. struct ethtool_ringparam *ering)
  2695. {
  2696. struct sky2_port *sky2 = netdev_priv(dev);
  2697. ering->rx_max_pending = RX_MAX_PENDING;
  2698. ering->rx_mini_max_pending = 0;
  2699. ering->rx_jumbo_max_pending = 0;
  2700. ering->tx_max_pending = TX_RING_SIZE - 1;
  2701. ering->rx_pending = sky2->rx_pending;
  2702. ering->rx_mini_pending = 0;
  2703. ering->rx_jumbo_pending = 0;
  2704. ering->tx_pending = sky2->tx_pending;
  2705. }
  2706. static int sky2_set_ringparam(struct net_device *dev,
  2707. struct ethtool_ringparam *ering)
  2708. {
  2709. struct sky2_port *sky2 = netdev_priv(dev);
  2710. int err = 0;
  2711. if (ering->rx_pending > RX_MAX_PENDING ||
  2712. ering->rx_pending < 8 ||
  2713. ering->tx_pending < MAX_SKB_TX_LE ||
  2714. ering->tx_pending > TX_RING_SIZE - 1)
  2715. return -EINVAL;
  2716. if (netif_running(dev))
  2717. sky2_down(dev);
  2718. sky2->rx_pending = ering->rx_pending;
  2719. sky2->tx_pending = ering->tx_pending;
  2720. if (netif_running(dev)) {
  2721. err = sky2_up(dev);
  2722. if (err)
  2723. dev_close(dev);
  2724. else
  2725. sky2_set_multicast(dev);
  2726. }
  2727. return err;
  2728. }
  2729. static int sky2_get_regs_len(struct net_device *dev)
  2730. {
  2731. return 0x4000;
  2732. }
  2733. /*
  2734. * Returns copy of control register region
  2735. * Note: ethtool_get_regs always provides full size (16k) buffer
  2736. */
  2737. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2738. void *p)
  2739. {
  2740. const struct sky2_port *sky2 = netdev_priv(dev);
  2741. const void __iomem *io = sky2->hw->regs;
  2742. regs->version = 1;
  2743. memset(p, 0, regs->len);
  2744. memcpy_fromio(p, io, B3_RAM_ADDR);
  2745. /* skip diagnostic ram region */
  2746. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
  2747. /* copy GMAC registers */
  2748. memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
  2749. if (sky2->hw->ports > 1)
  2750. memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
  2751. }
  2752. /* In order to do Jumbo packets on these chips, need to turn off the
  2753. * transmit store/forward. Therefore checksum offload won't work.
  2754. */
  2755. static int no_tx_offload(struct net_device *dev)
  2756. {
  2757. const struct sky2_port *sky2 = netdev_priv(dev);
  2758. const struct sky2_hw *hw = sky2->hw;
  2759. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2760. }
  2761. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2762. {
  2763. if (data && no_tx_offload(dev))
  2764. return -EINVAL;
  2765. return ethtool_op_set_tx_csum(dev, data);
  2766. }
  2767. static int sky2_set_tso(struct net_device *dev, u32 data)
  2768. {
  2769. if (data && no_tx_offload(dev))
  2770. return -EINVAL;
  2771. return ethtool_op_set_tso(dev, data);
  2772. }
  2773. static int sky2_get_eeprom_len(struct net_device *dev)
  2774. {
  2775. struct sky2_port *sky2 = netdev_priv(dev);
  2776. u16 reg2;
  2777. reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
  2778. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  2779. }
  2780. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  2781. {
  2782. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  2783. while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
  2784. cpu_relax();
  2785. return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  2786. }
  2787. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  2788. {
  2789. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  2790. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  2791. do {
  2792. cpu_relax();
  2793. } while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
  2794. }
  2795. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2796. u8 *data)
  2797. {
  2798. struct sky2_port *sky2 = netdev_priv(dev);
  2799. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2800. int length = eeprom->len;
  2801. u16 offset = eeprom->offset;
  2802. if (!cap)
  2803. return -EINVAL;
  2804. eeprom->magic = SKY2_EEPROM_MAGIC;
  2805. while (length > 0) {
  2806. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  2807. int n = min_t(int, length, sizeof(val));
  2808. memcpy(data, &val, n);
  2809. length -= n;
  2810. data += n;
  2811. offset += n;
  2812. }
  2813. return 0;
  2814. }
  2815. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2816. u8 *data)
  2817. {
  2818. struct sky2_port *sky2 = netdev_priv(dev);
  2819. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2820. int length = eeprom->len;
  2821. u16 offset = eeprom->offset;
  2822. if (!cap)
  2823. return -EINVAL;
  2824. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  2825. return -EINVAL;
  2826. while (length > 0) {
  2827. u32 val;
  2828. int n = min_t(int, length, sizeof(val));
  2829. if (n < sizeof(val))
  2830. val = sky2_vpd_read(sky2->hw, cap, offset);
  2831. memcpy(&val, data, n);
  2832. sky2_vpd_write(sky2->hw, cap, offset, val);
  2833. length -= n;
  2834. data += n;
  2835. offset += n;
  2836. }
  2837. return 0;
  2838. }
  2839. static const struct ethtool_ops sky2_ethtool_ops = {
  2840. .get_settings = sky2_get_settings,
  2841. .set_settings = sky2_set_settings,
  2842. .get_drvinfo = sky2_get_drvinfo,
  2843. .get_wol = sky2_get_wol,
  2844. .set_wol = sky2_set_wol,
  2845. .get_msglevel = sky2_get_msglevel,
  2846. .set_msglevel = sky2_set_msglevel,
  2847. .nway_reset = sky2_nway_reset,
  2848. .get_regs_len = sky2_get_regs_len,
  2849. .get_regs = sky2_get_regs,
  2850. .get_link = ethtool_op_get_link,
  2851. .get_eeprom_len = sky2_get_eeprom_len,
  2852. .get_eeprom = sky2_get_eeprom,
  2853. .set_eeprom = sky2_set_eeprom,
  2854. .get_sg = ethtool_op_get_sg,
  2855. .set_sg = ethtool_op_set_sg,
  2856. .get_tx_csum = ethtool_op_get_tx_csum,
  2857. .set_tx_csum = sky2_set_tx_csum,
  2858. .get_tso = ethtool_op_get_tso,
  2859. .set_tso = sky2_set_tso,
  2860. .get_rx_csum = sky2_get_rx_csum,
  2861. .set_rx_csum = sky2_set_rx_csum,
  2862. .get_strings = sky2_get_strings,
  2863. .get_coalesce = sky2_get_coalesce,
  2864. .set_coalesce = sky2_set_coalesce,
  2865. .get_ringparam = sky2_get_ringparam,
  2866. .set_ringparam = sky2_set_ringparam,
  2867. .get_pauseparam = sky2_get_pauseparam,
  2868. .set_pauseparam = sky2_set_pauseparam,
  2869. .phys_id = sky2_phys_id,
  2870. .get_stats_count = sky2_get_stats_count,
  2871. .get_ethtool_stats = sky2_get_ethtool_stats,
  2872. .get_perm_addr = ethtool_op_get_perm_addr,
  2873. };
  2874. #ifdef CONFIG_SKY2_DEBUG
  2875. static struct dentry *sky2_debug;
  2876. static int sky2_debug_show(struct seq_file *seq, void *v)
  2877. {
  2878. struct net_device *dev = seq->private;
  2879. const struct sky2_port *sky2 = netdev_priv(dev);
  2880. const struct sky2_hw *hw = sky2->hw;
  2881. unsigned port = sky2->port;
  2882. unsigned idx, last;
  2883. int sop;
  2884. if (!netif_running(dev))
  2885. return -ENETDOWN;
  2886. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  2887. sky2_read32(hw, B0_ISRC),
  2888. sky2_read32(hw, B0_IMSK),
  2889. sky2_read32(hw, B0_Y2_SP_ICR));
  2890. netif_poll_disable(hw->dev[0]);
  2891. last = sky2_read16(hw, STAT_PUT_IDX);
  2892. if (hw->st_idx == last)
  2893. seq_puts(seq, "Status ring (empty)\n");
  2894. else {
  2895. seq_puts(seq, "Status ring\n");
  2896. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  2897. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  2898. const struct sky2_status_le *le = hw->st_le + idx;
  2899. seq_printf(seq, "[%d] %#x %d %#x\n",
  2900. idx, le->opcode, le->length, le->status);
  2901. }
  2902. seq_puts(seq, "\n");
  2903. }
  2904. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  2905. sky2->tx_cons, sky2->tx_prod,
  2906. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  2907. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  2908. /* Dump contents of tx ring */
  2909. sop = 1;
  2910. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  2911. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  2912. const struct sky2_tx_le *le = sky2->tx_le + idx;
  2913. u32 a = le32_to_cpu(le->addr);
  2914. if (sop)
  2915. seq_printf(seq, "%u:", idx);
  2916. sop = 0;
  2917. switch(le->opcode & ~HW_OWNER) {
  2918. case OP_ADDR64:
  2919. seq_printf(seq, " %#x:", a);
  2920. break;
  2921. case OP_LRGLEN:
  2922. seq_printf(seq, " mtu=%d", a);
  2923. break;
  2924. case OP_VLAN:
  2925. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  2926. break;
  2927. case OP_TCPLISW:
  2928. seq_printf(seq, " csum=%#x", a);
  2929. break;
  2930. case OP_LARGESEND:
  2931. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  2932. break;
  2933. case OP_PACKET:
  2934. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  2935. break;
  2936. case OP_BUFFER:
  2937. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  2938. break;
  2939. default:
  2940. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  2941. a, le16_to_cpu(le->length));
  2942. }
  2943. if (le->ctrl & EOP) {
  2944. seq_putc(seq, '\n');
  2945. sop = 1;
  2946. }
  2947. }
  2948. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  2949. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  2950. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  2951. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  2952. netif_poll_enable(hw->dev[0]);
  2953. return 0;
  2954. }
  2955. static int sky2_debug_open(struct inode *inode, struct file *file)
  2956. {
  2957. return single_open(file, sky2_debug_show, inode->i_private);
  2958. }
  2959. static const struct file_operations sky2_debug_fops = {
  2960. .owner = THIS_MODULE,
  2961. .open = sky2_debug_open,
  2962. .read = seq_read,
  2963. .llseek = seq_lseek,
  2964. .release = single_release,
  2965. };
  2966. /*
  2967. * Use network device events to create/remove/rename
  2968. * debugfs file entries
  2969. */
  2970. static int sky2_device_event(struct notifier_block *unused,
  2971. unsigned long event, void *ptr)
  2972. {
  2973. struct net_device *dev = ptr;
  2974. if (dev->open == sky2_up) {
  2975. struct sky2_port *sky2 = netdev_priv(dev);
  2976. switch(event) {
  2977. case NETDEV_CHANGENAME:
  2978. if (!netif_running(dev))
  2979. break;
  2980. /* fallthrough */
  2981. case NETDEV_DOWN:
  2982. case NETDEV_GOING_DOWN:
  2983. if (sky2->debugfs) {
  2984. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  2985. dev->name);
  2986. debugfs_remove(sky2->debugfs);
  2987. sky2->debugfs = NULL;
  2988. }
  2989. if (event != NETDEV_CHANGENAME)
  2990. break;
  2991. /* fallthrough for changename */
  2992. case NETDEV_UP:
  2993. if (sky2_debug) {
  2994. struct dentry *d;
  2995. d = debugfs_create_file(dev->name, S_IRUGO,
  2996. sky2_debug, dev,
  2997. &sky2_debug_fops);
  2998. if (d == NULL || IS_ERR(d))
  2999. printk(KERN_INFO PFX
  3000. "%s: debugfs create failed\n",
  3001. dev->name);
  3002. else
  3003. sky2->debugfs = d;
  3004. }
  3005. break;
  3006. }
  3007. }
  3008. return NOTIFY_DONE;
  3009. }
  3010. static struct notifier_block sky2_notifier = {
  3011. .notifier_call = sky2_device_event,
  3012. };
  3013. static __init void sky2_debug_init(void)
  3014. {
  3015. struct dentry *ent;
  3016. ent = debugfs_create_dir("sky2", NULL);
  3017. if (!ent || IS_ERR(ent))
  3018. return;
  3019. sky2_debug = ent;
  3020. register_netdevice_notifier(&sky2_notifier);
  3021. }
  3022. static __exit void sky2_debug_cleanup(void)
  3023. {
  3024. if (sky2_debug) {
  3025. unregister_netdevice_notifier(&sky2_notifier);
  3026. debugfs_remove(sky2_debug);
  3027. sky2_debug = NULL;
  3028. }
  3029. }
  3030. #else
  3031. #define sky2_debug_init()
  3032. #define sky2_debug_cleanup()
  3033. #endif
  3034. /* Initialize network device */
  3035. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3036. unsigned port,
  3037. int highmem, int wol)
  3038. {
  3039. struct sky2_port *sky2;
  3040. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3041. if (!dev) {
  3042. dev_err(&hw->pdev->dev, "etherdev alloc failed");
  3043. return NULL;
  3044. }
  3045. SET_MODULE_OWNER(dev);
  3046. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3047. dev->irq = hw->pdev->irq;
  3048. dev->open = sky2_up;
  3049. dev->stop = sky2_down;
  3050. dev->do_ioctl = sky2_ioctl;
  3051. dev->hard_start_xmit = sky2_xmit_frame;
  3052. dev->get_stats = sky2_get_stats;
  3053. dev->set_multicast_list = sky2_set_multicast;
  3054. dev->set_mac_address = sky2_set_mac_address;
  3055. dev->change_mtu = sky2_change_mtu;
  3056. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3057. dev->tx_timeout = sky2_tx_timeout;
  3058. dev->watchdog_timeo = TX_WATCHDOG;
  3059. if (port == 0)
  3060. dev->poll = sky2_poll;
  3061. dev->weight = NAPI_WEIGHT;
  3062. #ifdef CONFIG_NET_POLL_CONTROLLER
  3063. /* Network console (only works on port 0)
  3064. * because netpoll makes assumptions about NAPI
  3065. */
  3066. if (port == 0)
  3067. dev->poll_controller = sky2_netpoll;
  3068. #endif
  3069. sky2 = netdev_priv(dev);
  3070. sky2->netdev = dev;
  3071. sky2->hw = hw;
  3072. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3073. /* Auto speed and flow control */
  3074. sky2->autoneg = AUTONEG_ENABLE;
  3075. sky2->flow_mode = FC_BOTH;
  3076. sky2->duplex = -1;
  3077. sky2->speed = -1;
  3078. sky2->advertising = sky2_supported_modes(hw);
  3079. sky2->rx_csum = 1;
  3080. sky2->wol = wol;
  3081. spin_lock_init(&sky2->phy_lock);
  3082. sky2->tx_pending = TX_DEF_PENDING;
  3083. sky2->rx_pending = RX_DEF_PENDING;
  3084. hw->dev[port] = dev;
  3085. sky2->port = port;
  3086. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3087. if (highmem)
  3088. dev->features |= NETIF_F_HIGHDMA;
  3089. #ifdef SKY2_VLAN_TAG_USED
  3090. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3091. dev->vlan_rx_register = sky2_vlan_rx_register;
  3092. #endif
  3093. /* read the mac address */
  3094. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3095. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3096. return dev;
  3097. }
  3098. static void __devinit sky2_show_addr(struct net_device *dev)
  3099. {
  3100. const struct sky2_port *sky2 = netdev_priv(dev);
  3101. if (netif_msg_probe(sky2))
  3102. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  3103. dev->name,
  3104. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  3105. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  3106. }
  3107. /* Handle software interrupt used during MSI test */
  3108. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3109. {
  3110. struct sky2_hw *hw = dev_id;
  3111. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3112. if (status == 0)
  3113. return IRQ_NONE;
  3114. if (status & Y2_IS_IRQ_SW) {
  3115. hw->msi = 1;
  3116. wake_up(&hw->msi_wait);
  3117. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3118. }
  3119. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3120. return IRQ_HANDLED;
  3121. }
  3122. /* Test interrupt path by forcing a a software IRQ */
  3123. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3124. {
  3125. struct pci_dev *pdev = hw->pdev;
  3126. int err;
  3127. init_waitqueue_head (&hw->msi_wait);
  3128. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3129. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3130. if (err) {
  3131. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3132. return err;
  3133. }
  3134. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3135. sky2_read8(hw, B0_CTST);
  3136. wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
  3137. if (!hw->msi) {
  3138. /* MSI test failed, go back to INTx mode */
  3139. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3140. "switching to INTx mode.\n");
  3141. err = -EOPNOTSUPP;
  3142. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3143. }
  3144. sky2_write32(hw, B0_IMSK, 0);
  3145. sky2_read32(hw, B0_IMSK);
  3146. free_irq(pdev->irq, hw);
  3147. return err;
  3148. }
  3149. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3150. {
  3151. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3152. u16 value;
  3153. if (!pm)
  3154. return 0;
  3155. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3156. return 0;
  3157. return value & PCI_PM_CTRL_PME_ENABLE;
  3158. }
  3159. static int __devinit sky2_probe(struct pci_dev *pdev,
  3160. const struct pci_device_id *ent)
  3161. {
  3162. struct net_device *dev;
  3163. struct sky2_hw *hw;
  3164. int err, using_dac = 0, wol_default;
  3165. err = pci_enable_device(pdev);
  3166. if (err) {
  3167. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3168. goto err_out;
  3169. }
  3170. err = pci_request_regions(pdev, DRV_NAME);
  3171. if (err) {
  3172. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3173. goto err_out_disable;
  3174. }
  3175. pci_set_master(pdev);
  3176. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3177. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3178. using_dac = 1;
  3179. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3180. if (err < 0) {
  3181. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3182. "for consistent allocations\n");
  3183. goto err_out_free_regions;
  3184. }
  3185. } else {
  3186. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3187. if (err) {
  3188. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3189. goto err_out_free_regions;
  3190. }
  3191. }
  3192. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3193. err = -ENOMEM;
  3194. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3195. if (!hw) {
  3196. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3197. goto err_out_free_regions;
  3198. }
  3199. hw->pdev = pdev;
  3200. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3201. if (!hw->regs) {
  3202. dev_err(&pdev->dev, "cannot map device registers\n");
  3203. goto err_out_free_hw;
  3204. }
  3205. #ifdef __BIG_ENDIAN
  3206. /* The sk98lin vendor driver uses hardware byte swapping but
  3207. * this driver uses software swapping.
  3208. */
  3209. {
  3210. u32 reg;
  3211. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3212. reg &= ~PCI_REV_DESC;
  3213. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3214. }
  3215. #endif
  3216. /* ring for status responses */
  3217. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  3218. &hw->st_dma);
  3219. if (!hw->st_le)
  3220. goto err_out_iounmap;
  3221. err = sky2_init(hw);
  3222. if (err)
  3223. goto err_out_iounmap;
  3224. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3225. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3226. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3227. hw->chip_id, hw->chip_rev);
  3228. sky2_reset(hw);
  3229. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3230. if (!dev) {
  3231. err = -ENOMEM;
  3232. goto err_out_free_pci;
  3233. }
  3234. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3235. err = sky2_test_msi(hw);
  3236. if (err == -EOPNOTSUPP)
  3237. pci_disable_msi(pdev);
  3238. else if (err)
  3239. goto err_out_free_netdev;
  3240. }
  3241. err = register_netdev(dev);
  3242. if (err) {
  3243. dev_err(&pdev->dev, "cannot register net device\n");
  3244. goto err_out_free_netdev;
  3245. }
  3246. err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
  3247. dev->name, hw);
  3248. if (err) {
  3249. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3250. goto err_out_unregister;
  3251. }
  3252. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3253. sky2_show_addr(dev);
  3254. if (hw->ports > 1) {
  3255. struct net_device *dev1;
  3256. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3257. if (!dev1)
  3258. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3259. else if ((err = register_netdev(dev1))) {
  3260. dev_warn(&pdev->dev,
  3261. "register of second port failed (%d)\n", err);
  3262. hw->dev[1] = NULL;
  3263. free_netdev(dev1);
  3264. } else
  3265. sky2_show_addr(dev1);
  3266. }
  3267. setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
  3268. INIT_WORK(&hw->restart_work, sky2_restart);
  3269. sky2_idle_start(hw);
  3270. pci_set_drvdata(pdev, hw);
  3271. return 0;
  3272. err_out_unregister:
  3273. if (hw->msi)
  3274. pci_disable_msi(pdev);
  3275. unregister_netdev(dev);
  3276. err_out_free_netdev:
  3277. free_netdev(dev);
  3278. err_out_free_pci:
  3279. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3280. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3281. err_out_iounmap:
  3282. iounmap(hw->regs);
  3283. err_out_free_hw:
  3284. kfree(hw);
  3285. err_out_free_regions:
  3286. pci_release_regions(pdev);
  3287. err_out_disable:
  3288. pci_disable_device(pdev);
  3289. err_out:
  3290. pci_set_drvdata(pdev, NULL);
  3291. return err;
  3292. }
  3293. static void __devexit sky2_remove(struct pci_dev *pdev)
  3294. {
  3295. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3296. struct net_device *dev0, *dev1;
  3297. if (!hw)
  3298. return;
  3299. del_timer_sync(&hw->idle_timer);
  3300. flush_scheduled_work();
  3301. sky2_write32(hw, B0_IMSK, 0);
  3302. synchronize_irq(hw->pdev->irq);
  3303. dev0 = hw->dev[0];
  3304. dev1 = hw->dev[1];
  3305. if (dev1)
  3306. unregister_netdev(dev1);
  3307. unregister_netdev(dev0);
  3308. sky2_power_aux(hw);
  3309. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3310. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3311. sky2_read8(hw, B0_CTST);
  3312. free_irq(pdev->irq, hw);
  3313. if (hw->msi)
  3314. pci_disable_msi(pdev);
  3315. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3316. pci_release_regions(pdev);
  3317. pci_disable_device(pdev);
  3318. if (dev1)
  3319. free_netdev(dev1);
  3320. free_netdev(dev0);
  3321. iounmap(hw->regs);
  3322. kfree(hw);
  3323. pci_set_drvdata(pdev, NULL);
  3324. }
  3325. #ifdef CONFIG_PM
  3326. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3327. {
  3328. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3329. int i, wol = 0;
  3330. if (!hw)
  3331. return 0;
  3332. del_timer_sync(&hw->idle_timer);
  3333. netif_poll_disable(hw->dev[0]);
  3334. for (i = 0; i < hw->ports; i++) {
  3335. struct net_device *dev = hw->dev[i];
  3336. struct sky2_port *sky2 = netdev_priv(dev);
  3337. if (netif_running(dev))
  3338. sky2_down(dev);
  3339. if (sky2->wol)
  3340. sky2_wol_init(sky2);
  3341. wol |= sky2->wol;
  3342. }
  3343. sky2_write32(hw, B0_IMSK, 0);
  3344. sky2_power_aux(hw);
  3345. pci_save_state(pdev);
  3346. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3347. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3348. return 0;
  3349. }
  3350. static int sky2_resume(struct pci_dev *pdev)
  3351. {
  3352. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3353. int i, err;
  3354. if (!hw)
  3355. return 0;
  3356. err = pci_set_power_state(pdev, PCI_D0);
  3357. if (err)
  3358. goto out;
  3359. err = pci_restore_state(pdev);
  3360. if (err)
  3361. goto out;
  3362. pci_enable_wake(pdev, PCI_D0, 0);
  3363. /* Re-enable all clocks */
  3364. if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
  3365. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3366. sky2_reset(hw);
  3367. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3368. for (i = 0; i < hw->ports; i++) {
  3369. struct net_device *dev = hw->dev[i];
  3370. if (netif_running(dev)) {
  3371. err = sky2_up(dev);
  3372. if (err) {
  3373. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3374. dev->name, err);
  3375. dev_close(dev);
  3376. goto out;
  3377. }
  3378. }
  3379. }
  3380. netif_poll_enable(hw->dev[0]);
  3381. sky2_idle_start(hw);
  3382. return 0;
  3383. out:
  3384. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3385. pci_disable_device(pdev);
  3386. return err;
  3387. }
  3388. #endif
  3389. static void sky2_shutdown(struct pci_dev *pdev)
  3390. {
  3391. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3392. int i, wol = 0;
  3393. if (!hw)
  3394. return;
  3395. del_timer_sync(&hw->idle_timer);
  3396. netif_poll_disable(hw->dev[0]);
  3397. for (i = 0; i < hw->ports; i++) {
  3398. struct net_device *dev = hw->dev[i];
  3399. struct sky2_port *sky2 = netdev_priv(dev);
  3400. if (sky2->wol) {
  3401. wol = 1;
  3402. sky2_wol_init(sky2);
  3403. }
  3404. }
  3405. if (wol)
  3406. sky2_power_aux(hw);
  3407. pci_enable_wake(pdev, PCI_D3hot, wol);
  3408. pci_enable_wake(pdev, PCI_D3cold, wol);
  3409. pci_disable_device(pdev);
  3410. pci_set_power_state(pdev, PCI_D3hot);
  3411. }
  3412. static struct pci_driver sky2_driver = {
  3413. .name = DRV_NAME,
  3414. .id_table = sky2_id_table,
  3415. .probe = sky2_probe,
  3416. .remove = __devexit_p(sky2_remove),
  3417. #ifdef CONFIG_PM
  3418. .suspend = sky2_suspend,
  3419. .resume = sky2_resume,
  3420. #endif
  3421. .shutdown = sky2_shutdown,
  3422. };
  3423. static int __init sky2_init_module(void)
  3424. {
  3425. sky2_debug_init();
  3426. return pci_register_driver(&sky2_driver);
  3427. }
  3428. static void __exit sky2_cleanup_module(void)
  3429. {
  3430. pci_unregister_driver(&sky2_driver);
  3431. sky2_debug_cleanup();
  3432. }
  3433. module_init(sky2_init_module);
  3434. module_exit(sky2_cleanup_module);
  3435. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3436. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3437. MODULE_LICENSE("GPL");
  3438. MODULE_VERSION(DRV_VERSION);