main.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/mlx4/device.h>
  41. #include <linux/mlx4/doorbell.h>
  42. #include "mlx4.h"
  43. #include "fw.h"
  44. #include "icm.h"
  45. MODULE_AUTHOR("Roland Dreier");
  46. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  47. MODULE_LICENSE("Dual BSD/GPL");
  48. MODULE_VERSION(DRV_VERSION);
  49. #ifdef CONFIG_MLX4_DEBUG
  50. int mlx4_debug_level = 0;
  51. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  52. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  53. #endif /* CONFIG_MLX4_DEBUG */
  54. #ifdef CONFIG_PCI_MSI
  55. static int msi_x;
  56. module_param(msi_x, int, 0444);
  57. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  58. #else /* CONFIG_PCI_MSI */
  59. #define msi_x (0)
  60. #endif /* CONFIG_PCI_MSI */
  61. static const char mlx4_version[] __devinitdata =
  62. DRV_NAME ": Mellanox ConnectX core driver v"
  63. DRV_VERSION " (" DRV_RELDATE ")\n";
  64. static struct mlx4_profile default_profile = {
  65. .num_qp = 1 << 16,
  66. .num_srq = 1 << 16,
  67. .rdmarc_per_qp = 4,
  68. .num_cq = 1 << 16,
  69. .num_mcg = 1 << 13,
  70. .num_mpt = 1 << 17,
  71. .num_mtt = 1 << 20,
  72. };
  73. static int __devinit mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  74. {
  75. int err;
  76. int i;
  77. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  78. if (err) {
  79. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  80. return err;
  81. }
  82. if (dev_cap->min_page_sz > PAGE_SIZE) {
  83. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  84. "kernel PAGE_SIZE of %ld, aborting.\n",
  85. dev_cap->min_page_sz, PAGE_SIZE);
  86. return -ENODEV;
  87. }
  88. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  89. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  90. "aborting.\n",
  91. dev_cap->num_ports, MLX4_MAX_PORTS);
  92. return -ENODEV;
  93. }
  94. if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
  95. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
  96. "PCI resource 2 size of 0x%llx, aborting.\n",
  97. dev_cap->uar_size,
  98. (unsigned long long) pci_resource_len(dev->pdev, 2));
  99. return -ENODEV;
  100. }
  101. dev->caps.num_ports = dev_cap->num_ports;
  102. for (i = 1; i <= dev->caps.num_ports; ++i) {
  103. dev->caps.vl_cap[i] = dev_cap->max_vl[i];
  104. dev->caps.mtu_cap[i] = dev_cap->max_mtu[i];
  105. dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
  106. dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
  107. dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
  108. }
  109. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  110. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  111. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  112. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  113. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  114. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  115. dev->caps.max_wqes = dev_cap->max_qp_sz;
  116. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  117. dev->caps.reserved_qps = dev_cap->reserved_qps;
  118. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  119. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  120. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  121. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  122. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  123. dev->caps.num_qp_per_mgm = MLX4_QP_PER_MGM;
  124. /*
  125. * Subtract 1 from the limit because we need to allocate a
  126. * spare CQE so the HCA HW can tell the difference between an
  127. * empty CQ and a full CQ.
  128. */
  129. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  130. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  131. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  132. dev->caps.reserved_mtts = dev_cap->reserved_mtts;
  133. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  134. dev->caps.reserved_uars = dev_cap->reserved_uars;
  135. dev->caps.reserved_pds = dev_cap->reserved_pds;
  136. dev->caps.mtt_entry_sz = MLX4_MTT_ENTRY_PER_SEG * dev_cap->mtt_entry_sz;
  137. dev->caps.max_msg_sz = dev_cap->max_msg_sz;
  138. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  139. dev->caps.flags = dev_cap->flags;
  140. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  141. return 0;
  142. }
  143. static int __devinit mlx4_load_fw(struct mlx4_dev *dev)
  144. {
  145. struct mlx4_priv *priv = mlx4_priv(dev);
  146. int err;
  147. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  148. GFP_HIGHUSER | __GFP_NOWARN);
  149. if (!priv->fw.fw_icm) {
  150. mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
  151. return -ENOMEM;
  152. }
  153. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  154. if (err) {
  155. mlx4_err(dev, "MAP_FA command failed, aborting.\n");
  156. goto err_free;
  157. }
  158. err = mlx4_RUN_FW(dev);
  159. if (err) {
  160. mlx4_err(dev, "RUN_FW command failed, aborting.\n");
  161. goto err_unmap_fa;
  162. }
  163. return 0;
  164. err_unmap_fa:
  165. mlx4_UNMAP_FA(dev);
  166. err_free:
  167. mlx4_free_icm(dev, priv->fw.fw_icm);
  168. return err;
  169. }
  170. static int __devinit mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  171. int cmpt_entry_sz)
  172. {
  173. struct mlx4_priv *priv = mlx4_priv(dev);
  174. int err;
  175. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  176. cmpt_base +
  177. ((u64) (MLX4_CMPT_TYPE_QP *
  178. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  179. cmpt_entry_sz, dev->caps.num_qps,
  180. dev->caps.reserved_qps, 0);
  181. if (err)
  182. goto err;
  183. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  184. cmpt_base +
  185. ((u64) (MLX4_CMPT_TYPE_SRQ *
  186. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  187. cmpt_entry_sz, dev->caps.num_srqs,
  188. dev->caps.reserved_srqs, 0);
  189. if (err)
  190. goto err_qp;
  191. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  192. cmpt_base +
  193. ((u64) (MLX4_CMPT_TYPE_CQ *
  194. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  195. cmpt_entry_sz, dev->caps.num_cqs,
  196. dev->caps.reserved_cqs, 0);
  197. if (err)
  198. goto err_srq;
  199. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  200. cmpt_base +
  201. ((u64) (MLX4_CMPT_TYPE_EQ *
  202. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  203. cmpt_entry_sz,
  204. roundup_pow_of_two(MLX4_NUM_EQ +
  205. dev->caps.reserved_eqs),
  206. MLX4_NUM_EQ + dev->caps.reserved_eqs, 0);
  207. if (err)
  208. goto err_cq;
  209. return 0;
  210. err_cq:
  211. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  212. err_srq:
  213. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  214. err_qp:
  215. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  216. err:
  217. return err;
  218. }
  219. static int __devinit mlx4_init_icm(struct mlx4_dev *dev,
  220. struct mlx4_dev_cap *dev_cap,
  221. struct mlx4_init_hca_param *init_hca,
  222. u64 icm_size)
  223. {
  224. struct mlx4_priv *priv = mlx4_priv(dev);
  225. u64 aux_pages;
  226. int err;
  227. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  228. if (err) {
  229. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
  230. return err;
  231. }
  232. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
  233. (unsigned long long) icm_size >> 10,
  234. (unsigned long long) aux_pages << 2);
  235. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  236. GFP_HIGHUSER | __GFP_NOWARN);
  237. if (!priv->fw.aux_icm) {
  238. mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
  239. return -ENOMEM;
  240. }
  241. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  242. if (err) {
  243. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
  244. goto err_free_aux;
  245. }
  246. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  247. if (err) {
  248. mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
  249. goto err_unmap_aux;
  250. }
  251. err = mlx4_map_eq_icm(dev, init_hca->eqc_base);
  252. if (err) {
  253. mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
  254. goto err_unmap_cmpt;
  255. }
  256. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  257. init_hca->mtt_base,
  258. dev->caps.mtt_entry_sz,
  259. dev->caps.num_mtt_segs,
  260. dev->caps.reserved_mtts, 1);
  261. if (err) {
  262. mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
  263. goto err_unmap_eq;
  264. }
  265. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  266. init_hca->dmpt_base,
  267. dev_cap->dmpt_entry_sz,
  268. dev->caps.num_mpts,
  269. dev->caps.reserved_mrws, 1);
  270. if (err) {
  271. mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
  272. goto err_unmap_mtt;
  273. }
  274. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  275. init_hca->qpc_base,
  276. dev_cap->qpc_entry_sz,
  277. dev->caps.num_qps,
  278. dev->caps.reserved_qps, 0);
  279. if (err) {
  280. mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
  281. goto err_unmap_dmpt;
  282. }
  283. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  284. init_hca->auxc_base,
  285. dev_cap->aux_entry_sz,
  286. dev->caps.num_qps,
  287. dev->caps.reserved_qps, 0);
  288. if (err) {
  289. mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
  290. goto err_unmap_qp;
  291. }
  292. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  293. init_hca->altc_base,
  294. dev_cap->altc_entry_sz,
  295. dev->caps.num_qps,
  296. dev->caps.reserved_qps, 0);
  297. if (err) {
  298. mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
  299. goto err_unmap_auxc;
  300. }
  301. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  302. init_hca->rdmarc_base,
  303. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  304. dev->caps.num_qps,
  305. dev->caps.reserved_qps, 0);
  306. if (err) {
  307. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  308. goto err_unmap_altc;
  309. }
  310. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  311. init_hca->cqc_base,
  312. dev_cap->cqc_entry_sz,
  313. dev->caps.num_cqs,
  314. dev->caps.reserved_cqs, 0);
  315. if (err) {
  316. mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
  317. goto err_unmap_rdmarc;
  318. }
  319. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  320. init_hca->srqc_base,
  321. dev_cap->srq_entry_sz,
  322. dev->caps.num_srqs,
  323. dev->caps.reserved_srqs, 0);
  324. if (err) {
  325. mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
  326. goto err_unmap_cq;
  327. }
  328. /*
  329. * It's not strictly required, but for simplicity just map the
  330. * whole multicast group table now. The table isn't very big
  331. * and it's a lot easier than trying to track ref counts.
  332. */
  333. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  334. init_hca->mc_base, MLX4_MGM_ENTRY_SIZE,
  335. dev->caps.num_mgms + dev->caps.num_amgms,
  336. dev->caps.num_mgms + dev->caps.num_amgms,
  337. 0);
  338. if (err) {
  339. mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
  340. goto err_unmap_srq;
  341. }
  342. return 0;
  343. err_unmap_srq:
  344. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  345. err_unmap_cq:
  346. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  347. err_unmap_rdmarc:
  348. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  349. err_unmap_altc:
  350. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  351. err_unmap_auxc:
  352. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  353. err_unmap_qp:
  354. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  355. err_unmap_dmpt:
  356. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  357. err_unmap_mtt:
  358. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  359. err_unmap_eq:
  360. mlx4_unmap_eq_icm(dev);
  361. err_unmap_cmpt:
  362. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  363. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  364. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  365. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  366. err_unmap_aux:
  367. mlx4_UNMAP_ICM_AUX(dev);
  368. err_free_aux:
  369. mlx4_free_icm(dev, priv->fw.aux_icm);
  370. return err;
  371. }
  372. static void mlx4_free_icms(struct mlx4_dev *dev)
  373. {
  374. struct mlx4_priv *priv = mlx4_priv(dev);
  375. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  376. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  377. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  378. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  379. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  380. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  381. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  382. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  383. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  384. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  385. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  386. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  387. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  388. mlx4_unmap_eq_icm(dev);
  389. mlx4_UNMAP_ICM_AUX(dev);
  390. mlx4_free_icm(dev, priv->fw.aux_icm);
  391. }
  392. static void mlx4_close_hca(struct mlx4_dev *dev)
  393. {
  394. mlx4_CLOSE_HCA(dev, 0);
  395. mlx4_free_icms(dev);
  396. mlx4_UNMAP_FA(dev);
  397. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm);
  398. }
  399. static int __devinit mlx4_init_hca(struct mlx4_dev *dev)
  400. {
  401. struct mlx4_priv *priv = mlx4_priv(dev);
  402. struct mlx4_adapter adapter;
  403. struct mlx4_dev_cap dev_cap;
  404. struct mlx4_profile profile;
  405. struct mlx4_init_hca_param init_hca;
  406. u64 icm_size;
  407. int err;
  408. err = mlx4_QUERY_FW(dev);
  409. if (err) {
  410. mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
  411. return err;
  412. }
  413. err = mlx4_load_fw(dev);
  414. if (err) {
  415. mlx4_err(dev, "Failed to start FW, aborting.\n");
  416. return err;
  417. }
  418. err = mlx4_dev_cap(dev, &dev_cap);
  419. if (err) {
  420. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  421. goto err_stop_fw;
  422. }
  423. profile = default_profile;
  424. icm_size = mlx4_make_profile(dev, &profile, &dev_cap, &init_hca);
  425. if ((long long) icm_size < 0) {
  426. err = icm_size;
  427. goto err_stop_fw;
  428. }
  429. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  430. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  431. if (err)
  432. goto err_stop_fw;
  433. err = mlx4_INIT_HCA(dev, &init_hca);
  434. if (err) {
  435. mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
  436. goto err_free_icm;
  437. }
  438. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  439. if (err) {
  440. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
  441. goto err_close;
  442. }
  443. priv->eq_table.inta_pin = adapter.inta_pin;
  444. priv->rev_id = adapter.revision_id;
  445. memcpy(priv->board_id, adapter.board_id, sizeof priv->board_id);
  446. return 0;
  447. err_close:
  448. mlx4_close_hca(dev);
  449. err_free_icm:
  450. mlx4_free_icms(dev);
  451. err_stop_fw:
  452. mlx4_UNMAP_FA(dev);
  453. mlx4_free_icm(dev, priv->fw.fw_icm);
  454. return err;
  455. }
  456. static int __devinit mlx4_setup_hca(struct mlx4_dev *dev)
  457. {
  458. struct mlx4_priv *priv = mlx4_priv(dev);
  459. int err;
  460. err = mlx4_init_uar_table(dev);
  461. if (err) {
  462. mlx4_err(dev, "Failed to initialize "
  463. "user access region table, aborting.\n");
  464. return err;
  465. }
  466. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  467. if (err) {
  468. mlx4_err(dev, "Failed to allocate driver access region, "
  469. "aborting.\n");
  470. goto err_uar_table_free;
  471. }
  472. priv->kar = ioremap(priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  473. if (!priv->kar) {
  474. mlx4_err(dev, "Couldn't map kernel access region, "
  475. "aborting.\n");
  476. err = -ENOMEM;
  477. goto err_uar_free;
  478. }
  479. err = mlx4_init_pd_table(dev);
  480. if (err) {
  481. mlx4_err(dev, "Failed to initialize "
  482. "protection domain table, aborting.\n");
  483. goto err_kar_unmap;
  484. }
  485. err = mlx4_init_mr_table(dev);
  486. if (err) {
  487. mlx4_err(dev, "Failed to initialize "
  488. "memory region table, aborting.\n");
  489. goto err_pd_table_free;
  490. }
  491. mlx4_map_catas_buf(dev);
  492. err = mlx4_init_eq_table(dev);
  493. if (err) {
  494. mlx4_err(dev, "Failed to initialize "
  495. "event queue table, aborting.\n");
  496. goto err_catas_buf;
  497. }
  498. err = mlx4_cmd_use_events(dev);
  499. if (err) {
  500. mlx4_err(dev, "Failed to switch to event-driven "
  501. "firmware commands, aborting.\n");
  502. goto err_eq_table_free;
  503. }
  504. err = mlx4_NOP(dev);
  505. if (err) {
  506. mlx4_err(dev, "NOP command failed to generate interrupt "
  507. "(IRQ %d), aborting.\n",
  508. priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
  509. if (dev->flags & MLX4_FLAG_MSI_X)
  510. mlx4_err(dev, "Try again with MSI-X disabled.\n");
  511. else
  512. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  513. goto err_cmd_poll;
  514. }
  515. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  516. err = mlx4_init_cq_table(dev);
  517. if (err) {
  518. mlx4_err(dev, "Failed to initialize "
  519. "completion queue table, aborting.\n");
  520. goto err_cmd_poll;
  521. }
  522. err = mlx4_init_srq_table(dev);
  523. if (err) {
  524. mlx4_err(dev, "Failed to initialize "
  525. "shared receive queue table, aborting.\n");
  526. goto err_cq_table_free;
  527. }
  528. err = mlx4_init_qp_table(dev);
  529. if (err) {
  530. mlx4_err(dev, "Failed to initialize "
  531. "queue pair table, aborting.\n");
  532. goto err_srq_table_free;
  533. }
  534. err = mlx4_init_mcg_table(dev);
  535. if (err) {
  536. mlx4_err(dev, "Failed to initialize "
  537. "multicast group table, aborting.\n");
  538. goto err_qp_table_free;
  539. }
  540. return 0;
  541. err_qp_table_free:
  542. mlx4_cleanup_qp_table(dev);
  543. err_srq_table_free:
  544. mlx4_cleanup_srq_table(dev);
  545. err_cq_table_free:
  546. mlx4_cleanup_cq_table(dev);
  547. err_cmd_poll:
  548. mlx4_cmd_use_polling(dev);
  549. err_eq_table_free:
  550. mlx4_cleanup_eq_table(dev);
  551. err_catas_buf:
  552. mlx4_unmap_catas_buf(dev);
  553. mlx4_cleanup_mr_table(dev);
  554. err_pd_table_free:
  555. mlx4_cleanup_pd_table(dev);
  556. err_kar_unmap:
  557. iounmap(priv->kar);
  558. err_uar_free:
  559. mlx4_uar_free(dev, &priv->driver_uar);
  560. err_uar_table_free:
  561. mlx4_cleanup_uar_table(dev);
  562. return err;
  563. }
  564. static void __devinit mlx4_enable_msi_x(struct mlx4_dev *dev)
  565. {
  566. struct mlx4_priv *priv = mlx4_priv(dev);
  567. struct msix_entry entries[MLX4_NUM_EQ];
  568. int err;
  569. int i;
  570. if (msi_x) {
  571. for (i = 0; i < MLX4_NUM_EQ; ++i)
  572. entries[i].entry = i;
  573. err = pci_enable_msix(dev->pdev, entries, ARRAY_SIZE(entries));
  574. if (err) {
  575. if (err > 0)
  576. mlx4_info(dev, "Only %d MSI-X vectors available, "
  577. "not using MSI-X\n", err);
  578. goto no_msi;
  579. }
  580. for (i = 0; i < MLX4_NUM_EQ; ++i)
  581. priv->eq_table.eq[i].irq = entries[i].vector;
  582. dev->flags |= MLX4_FLAG_MSI_X;
  583. return;
  584. }
  585. no_msi:
  586. for (i = 0; i < MLX4_NUM_EQ; ++i)
  587. priv->eq_table.eq[i].irq = dev->pdev->irq;
  588. }
  589. static int __devinit mlx4_init_one(struct pci_dev *pdev,
  590. const struct pci_device_id *id)
  591. {
  592. static int mlx4_version_printed;
  593. struct mlx4_priv *priv;
  594. struct mlx4_dev *dev;
  595. int err;
  596. if (!mlx4_version_printed) {
  597. printk(KERN_INFO "%s", mlx4_version);
  598. ++mlx4_version_printed;
  599. }
  600. printk(KERN_INFO PFX "Initializing %s\n",
  601. pci_name(pdev));
  602. err = pci_enable_device(pdev);
  603. if (err) {
  604. dev_err(&pdev->dev, "Cannot enable PCI device, "
  605. "aborting.\n");
  606. return err;
  607. }
  608. /*
  609. * Check for BARs. We expect 0: 1MB, 2: 8MB, 4: DDR (may not
  610. * be present)
  611. */
  612. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  613. pci_resource_len(pdev, 0) != 1 << 20) {
  614. dev_err(&pdev->dev, "Missing DCS, aborting.\n");
  615. err = -ENODEV;
  616. goto err_disable_pdev;
  617. }
  618. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  619. dev_err(&pdev->dev, "Missing UAR, aborting.\n");
  620. err = -ENODEV;
  621. goto err_disable_pdev;
  622. }
  623. err = pci_request_region(pdev, 0, DRV_NAME);
  624. if (err) {
  625. dev_err(&pdev->dev, "Cannot request control region, aborting.\n");
  626. goto err_disable_pdev;
  627. }
  628. err = pci_request_region(pdev, 2, DRV_NAME);
  629. if (err) {
  630. dev_err(&pdev->dev, "Cannot request UAR region, aborting.\n");
  631. goto err_release_bar0;
  632. }
  633. pci_set_master(pdev);
  634. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  635. if (err) {
  636. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
  637. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  638. if (err) {
  639. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
  640. goto err_release_bar2;
  641. }
  642. }
  643. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  644. if (err) {
  645. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
  646. "consistent PCI DMA mask.\n");
  647. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  648. if (err) {
  649. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
  650. "aborting.\n");
  651. goto err_release_bar2;
  652. }
  653. }
  654. priv = kzalloc(sizeof *priv, GFP_KERNEL);
  655. if (!priv) {
  656. dev_err(&pdev->dev, "Device struct alloc failed, "
  657. "aborting.\n");
  658. err = -ENOMEM;
  659. goto err_release_bar2;
  660. }
  661. dev = &priv->dev;
  662. dev->pdev = pdev;
  663. INIT_LIST_HEAD(&priv->ctx_list);
  664. spin_lock_init(&priv->ctx_lock);
  665. /*
  666. * Now reset the HCA before we touch the PCI capabilities or
  667. * attempt a firmware command, since a boot ROM may have left
  668. * the HCA in an undefined state.
  669. */
  670. err = mlx4_reset(dev);
  671. if (err) {
  672. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  673. goto err_free_dev;
  674. }
  675. mlx4_enable_msi_x(dev);
  676. if (mlx4_cmd_init(dev)) {
  677. mlx4_err(dev, "Failed to init command interface, aborting.\n");
  678. goto err_free_dev;
  679. }
  680. err = mlx4_init_hca(dev);
  681. if (err)
  682. goto err_cmd;
  683. err = mlx4_setup_hca(dev);
  684. if (err)
  685. goto err_close;
  686. err = mlx4_register_device(dev);
  687. if (err)
  688. goto err_cleanup;
  689. pci_set_drvdata(pdev, dev);
  690. return 0;
  691. err_cleanup:
  692. mlx4_cleanup_mcg_table(dev);
  693. mlx4_cleanup_qp_table(dev);
  694. mlx4_cleanup_srq_table(dev);
  695. mlx4_cleanup_cq_table(dev);
  696. mlx4_cmd_use_polling(dev);
  697. mlx4_cleanup_eq_table(dev);
  698. mlx4_unmap_catas_buf(dev);
  699. mlx4_cleanup_mr_table(dev);
  700. mlx4_cleanup_pd_table(dev);
  701. mlx4_cleanup_uar_table(dev);
  702. err_close:
  703. mlx4_close_hca(dev);
  704. err_cmd:
  705. mlx4_cmd_cleanup(dev);
  706. err_free_dev:
  707. if (dev->flags & MLX4_FLAG_MSI_X)
  708. pci_disable_msix(pdev);
  709. kfree(priv);
  710. err_release_bar2:
  711. pci_release_region(pdev, 2);
  712. err_release_bar0:
  713. pci_release_region(pdev, 0);
  714. err_disable_pdev:
  715. pci_disable_device(pdev);
  716. pci_set_drvdata(pdev, NULL);
  717. return err;
  718. }
  719. static void __devexit mlx4_remove_one(struct pci_dev *pdev)
  720. {
  721. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  722. struct mlx4_priv *priv = mlx4_priv(dev);
  723. int p;
  724. if (dev) {
  725. mlx4_unregister_device(dev);
  726. for (p = 1; p <= dev->caps.num_ports; ++p)
  727. mlx4_CLOSE_PORT(dev, p);
  728. mlx4_cleanup_mcg_table(dev);
  729. mlx4_cleanup_qp_table(dev);
  730. mlx4_cleanup_srq_table(dev);
  731. mlx4_cleanup_cq_table(dev);
  732. mlx4_cmd_use_polling(dev);
  733. mlx4_cleanup_eq_table(dev);
  734. mlx4_unmap_catas_buf(dev);
  735. mlx4_cleanup_mr_table(dev);
  736. mlx4_cleanup_pd_table(dev);
  737. iounmap(priv->kar);
  738. mlx4_uar_free(dev, &priv->driver_uar);
  739. mlx4_cleanup_uar_table(dev);
  740. mlx4_close_hca(dev);
  741. mlx4_cmd_cleanup(dev);
  742. if (dev->flags & MLX4_FLAG_MSI_X)
  743. pci_disable_msix(pdev);
  744. kfree(priv);
  745. pci_release_region(pdev, 2);
  746. pci_release_region(pdev, 0);
  747. pci_disable_device(pdev);
  748. pci_set_drvdata(pdev, NULL);
  749. }
  750. }
  751. static struct pci_device_id mlx4_pci_table[] = {
  752. { PCI_VDEVICE(MELLANOX, 0x6340) }, /* MT25408 "Hermon" SDR */
  753. { PCI_VDEVICE(MELLANOX, 0x634a) }, /* MT25408 "Hermon" DDR */
  754. { PCI_VDEVICE(MELLANOX, 0x6354) }, /* MT25408 "Hermon" QDR */
  755. { PCI_VDEVICE(MELLANOX, 0x6732) }, /* MT25408 "Hermon" DDR PCIe gen2 */
  756. { PCI_VDEVICE(MELLANOX, 0x673c) }, /* MT25408 "Hermon" QDR PCIe gen2 */
  757. { 0, }
  758. };
  759. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  760. static struct pci_driver mlx4_driver = {
  761. .name = DRV_NAME,
  762. .id_table = mlx4_pci_table,
  763. .probe = mlx4_init_one,
  764. .remove = __devexit_p(mlx4_remove_one)
  765. };
  766. static int __init mlx4_init(void)
  767. {
  768. int ret;
  769. ret = pci_register_driver(&mlx4_driver);
  770. return ret < 0 ? ret : 0;
  771. }
  772. static void __exit mlx4_cleanup(void)
  773. {
  774. pci_unregister_driver(&mlx4_driver);
  775. }
  776. module_init(mlx4_init);
  777. module_exit(mlx4_cleanup);