sdhci.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552
  1. /*
  2. * linux/drivers/mmc/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2007 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/highmem.h>
  13. #include <linux/pci.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/mmc/host.h>
  16. #include <asm/scatterlist.h>
  17. #include "sdhci.h"
  18. #define DRIVER_NAME "sdhci"
  19. #define DBG(f, x...) \
  20. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  21. static unsigned int debug_nodma = 0;
  22. static unsigned int debug_forcedma = 0;
  23. static unsigned int debug_quirks = 0;
  24. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  25. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  26. /* Controller doesn't like some resets when there is no card inserted. */
  27. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  28. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  29. static const struct pci_device_id pci_ids[] __devinitdata = {
  30. {
  31. .vendor = PCI_VENDOR_ID_RICOH,
  32. .device = PCI_DEVICE_ID_RICOH_R5C822,
  33. .subvendor = PCI_VENDOR_ID_IBM,
  34. .subdevice = PCI_ANY_ID,
  35. .driver_data = SDHCI_QUIRK_CLOCK_BEFORE_RESET |
  36. SDHCI_QUIRK_FORCE_DMA,
  37. },
  38. {
  39. .vendor = PCI_VENDOR_ID_RICOH,
  40. .device = PCI_DEVICE_ID_RICOH_R5C822,
  41. .subvendor = PCI_ANY_ID,
  42. .subdevice = PCI_ANY_ID,
  43. .driver_data = SDHCI_QUIRK_FORCE_DMA |
  44. SDHCI_QUIRK_NO_CARD_NO_RESET,
  45. },
  46. {
  47. .vendor = PCI_VENDOR_ID_TI,
  48. .device = PCI_DEVICE_ID_TI_XX21_XX11_SD,
  49. .subvendor = PCI_ANY_ID,
  50. .subdevice = PCI_ANY_ID,
  51. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  52. },
  53. {
  54. .vendor = PCI_VENDOR_ID_ENE,
  55. .device = PCI_DEVICE_ID_ENE_CB712_SD,
  56. .subvendor = PCI_ANY_ID,
  57. .subdevice = PCI_ANY_ID,
  58. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE,
  59. },
  60. {
  61. .vendor = PCI_VENDOR_ID_ENE,
  62. .device = PCI_DEVICE_ID_ENE_CB712_SD_2,
  63. .subvendor = PCI_ANY_ID,
  64. .subdevice = PCI_ANY_ID,
  65. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE,
  66. },
  67. { /* Generic SD host controller */
  68. PCI_DEVICE_CLASS((PCI_CLASS_SYSTEM_SDHCI << 8), 0xFFFF00)
  69. },
  70. { /* end: all zeroes */ },
  71. };
  72. MODULE_DEVICE_TABLE(pci, pci_ids);
  73. static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
  74. static void sdhci_finish_data(struct sdhci_host *);
  75. static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
  76. static void sdhci_finish_command(struct sdhci_host *);
  77. static void sdhci_dumpregs(struct sdhci_host *host)
  78. {
  79. printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
  80. printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  81. readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  82. readw(host->ioaddr + SDHCI_HOST_VERSION));
  83. printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  84. readw(host->ioaddr + SDHCI_BLOCK_SIZE),
  85. readw(host->ioaddr + SDHCI_BLOCK_COUNT));
  86. printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  87. readl(host->ioaddr + SDHCI_ARGUMENT),
  88. readw(host->ioaddr + SDHCI_TRANSFER_MODE));
  89. printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  90. readl(host->ioaddr + SDHCI_PRESENT_STATE),
  91. readb(host->ioaddr + SDHCI_HOST_CONTROL));
  92. printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  93. readb(host->ioaddr + SDHCI_POWER_CONTROL),
  94. readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
  95. printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  96. readb(host->ioaddr + SDHCI_WALK_UP_CONTROL),
  97. readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
  98. printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  99. readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
  100. readl(host->ioaddr + SDHCI_INT_STATUS));
  101. printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  102. readl(host->ioaddr + SDHCI_INT_ENABLE),
  103. readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
  104. printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  105. readw(host->ioaddr + SDHCI_ACMD12_ERR),
  106. readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
  107. printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
  108. readl(host->ioaddr + SDHCI_CAPABILITIES),
  109. readl(host->ioaddr + SDHCI_MAX_CURRENT));
  110. printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
  111. }
  112. /*****************************************************************************\
  113. * *
  114. * Low level functions *
  115. * *
  116. \*****************************************************************************/
  117. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  118. {
  119. unsigned long timeout;
  120. if (host->chip->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  121. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  122. SDHCI_CARD_PRESENT))
  123. return;
  124. }
  125. writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);
  126. if (mask & SDHCI_RESET_ALL)
  127. host->clock = 0;
  128. /* Wait max 100 ms */
  129. timeout = 100;
  130. /* hw clears the bit when it's done */
  131. while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
  132. if (timeout == 0) {
  133. printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
  134. mmc_hostname(host->mmc), (int)mask);
  135. sdhci_dumpregs(host);
  136. return;
  137. }
  138. timeout--;
  139. mdelay(1);
  140. }
  141. }
  142. static void sdhci_init(struct sdhci_host *host)
  143. {
  144. u32 intmask;
  145. sdhci_reset(host, SDHCI_RESET_ALL);
  146. intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  147. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
  148. SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
  149. SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
  150. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
  151. SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
  152. writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
  153. writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  154. }
  155. static void sdhci_activate_led(struct sdhci_host *host)
  156. {
  157. u8 ctrl;
  158. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  159. ctrl |= SDHCI_CTRL_LED;
  160. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  161. }
  162. static void sdhci_deactivate_led(struct sdhci_host *host)
  163. {
  164. u8 ctrl;
  165. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  166. ctrl &= ~SDHCI_CTRL_LED;
  167. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  168. }
  169. /*****************************************************************************\
  170. * *
  171. * Core functions *
  172. * *
  173. \*****************************************************************************/
  174. static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
  175. {
  176. return page_address(host->cur_sg->page) + host->cur_sg->offset;
  177. }
  178. static inline int sdhci_next_sg(struct sdhci_host* host)
  179. {
  180. /*
  181. * Skip to next SG entry.
  182. */
  183. host->cur_sg++;
  184. host->num_sg--;
  185. /*
  186. * Any entries left?
  187. */
  188. if (host->num_sg > 0) {
  189. host->offset = 0;
  190. host->remain = host->cur_sg->length;
  191. }
  192. return host->num_sg;
  193. }
  194. static void sdhci_read_block_pio(struct sdhci_host *host)
  195. {
  196. int blksize, chunk_remain;
  197. u32 data;
  198. char *buffer;
  199. int size;
  200. DBG("PIO reading\n");
  201. blksize = host->data->blksz;
  202. chunk_remain = 0;
  203. data = 0;
  204. buffer = sdhci_sg_to_buffer(host) + host->offset;
  205. while (blksize) {
  206. if (chunk_remain == 0) {
  207. data = readl(host->ioaddr + SDHCI_BUFFER);
  208. chunk_remain = min(blksize, 4);
  209. }
  210. size = min(host->remain, chunk_remain);
  211. chunk_remain -= size;
  212. blksize -= size;
  213. host->offset += size;
  214. host->remain -= size;
  215. while (size) {
  216. *buffer = data & 0xFF;
  217. buffer++;
  218. data >>= 8;
  219. size--;
  220. }
  221. if (host->remain == 0) {
  222. if (sdhci_next_sg(host) == 0) {
  223. BUG_ON(blksize != 0);
  224. return;
  225. }
  226. buffer = sdhci_sg_to_buffer(host);
  227. }
  228. }
  229. }
  230. static void sdhci_write_block_pio(struct sdhci_host *host)
  231. {
  232. int blksize, chunk_remain;
  233. u32 data;
  234. char *buffer;
  235. int bytes, size;
  236. DBG("PIO writing\n");
  237. blksize = host->data->blksz;
  238. chunk_remain = 4;
  239. data = 0;
  240. bytes = 0;
  241. buffer = sdhci_sg_to_buffer(host) + host->offset;
  242. while (blksize) {
  243. size = min(host->remain, chunk_remain);
  244. chunk_remain -= size;
  245. blksize -= size;
  246. host->offset += size;
  247. host->remain -= size;
  248. while (size) {
  249. data >>= 8;
  250. data |= (u32)*buffer << 24;
  251. buffer++;
  252. size--;
  253. }
  254. if (chunk_remain == 0) {
  255. writel(data, host->ioaddr + SDHCI_BUFFER);
  256. chunk_remain = min(blksize, 4);
  257. }
  258. if (host->remain == 0) {
  259. if (sdhci_next_sg(host) == 0) {
  260. BUG_ON(blksize != 0);
  261. return;
  262. }
  263. buffer = sdhci_sg_to_buffer(host);
  264. }
  265. }
  266. }
  267. static void sdhci_transfer_pio(struct sdhci_host *host)
  268. {
  269. u32 mask;
  270. BUG_ON(!host->data);
  271. if (host->num_sg == 0)
  272. return;
  273. if (host->data->flags & MMC_DATA_READ)
  274. mask = SDHCI_DATA_AVAILABLE;
  275. else
  276. mask = SDHCI_SPACE_AVAILABLE;
  277. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  278. if (host->data->flags & MMC_DATA_READ)
  279. sdhci_read_block_pio(host);
  280. else
  281. sdhci_write_block_pio(host);
  282. if (host->num_sg == 0)
  283. break;
  284. }
  285. DBG("PIO transfer complete.\n");
  286. }
  287. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
  288. {
  289. u8 count;
  290. unsigned target_timeout, current_timeout;
  291. WARN_ON(host->data);
  292. if (data == NULL)
  293. return;
  294. DBG("blksz %04x blks %04x flags %08x\n",
  295. data->blksz, data->blocks, data->flags);
  296. DBG("tsac %d ms nsac %d clk\n",
  297. data->timeout_ns / 1000000, data->timeout_clks);
  298. /* Sanity checks */
  299. BUG_ON(data->blksz * data->blocks > 524288);
  300. BUG_ON(data->blksz > host->mmc->max_blk_size);
  301. BUG_ON(data->blocks > 65535);
  302. /* timeout in us */
  303. target_timeout = data->timeout_ns / 1000 +
  304. data->timeout_clks / host->clock;
  305. /*
  306. * Figure out needed cycles.
  307. * We do this in steps in order to fit inside a 32 bit int.
  308. * The first step is the minimum timeout, which will have a
  309. * minimum resolution of 6 bits:
  310. * (1) 2^13*1000 > 2^22,
  311. * (2) host->timeout_clk < 2^16
  312. * =>
  313. * (1) / (2) > 2^6
  314. */
  315. count = 0;
  316. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  317. while (current_timeout < target_timeout) {
  318. count++;
  319. current_timeout <<= 1;
  320. if (count >= 0xF)
  321. break;
  322. }
  323. if (count >= 0xF) {
  324. printk(KERN_WARNING "%s: Too large timeout requested!\n",
  325. mmc_hostname(host->mmc));
  326. count = 0xE;
  327. }
  328. writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
  329. if (host->flags & SDHCI_USE_DMA) {
  330. int count;
  331. count = pci_map_sg(host->chip->pdev, data->sg, data->sg_len,
  332. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  333. BUG_ON(count != 1);
  334. writel(sg_dma_address(data->sg), host->ioaddr + SDHCI_DMA_ADDRESS);
  335. } else {
  336. host->cur_sg = data->sg;
  337. host->num_sg = data->sg_len;
  338. host->offset = 0;
  339. host->remain = host->cur_sg->length;
  340. }
  341. /* We do not handle DMA boundaries, so set it to max (512 KiB) */
  342. writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
  343. host->ioaddr + SDHCI_BLOCK_SIZE);
  344. writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
  345. }
  346. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  347. struct mmc_data *data)
  348. {
  349. u16 mode;
  350. WARN_ON(host->data);
  351. if (data == NULL)
  352. return;
  353. mode = SDHCI_TRNS_BLK_CNT_EN;
  354. if (data->blocks > 1)
  355. mode |= SDHCI_TRNS_MULTI;
  356. if (data->flags & MMC_DATA_READ)
  357. mode |= SDHCI_TRNS_READ;
  358. if (host->flags & SDHCI_USE_DMA)
  359. mode |= SDHCI_TRNS_DMA;
  360. writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
  361. }
  362. static void sdhci_finish_data(struct sdhci_host *host)
  363. {
  364. struct mmc_data *data;
  365. u16 blocks;
  366. BUG_ON(!host->data);
  367. data = host->data;
  368. host->data = NULL;
  369. if (host->flags & SDHCI_USE_DMA) {
  370. pci_unmap_sg(host->chip->pdev, data->sg, data->sg_len,
  371. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  372. }
  373. /*
  374. * Controller doesn't count down when in single block mode.
  375. */
  376. if ((data->blocks == 1) && (data->error == MMC_ERR_NONE))
  377. blocks = 0;
  378. else
  379. blocks = readw(host->ioaddr + SDHCI_BLOCK_COUNT);
  380. data->bytes_xfered = data->blksz * (data->blocks - blocks);
  381. if ((data->error == MMC_ERR_NONE) && blocks) {
  382. printk(KERN_ERR "%s: Controller signalled completion even "
  383. "though there were blocks left.\n",
  384. mmc_hostname(host->mmc));
  385. data->error = MMC_ERR_FAILED;
  386. }
  387. DBG("Ending data transfer (%d bytes)\n", data->bytes_xfered);
  388. if (data->stop) {
  389. /*
  390. * The controller needs a reset of internal state machines
  391. * upon error conditions.
  392. */
  393. if (data->error != MMC_ERR_NONE) {
  394. sdhci_reset(host, SDHCI_RESET_CMD);
  395. sdhci_reset(host, SDHCI_RESET_DATA);
  396. }
  397. sdhci_send_command(host, data->stop);
  398. } else
  399. tasklet_schedule(&host->finish_tasklet);
  400. }
  401. static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  402. {
  403. int flags;
  404. u32 mask;
  405. unsigned long timeout;
  406. WARN_ON(host->cmd);
  407. DBG("Sending cmd (%x)\n", cmd->opcode);
  408. /* Wait max 10 ms */
  409. timeout = 10;
  410. mask = SDHCI_CMD_INHIBIT;
  411. if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
  412. mask |= SDHCI_DATA_INHIBIT;
  413. /* We shouldn't wait for data inihibit for stop commands, even
  414. though they might use busy signaling */
  415. if (host->mrq->data && (cmd == host->mrq->data->stop))
  416. mask &= ~SDHCI_DATA_INHIBIT;
  417. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  418. if (timeout == 0) {
  419. printk(KERN_ERR "%s: Controller never released "
  420. "inhibit bit(s).\n", mmc_hostname(host->mmc));
  421. sdhci_dumpregs(host);
  422. cmd->error = MMC_ERR_FAILED;
  423. tasklet_schedule(&host->finish_tasklet);
  424. return;
  425. }
  426. timeout--;
  427. mdelay(1);
  428. }
  429. mod_timer(&host->timer, jiffies + 10 * HZ);
  430. host->cmd = cmd;
  431. sdhci_prepare_data(host, cmd->data);
  432. writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);
  433. sdhci_set_transfer_mode(host, cmd->data);
  434. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  435. printk(KERN_ERR "%s: Unsupported response type!\n",
  436. mmc_hostname(host->mmc));
  437. cmd->error = MMC_ERR_INVALID;
  438. tasklet_schedule(&host->finish_tasklet);
  439. return;
  440. }
  441. if (!(cmd->flags & MMC_RSP_PRESENT))
  442. flags = SDHCI_CMD_RESP_NONE;
  443. else if (cmd->flags & MMC_RSP_136)
  444. flags = SDHCI_CMD_RESP_LONG;
  445. else if (cmd->flags & MMC_RSP_BUSY)
  446. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  447. else
  448. flags = SDHCI_CMD_RESP_SHORT;
  449. if (cmd->flags & MMC_RSP_CRC)
  450. flags |= SDHCI_CMD_CRC;
  451. if (cmd->flags & MMC_RSP_OPCODE)
  452. flags |= SDHCI_CMD_INDEX;
  453. if (cmd->data)
  454. flags |= SDHCI_CMD_DATA;
  455. writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
  456. host->ioaddr + SDHCI_COMMAND);
  457. }
  458. static void sdhci_finish_command(struct sdhci_host *host)
  459. {
  460. int i;
  461. BUG_ON(host->cmd == NULL);
  462. if (host->cmd->flags & MMC_RSP_PRESENT) {
  463. if (host->cmd->flags & MMC_RSP_136) {
  464. /* CRC is stripped so we need to do some shifting. */
  465. for (i = 0;i < 4;i++) {
  466. host->cmd->resp[i] = readl(host->ioaddr +
  467. SDHCI_RESPONSE + (3-i)*4) << 8;
  468. if (i != 3)
  469. host->cmd->resp[i] |=
  470. readb(host->ioaddr +
  471. SDHCI_RESPONSE + (3-i)*4-1);
  472. }
  473. } else {
  474. host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
  475. }
  476. }
  477. host->cmd->error = MMC_ERR_NONE;
  478. DBG("Ending cmd (%x)\n", host->cmd->opcode);
  479. if (host->cmd->data)
  480. host->data = host->cmd->data;
  481. else
  482. tasklet_schedule(&host->finish_tasklet);
  483. host->cmd = NULL;
  484. }
  485. static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  486. {
  487. int div;
  488. u16 clk;
  489. unsigned long timeout;
  490. if (clock == host->clock)
  491. return;
  492. writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
  493. if (clock == 0)
  494. goto out;
  495. for (div = 1;div < 256;div *= 2) {
  496. if ((host->max_clk / div) <= clock)
  497. break;
  498. }
  499. div >>= 1;
  500. clk = div << SDHCI_DIVIDER_SHIFT;
  501. clk |= SDHCI_CLOCK_INT_EN;
  502. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  503. /* Wait max 10 ms */
  504. timeout = 10;
  505. while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
  506. & SDHCI_CLOCK_INT_STABLE)) {
  507. if (timeout == 0) {
  508. printk(KERN_ERR "%s: Internal clock never "
  509. "stabilised.\n", mmc_hostname(host->mmc));
  510. sdhci_dumpregs(host);
  511. return;
  512. }
  513. timeout--;
  514. mdelay(1);
  515. }
  516. clk |= SDHCI_CLOCK_CARD_EN;
  517. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  518. out:
  519. host->clock = clock;
  520. }
  521. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  522. {
  523. u8 pwr;
  524. if (host->power == power)
  525. return;
  526. if (power == (unsigned short)-1) {
  527. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  528. goto out;
  529. }
  530. /*
  531. * Spec says that we should clear the power reg before setting
  532. * a new value. Some controllers don't seem to like this though.
  533. */
  534. if (!(host->chip->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  535. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  536. pwr = SDHCI_POWER_ON;
  537. switch (1 << power) {
  538. case MMC_VDD_165_195:
  539. pwr |= SDHCI_POWER_180;
  540. break;
  541. case MMC_VDD_29_30:
  542. case MMC_VDD_30_31:
  543. pwr |= SDHCI_POWER_300;
  544. break;
  545. case MMC_VDD_32_33:
  546. case MMC_VDD_33_34:
  547. pwr |= SDHCI_POWER_330;
  548. break;
  549. default:
  550. BUG();
  551. }
  552. writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);
  553. out:
  554. host->power = power;
  555. }
  556. /*****************************************************************************\
  557. * *
  558. * MMC callbacks *
  559. * *
  560. \*****************************************************************************/
  561. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  562. {
  563. struct sdhci_host *host;
  564. unsigned long flags;
  565. host = mmc_priv(mmc);
  566. spin_lock_irqsave(&host->lock, flags);
  567. WARN_ON(host->mrq != NULL);
  568. sdhci_activate_led(host);
  569. host->mrq = mrq;
  570. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  571. host->mrq->cmd->error = MMC_ERR_TIMEOUT;
  572. tasklet_schedule(&host->finish_tasklet);
  573. } else
  574. sdhci_send_command(host, mrq->cmd);
  575. mmiowb();
  576. spin_unlock_irqrestore(&host->lock, flags);
  577. }
  578. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  579. {
  580. struct sdhci_host *host;
  581. unsigned long flags;
  582. u8 ctrl;
  583. host = mmc_priv(mmc);
  584. spin_lock_irqsave(&host->lock, flags);
  585. /*
  586. * Reset the chip on each power off.
  587. * Should clear out any weird states.
  588. */
  589. if (ios->power_mode == MMC_POWER_OFF) {
  590. writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  591. sdhci_init(host);
  592. }
  593. sdhci_set_clock(host, ios->clock);
  594. if (ios->power_mode == MMC_POWER_OFF)
  595. sdhci_set_power(host, -1);
  596. else
  597. sdhci_set_power(host, ios->vdd);
  598. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  599. if (ios->bus_width == MMC_BUS_WIDTH_4)
  600. ctrl |= SDHCI_CTRL_4BITBUS;
  601. else
  602. ctrl &= ~SDHCI_CTRL_4BITBUS;
  603. if (ios->timing == MMC_TIMING_SD_HS)
  604. ctrl |= SDHCI_CTRL_HISPD;
  605. else
  606. ctrl &= ~SDHCI_CTRL_HISPD;
  607. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  608. mmiowb();
  609. spin_unlock_irqrestore(&host->lock, flags);
  610. }
  611. static int sdhci_get_ro(struct mmc_host *mmc)
  612. {
  613. struct sdhci_host *host;
  614. unsigned long flags;
  615. int present;
  616. host = mmc_priv(mmc);
  617. spin_lock_irqsave(&host->lock, flags);
  618. present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
  619. spin_unlock_irqrestore(&host->lock, flags);
  620. return !(present & SDHCI_WRITE_PROTECT);
  621. }
  622. static const struct mmc_host_ops sdhci_ops = {
  623. .request = sdhci_request,
  624. .set_ios = sdhci_set_ios,
  625. .get_ro = sdhci_get_ro,
  626. };
  627. /*****************************************************************************\
  628. * *
  629. * Tasklets *
  630. * *
  631. \*****************************************************************************/
  632. static void sdhci_tasklet_card(unsigned long param)
  633. {
  634. struct sdhci_host *host;
  635. unsigned long flags;
  636. host = (struct sdhci_host*)param;
  637. spin_lock_irqsave(&host->lock, flags);
  638. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  639. if (host->mrq) {
  640. printk(KERN_ERR "%s: Card removed during transfer!\n",
  641. mmc_hostname(host->mmc));
  642. printk(KERN_ERR "%s: Resetting controller.\n",
  643. mmc_hostname(host->mmc));
  644. sdhci_reset(host, SDHCI_RESET_CMD);
  645. sdhci_reset(host, SDHCI_RESET_DATA);
  646. host->mrq->cmd->error = MMC_ERR_FAILED;
  647. tasklet_schedule(&host->finish_tasklet);
  648. }
  649. }
  650. spin_unlock_irqrestore(&host->lock, flags);
  651. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  652. }
  653. static void sdhci_tasklet_finish(unsigned long param)
  654. {
  655. struct sdhci_host *host;
  656. unsigned long flags;
  657. struct mmc_request *mrq;
  658. host = (struct sdhci_host*)param;
  659. spin_lock_irqsave(&host->lock, flags);
  660. del_timer(&host->timer);
  661. mrq = host->mrq;
  662. DBG("Ending request, cmd (%x)\n", mrq->cmd->opcode);
  663. /*
  664. * The controller needs a reset of internal state machines
  665. * upon error conditions.
  666. */
  667. if ((mrq->cmd->error != MMC_ERR_NONE) ||
  668. (mrq->data && ((mrq->data->error != MMC_ERR_NONE) ||
  669. (mrq->data->stop && (mrq->data->stop->error != MMC_ERR_NONE))))) {
  670. /* Some controllers need this kick or reset won't work here */
  671. if (host->chip->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
  672. unsigned int clock;
  673. /* This is to force an update */
  674. clock = host->clock;
  675. host->clock = 0;
  676. sdhci_set_clock(host, clock);
  677. }
  678. /* Spec says we should do both at the same time, but Ricoh
  679. controllers do not like that. */
  680. sdhci_reset(host, SDHCI_RESET_CMD);
  681. sdhci_reset(host, SDHCI_RESET_DATA);
  682. }
  683. host->mrq = NULL;
  684. host->cmd = NULL;
  685. host->data = NULL;
  686. sdhci_deactivate_led(host);
  687. mmiowb();
  688. spin_unlock_irqrestore(&host->lock, flags);
  689. mmc_request_done(host->mmc, mrq);
  690. }
  691. static void sdhci_timeout_timer(unsigned long data)
  692. {
  693. struct sdhci_host *host;
  694. unsigned long flags;
  695. host = (struct sdhci_host*)data;
  696. spin_lock_irqsave(&host->lock, flags);
  697. if (host->mrq) {
  698. printk(KERN_ERR "%s: Timeout waiting for hardware "
  699. "interrupt.\n", mmc_hostname(host->mmc));
  700. sdhci_dumpregs(host);
  701. if (host->data) {
  702. host->data->error = MMC_ERR_TIMEOUT;
  703. sdhci_finish_data(host);
  704. } else {
  705. if (host->cmd)
  706. host->cmd->error = MMC_ERR_TIMEOUT;
  707. else
  708. host->mrq->cmd->error = MMC_ERR_TIMEOUT;
  709. tasklet_schedule(&host->finish_tasklet);
  710. }
  711. }
  712. mmiowb();
  713. spin_unlock_irqrestore(&host->lock, flags);
  714. }
  715. /*****************************************************************************\
  716. * *
  717. * Interrupt handling *
  718. * *
  719. \*****************************************************************************/
  720. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  721. {
  722. BUG_ON(intmask == 0);
  723. if (!host->cmd) {
  724. printk(KERN_ERR "%s: Got command interrupt even though no "
  725. "command operation was in progress.\n",
  726. mmc_hostname(host->mmc));
  727. sdhci_dumpregs(host);
  728. return;
  729. }
  730. if (intmask & SDHCI_INT_RESPONSE)
  731. sdhci_finish_command(host);
  732. else {
  733. if (intmask & SDHCI_INT_TIMEOUT)
  734. host->cmd->error = MMC_ERR_TIMEOUT;
  735. else if (intmask & SDHCI_INT_CRC)
  736. host->cmd->error = MMC_ERR_BADCRC;
  737. else if (intmask & (SDHCI_INT_END_BIT | SDHCI_INT_INDEX))
  738. host->cmd->error = MMC_ERR_FAILED;
  739. else
  740. host->cmd->error = MMC_ERR_INVALID;
  741. tasklet_schedule(&host->finish_tasklet);
  742. }
  743. }
  744. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  745. {
  746. BUG_ON(intmask == 0);
  747. if (!host->data) {
  748. /*
  749. * A data end interrupt is sent together with the response
  750. * for the stop command.
  751. */
  752. if (intmask & SDHCI_INT_DATA_END)
  753. return;
  754. printk(KERN_ERR "%s: Got data interrupt even though no "
  755. "data operation was in progress.\n",
  756. mmc_hostname(host->mmc));
  757. sdhci_dumpregs(host);
  758. return;
  759. }
  760. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  761. host->data->error = MMC_ERR_TIMEOUT;
  762. else if (intmask & SDHCI_INT_DATA_CRC)
  763. host->data->error = MMC_ERR_BADCRC;
  764. else if (intmask & SDHCI_INT_DATA_END_BIT)
  765. host->data->error = MMC_ERR_FAILED;
  766. if (host->data->error != MMC_ERR_NONE)
  767. sdhci_finish_data(host);
  768. else {
  769. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  770. sdhci_transfer_pio(host);
  771. /*
  772. * We currently don't do anything fancy with DMA
  773. * boundaries, but as we can't disable the feature
  774. * we need to at least restart the transfer.
  775. */
  776. if (intmask & SDHCI_INT_DMA_END)
  777. writel(readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  778. host->ioaddr + SDHCI_DMA_ADDRESS);
  779. if (intmask & SDHCI_INT_DATA_END)
  780. sdhci_finish_data(host);
  781. }
  782. }
  783. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  784. {
  785. irqreturn_t result;
  786. struct sdhci_host* host = dev_id;
  787. u32 intmask;
  788. spin_lock(&host->lock);
  789. intmask = readl(host->ioaddr + SDHCI_INT_STATUS);
  790. if (!intmask || intmask == 0xffffffff) {
  791. result = IRQ_NONE;
  792. goto out;
  793. }
  794. DBG("*** %s got interrupt: 0x%08x\n", host->slot_descr, intmask);
  795. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  796. writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
  797. host->ioaddr + SDHCI_INT_STATUS);
  798. tasklet_schedule(&host->card_tasklet);
  799. }
  800. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  801. if (intmask & SDHCI_INT_CMD_MASK) {
  802. writel(intmask & SDHCI_INT_CMD_MASK,
  803. host->ioaddr + SDHCI_INT_STATUS);
  804. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  805. }
  806. if (intmask & SDHCI_INT_DATA_MASK) {
  807. writel(intmask & SDHCI_INT_DATA_MASK,
  808. host->ioaddr + SDHCI_INT_STATUS);
  809. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  810. }
  811. intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
  812. if (intmask & SDHCI_INT_BUS_POWER) {
  813. printk(KERN_ERR "%s: Card is consuming too much power!\n",
  814. mmc_hostname(host->mmc));
  815. writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
  816. }
  817. intmask &= ~SDHCI_INT_BUS_POWER;
  818. if (intmask) {
  819. printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
  820. mmc_hostname(host->mmc), intmask);
  821. sdhci_dumpregs(host);
  822. writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
  823. }
  824. result = IRQ_HANDLED;
  825. mmiowb();
  826. out:
  827. spin_unlock(&host->lock);
  828. return result;
  829. }
  830. /*****************************************************************************\
  831. * *
  832. * Suspend/resume *
  833. * *
  834. \*****************************************************************************/
  835. #ifdef CONFIG_PM
  836. static int sdhci_suspend (struct pci_dev *pdev, pm_message_t state)
  837. {
  838. struct sdhci_chip *chip;
  839. int i, ret;
  840. chip = pci_get_drvdata(pdev);
  841. if (!chip)
  842. return 0;
  843. DBG("Suspending...\n");
  844. for (i = 0;i < chip->num_slots;i++) {
  845. if (!chip->hosts[i])
  846. continue;
  847. ret = mmc_suspend_host(chip->hosts[i]->mmc, state);
  848. if (ret) {
  849. for (i--;i >= 0;i--)
  850. mmc_resume_host(chip->hosts[i]->mmc);
  851. return ret;
  852. }
  853. }
  854. pci_save_state(pdev);
  855. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  856. for (i = 0;i < chip->num_slots;i++) {
  857. if (!chip->hosts[i])
  858. continue;
  859. free_irq(chip->hosts[i]->irq, chip->hosts[i]);
  860. }
  861. pci_disable_device(pdev);
  862. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  863. return 0;
  864. }
  865. static int sdhci_resume (struct pci_dev *pdev)
  866. {
  867. struct sdhci_chip *chip;
  868. int i, ret;
  869. chip = pci_get_drvdata(pdev);
  870. if (!chip)
  871. return 0;
  872. DBG("Resuming...\n");
  873. pci_set_power_state(pdev, PCI_D0);
  874. pci_restore_state(pdev);
  875. ret = pci_enable_device(pdev);
  876. if (ret)
  877. return ret;
  878. for (i = 0;i < chip->num_slots;i++) {
  879. if (!chip->hosts[i])
  880. continue;
  881. if (chip->hosts[i]->flags & SDHCI_USE_DMA)
  882. pci_set_master(pdev);
  883. ret = request_irq(chip->hosts[i]->irq, sdhci_irq,
  884. IRQF_SHARED, chip->hosts[i]->slot_descr,
  885. chip->hosts[i]);
  886. if (ret)
  887. return ret;
  888. sdhci_init(chip->hosts[i]);
  889. mmiowb();
  890. ret = mmc_resume_host(chip->hosts[i]->mmc);
  891. if (ret)
  892. return ret;
  893. }
  894. return 0;
  895. }
  896. #else /* CONFIG_PM */
  897. #define sdhci_suspend NULL
  898. #define sdhci_resume NULL
  899. #endif /* CONFIG_PM */
  900. /*****************************************************************************\
  901. * *
  902. * Device probing/removal *
  903. * *
  904. \*****************************************************************************/
  905. static int __devinit sdhci_probe_slot(struct pci_dev *pdev, int slot)
  906. {
  907. int ret;
  908. unsigned int version;
  909. struct sdhci_chip *chip;
  910. struct mmc_host *mmc;
  911. struct sdhci_host *host;
  912. u8 first_bar;
  913. unsigned int caps;
  914. chip = pci_get_drvdata(pdev);
  915. BUG_ON(!chip);
  916. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
  917. if (ret)
  918. return ret;
  919. first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
  920. if (first_bar > 5) {
  921. printk(KERN_ERR DRIVER_NAME ": Invalid first BAR. Aborting.\n");
  922. return -ENODEV;
  923. }
  924. if (!(pci_resource_flags(pdev, first_bar + slot) & IORESOURCE_MEM)) {
  925. printk(KERN_ERR DRIVER_NAME ": BAR is not iomem. Aborting.\n");
  926. return -ENODEV;
  927. }
  928. if (pci_resource_len(pdev, first_bar + slot) != 0x100) {
  929. printk(KERN_ERR DRIVER_NAME ": Invalid iomem size. "
  930. "You may experience problems.\n");
  931. }
  932. if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
  933. printk(KERN_ERR DRIVER_NAME ": Vendor specific interface. Aborting.\n");
  934. return -ENODEV;
  935. }
  936. if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
  937. printk(KERN_ERR DRIVER_NAME ": Unknown interface. Aborting.\n");
  938. return -ENODEV;
  939. }
  940. mmc = mmc_alloc_host(sizeof(struct sdhci_host), &pdev->dev);
  941. if (!mmc)
  942. return -ENOMEM;
  943. host = mmc_priv(mmc);
  944. host->mmc = mmc;
  945. host->chip = chip;
  946. chip->hosts[slot] = host;
  947. host->bar = first_bar + slot;
  948. host->addr = pci_resource_start(pdev, host->bar);
  949. host->irq = pdev->irq;
  950. DBG("slot %d at 0x%08lx, irq %d\n", slot, host->addr, host->irq);
  951. snprintf(host->slot_descr, 20, "sdhci:slot%d", slot);
  952. ret = pci_request_region(pdev, host->bar, host->slot_descr);
  953. if (ret)
  954. goto free;
  955. host->ioaddr = ioremap_nocache(host->addr,
  956. pci_resource_len(pdev, host->bar));
  957. if (!host->ioaddr) {
  958. ret = -ENOMEM;
  959. goto release;
  960. }
  961. sdhci_reset(host, SDHCI_RESET_ALL);
  962. version = readw(host->ioaddr + SDHCI_HOST_VERSION);
  963. version = (version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  964. if (version != 0) {
  965. printk(KERN_ERR "%s: Unknown controller version (%d). "
  966. "You may experience problems.\n", host->slot_descr,
  967. version);
  968. }
  969. caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
  970. if (debug_nodma)
  971. DBG("DMA forced off\n");
  972. else if (debug_forcedma) {
  973. DBG("DMA forced on\n");
  974. host->flags |= SDHCI_USE_DMA;
  975. } else if (chip->quirks & SDHCI_QUIRK_FORCE_DMA)
  976. host->flags |= SDHCI_USE_DMA;
  977. else if ((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA)
  978. DBG("Controller doesn't have DMA interface\n");
  979. else if (!(caps & SDHCI_CAN_DO_DMA))
  980. DBG("Controller doesn't have DMA capability\n");
  981. else
  982. host->flags |= SDHCI_USE_DMA;
  983. if (host->flags & SDHCI_USE_DMA) {
  984. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  985. printk(KERN_WARNING "%s: No suitable DMA available. "
  986. "Falling back to PIO.\n", host->slot_descr);
  987. host->flags &= ~SDHCI_USE_DMA;
  988. }
  989. }
  990. if (host->flags & SDHCI_USE_DMA)
  991. pci_set_master(pdev);
  992. else /* XXX: Hack to get MMC layer to avoid highmem */
  993. pdev->dma_mask = 0;
  994. host->max_clk =
  995. (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
  996. if (host->max_clk == 0) {
  997. printk(KERN_ERR "%s: Hardware doesn't specify base clock "
  998. "frequency.\n", host->slot_descr);
  999. ret = -ENODEV;
  1000. goto unmap;
  1001. }
  1002. host->max_clk *= 1000000;
  1003. host->timeout_clk =
  1004. (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
  1005. if (host->timeout_clk == 0) {
  1006. printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
  1007. "frequency.\n", host->slot_descr);
  1008. ret = -ENODEV;
  1009. goto unmap;
  1010. }
  1011. if (caps & SDHCI_TIMEOUT_CLK_UNIT)
  1012. host->timeout_clk *= 1000;
  1013. /*
  1014. * Set host parameters.
  1015. */
  1016. mmc->ops = &sdhci_ops;
  1017. mmc->f_min = host->max_clk / 256;
  1018. mmc->f_max = host->max_clk;
  1019. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_MULTIWRITE | MMC_CAP_BYTEBLOCK;
  1020. if (caps & SDHCI_CAN_DO_HISPD)
  1021. mmc->caps |= MMC_CAP_SD_HIGHSPEED;
  1022. mmc->ocr_avail = 0;
  1023. if (caps & SDHCI_CAN_VDD_330)
  1024. mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
  1025. if (caps & SDHCI_CAN_VDD_300)
  1026. mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
  1027. if (caps & SDHCI_CAN_VDD_180)
  1028. mmc->ocr_avail |= MMC_VDD_165_195;
  1029. if (mmc->ocr_avail == 0) {
  1030. printk(KERN_ERR "%s: Hardware doesn't report any "
  1031. "support voltages.\n", host->slot_descr);
  1032. ret = -ENODEV;
  1033. goto unmap;
  1034. }
  1035. spin_lock_init(&host->lock);
  1036. /*
  1037. * Maximum number of segments. Hardware cannot do scatter lists.
  1038. */
  1039. if (host->flags & SDHCI_USE_DMA)
  1040. mmc->max_hw_segs = 1;
  1041. else
  1042. mmc->max_hw_segs = 16;
  1043. mmc->max_phys_segs = 16;
  1044. /*
  1045. * Maximum number of sectors in one transfer. Limited by DMA boundary
  1046. * size (512KiB).
  1047. */
  1048. mmc->max_req_size = 524288;
  1049. /*
  1050. * Maximum segment size. Could be one segment with the maximum number
  1051. * of bytes.
  1052. */
  1053. mmc->max_seg_size = mmc->max_req_size;
  1054. /*
  1055. * Maximum block size. This varies from controller to controller and
  1056. * is specified in the capabilities register.
  1057. */
  1058. mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
  1059. if (mmc->max_blk_size >= 3) {
  1060. printk(KERN_ERR "%s: Invalid maximum block size.\n",
  1061. host->slot_descr);
  1062. ret = -ENODEV;
  1063. goto unmap;
  1064. }
  1065. mmc->max_blk_size = 512 << mmc->max_blk_size;
  1066. /*
  1067. * Maximum block count.
  1068. */
  1069. mmc->max_blk_count = 65535;
  1070. /*
  1071. * Init tasklets.
  1072. */
  1073. tasklet_init(&host->card_tasklet,
  1074. sdhci_tasklet_card, (unsigned long)host);
  1075. tasklet_init(&host->finish_tasklet,
  1076. sdhci_tasklet_finish, (unsigned long)host);
  1077. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  1078. ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
  1079. host->slot_descr, host);
  1080. if (ret)
  1081. goto untasklet;
  1082. sdhci_init(host);
  1083. #ifdef CONFIG_MMC_DEBUG
  1084. sdhci_dumpregs(host);
  1085. #endif
  1086. mmiowb();
  1087. mmc_add_host(mmc);
  1088. printk(KERN_INFO "%s: SDHCI at 0x%08lx irq %d %s\n", mmc_hostname(mmc),
  1089. host->addr, host->irq,
  1090. (host->flags & SDHCI_USE_DMA)?"DMA":"PIO");
  1091. return 0;
  1092. untasklet:
  1093. tasklet_kill(&host->card_tasklet);
  1094. tasklet_kill(&host->finish_tasklet);
  1095. unmap:
  1096. iounmap(host->ioaddr);
  1097. release:
  1098. pci_release_region(pdev, host->bar);
  1099. free:
  1100. mmc_free_host(mmc);
  1101. return ret;
  1102. }
  1103. static void sdhci_remove_slot(struct pci_dev *pdev, int slot)
  1104. {
  1105. struct sdhci_chip *chip;
  1106. struct mmc_host *mmc;
  1107. struct sdhci_host *host;
  1108. chip = pci_get_drvdata(pdev);
  1109. host = chip->hosts[slot];
  1110. mmc = host->mmc;
  1111. chip->hosts[slot] = NULL;
  1112. mmc_remove_host(mmc);
  1113. sdhci_reset(host, SDHCI_RESET_ALL);
  1114. free_irq(host->irq, host);
  1115. del_timer_sync(&host->timer);
  1116. tasklet_kill(&host->card_tasklet);
  1117. tasklet_kill(&host->finish_tasklet);
  1118. iounmap(host->ioaddr);
  1119. pci_release_region(pdev, host->bar);
  1120. mmc_free_host(mmc);
  1121. }
  1122. static int __devinit sdhci_probe(struct pci_dev *pdev,
  1123. const struct pci_device_id *ent)
  1124. {
  1125. int ret, i;
  1126. u8 slots, rev;
  1127. struct sdhci_chip *chip;
  1128. BUG_ON(pdev == NULL);
  1129. BUG_ON(ent == NULL);
  1130. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &rev);
  1131. printk(KERN_INFO DRIVER_NAME
  1132. ": SDHCI controller found at %s [%04x:%04x] (rev %x)\n",
  1133. pci_name(pdev), (int)pdev->vendor, (int)pdev->device,
  1134. (int)rev);
  1135. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
  1136. if (ret)
  1137. return ret;
  1138. slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
  1139. DBG("found %d slot(s)\n", slots);
  1140. if (slots == 0)
  1141. return -ENODEV;
  1142. ret = pci_enable_device(pdev);
  1143. if (ret)
  1144. return ret;
  1145. chip = kzalloc(sizeof(struct sdhci_chip) +
  1146. sizeof(struct sdhci_host*) * slots, GFP_KERNEL);
  1147. if (!chip) {
  1148. ret = -ENOMEM;
  1149. goto err;
  1150. }
  1151. chip->pdev = pdev;
  1152. chip->quirks = ent->driver_data;
  1153. if (debug_quirks)
  1154. chip->quirks = debug_quirks;
  1155. chip->num_slots = slots;
  1156. pci_set_drvdata(pdev, chip);
  1157. for (i = 0;i < slots;i++) {
  1158. ret = sdhci_probe_slot(pdev, i);
  1159. if (ret) {
  1160. for (i--;i >= 0;i--)
  1161. sdhci_remove_slot(pdev, i);
  1162. goto free;
  1163. }
  1164. }
  1165. return 0;
  1166. free:
  1167. pci_set_drvdata(pdev, NULL);
  1168. kfree(chip);
  1169. err:
  1170. pci_disable_device(pdev);
  1171. return ret;
  1172. }
  1173. static void __devexit sdhci_remove(struct pci_dev *pdev)
  1174. {
  1175. int i;
  1176. struct sdhci_chip *chip;
  1177. chip = pci_get_drvdata(pdev);
  1178. if (chip) {
  1179. for (i = 0;i < chip->num_slots;i++)
  1180. sdhci_remove_slot(pdev, i);
  1181. pci_set_drvdata(pdev, NULL);
  1182. kfree(chip);
  1183. }
  1184. pci_disable_device(pdev);
  1185. }
  1186. static struct pci_driver sdhci_driver = {
  1187. .name = DRIVER_NAME,
  1188. .id_table = pci_ids,
  1189. .probe = sdhci_probe,
  1190. .remove = __devexit_p(sdhci_remove),
  1191. .suspend = sdhci_suspend,
  1192. .resume = sdhci_resume,
  1193. };
  1194. /*****************************************************************************\
  1195. * *
  1196. * Driver init/exit *
  1197. * *
  1198. \*****************************************************************************/
  1199. static int __init sdhci_drv_init(void)
  1200. {
  1201. printk(KERN_INFO DRIVER_NAME
  1202. ": Secure Digital Host Controller Interface driver\n");
  1203. printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  1204. return pci_register_driver(&sdhci_driver);
  1205. }
  1206. static void __exit sdhci_drv_exit(void)
  1207. {
  1208. DBG("Exiting\n");
  1209. pci_unregister_driver(&sdhci_driver);
  1210. }
  1211. module_init(sdhci_drv_init);
  1212. module_exit(sdhci_drv_exit);
  1213. module_param(debug_nodma, uint, 0444);
  1214. module_param(debug_forcedma, uint, 0444);
  1215. module_param(debug_quirks, uint, 0444);
  1216. MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
  1217. MODULE_DESCRIPTION("Secure Digital Host Controller Interface driver");
  1218. MODULE_LICENSE("GPL");
  1219. MODULE_PARM_DESC(debug_nodma, "Forcefully disable DMA transfers. (default 0)");
  1220. MODULE_PARM_DESC(debug_forcedma, "Forcefully enable DMA transfers. (default 0)");
  1221. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");