mthca_cmd.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006 Cisco Systems. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. *
  34. * $Id: mthca_cmd.c 1349 2004-12-16 21:09:43Z roland $
  35. */
  36. #include <linux/completion.h>
  37. #include <linux/pci.h>
  38. #include <linux/errno.h>
  39. #include <linux/sched.h>
  40. #include <asm/io.h>
  41. #include <rdma/ib_mad.h>
  42. #include "mthca_dev.h"
  43. #include "mthca_config_reg.h"
  44. #include "mthca_cmd.h"
  45. #include "mthca_memfree.h"
  46. #define CMD_POLL_TOKEN 0xffff
  47. enum {
  48. HCR_IN_PARAM_OFFSET = 0x00,
  49. HCR_IN_MODIFIER_OFFSET = 0x08,
  50. HCR_OUT_PARAM_OFFSET = 0x0c,
  51. HCR_TOKEN_OFFSET = 0x14,
  52. HCR_STATUS_OFFSET = 0x18,
  53. HCR_OPMOD_SHIFT = 12,
  54. HCA_E_BIT = 22,
  55. HCR_GO_BIT = 23
  56. };
  57. enum {
  58. /* initialization and general commands */
  59. CMD_SYS_EN = 0x1,
  60. CMD_SYS_DIS = 0x2,
  61. CMD_MAP_FA = 0xfff,
  62. CMD_UNMAP_FA = 0xffe,
  63. CMD_RUN_FW = 0xff6,
  64. CMD_MOD_STAT_CFG = 0x34,
  65. CMD_QUERY_DEV_LIM = 0x3,
  66. CMD_QUERY_FW = 0x4,
  67. CMD_ENABLE_LAM = 0xff8,
  68. CMD_DISABLE_LAM = 0xff7,
  69. CMD_QUERY_DDR = 0x5,
  70. CMD_QUERY_ADAPTER = 0x6,
  71. CMD_INIT_HCA = 0x7,
  72. CMD_CLOSE_HCA = 0x8,
  73. CMD_INIT_IB = 0x9,
  74. CMD_CLOSE_IB = 0xa,
  75. CMD_QUERY_HCA = 0xb,
  76. CMD_SET_IB = 0xc,
  77. CMD_ACCESS_DDR = 0x2e,
  78. CMD_MAP_ICM = 0xffa,
  79. CMD_UNMAP_ICM = 0xff9,
  80. CMD_MAP_ICM_AUX = 0xffc,
  81. CMD_UNMAP_ICM_AUX = 0xffb,
  82. CMD_SET_ICM_SIZE = 0xffd,
  83. /* TPT commands */
  84. CMD_SW2HW_MPT = 0xd,
  85. CMD_QUERY_MPT = 0xe,
  86. CMD_HW2SW_MPT = 0xf,
  87. CMD_READ_MTT = 0x10,
  88. CMD_WRITE_MTT = 0x11,
  89. CMD_SYNC_TPT = 0x2f,
  90. /* EQ commands */
  91. CMD_MAP_EQ = 0x12,
  92. CMD_SW2HW_EQ = 0x13,
  93. CMD_HW2SW_EQ = 0x14,
  94. CMD_QUERY_EQ = 0x15,
  95. /* CQ commands */
  96. CMD_SW2HW_CQ = 0x16,
  97. CMD_HW2SW_CQ = 0x17,
  98. CMD_QUERY_CQ = 0x18,
  99. CMD_RESIZE_CQ = 0x2c,
  100. /* SRQ commands */
  101. CMD_SW2HW_SRQ = 0x35,
  102. CMD_HW2SW_SRQ = 0x36,
  103. CMD_QUERY_SRQ = 0x37,
  104. CMD_ARM_SRQ = 0x40,
  105. /* QP/EE commands */
  106. CMD_RST2INIT_QPEE = 0x19,
  107. CMD_INIT2RTR_QPEE = 0x1a,
  108. CMD_RTR2RTS_QPEE = 0x1b,
  109. CMD_RTS2RTS_QPEE = 0x1c,
  110. CMD_SQERR2RTS_QPEE = 0x1d,
  111. CMD_2ERR_QPEE = 0x1e,
  112. CMD_RTS2SQD_QPEE = 0x1f,
  113. CMD_SQD2SQD_QPEE = 0x38,
  114. CMD_SQD2RTS_QPEE = 0x20,
  115. CMD_ERR2RST_QPEE = 0x21,
  116. CMD_QUERY_QPEE = 0x22,
  117. CMD_INIT2INIT_QPEE = 0x2d,
  118. CMD_SUSPEND_QPEE = 0x32,
  119. CMD_UNSUSPEND_QPEE = 0x33,
  120. /* special QPs and management commands */
  121. CMD_CONF_SPECIAL_QP = 0x23,
  122. CMD_MAD_IFC = 0x24,
  123. /* multicast commands */
  124. CMD_READ_MGM = 0x25,
  125. CMD_WRITE_MGM = 0x26,
  126. CMD_MGID_HASH = 0x27,
  127. /* miscellaneous commands */
  128. CMD_DIAG_RPRT = 0x30,
  129. CMD_NOP = 0x31,
  130. /* debug commands */
  131. CMD_QUERY_DEBUG_MSG = 0x2a,
  132. CMD_SET_DEBUG_MSG = 0x2b,
  133. };
  134. /*
  135. * According to Mellanox code, FW may be starved and never complete
  136. * commands. So we can't use strict timeouts described in PRM -- we
  137. * just arbitrarily select 60 seconds for now.
  138. */
  139. #if 0
  140. /*
  141. * Round up and add 1 to make sure we get the full wait time (since we
  142. * will be starting in the middle of a jiffy)
  143. */
  144. enum {
  145. CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,
  146. CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,
  147. CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1
  148. };
  149. #else
  150. enum {
  151. CMD_TIME_CLASS_A = 60 * HZ,
  152. CMD_TIME_CLASS_B = 60 * HZ,
  153. CMD_TIME_CLASS_C = 60 * HZ
  154. };
  155. #endif
  156. enum {
  157. GO_BIT_TIMEOUT = HZ * 10
  158. };
  159. struct mthca_cmd_context {
  160. struct completion done;
  161. int result;
  162. int next;
  163. u64 out_param;
  164. u16 token;
  165. u8 status;
  166. };
  167. static int fw_cmd_doorbell = 0;
  168. module_param(fw_cmd_doorbell, int, 0644);
  169. MODULE_PARM_DESC(fw_cmd_doorbell, "post FW commands through doorbell page if nonzero "
  170. "(and supported by FW)");
  171. static inline int go_bit(struct mthca_dev *dev)
  172. {
  173. return readl(dev->hcr + HCR_STATUS_OFFSET) &
  174. swab32(1 << HCR_GO_BIT);
  175. }
  176. static void mthca_cmd_post_dbell(struct mthca_dev *dev,
  177. u64 in_param,
  178. u64 out_param,
  179. u32 in_modifier,
  180. u8 op_modifier,
  181. u16 op,
  182. u16 token)
  183. {
  184. void __iomem *ptr = dev->cmd.dbell_map;
  185. u16 *offs = dev->cmd.dbell_offsets;
  186. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), ptr + offs[0]);
  187. wmb();
  188. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), ptr + offs[1]);
  189. wmb();
  190. __raw_writel((__force u32) cpu_to_be32(in_modifier), ptr + offs[2]);
  191. wmb();
  192. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), ptr + offs[3]);
  193. wmb();
  194. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), ptr + offs[4]);
  195. wmb();
  196. __raw_writel((__force u32) cpu_to_be32(token << 16), ptr + offs[5]);
  197. wmb();
  198. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  199. (1 << HCA_E_BIT) |
  200. (op_modifier << HCR_OPMOD_SHIFT) |
  201. op), ptr + offs[6]);
  202. wmb();
  203. __raw_writel((__force u32) 0, ptr + offs[7]);
  204. wmb();
  205. }
  206. static int mthca_cmd_post_hcr(struct mthca_dev *dev,
  207. u64 in_param,
  208. u64 out_param,
  209. u32 in_modifier,
  210. u8 op_modifier,
  211. u16 op,
  212. u16 token,
  213. int event)
  214. {
  215. if (event) {
  216. unsigned long end = jiffies + GO_BIT_TIMEOUT;
  217. while (go_bit(dev) && time_before(jiffies, end)) {
  218. set_current_state(TASK_RUNNING);
  219. schedule();
  220. }
  221. }
  222. if (go_bit(dev))
  223. return -EAGAIN;
  224. /*
  225. * We use writel (instead of something like memcpy_toio)
  226. * because writes of less than 32 bits to the HCR don't work
  227. * (and some architectures such as ia64 implement memcpy_toio
  228. * in terms of writeb).
  229. */
  230. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);
  231. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);
  232. __raw_writel((__force u32) cpu_to_be32(in_modifier), dev->hcr + 2 * 4);
  233. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);
  234. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);
  235. __raw_writel((__force u32) cpu_to_be32(token << 16), dev->hcr + 5 * 4);
  236. /* __raw_writel may not order writes. */
  237. wmb();
  238. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  239. (event ? (1 << HCA_E_BIT) : 0) |
  240. (op_modifier << HCR_OPMOD_SHIFT) |
  241. op), dev->hcr + 6 * 4);
  242. return 0;
  243. }
  244. static int mthca_cmd_post(struct mthca_dev *dev,
  245. u64 in_param,
  246. u64 out_param,
  247. u32 in_modifier,
  248. u8 op_modifier,
  249. u16 op,
  250. u16 token,
  251. int event)
  252. {
  253. int err = 0;
  254. mutex_lock(&dev->cmd.hcr_mutex);
  255. if (event && dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS && fw_cmd_doorbell)
  256. mthca_cmd_post_dbell(dev, in_param, out_param, in_modifier,
  257. op_modifier, op, token);
  258. else
  259. err = mthca_cmd_post_hcr(dev, in_param, out_param, in_modifier,
  260. op_modifier, op, token, event);
  261. mutex_unlock(&dev->cmd.hcr_mutex);
  262. return err;
  263. }
  264. static int mthca_cmd_poll(struct mthca_dev *dev,
  265. u64 in_param,
  266. u64 *out_param,
  267. int out_is_imm,
  268. u32 in_modifier,
  269. u8 op_modifier,
  270. u16 op,
  271. unsigned long timeout,
  272. u8 *status)
  273. {
  274. int err = 0;
  275. unsigned long end;
  276. down(&dev->cmd.poll_sem);
  277. err = mthca_cmd_post(dev, in_param,
  278. out_param ? *out_param : 0,
  279. in_modifier, op_modifier,
  280. op, CMD_POLL_TOKEN, 0);
  281. if (err)
  282. goto out;
  283. end = timeout + jiffies;
  284. while (go_bit(dev) && time_before(jiffies, end)) {
  285. set_current_state(TASK_RUNNING);
  286. schedule();
  287. }
  288. if (go_bit(dev)) {
  289. err = -EBUSY;
  290. goto out;
  291. }
  292. if (out_is_imm)
  293. *out_param =
  294. (u64) be32_to_cpu((__force __be32)
  295. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
  296. (u64) be32_to_cpu((__force __be32)
  297. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET + 4));
  298. *status = be32_to_cpu((__force __be32) __raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;
  299. out:
  300. up(&dev->cmd.poll_sem);
  301. return err;
  302. }
  303. void mthca_cmd_event(struct mthca_dev *dev,
  304. u16 token,
  305. u8 status,
  306. u64 out_param)
  307. {
  308. struct mthca_cmd_context *context =
  309. &dev->cmd.context[token & dev->cmd.token_mask];
  310. /* previously timed out command completing at long last */
  311. if (token != context->token)
  312. return;
  313. context->result = 0;
  314. context->status = status;
  315. context->out_param = out_param;
  316. context->token += dev->cmd.token_mask + 1;
  317. complete(&context->done);
  318. }
  319. static int mthca_cmd_wait(struct mthca_dev *dev,
  320. u64 in_param,
  321. u64 *out_param,
  322. int out_is_imm,
  323. u32 in_modifier,
  324. u8 op_modifier,
  325. u16 op,
  326. unsigned long timeout,
  327. u8 *status)
  328. {
  329. int err = 0;
  330. struct mthca_cmd_context *context;
  331. down(&dev->cmd.event_sem);
  332. spin_lock(&dev->cmd.context_lock);
  333. BUG_ON(dev->cmd.free_head < 0);
  334. context = &dev->cmd.context[dev->cmd.free_head];
  335. dev->cmd.free_head = context->next;
  336. spin_unlock(&dev->cmd.context_lock);
  337. init_completion(&context->done);
  338. err = mthca_cmd_post(dev, in_param,
  339. out_param ? *out_param : 0,
  340. in_modifier, op_modifier,
  341. op, context->token, 1);
  342. if (err)
  343. goto out;
  344. if (!wait_for_completion_timeout(&context->done, timeout)) {
  345. err = -EBUSY;
  346. goto out;
  347. }
  348. err = context->result;
  349. if (err)
  350. goto out;
  351. *status = context->status;
  352. if (*status)
  353. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  354. op, *status);
  355. if (out_is_imm)
  356. *out_param = context->out_param;
  357. out:
  358. spin_lock(&dev->cmd.context_lock);
  359. context->next = dev->cmd.free_head;
  360. dev->cmd.free_head = context - dev->cmd.context;
  361. spin_unlock(&dev->cmd.context_lock);
  362. up(&dev->cmd.event_sem);
  363. return err;
  364. }
  365. /* Invoke a command with an output mailbox */
  366. static int mthca_cmd_box(struct mthca_dev *dev,
  367. u64 in_param,
  368. u64 out_param,
  369. u32 in_modifier,
  370. u8 op_modifier,
  371. u16 op,
  372. unsigned long timeout,
  373. u8 *status)
  374. {
  375. if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)
  376. return mthca_cmd_wait(dev, in_param, &out_param, 0,
  377. in_modifier, op_modifier, op,
  378. timeout, status);
  379. else
  380. return mthca_cmd_poll(dev, in_param, &out_param, 0,
  381. in_modifier, op_modifier, op,
  382. timeout, status);
  383. }
  384. /* Invoke a command with no output parameter */
  385. static int mthca_cmd(struct mthca_dev *dev,
  386. u64 in_param,
  387. u32 in_modifier,
  388. u8 op_modifier,
  389. u16 op,
  390. unsigned long timeout,
  391. u8 *status)
  392. {
  393. return mthca_cmd_box(dev, in_param, 0, in_modifier,
  394. op_modifier, op, timeout, status);
  395. }
  396. /*
  397. * Invoke a command with an immediate output parameter (and copy the
  398. * output into the caller's out_param pointer after the command
  399. * executes).
  400. */
  401. static int mthca_cmd_imm(struct mthca_dev *dev,
  402. u64 in_param,
  403. u64 *out_param,
  404. u32 in_modifier,
  405. u8 op_modifier,
  406. u16 op,
  407. unsigned long timeout,
  408. u8 *status)
  409. {
  410. if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)
  411. return mthca_cmd_wait(dev, in_param, out_param, 1,
  412. in_modifier, op_modifier, op,
  413. timeout, status);
  414. else
  415. return mthca_cmd_poll(dev, in_param, out_param, 1,
  416. in_modifier, op_modifier, op,
  417. timeout, status);
  418. }
  419. int mthca_cmd_init(struct mthca_dev *dev)
  420. {
  421. mutex_init(&dev->cmd.hcr_mutex);
  422. sema_init(&dev->cmd.poll_sem, 1);
  423. dev->cmd.flags = 0;
  424. dev->hcr = ioremap(pci_resource_start(dev->pdev, 0) + MTHCA_HCR_BASE,
  425. MTHCA_HCR_SIZE);
  426. if (!dev->hcr) {
  427. mthca_err(dev, "Couldn't map command register.");
  428. return -ENOMEM;
  429. }
  430. dev->cmd.pool = pci_pool_create("mthca_cmd", dev->pdev,
  431. MTHCA_MAILBOX_SIZE,
  432. MTHCA_MAILBOX_SIZE, 0);
  433. if (!dev->cmd.pool) {
  434. iounmap(dev->hcr);
  435. return -ENOMEM;
  436. }
  437. return 0;
  438. }
  439. void mthca_cmd_cleanup(struct mthca_dev *dev)
  440. {
  441. pci_pool_destroy(dev->cmd.pool);
  442. iounmap(dev->hcr);
  443. if (dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS)
  444. iounmap(dev->cmd.dbell_map);
  445. }
  446. /*
  447. * Switch to using events to issue FW commands (should be called after
  448. * event queue to command events has been initialized).
  449. */
  450. int mthca_cmd_use_events(struct mthca_dev *dev)
  451. {
  452. int i;
  453. dev->cmd.context = kmalloc(dev->cmd.max_cmds *
  454. sizeof (struct mthca_cmd_context),
  455. GFP_KERNEL);
  456. if (!dev->cmd.context)
  457. return -ENOMEM;
  458. for (i = 0; i < dev->cmd.max_cmds; ++i) {
  459. dev->cmd.context[i].token = i;
  460. dev->cmd.context[i].next = i + 1;
  461. }
  462. dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;
  463. dev->cmd.free_head = 0;
  464. sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);
  465. spin_lock_init(&dev->cmd.context_lock);
  466. for (dev->cmd.token_mask = 1;
  467. dev->cmd.token_mask < dev->cmd.max_cmds;
  468. dev->cmd.token_mask <<= 1)
  469. ; /* nothing */
  470. --dev->cmd.token_mask;
  471. dev->cmd.flags |= MTHCA_CMD_USE_EVENTS;
  472. down(&dev->cmd.poll_sem);
  473. return 0;
  474. }
  475. /*
  476. * Switch back to polling (used when shutting down the device)
  477. */
  478. void mthca_cmd_use_polling(struct mthca_dev *dev)
  479. {
  480. int i;
  481. dev->cmd.flags &= ~MTHCA_CMD_USE_EVENTS;
  482. for (i = 0; i < dev->cmd.max_cmds; ++i)
  483. down(&dev->cmd.event_sem);
  484. kfree(dev->cmd.context);
  485. up(&dev->cmd.poll_sem);
  486. }
  487. struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,
  488. gfp_t gfp_mask)
  489. {
  490. struct mthca_mailbox *mailbox;
  491. mailbox = kmalloc(sizeof *mailbox, gfp_mask);
  492. if (!mailbox)
  493. return ERR_PTR(-ENOMEM);
  494. mailbox->buf = pci_pool_alloc(dev->cmd.pool, gfp_mask, &mailbox->dma);
  495. if (!mailbox->buf) {
  496. kfree(mailbox);
  497. return ERR_PTR(-ENOMEM);
  498. }
  499. return mailbox;
  500. }
  501. void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox)
  502. {
  503. if (!mailbox)
  504. return;
  505. pci_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);
  506. kfree(mailbox);
  507. }
  508. int mthca_SYS_EN(struct mthca_dev *dev, u8 *status)
  509. {
  510. u64 out;
  511. int ret;
  512. ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, HZ, status);
  513. if (*status == MTHCA_CMD_STAT_DDR_MEM_ERR)
  514. mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "
  515. "sladdr=%d, SPD source=%s\n",
  516. (int) (out >> 6) & 0xf, (int) (out >> 4) & 3,
  517. (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");
  518. return ret;
  519. }
  520. int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status)
  521. {
  522. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, HZ, status);
  523. }
  524. static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,
  525. u64 virt, u8 *status)
  526. {
  527. struct mthca_mailbox *mailbox;
  528. struct mthca_icm_iter iter;
  529. __be64 *pages;
  530. int lg;
  531. int nent = 0;
  532. int i;
  533. int err = 0;
  534. int ts = 0, tc = 0;
  535. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  536. if (IS_ERR(mailbox))
  537. return PTR_ERR(mailbox);
  538. memset(mailbox->buf, 0, MTHCA_MAILBOX_SIZE);
  539. pages = mailbox->buf;
  540. for (mthca_icm_first(icm, &iter);
  541. !mthca_icm_last(&iter);
  542. mthca_icm_next(&iter)) {
  543. /*
  544. * We have to pass pages that are aligned to their
  545. * size, so find the least significant 1 in the
  546. * address or size and use that as our log2 size.
  547. */
  548. lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;
  549. if (lg < MTHCA_ICM_PAGE_SHIFT) {
  550. mthca_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  551. MTHCA_ICM_PAGE_SIZE,
  552. (unsigned long long) mthca_icm_addr(&iter),
  553. mthca_icm_size(&iter));
  554. err = -EINVAL;
  555. goto out;
  556. }
  557. for (i = 0; i < mthca_icm_size(&iter) >> lg; ++i) {
  558. if (virt != -1) {
  559. pages[nent * 2] = cpu_to_be64(virt);
  560. virt += 1 << lg;
  561. }
  562. pages[nent * 2 + 1] =
  563. cpu_to_be64((mthca_icm_addr(&iter) + (i << lg)) |
  564. (lg - MTHCA_ICM_PAGE_SHIFT));
  565. ts += 1 << (lg - 10);
  566. ++tc;
  567. if (++nent == MTHCA_MAILBOX_SIZE / 16) {
  568. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  569. CMD_TIME_CLASS_B, status);
  570. if (err || *status)
  571. goto out;
  572. nent = 0;
  573. }
  574. }
  575. }
  576. if (nent)
  577. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  578. CMD_TIME_CLASS_B, status);
  579. switch (op) {
  580. case CMD_MAP_FA:
  581. mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  582. break;
  583. case CMD_MAP_ICM_AUX:
  584. mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  585. break;
  586. case CMD_MAP_ICM:
  587. mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  588. tc, ts, (unsigned long long) virt - (ts << 10));
  589. break;
  590. }
  591. out:
  592. mthca_free_mailbox(dev, mailbox);
  593. return err;
  594. }
  595. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  596. {
  597. return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1, status);
  598. }
  599. int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status)
  600. {
  601. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B, status);
  602. }
  603. int mthca_RUN_FW(struct mthca_dev *dev, u8 *status)
  604. {
  605. return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A, status);
  606. }
  607. static void mthca_setup_cmd_doorbells(struct mthca_dev *dev, u64 base)
  608. {
  609. unsigned long addr;
  610. u16 max_off = 0;
  611. int i;
  612. for (i = 0; i < 8; ++i)
  613. max_off = max(max_off, dev->cmd.dbell_offsets[i]);
  614. if ((base & PAGE_MASK) != ((base + max_off) & PAGE_MASK)) {
  615. mthca_warn(dev, "Firmware doorbell region at 0x%016llx, "
  616. "length 0x%x crosses a page boundary\n",
  617. (unsigned long long) base, max_off);
  618. return;
  619. }
  620. addr = pci_resource_start(dev->pdev, 2) +
  621. ((pci_resource_len(dev->pdev, 2) - 1) & base);
  622. dev->cmd.dbell_map = ioremap(addr, max_off + sizeof(u32));
  623. if (!dev->cmd.dbell_map)
  624. return;
  625. dev->cmd.flags |= MTHCA_CMD_POST_DOORBELLS;
  626. mthca_dbg(dev, "Mapped doorbell page for posting FW commands\n");
  627. }
  628. int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status)
  629. {
  630. struct mthca_mailbox *mailbox;
  631. u32 *outbox;
  632. u64 base;
  633. u32 tmp;
  634. int err = 0;
  635. u8 lg;
  636. int i;
  637. #define QUERY_FW_OUT_SIZE 0x100
  638. #define QUERY_FW_VER_OFFSET 0x00
  639. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  640. #define QUERY_FW_ERR_START_OFFSET 0x30
  641. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  642. #define QUERY_FW_CMD_DB_EN_OFFSET 0x10
  643. #define QUERY_FW_CMD_DB_OFFSET 0x50
  644. #define QUERY_FW_CMD_DB_BASE 0x60
  645. #define QUERY_FW_START_OFFSET 0x20
  646. #define QUERY_FW_END_OFFSET 0x28
  647. #define QUERY_FW_SIZE_OFFSET 0x00
  648. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  649. #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40
  650. #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48
  651. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  652. if (IS_ERR(mailbox))
  653. return PTR_ERR(mailbox);
  654. outbox = mailbox->buf;
  655. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_FW,
  656. CMD_TIME_CLASS_A, status);
  657. if (err)
  658. goto out;
  659. MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);
  660. /*
  661. * FW subminor version is at more significant bits than minor
  662. * version, so swap here.
  663. */
  664. dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |
  665. ((dev->fw_ver & 0xffff0000ull) >> 16) |
  666. ((dev->fw_ver & 0x0000ffffull) << 16);
  667. MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  668. dev->cmd.max_cmds = 1 << lg;
  669. mthca_dbg(dev, "FW version %012llx, max commands %d\n",
  670. (unsigned long long) dev->fw_ver, dev->cmd.max_cmds);
  671. MTHCA_GET(dev->catas_err.addr, outbox, QUERY_FW_ERR_START_OFFSET);
  672. MTHCA_GET(dev->catas_err.size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  673. mthca_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x\n",
  674. (unsigned long long) dev->catas_err.addr, dev->catas_err.size);
  675. MTHCA_GET(tmp, outbox, QUERY_FW_CMD_DB_EN_OFFSET);
  676. if (tmp & 0x1) {
  677. mthca_dbg(dev, "FW supports commands through doorbells\n");
  678. MTHCA_GET(base, outbox, QUERY_FW_CMD_DB_BASE);
  679. for (i = 0; i < MTHCA_CMD_NUM_DBELL_DWORDS; ++i)
  680. MTHCA_GET(dev->cmd.dbell_offsets[i], outbox,
  681. QUERY_FW_CMD_DB_OFFSET + (i << 1));
  682. mthca_setup_cmd_doorbells(dev, base);
  683. }
  684. if (mthca_is_memfree(dev)) {
  685. MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  686. MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  687. MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);
  688. MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);
  689. mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);
  690. /*
  691. * Round up number of system pages needed in case
  692. * MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.
  693. */
  694. dev->fw.arbel.fw_pages =
  695. ALIGN(dev->fw.arbel.fw_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>
  696. (PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);
  697. mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",
  698. (unsigned long long) dev->fw.arbel.clr_int_base,
  699. (unsigned long long) dev->fw.arbel.eq_arm_base,
  700. (unsigned long long) dev->fw.arbel.eq_set_ci_base);
  701. } else {
  702. MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);
  703. MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);
  704. mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",
  705. (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),
  706. (unsigned long long) dev->fw.tavor.fw_start,
  707. (unsigned long long) dev->fw.tavor.fw_end);
  708. }
  709. out:
  710. mthca_free_mailbox(dev, mailbox);
  711. return err;
  712. }
  713. int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status)
  714. {
  715. struct mthca_mailbox *mailbox;
  716. u8 info;
  717. u32 *outbox;
  718. int err = 0;
  719. #define ENABLE_LAM_OUT_SIZE 0x100
  720. #define ENABLE_LAM_START_OFFSET 0x00
  721. #define ENABLE_LAM_END_OFFSET 0x08
  722. #define ENABLE_LAM_INFO_OFFSET 0x13
  723. #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)
  724. #define ENABLE_LAM_INFO_ECC_MASK 0x3
  725. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  726. if (IS_ERR(mailbox))
  727. return PTR_ERR(mailbox);
  728. outbox = mailbox->buf;
  729. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_ENABLE_LAM,
  730. CMD_TIME_CLASS_C, status);
  731. if (err)
  732. goto out;
  733. if (*status == MTHCA_CMD_STAT_LAM_NOT_PRE)
  734. goto out;
  735. MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);
  736. MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);
  737. MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);
  738. if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=
  739. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  740. mthca_info(dev, "FW reports that HCA-attached memory "
  741. "is %s hidden; does not match PCI config\n",
  742. (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?
  743. "" : "not");
  744. }
  745. if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)
  746. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  747. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  748. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  749. (unsigned long long) dev->ddr_start,
  750. (unsigned long long) dev->ddr_end);
  751. out:
  752. mthca_free_mailbox(dev, mailbox);
  753. return err;
  754. }
  755. int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status)
  756. {
  757. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);
  758. }
  759. int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status)
  760. {
  761. struct mthca_mailbox *mailbox;
  762. u8 info;
  763. u32 *outbox;
  764. int err = 0;
  765. #define QUERY_DDR_OUT_SIZE 0x100
  766. #define QUERY_DDR_START_OFFSET 0x00
  767. #define QUERY_DDR_END_OFFSET 0x08
  768. #define QUERY_DDR_INFO_OFFSET 0x13
  769. #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)
  770. #define QUERY_DDR_INFO_ECC_MASK 0x3
  771. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  772. if (IS_ERR(mailbox))
  773. return PTR_ERR(mailbox);
  774. outbox = mailbox->buf;
  775. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DDR,
  776. CMD_TIME_CLASS_A, status);
  777. if (err)
  778. goto out;
  779. MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);
  780. MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);
  781. MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);
  782. if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=
  783. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  784. mthca_info(dev, "FW reports that HCA-attached memory "
  785. "is %s hidden; does not match PCI config\n",
  786. (info & QUERY_DDR_INFO_HIDDEN_FLAG) ?
  787. "" : "not");
  788. }
  789. if (info & QUERY_DDR_INFO_HIDDEN_FLAG)
  790. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  791. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  792. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  793. (unsigned long long) dev->ddr_start,
  794. (unsigned long long) dev->ddr_end);
  795. out:
  796. mthca_free_mailbox(dev, mailbox);
  797. return err;
  798. }
  799. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  800. struct mthca_dev_lim *dev_lim, u8 *status)
  801. {
  802. struct mthca_mailbox *mailbox;
  803. u32 *outbox;
  804. u8 field;
  805. u16 size;
  806. u16 stat_rate;
  807. int err;
  808. #define QUERY_DEV_LIM_OUT_SIZE 0x100
  809. #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10
  810. #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11
  811. #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12
  812. #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13
  813. #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14
  814. #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15
  815. #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16
  816. #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17
  817. #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19
  818. #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a
  819. #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b
  820. #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d
  821. #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e
  822. #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f
  823. #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20
  824. #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21
  825. #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22
  826. #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23
  827. #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27
  828. #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29
  829. #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b
  830. #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f
  831. #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33
  832. #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35
  833. #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36
  834. #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37
  835. #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b
  836. #define QUERY_DEV_LIM_RATE_SUPPORT_OFFSET 0x3c
  837. #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f
  838. #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44
  839. #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48
  840. #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49
  841. #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b
  842. #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51
  843. #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52
  844. #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55
  845. #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56
  846. #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61
  847. #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62
  848. #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63
  849. #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64
  850. #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65
  851. #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66
  852. #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67
  853. #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80
  854. #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82
  855. #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84
  856. #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86
  857. #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88
  858. #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a
  859. #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c
  860. #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e
  861. #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90
  862. #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92
  863. #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96
  864. #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97
  865. #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98
  866. #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f
  867. #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0
  868. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  869. if (IS_ERR(mailbox))
  870. return PTR_ERR(mailbox);
  871. outbox = mailbox->buf;
  872. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DEV_LIM,
  873. CMD_TIME_CLASS_A, status);
  874. if (err)
  875. goto out;
  876. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);
  877. dev_lim->reserved_qps = 1 << (field & 0xf);
  878. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);
  879. dev_lim->max_qps = 1 << (field & 0x1f);
  880. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);
  881. dev_lim->reserved_srqs = 1 << (field >> 4);
  882. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);
  883. dev_lim->max_srqs = 1 << (field & 0x1f);
  884. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);
  885. dev_lim->reserved_eecs = 1 << (field & 0xf);
  886. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);
  887. dev_lim->max_eecs = 1 << (field & 0x1f);
  888. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);
  889. dev_lim->max_cq_sz = 1 << field;
  890. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);
  891. dev_lim->reserved_cqs = 1 << (field & 0xf);
  892. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);
  893. dev_lim->max_cqs = 1 << (field & 0x1f);
  894. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);
  895. dev_lim->max_mpts = 1 << (field & 0x3f);
  896. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);
  897. dev_lim->reserved_eqs = 1 << (field & 0xf);
  898. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);
  899. dev_lim->max_eqs = 1 << (field & 0x7);
  900. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);
  901. if (mthca_is_memfree(dev))
  902. dev_lim->reserved_mtts = ALIGN((1 << (field >> 4)) * sizeof(u64),
  903. MTHCA_MTT_SEG_SIZE) / MTHCA_MTT_SEG_SIZE;
  904. else
  905. dev_lim->reserved_mtts = 1 << (field >> 4);
  906. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);
  907. dev_lim->max_mrw_sz = 1 << field;
  908. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);
  909. dev_lim->reserved_mrws = 1 << (field & 0xf);
  910. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);
  911. dev_lim->max_mtt_seg = 1 << (field & 0x3f);
  912. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);
  913. dev_lim->max_requester_per_qp = 1 << (field & 0x3f);
  914. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);
  915. dev_lim->max_responder_per_qp = 1 << (field & 0x3f);
  916. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);
  917. dev_lim->max_rdma_global = 1 << (field & 0x3f);
  918. MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);
  919. dev_lim->local_ca_ack_delay = field & 0x1f;
  920. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);
  921. dev_lim->max_mtu = field >> 4;
  922. dev_lim->max_port_width = field & 0xf;
  923. MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);
  924. dev_lim->max_vl = field >> 4;
  925. dev_lim->num_ports = field & 0xf;
  926. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);
  927. dev_lim->max_gids = 1 << (field & 0xf);
  928. MTHCA_GET(stat_rate, outbox, QUERY_DEV_LIM_RATE_SUPPORT_OFFSET);
  929. dev_lim->stat_rate_support = stat_rate;
  930. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);
  931. dev_lim->max_pkeys = 1 << (field & 0xf);
  932. MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);
  933. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);
  934. dev_lim->reserved_uars = field >> 4;
  935. MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);
  936. dev_lim->uar_size = 1 << ((field & 0x3f) + 20);
  937. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);
  938. dev_lim->min_page_sz = 1 << field;
  939. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);
  940. dev_lim->max_sg = field;
  941. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);
  942. dev_lim->max_desc_sz = size;
  943. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);
  944. dev_lim->max_qp_per_mcg = 1 << field;
  945. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);
  946. dev_lim->reserved_mgms = field & 0xf;
  947. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);
  948. dev_lim->max_mcgs = 1 << field;
  949. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);
  950. dev_lim->reserved_pds = field >> 4;
  951. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);
  952. dev_lim->max_pds = 1 << (field & 0x3f);
  953. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);
  954. dev_lim->reserved_rdds = field >> 4;
  955. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);
  956. dev_lim->max_rdds = 1 << (field & 0x3f);
  957. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);
  958. dev_lim->eec_entry_sz = size;
  959. MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);
  960. dev_lim->qpc_entry_sz = size;
  961. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);
  962. dev_lim->eeec_entry_sz = size;
  963. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);
  964. dev_lim->eqpc_entry_sz = size;
  965. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);
  966. dev_lim->eqc_entry_sz = size;
  967. MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);
  968. dev_lim->cqc_entry_sz = size;
  969. MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);
  970. dev_lim->srq_entry_sz = size;
  971. MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);
  972. dev_lim->uar_scratch_entry_sz = size;
  973. if (mthca_is_memfree(dev)) {
  974. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  975. dev_lim->max_srq_sz = 1 << field;
  976. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  977. dev_lim->max_qp_sz = 1 << field;
  978. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);
  979. dev_lim->hca.arbel.resize_srq = field & 1;
  980. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);
  981. dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);
  982. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET);
  983. dev_lim->max_desc_sz = min_t(int, size, dev_lim->max_desc_sz);
  984. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);
  985. dev_lim->mpt_entry_sz = size;
  986. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);
  987. dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);
  988. MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,
  989. QUERY_DEV_LIM_BMME_FLAGS_OFFSET);
  990. MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,
  991. QUERY_DEV_LIM_RSVD_LKEY_OFFSET);
  992. MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);
  993. dev_lim->hca.arbel.lam_required = field & 1;
  994. MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,
  995. QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);
  996. if (dev_lim->hca.arbel.bmme_flags & 1)
  997. mthca_dbg(dev, "Base MM extensions: yes "
  998. "(flags %d, max PBL %d, rsvd L_Key %08x)\n",
  999. dev_lim->hca.arbel.bmme_flags,
  1000. dev_lim->hca.arbel.max_pbl_sz,
  1001. dev_lim->hca.arbel.reserved_lkey);
  1002. else
  1003. mthca_dbg(dev, "Base MM extensions: no\n");
  1004. mthca_dbg(dev, "Max ICM size %lld MB\n",
  1005. (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);
  1006. } else {
  1007. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  1008. dev_lim->max_srq_sz = (1 << field) - 1;
  1009. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  1010. dev_lim->max_qp_sz = (1 << field) - 1;
  1011. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);
  1012. dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);
  1013. dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;
  1014. }
  1015. mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  1016. dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);
  1017. mthca_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  1018. dev_lim->max_srqs, dev_lim->reserved_srqs, dev_lim->srq_entry_sz);
  1019. mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  1020. dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);
  1021. mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  1022. dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);
  1023. mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  1024. dev_lim->reserved_mrws, dev_lim->reserved_mtts);
  1025. mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  1026. dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);
  1027. mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  1028. dev_lim->max_pds, dev_lim->reserved_mgms);
  1029. mthca_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  1030. dev_lim->max_cq_sz, dev_lim->max_qp_sz, dev_lim->max_srq_sz);
  1031. mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);
  1032. out:
  1033. mthca_free_mailbox(dev, mailbox);
  1034. return err;
  1035. }
  1036. static void get_board_id(void *vsd, char *board_id)
  1037. {
  1038. int i;
  1039. #define VSD_OFFSET_SIG1 0x00
  1040. #define VSD_OFFSET_SIG2 0xde
  1041. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1042. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1043. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1044. memset(board_id, 0, MTHCA_BOARD_ID_LEN);
  1045. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1046. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1047. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MTHCA_BOARD_ID_LEN);
  1048. } else {
  1049. /*
  1050. * The board ID is a string but the firmware byte
  1051. * swaps each 4-byte word before passing it back to
  1052. * us. Therefore we need to swab it before printing.
  1053. */
  1054. for (i = 0; i < 4; ++i)
  1055. ((u32 *) board_id)[i] =
  1056. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1057. }
  1058. }
  1059. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  1060. struct mthca_adapter *adapter, u8 *status)
  1061. {
  1062. struct mthca_mailbox *mailbox;
  1063. u32 *outbox;
  1064. int err;
  1065. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1066. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  1067. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  1068. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  1069. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1070. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1071. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1072. if (IS_ERR(mailbox))
  1073. return PTR_ERR(mailbox);
  1074. outbox = mailbox->buf;
  1075. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_ADAPTER,
  1076. CMD_TIME_CLASS_A, status);
  1077. if (err)
  1078. goto out;
  1079. MTHCA_GET(adapter->vendor_id, outbox, QUERY_ADAPTER_VENDOR_ID_OFFSET);
  1080. MTHCA_GET(adapter->device_id, outbox, QUERY_ADAPTER_DEVICE_ID_OFFSET);
  1081. MTHCA_GET(adapter->revision_id, outbox, QUERY_ADAPTER_REVISION_ID_OFFSET);
  1082. MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1083. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1084. adapter->board_id);
  1085. out:
  1086. mthca_free_mailbox(dev, mailbox);
  1087. return err;
  1088. }
  1089. int mthca_INIT_HCA(struct mthca_dev *dev,
  1090. struct mthca_init_hca_param *param,
  1091. u8 *status)
  1092. {
  1093. struct mthca_mailbox *mailbox;
  1094. __be32 *inbox;
  1095. int err;
  1096. #define INIT_HCA_IN_SIZE 0x200
  1097. #define INIT_HCA_FLAGS1_OFFSET 0x00c
  1098. #define INIT_HCA_FLAGS2_OFFSET 0x014
  1099. #define INIT_HCA_QPC_OFFSET 0x020
  1100. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1101. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1102. #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)
  1103. #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)
  1104. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1105. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1106. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1107. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1108. #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1109. #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1110. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1111. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1112. #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1113. #define INIT_HCA_UDAV_OFFSET 0x0b0
  1114. #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)
  1115. #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)
  1116. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1117. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1118. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1119. #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1120. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1121. #define INIT_HCA_TPT_OFFSET 0x0f0
  1122. #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1123. #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)
  1124. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1125. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1126. #define INIT_HCA_UAR_OFFSET 0x120
  1127. #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)
  1128. #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)
  1129. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1130. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1131. #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)
  1132. #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)
  1133. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1134. if (IS_ERR(mailbox))
  1135. return PTR_ERR(mailbox);
  1136. inbox = mailbox->buf;
  1137. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1138. if (dev->mthca_flags & MTHCA_FLAG_SINAI_OPT)
  1139. MTHCA_PUT(inbox, 0x1, INIT_HCA_FLAGS1_OFFSET);
  1140. #if defined(__LITTLE_ENDIAN)
  1141. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1142. #elif defined(__BIG_ENDIAN)
  1143. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1144. #else
  1145. #error Host endianness not defined
  1146. #endif
  1147. /* Check port for UD address vector: */
  1148. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1);
  1149. /* We leave wqe_quota, responder_exu, etc as 0 (default) */
  1150. /* QPC/EEC/CQC/EQC/RDB attributes */
  1151. MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1152. MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1153. MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);
  1154. MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);
  1155. MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1156. MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1157. MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1158. MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1159. MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);
  1160. MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);
  1161. MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1162. MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1163. MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);
  1164. /* UD AV attributes */
  1165. /* multicast attributes */
  1166. MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1167. MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1168. MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);
  1169. MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1170. /* TPT attributes */
  1171. MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);
  1172. if (!mthca_is_memfree(dev))
  1173. MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);
  1174. MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1175. MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1176. /* UAR attributes */
  1177. {
  1178. u8 uar_page_sz = PAGE_SHIFT - 12;
  1179. MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1180. }
  1181. MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);
  1182. if (mthca_is_memfree(dev)) {
  1183. MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);
  1184. MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1185. MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);
  1186. }
  1187. err = mthca_cmd(dev, mailbox->dma, 0, 0, CMD_INIT_HCA, HZ, status);
  1188. mthca_free_mailbox(dev, mailbox);
  1189. return err;
  1190. }
  1191. int mthca_INIT_IB(struct mthca_dev *dev,
  1192. struct mthca_init_ib_param *param,
  1193. int port, u8 *status)
  1194. {
  1195. struct mthca_mailbox *mailbox;
  1196. u32 *inbox;
  1197. int err;
  1198. u32 flags;
  1199. #define INIT_IB_IN_SIZE 56
  1200. #define INIT_IB_FLAGS_OFFSET 0x00
  1201. #define INIT_IB_FLAG_SIG (1 << 18)
  1202. #define INIT_IB_FLAG_NG (1 << 17)
  1203. #define INIT_IB_FLAG_G0 (1 << 16)
  1204. #define INIT_IB_VL_SHIFT 4
  1205. #define INIT_IB_PORT_WIDTH_SHIFT 8
  1206. #define INIT_IB_MTU_SHIFT 12
  1207. #define INIT_IB_MAX_GID_OFFSET 0x06
  1208. #define INIT_IB_MAX_PKEY_OFFSET 0x0a
  1209. #define INIT_IB_GUID0_OFFSET 0x10
  1210. #define INIT_IB_NODE_GUID_OFFSET 0x18
  1211. #define INIT_IB_SI_GUID_OFFSET 0x20
  1212. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1213. if (IS_ERR(mailbox))
  1214. return PTR_ERR(mailbox);
  1215. inbox = mailbox->buf;
  1216. memset(inbox, 0, INIT_IB_IN_SIZE);
  1217. flags = 0;
  1218. flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;
  1219. flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;
  1220. flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;
  1221. flags |= param->vl_cap << INIT_IB_VL_SHIFT;
  1222. flags |= param->port_width << INIT_IB_PORT_WIDTH_SHIFT;
  1223. flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;
  1224. MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);
  1225. MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);
  1226. MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);
  1227. MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);
  1228. MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);
  1229. MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);
  1230. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_INIT_IB,
  1231. CMD_TIME_CLASS_A, status);
  1232. mthca_free_mailbox(dev, mailbox);
  1233. return err;
  1234. }
  1235. int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status)
  1236. {
  1237. return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, HZ, status);
  1238. }
  1239. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status)
  1240. {
  1241. return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, HZ, status);
  1242. }
  1243. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  1244. int port, u8 *status)
  1245. {
  1246. struct mthca_mailbox *mailbox;
  1247. u32 *inbox;
  1248. int err;
  1249. u32 flags = 0;
  1250. #define SET_IB_IN_SIZE 0x40
  1251. #define SET_IB_FLAGS_OFFSET 0x00
  1252. #define SET_IB_FLAG_SIG (1 << 18)
  1253. #define SET_IB_FLAG_RQK (1 << 0)
  1254. #define SET_IB_CAP_MASK_OFFSET 0x04
  1255. #define SET_IB_SI_GUID_OFFSET 0x08
  1256. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1257. if (IS_ERR(mailbox))
  1258. return PTR_ERR(mailbox);
  1259. inbox = mailbox->buf;
  1260. memset(inbox, 0, SET_IB_IN_SIZE);
  1261. flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;
  1262. flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;
  1263. MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);
  1264. MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);
  1265. MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);
  1266. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_SET_IB,
  1267. CMD_TIME_CLASS_B, status);
  1268. mthca_free_mailbox(dev, mailbox);
  1269. return err;
  1270. }
  1271. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status)
  1272. {
  1273. return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt, status);
  1274. }
  1275. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status)
  1276. {
  1277. struct mthca_mailbox *mailbox;
  1278. __be64 *inbox;
  1279. int err;
  1280. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1281. if (IS_ERR(mailbox))
  1282. return PTR_ERR(mailbox);
  1283. inbox = mailbox->buf;
  1284. inbox[0] = cpu_to_be64(virt);
  1285. inbox[1] = cpu_to_be64(dma_addr);
  1286. err = mthca_cmd(dev, mailbox->dma, 1, 0, CMD_MAP_ICM,
  1287. CMD_TIME_CLASS_B, status);
  1288. mthca_free_mailbox(dev, mailbox);
  1289. if (!err)
  1290. mthca_dbg(dev, "Mapped page at %llx to %llx for ICM.\n",
  1291. (unsigned long long) dma_addr, (unsigned long long) virt);
  1292. return err;
  1293. }
  1294. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status)
  1295. {
  1296. mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",
  1297. page_count, (unsigned long long) virt);
  1298. return mthca_cmd(dev, virt, page_count, 0, CMD_UNMAP_ICM, CMD_TIME_CLASS_B, status);
  1299. }
  1300. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  1301. {
  1302. return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1, status);
  1303. }
  1304. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status)
  1305. {
  1306. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B, status);
  1307. }
  1308. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,
  1309. u8 *status)
  1310. {
  1311. int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0, 0, CMD_SET_ICM_SIZE,
  1312. CMD_TIME_CLASS_A, status);
  1313. if (ret || status)
  1314. return ret;
  1315. /*
  1316. * Round up number of system pages needed in case
  1317. * MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.
  1318. */
  1319. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>
  1320. (PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);
  1321. return 0;
  1322. }
  1323. int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1324. int mpt_index, u8 *status)
  1325. {
  1326. return mthca_cmd(dev, mailbox->dma, mpt_index, 0, CMD_SW2HW_MPT,
  1327. CMD_TIME_CLASS_B, status);
  1328. }
  1329. int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1330. int mpt_index, u8 *status)
  1331. {
  1332. return mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  1333. !mailbox, CMD_HW2SW_MPT,
  1334. CMD_TIME_CLASS_B, status);
  1335. }
  1336. int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1337. int num_mtt, u8 *status)
  1338. {
  1339. return mthca_cmd(dev, mailbox->dma, num_mtt, 0, CMD_WRITE_MTT,
  1340. CMD_TIME_CLASS_B, status);
  1341. }
  1342. int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status)
  1343. {
  1344. return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B, status);
  1345. }
  1346. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  1347. int eq_num, u8 *status)
  1348. {
  1349. mthca_dbg(dev, "%s mask %016llx for eqn %d\n",
  1350. unmap ? "Clearing" : "Setting",
  1351. (unsigned long long) event_mask, eq_num);
  1352. return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,
  1353. 0, CMD_MAP_EQ, CMD_TIME_CLASS_B, status);
  1354. }
  1355. int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1356. int eq_num, u8 *status)
  1357. {
  1358. return mthca_cmd(dev, mailbox->dma, eq_num, 0, CMD_SW2HW_EQ,
  1359. CMD_TIME_CLASS_A, status);
  1360. }
  1361. int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1362. int eq_num, u8 *status)
  1363. {
  1364. return mthca_cmd_box(dev, 0, mailbox->dma, eq_num, 0,
  1365. CMD_HW2SW_EQ,
  1366. CMD_TIME_CLASS_A, status);
  1367. }
  1368. int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1369. int cq_num, u8 *status)
  1370. {
  1371. return mthca_cmd(dev, mailbox->dma, cq_num, 0, CMD_SW2HW_CQ,
  1372. CMD_TIME_CLASS_A, status);
  1373. }
  1374. int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1375. int cq_num, u8 *status)
  1376. {
  1377. return mthca_cmd_box(dev, 0, mailbox->dma, cq_num, 0,
  1378. CMD_HW2SW_CQ,
  1379. CMD_TIME_CLASS_A, status);
  1380. }
  1381. int mthca_RESIZE_CQ(struct mthca_dev *dev, int cq_num, u32 lkey, u8 log_size,
  1382. u8 *status)
  1383. {
  1384. struct mthca_mailbox *mailbox;
  1385. __be32 *inbox;
  1386. int err;
  1387. #define RESIZE_CQ_IN_SIZE 0x40
  1388. #define RESIZE_CQ_LOG_SIZE_OFFSET 0x0c
  1389. #define RESIZE_CQ_LKEY_OFFSET 0x1c
  1390. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1391. if (IS_ERR(mailbox))
  1392. return PTR_ERR(mailbox);
  1393. inbox = mailbox->buf;
  1394. memset(inbox, 0, RESIZE_CQ_IN_SIZE);
  1395. /*
  1396. * Leave start address fields zeroed out -- mthca assumes that
  1397. * MRs for CQs always start at virtual address 0.
  1398. */
  1399. MTHCA_PUT(inbox, log_size, RESIZE_CQ_LOG_SIZE_OFFSET);
  1400. MTHCA_PUT(inbox, lkey, RESIZE_CQ_LKEY_OFFSET);
  1401. err = mthca_cmd(dev, mailbox->dma, cq_num, 1, CMD_RESIZE_CQ,
  1402. CMD_TIME_CLASS_B, status);
  1403. mthca_free_mailbox(dev, mailbox);
  1404. return err;
  1405. }
  1406. int mthca_SW2HW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1407. int srq_num, u8 *status)
  1408. {
  1409. return mthca_cmd(dev, mailbox->dma, srq_num, 0, CMD_SW2HW_SRQ,
  1410. CMD_TIME_CLASS_A, status);
  1411. }
  1412. int mthca_HW2SW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1413. int srq_num, u8 *status)
  1414. {
  1415. return mthca_cmd_box(dev, 0, mailbox->dma, srq_num, 0,
  1416. CMD_HW2SW_SRQ,
  1417. CMD_TIME_CLASS_A, status);
  1418. }
  1419. int mthca_QUERY_SRQ(struct mthca_dev *dev, u32 num,
  1420. struct mthca_mailbox *mailbox, u8 *status)
  1421. {
  1422. return mthca_cmd_box(dev, 0, mailbox->dma, num, 0,
  1423. CMD_QUERY_SRQ, CMD_TIME_CLASS_A, status);
  1424. }
  1425. int mthca_ARM_SRQ(struct mthca_dev *dev, int srq_num, int limit, u8 *status)
  1426. {
  1427. return mthca_cmd(dev, limit, srq_num, 0, CMD_ARM_SRQ,
  1428. CMD_TIME_CLASS_B, status);
  1429. }
  1430. int mthca_MODIFY_QP(struct mthca_dev *dev, enum ib_qp_state cur,
  1431. enum ib_qp_state next, u32 num, int is_ee,
  1432. struct mthca_mailbox *mailbox, u32 optmask,
  1433. u8 *status)
  1434. {
  1435. static const u16 op[IB_QPS_ERR + 1][IB_QPS_ERR + 1] = {
  1436. [IB_QPS_RESET] = {
  1437. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1438. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1439. [IB_QPS_INIT] = CMD_RST2INIT_QPEE,
  1440. },
  1441. [IB_QPS_INIT] = {
  1442. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1443. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1444. [IB_QPS_INIT] = CMD_INIT2INIT_QPEE,
  1445. [IB_QPS_RTR] = CMD_INIT2RTR_QPEE,
  1446. },
  1447. [IB_QPS_RTR] = {
  1448. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1449. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1450. [IB_QPS_RTS] = CMD_RTR2RTS_QPEE,
  1451. },
  1452. [IB_QPS_RTS] = {
  1453. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1454. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1455. [IB_QPS_RTS] = CMD_RTS2RTS_QPEE,
  1456. [IB_QPS_SQD] = CMD_RTS2SQD_QPEE,
  1457. },
  1458. [IB_QPS_SQD] = {
  1459. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1460. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1461. [IB_QPS_RTS] = CMD_SQD2RTS_QPEE,
  1462. [IB_QPS_SQD] = CMD_SQD2SQD_QPEE,
  1463. },
  1464. [IB_QPS_SQE] = {
  1465. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1466. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1467. [IB_QPS_RTS] = CMD_SQERR2RTS_QPEE,
  1468. },
  1469. [IB_QPS_ERR] = {
  1470. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1471. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1472. }
  1473. };
  1474. u8 op_mod = 0;
  1475. int my_mailbox = 0;
  1476. int err;
  1477. if (op[cur][next] == CMD_ERR2RST_QPEE) {
  1478. op_mod = 3; /* don't write outbox, any->reset */
  1479. /* For debugging */
  1480. if (!mailbox) {
  1481. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1482. if (!IS_ERR(mailbox)) {
  1483. my_mailbox = 1;
  1484. op_mod = 2; /* write outbox, any->reset */
  1485. } else
  1486. mailbox = NULL;
  1487. }
  1488. err = mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0,
  1489. (!!is_ee << 24) | num, op_mod,
  1490. op[cur][next], CMD_TIME_CLASS_C, status);
  1491. if (0 && mailbox) {
  1492. int i;
  1493. mthca_dbg(dev, "Dumping QP context:\n");
  1494. printk(" %08x\n", be32_to_cpup(mailbox->buf));
  1495. for (i = 0; i < 0x100 / 4; ++i) {
  1496. if (i % 8 == 0)
  1497. printk("[%02x] ", i * 4);
  1498. printk(" %08x",
  1499. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1500. if ((i + 1) % 8 == 0)
  1501. printk("\n");
  1502. }
  1503. }
  1504. if (my_mailbox)
  1505. mthca_free_mailbox(dev, mailbox);
  1506. } else {
  1507. if (0) {
  1508. int i;
  1509. mthca_dbg(dev, "Dumping QP context:\n");
  1510. printk(" opt param mask: %08x\n", be32_to_cpup(mailbox->buf));
  1511. for (i = 0; i < 0x100 / 4; ++i) {
  1512. if (i % 8 == 0)
  1513. printk(" [%02x] ", i * 4);
  1514. printk(" %08x",
  1515. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1516. if ((i + 1) % 8 == 0)
  1517. printk("\n");
  1518. }
  1519. }
  1520. err = mthca_cmd(dev, mailbox->dma, optmask | (!!is_ee << 24) | num,
  1521. op_mod, op[cur][next], CMD_TIME_CLASS_C, status);
  1522. }
  1523. return err;
  1524. }
  1525. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  1526. struct mthca_mailbox *mailbox, u8 *status)
  1527. {
  1528. return mthca_cmd_box(dev, 0, mailbox->dma, (!!is_ee << 24) | num, 0,
  1529. CMD_QUERY_QPEE, CMD_TIME_CLASS_A, status);
  1530. }
  1531. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,
  1532. u8 *status)
  1533. {
  1534. u8 op_mod;
  1535. switch (type) {
  1536. case IB_QPT_SMI:
  1537. op_mod = 0;
  1538. break;
  1539. case IB_QPT_GSI:
  1540. op_mod = 1;
  1541. break;
  1542. case IB_QPT_RAW_IPV6:
  1543. op_mod = 2;
  1544. break;
  1545. case IB_QPT_RAW_ETY:
  1546. op_mod = 3;
  1547. break;
  1548. default:
  1549. return -EINVAL;
  1550. }
  1551. return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,
  1552. CMD_TIME_CLASS_B, status);
  1553. }
  1554. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  1555. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  1556. void *in_mad, void *response_mad, u8 *status)
  1557. {
  1558. struct mthca_mailbox *inmailbox, *outmailbox;
  1559. void *inbox;
  1560. int err;
  1561. u32 in_modifier = port;
  1562. u8 op_modifier = 0;
  1563. #define MAD_IFC_BOX_SIZE 0x400
  1564. #define MAD_IFC_MY_QPN_OFFSET 0x100
  1565. #define MAD_IFC_RQPN_OFFSET 0x108
  1566. #define MAD_IFC_SL_OFFSET 0x10c
  1567. #define MAD_IFC_G_PATH_OFFSET 0x10d
  1568. #define MAD_IFC_RLID_OFFSET 0x10e
  1569. #define MAD_IFC_PKEY_OFFSET 0x112
  1570. #define MAD_IFC_GRH_OFFSET 0x140
  1571. inmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1572. if (IS_ERR(inmailbox))
  1573. return PTR_ERR(inmailbox);
  1574. inbox = inmailbox->buf;
  1575. outmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1576. if (IS_ERR(outmailbox)) {
  1577. mthca_free_mailbox(dev, inmailbox);
  1578. return PTR_ERR(outmailbox);
  1579. }
  1580. memcpy(inbox, in_mad, 256);
  1581. /*
  1582. * Key check traps can't be generated unless we have in_wc to
  1583. * tell us where to send the trap.
  1584. */
  1585. if (ignore_mkey || !in_wc)
  1586. op_modifier |= 0x1;
  1587. if (ignore_bkey || !in_wc)
  1588. op_modifier |= 0x2;
  1589. if (in_wc) {
  1590. u8 val;
  1591. memset(inbox + 256, 0, 256);
  1592. MTHCA_PUT(inbox, in_wc->qp->qp_num, MAD_IFC_MY_QPN_OFFSET);
  1593. MTHCA_PUT(inbox, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);
  1594. val = in_wc->sl << 4;
  1595. MTHCA_PUT(inbox, val, MAD_IFC_SL_OFFSET);
  1596. val = in_wc->dlid_path_bits |
  1597. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  1598. MTHCA_PUT(inbox, val, MAD_IFC_G_PATH_OFFSET);
  1599. MTHCA_PUT(inbox, in_wc->slid, MAD_IFC_RLID_OFFSET);
  1600. MTHCA_PUT(inbox, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);
  1601. if (in_grh)
  1602. memcpy(inbox + MAD_IFC_GRH_OFFSET, in_grh, 40);
  1603. op_modifier |= 0x4;
  1604. in_modifier |= in_wc->slid << 16;
  1605. }
  1606. err = mthca_cmd_box(dev, inmailbox->dma, outmailbox->dma,
  1607. in_modifier, op_modifier,
  1608. CMD_MAD_IFC, CMD_TIME_CLASS_C, status);
  1609. if (!err && !*status)
  1610. memcpy(response_mad, outmailbox->buf, 256);
  1611. mthca_free_mailbox(dev, inmailbox);
  1612. mthca_free_mailbox(dev, outmailbox);
  1613. return err;
  1614. }
  1615. int mthca_READ_MGM(struct mthca_dev *dev, int index,
  1616. struct mthca_mailbox *mailbox, u8 *status)
  1617. {
  1618. return mthca_cmd_box(dev, 0, mailbox->dma, index, 0,
  1619. CMD_READ_MGM, CMD_TIME_CLASS_A, status);
  1620. }
  1621. int mthca_WRITE_MGM(struct mthca_dev *dev, int index,
  1622. struct mthca_mailbox *mailbox, u8 *status)
  1623. {
  1624. return mthca_cmd(dev, mailbox->dma, index, 0, CMD_WRITE_MGM,
  1625. CMD_TIME_CLASS_A, status);
  1626. }
  1627. int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1628. u16 *hash, u8 *status)
  1629. {
  1630. u64 imm;
  1631. int err;
  1632. err = mthca_cmd_imm(dev, mailbox->dma, &imm, 0, 0, CMD_MGID_HASH,
  1633. CMD_TIME_CLASS_A, status);
  1634. *hash = imm;
  1635. return err;
  1636. }
  1637. int mthca_NOP(struct mthca_dev *dev, u8 *status)
  1638. {
  1639. return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100), status);
  1640. }